nand.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590
  1. /*
  2. * linux/include/linux/mtd/nand.h
  3. *
  4. * Copyright (c) 2000 David Woodhouse <dwmw2@mvhi.com>
  5. * Steven J. Hill <sjhill@realitydiluted.com>
  6. * Thomas Gleixner <tglx@linutronix.de>
  7. *
  8. * $Id: nand.h,v 1.74 2005/09/15 13:58:50 vwool Exp $
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. *
  14. * Info:
  15. * Contains standard defines and IDs for NAND flash devices
  16. *
  17. * Changelog:
  18. * See git changelog.
  19. */
  20. #ifndef __LINUX_MTD_NAND_H
  21. #define __LINUX_MTD_NAND_H
  22. #include <linux/wait.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/mtd/mtd.h>
  25. struct mtd_info;
  26. /* Scan and identify a NAND device */
  27. extern int nand_scan (struct mtd_info *mtd, int max_chips);
  28. /* Separate phases of nand_scan(), allowing board driver to intervene
  29. * and override command or ECC setup according to flash type */
  30. extern int nand_scan_ident(struct mtd_info *mtd, int max_chips);
  31. extern int nand_scan_tail(struct mtd_info *mtd);
  32. /* Free resources held by the NAND device */
  33. extern void nand_release (struct mtd_info *mtd);
  34. /* Internal helper for board drivers which need to override command function */
  35. extern void nand_wait_ready(struct mtd_info *mtd);
  36. /* The maximum number of NAND chips in an array */
  37. #define NAND_MAX_CHIPS 8
  38. /* This constant declares the max. oobsize / page, which
  39. * is supported now. If you add a chip with bigger oobsize/page
  40. * adjust this accordingly.
  41. */
  42. #define NAND_MAX_OOBSIZE 64
  43. #define NAND_MAX_PAGESIZE 2048
  44. /*
  45. * Constants for hardware specific CLE/ALE/NCE function
  46. *
  47. * These are bits which can be or'ed to set/clear multiple
  48. * bits in one go.
  49. */
  50. /* Select the chip by setting nCE to low */
  51. #define NAND_NCE 0x01
  52. /* Select the command latch by setting CLE to high */
  53. #define NAND_CLE 0x02
  54. /* Select the address latch by setting ALE to high */
  55. #define NAND_ALE 0x04
  56. #define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
  57. #define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
  58. #define NAND_CTRL_CHANGE 0x80
  59. /*
  60. * Standard NAND flash commands
  61. */
  62. #define NAND_CMD_READ0 0
  63. #define NAND_CMD_READ1 1
  64. #define NAND_CMD_RNDOUT 5
  65. #define NAND_CMD_PAGEPROG 0x10
  66. #define NAND_CMD_READOOB 0x50
  67. #define NAND_CMD_ERASE1 0x60
  68. #define NAND_CMD_STATUS 0x70
  69. #define NAND_CMD_STATUS_MULTI 0x71
  70. #define NAND_CMD_SEQIN 0x80
  71. #define NAND_CMD_RNDIN 0x85
  72. #define NAND_CMD_READID 0x90
  73. #define NAND_CMD_ERASE2 0xd0
  74. #define NAND_CMD_RESET 0xff
  75. /* Extended commands for large page devices */
  76. #define NAND_CMD_READSTART 0x30
  77. #define NAND_CMD_RNDOUTSTART 0xE0
  78. #define NAND_CMD_CACHEDPROG 0x15
  79. /* Extended commands for AG-AND device */
  80. /*
  81. * Note: the command for NAND_CMD_DEPLETE1 is really 0x00 but
  82. * there is no way to distinguish that from NAND_CMD_READ0
  83. * until the remaining sequence of commands has been completed
  84. * so add a high order bit and mask it off in the command.
  85. */
  86. #define NAND_CMD_DEPLETE1 0x100
  87. #define NAND_CMD_DEPLETE2 0x38
  88. #define NAND_CMD_STATUS_MULTI 0x71
  89. #define NAND_CMD_STATUS_ERROR 0x72
  90. /* multi-bank error status (banks 0-3) */
  91. #define NAND_CMD_STATUS_ERROR0 0x73
  92. #define NAND_CMD_STATUS_ERROR1 0x74
  93. #define NAND_CMD_STATUS_ERROR2 0x75
  94. #define NAND_CMD_STATUS_ERROR3 0x76
  95. #define NAND_CMD_STATUS_RESET 0x7f
  96. #define NAND_CMD_STATUS_CLEAR 0xff
  97. #define NAND_CMD_NONE -1
  98. /* Status bits */
  99. #define NAND_STATUS_FAIL 0x01
  100. #define NAND_STATUS_FAIL_N1 0x02
  101. #define NAND_STATUS_TRUE_READY 0x20
  102. #define NAND_STATUS_READY 0x40
  103. #define NAND_STATUS_WP 0x80
  104. /*
  105. * Constants for ECC_MODES
  106. */
  107. typedef enum {
  108. NAND_ECC_NONE,
  109. NAND_ECC_SOFT,
  110. NAND_ECC_HW,
  111. NAND_ECC_HW_SYNDROME,
  112. } nand_ecc_modes_t;
  113. /*
  114. * Constants for Hardware ECC
  115. */
  116. /* Reset Hardware ECC for read */
  117. #define NAND_ECC_READ 0
  118. /* Reset Hardware ECC for write */
  119. #define NAND_ECC_WRITE 1
  120. /* Enable Hardware ECC before syndrom is read back from flash */
  121. #define NAND_ECC_READSYN 2
  122. /* Bit mask for flags passed to do_nand_read_ecc */
  123. #define NAND_GET_DEVICE 0x80
  124. /* Option constants for bizarre disfunctionality and real
  125. * features
  126. */
  127. /* Chip can not auto increment pages */
  128. #define NAND_NO_AUTOINCR 0x00000001
  129. /* Buswitdh is 16 bit */
  130. #define NAND_BUSWIDTH_16 0x00000002
  131. /* Device supports partial programming without padding */
  132. #define NAND_NO_PADDING 0x00000004
  133. /* Chip has cache program function */
  134. #define NAND_CACHEPRG 0x00000008
  135. /* Chip has copy back function */
  136. #define NAND_COPYBACK 0x00000010
  137. /* AND Chip which has 4 banks and a confusing page / block
  138. * assignment. See Renesas datasheet for further information */
  139. #define NAND_IS_AND 0x00000020
  140. /* Chip has a array of 4 pages which can be read without
  141. * additional ready /busy waits */
  142. #define NAND_4PAGE_ARRAY 0x00000040
  143. /* Chip requires that BBT is periodically rewritten to prevent
  144. * bits from adjacent blocks from 'leaking' in altering data.
  145. * This happens with the Renesas AG-AND chips, possibly others. */
  146. #define BBT_AUTO_REFRESH 0x00000080
  147. /* Chip does not require ready check on read. True
  148. * for all large page devices, as they do not support
  149. * autoincrement.*/
  150. #define NAND_NO_READRDY 0x00000100
  151. /* Options valid for Samsung large page devices */
  152. #define NAND_SAMSUNG_LP_OPTIONS \
  153. (NAND_NO_PADDING | NAND_CACHEPRG | NAND_COPYBACK)
  154. /* Macros to identify the above */
  155. #define NAND_CANAUTOINCR(chip) (!(chip->options & NAND_NO_AUTOINCR))
  156. #define NAND_MUST_PAD(chip) (!(chip->options & NAND_NO_PADDING))
  157. #define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
  158. #define NAND_HAS_COPYBACK(chip) ((chip->options & NAND_COPYBACK))
  159. /* Mask to zero out the chip options, which come from the id table */
  160. #define NAND_CHIPOPTIONS_MSK (0x0000ffff & ~NAND_NO_AUTOINCR)
  161. /* Non chip related options */
  162. /* Use a flash based bad block table. This option is passed to the
  163. * default bad block table function. */
  164. #define NAND_USE_FLASH_BBT 0x00010000
  165. /* This option skips the bbt scan during initialization. */
  166. #define NAND_SKIP_BBTSCAN 0x00020000
  167. /* This option is defined if the board driver allocates its own buffers
  168. (e.g. because it needs them DMA-coherent */
  169. #define NAND_OWN_BUFFERS 0x00040000
  170. /* Options set by nand scan */
  171. /* Nand scan has allocated controller struct */
  172. #define NAND_CONTROLLER_ALLOC 0x80000000
  173. /*
  174. * nand_state_t - chip states
  175. * Enumeration for NAND flash chip state
  176. */
  177. typedef enum {
  178. FL_READY,
  179. FL_READING,
  180. FL_WRITING,
  181. FL_ERASING,
  182. FL_SYNCING,
  183. FL_CACHEDPRG,
  184. FL_PM_SUSPENDED,
  185. } nand_state_t;
  186. /* Keep gcc happy */
  187. struct nand_chip;
  188. /**
  189. * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
  190. * @lock: protection lock
  191. * @active: the mtd device which holds the controller currently
  192. * @wq: wait queue to sleep on if a NAND operation is in progress
  193. * used instead of the per chip wait queue when a hw controller is available
  194. */
  195. struct nand_hw_control {
  196. spinlock_t lock;
  197. struct nand_chip *active;
  198. wait_queue_head_t wq;
  199. };
  200. /**
  201. * struct nand_ecc_ctrl - Control structure for ecc
  202. * @mode: ecc mode
  203. * @steps: number of ecc steps per page
  204. * @size: data bytes per ecc step
  205. * @bytes: ecc bytes per step
  206. * @total: total number of ecc bytes per page
  207. * @prepad: padding information for syndrome based ecc generators
  208. * @postpad: padding information for syndrome based ecc generators
  209. * @layout: ECC layout control struct pointer
  210. * @hwctl: function to control hardware ecc generator. Must only
  211. * be provided if an hardware ECC is available
  212. * @calculate: function for ecc calculation or readback from ecc hardware
  213. * @correct: function for ecc correction, matching to ecc generator (sw/hw)
  214. * @read_page_raw: function to read a raw page without ECC
  215. * @write_page_raw: function to write a raw page without ECC
  216. * @read_page: function to read a page according to the ecc generator requirements
  217. * @write_page: function to write a page according to the ecc generator requirements
  218. * @read_oob: function to read chip OOB data
  219. * @write_oob: function to write chip OOB data
  220. */
  221. struct nand_ecc_ctrl {
  222. nand_ecc_modes_t mode;
  223. int steps;
  224. int size;
  225. int bytes;
  226. int total;
  227. int prepad;
  228. int postpad;
  229. struct nand_ecclayout *layout;
  230. void (*hwctl)(struct mtd_info *mtd, int mode);
  231. int (*calculate)(struct mtd_info *mtd,
  232. const uint8_t *dat,
  233. uint8_t *ecc_code);
  234. int (*correct)(struct mtd_info *mtd, uint8_t *dat,
  235. uint8_t *read_ecc,
  236. uint8_t *calc_ecc);
  237. int (*read_page_raw)(struct mtd_info *mtd,
  238. struct nand_chip *chip,
  239. uint8_t *buf);
  240. void (*write_page_raw)(struct mtd_info *mtd,
  241. struct nand_chip *chip,
  242. const uint8_t *buf);
  243. int (*read_page)(struct mtd_info *mtd,
  244. struct nand_chip *chip,
  245. uint8_t *buf);
  246. void (*write_page)(struct mtd_info *mtd,
  247. struct nand_chip *chip,
  248. const uint8_t *buf);
  249. int (*read_oob)(struct mtd_info *mtd,
  250. struct nand_chip *chip,
  251. int page,
  252. int sndcmd);
  253. int (*write_oob)(struct mtd_info *mtd,
  254. struct nand_chip *chip,
  255. int page);
  256. };
  257. /**
  258. * struct nand_buffers - buffer structure for read/write
  259. * @ecccalc: buffer for calculated ecc
  260. * @ecccode: buffer for ecc read from flash
  261. * @databuf: buffer for data - dynamically sized
  262. *
  263. * Do not change the order of buffers. databuf and oobrbuf must be in
  264. * consecutive order.
  265. */
  266. struct nand_buffers {
  267. uint8_t ecccalc[NAND_MAX_OOBSIZE];
  268. uint8_t ecccode[NAND_MAX_OOBSIZE];
  269. uint8_t databuf[NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE];
  270. };
  271. /**
  272. * struct nand_chip - NAND Private Flash Chip Data
  273. * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the flash device
  274. * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the flash device
  275. * @read_byte: [REPLACEABLE] read one byte from the chip
  276. * @read_word: [REPLACEABLE] read one word from the chip
  277. * @write_buf: [REPLACEABLE] write data from the buffer to the chip
  278. * @read_buf: [REPLACEABLE] read data from the chip into the buffer
  279. * @verify_buf: [REPLACEABLE] verify buffer contents against the chip data
  280. * @select_chip: [REPLACEABLE] select chip nr
  281. * @block_bad: [REPLACEABLE] check, if the block is bad
  282. * @block_markbad: [REPLACEABLE] mark the block bad
  283. * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific funtion for controlling
  284. * ALE/CLE/nCE. Also used to write command and address
  285. * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accesing device ready/busy line
  286. * If set to NULL no access to ready/busy is available and the ready/busy information
  287. * is read from the chip status register
  288. * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing commands to the chip
  289. * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on ready
  290. * @ecc: [BOARDSPECIFIC] ecc control ctructure
  291. * @buffers: buffer structure for read/write
  292. * @hwcontrol: platform-specific hardware control structure
  293. * @ops: oob operation operands
  294. * @erase_cmd: [INTERN] erase command write function, selectable due to AND support
  295. * @scan_bbt: [REPLACEABLE] function to scan bad block table
  296. * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transfering data from array to read regs (tR)
  297. * @wq: [INTERN] wait queue to sleep on if a NAND operation is in progress
  298. * @state: [INTERN] the current state of the NAND device
  299. * @oob_poi: poison value buffer
  300. * @page_shift: [INTERN] number of address bits in a page (column address bits)
  301. * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
  302. * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
  303. * @chip_shift: [INTERN] number of address bits in one chip
  304. * @datbuf: [INTERN] internal buffer for one page + oob
  305. * @oobbuf: [INTERN] oob buffer for one eraseblock
  306. * @oobdirty: [INTERN] indicates that oob_buf must be reinitialized
  307. * @data_poi: [INTERN] pointer to a data buffer
  308. * @options: [BOARDSPECIFIC] various chip options. They can partly be set to inform nand_scan about
  309. * special functionality. See the defines for further explanation
  310. * @badblockpos: [INTERN] position of the bad block marker in the oob area
  311. * @numchips: [INTERN] number of physical chips
  312. * @chipsize: [INTERN] the size of one chip for multichip arrays
  313. * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
  314. * @pagebuf: [INTERN] holds the pagenumber which is currently in data_buf
  315. * @ecclayout: [REPLACEABLE] the default ecc placement scheme
  316. * @bbt: [INTERN] bad block table pointer
  317. * @bbt_td: [REPLACEABLE] bad block table descriptor for flash lookup
  318. * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
  319. * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial bad block scan
  320. * @controller: [REPLACEABLE] a pointer to a hardware controller structure
  321. * which is shared among multiple independend devices
  322. * @priv: [OPTIONAL] pointer to private chip date
  323. * @errstat: [OPTIONAL] hardware specific function to perform additional error status checks
  324. * (determine if errors are correctable)
  325. * @write_page [REPLACEABLE] High-level page write function
  326. */
  327. struct nand_chip {
  328. void __iomem *IO_ADDR_R;
  329. void __iomem *IO_ADDR_W;
  330. uint8_t (*read_byte)(struct mtd_info *mtd);
  331. u16 (*read_word)(struct mtd_info *mtd);
  332. void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
  333. void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
  334. int (*verify_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
  335. void (*select_chip)(struct mtd_info *mtd, int chip);
  336. int (*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip);
  337. int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
  338. void (*cmd_ctrl)(struct mtd_info *mtd, int dat,
  339. unsigned int ctrl);
  340. int (*dev_ready)(struct mtd_info *mtd);
  341. void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column, int page_addr);
  342. int (*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
  343. void (*erase_cmd)(struct mtd_info *mtd, int page);
  344. int (*scan_bbt)(struct mtd_info *mtd);
  345. int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state, int status, int page);
  346. int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
  347. const uint8_t *buf, int page, int cached, int raw);
  348. int chip_delay;
  349. unsigned int options;
  350. int page_shift;
  351. int phys_erase_shift;
  352. int bbt_erase_shift;
  353. int chip_shift;
  354. int numchips;
  355. unsigned long chipsize;
  356. int pagemask;
  357. int pagebuf;
  358. int badblockpos;
  359. nand_state_t state;
  360. uint8_t *oob_poi;
  361. struct nand_hw_control *controller;
  362. struct nand_ecclayout *ecclayout;
  363. struct nand_ecc_ctrl ecc;
  364. struct nand_buffers *buffers;
  365. struct nand_hw_control hwcontrol;
  366. struct mtd_oob_ops ops;
  367. uint8_t *bbt;
  368. struct nand_bbt_descr *bbt_td;
  369. struct nand_bbt_descr *bbt_md;
  370. struct nand_bbt_descr *badblock_pattern;
  371. void *priv;
  372. };
  373. /*
  374. * NAND Flash Manufacturer ID Codes
  375. */
  376. #define NAND_MFR_TOSHIBA 0x98
  377. #define NAND_MFR_SAMSUNG 0xec
  378. #define NAND_MFR_FUJITSU 0x04
  379. #define NAND_MFR_NATIONAL 0x8f
  380. #define NAND_MFR_RENESAS 0x07
  381. #define NAND_MFR_STMICRO 0x20
  382. #define NAND_MFR_HYNIX 0xad
  383. /**
  384. * struct nand_flash_dev - NAND Flash Device ID Structure
  385. * @name: Identify the device type
  386. * @id: device ID code
  387. * @pagesize: Pagesize in bytes. Either 256 or 512 or 0
  388. * If the pagesize is 0, then the real pagesize
  389. * and the eraseize are determined from the
  390. * extended id bytes in the chip
  391. * @erasesize: Size of an erase block in the flash device.
  392. * @chipsize: Total chipsize in Mega Bytes
  393. * @options: Bitfield to store chip relevant options
  394. */
  395. struct nand_flash_dev {
  396. char *name;
  397. int id;
  398. unsigned long pagesize;
  399. unsigned long chipsize;
  400. unsigned long erasesize;
  401. unsigned long options;
  402. };
  403. /**
  404. * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
  405. * @name: Manufacturer name
  406. * @id: manufacturer ID code of device.
  407. */
  408. struct nand_manufacturers {
  409. int id;
  410. char * name;
  411. };
  412. extern struct nand_flash_dev nand_flash_ids[];
  413. extern struct nand_manufacturers nand_manuf_ids[];
  414. /**
  415. * struct nand_bbt_descr - bad block table descriptor
  416. * @options: options for this descriptor
  417. * @pages: the page(s) where we find the bbt, used with option BBT_ABSPAGE
  418. * when bbt is searched, then we store the found bbts pages here.
  419. * Its an array and supports up to 8 chips now
  420. * @offs: offset of the pattern in the oob area of the page
  421. * @veroffs: offset of the bbt version counter in the oob are of the page
  422. * @version: version read from the bbt page during scan
  423. * @len: length of the pattern, if 0 no pattern check is performed
  424. * @maxblocks: maximum number of blocks to search for a bbt. This number of
  425. * blocks is reserved at the end of the device where the tables are
  426. * written.
  427. * @reserved_block_code: if non-0, this pattern denotes a reserved (rather than
  428. * bad) block in the stored bbt
  429. * @pattern: pattern to identify bad block table or factory marked good /
  430. * bad blocks, can be NULL, if len = 0
  431. *
  432. * Descriptor for the bad block table marker and the descriptor for the
  433. * pattern which identifies good and bad blocks. The assumption is made
  434. * that the pattern and the version count are always located in the oob area
  435. * of the first block.
  436. */
  437. struct nand_bbt_descr {
  438. int options;
  439. int pages[NAND_MAX_CHIPS];
  440. int offs;
  441. int veroffs;
  442. uint8_t version[NAND_MAX_CHIPS];
  443. int len;
  444. int maxblocks;
  445. int reserved_block_code;
  446. uint8_t *pattern;
  447. };
  448. /* Options for the bad block table descriptors */
  449. /* The number of bits used per block in the bbt on the device */
  450. #define NAND_BBT_NRBITS_MSK 0x0000000F
  451. #define NAND_BBT_1BIT 0x00000001
  452. #define NAND_BBT_2BIT 0x00000002
  453. #define NAND_BBT_4BIT 0x00000004
  454. #define NAND_BBT_8BIT 0x00000008
  455. /* The bad block table is in the last good block of the device */
  456. #define NAND_BBT_LASTBLOCK 0x00000010
  457. /* The bbt is at the given page, else we must scan for the bbt */
  458. #define NAND_BBT_ABSPAGE 0x00000020
  459. /* The bbt is at the given page, else we must scan for the bbt */
  460. #define NAND_BBT_SEARCH 0x00000040
  461. /* bbt is stored per chip on multichip devices */
  462. #define NAND_BBT_PERCHIP 0x00000080
  463. /* bbt has a version counter at offset veroffs */
  464. #define NAND_BBT_VERSION 0x00000100
  465. /* Create a bbt if none axists */
  466. #define NAND_BBT_CREATE 0x00000200
  467. /* Search good / bad pattern through all pages of a block */
  468. #define NAND_BBT_SCANALLPAGES 0x00000400
  469. /* Scan block empty during good / bad block scan */
  470. #define NAND_BBT_SCANEMPTY 0x00000800
  471. /* Write bbt if neccecary */
  472. #define NAND_BBT_WRITE 0x00001000
  473. /* Read and write back block contents when writing bbt */
  474. #define NAND_BBT_SAVECONTENT 0x00002000
  475. /* Search good / bad pattern on the first and the second page */
  476. #define NAND_BBT_SCAN2NDPAGE 0x00004000
  477. /* The maximum number of blocks to scan for a bbt */
  478. #define NAND_BBT_SCAN_MAXBLOCKS 4
  479. extern int nand_scan_bbt(struct mtd_info *mtd, struct nand_bbt_descr *bd);
  480. extern int nand_update_bbt(struct mtd_info *mtd, loff_t offs);
  481. extern int nand_default_bbt(struct mtd_info *mtd);
  482. extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
  483. extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
  484. int allowbbt);
  485. extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
  486. size_t * retlen, uint8_t * buf);
  487. /*
  488. * Constants for oob configuration
  489. */
  490. #define NAND_SMALL_BADBLOCK_POS 5
  491. #define NAND_LARGE_BADBLOCK_POS 0
  492. /**
  493. * struct platform_nand_chip - chip level device structure
  494. * @nr_chips: max. number of chips to scan for
  495. * @chip_offset: chip number offset
  496. * @nr_partitions: number of partitions pointed to by partitions (or zero)
  497. * @partitions: mtd partition list
  498. * @chip_delay: R/B delay value in us
  499. * @options: Option flags, e.g. 16bit buswidth
  500. * @ecclayout: ecc layout info structure
  501. * @priv: hardware controller specific settings
  502. */
  503. struct platform_nand_chip {
  504. int nr_chips;
  505. int chip_offset;
  506. int nr_partitions;
  507. struct mtd_partition *partitions;
  508. struct nand_ecclayout *ecclayout;
  509. int chip_delay;
  510. unsigned int options;
  511. void *priv;
  512. };
  513. /**
  514. * struct platform_nand_ctrl - controller level device structure
  515. * @hwcontrol: platform specific hardware control structure
  516. * @dev_ready: platform specific function to read ready/busy pin
  517. * @select_chip: platform specific chip select function
  518. * @priv: private data to transport driver specific settings
  519. *
  520. * All fields are optional and depend on the hardware driver requirements
  521. */
  522. struct platform_nand_ctrl {
  523. void (*hwcontrol)(struct mtd_info *mtd, int cmd);
  524. int (*dev_ready)(struct mtd_info *mtd);
  525. void (*select_chip)(struct mtd_info *mtd, int chip);
  526. void *priv;
  527. };
  528. /* Some helpers to access the data structures */
  529. static inline
  530. struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd)
  531. {
  532. struct nand_chip *chip = mtd->priv;
  533. return chip->priv;
  534. }
  535. #endif /* __LINUX_MTD_NAND_H */