mcbsp.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847
  1. /*
  2. * linux/arch/arm/plat-omap/mcbsp.c
  3. *
  4. * Copyright (C) 2004 Nokia Corporation
  5. * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
  6. *
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Multichannel mode not supported.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/device.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/wait.h>
  19. #include <linux/completion.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/err.h>
  22. #include <linux/clk.h>
  23. #include <linux/delay.h>
  24. #include <linux/io.h>
  25. #include <plat/dma.h>
  26. #include <plat/mcbsp.h>
  27. #include "../mach-omap2/cm-regbits-34xx.h"
  28. struct omap_mcbsp **mcbsp_ptr;
  29. int omap_mcbsp_count, omap_mcbsp_cache_size;
  30. void omap_mcbsp_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
  31. {
  32. if (cpu_class_is_omap1()) {
  33. ((u16 *)mcbsp->reg_cache)[reg / sizeof(u16)] = (u16)val;
  34. __raw_writew((u16)val, mcbsp->io_base + reg);
  35. } else if (cpu_is_omap2420()) {
  36. ((u16 *)mcbsp->reg_cache)[reg / sizeof(u32)] = (u16)val;
  37. __raw_writew((u16)val, mcbsp->io_base + reg);
  38. } else {
  39. ((u32 *)mcbsp->reg_cache)[reg / sizeof(u32)] = val;
  40. __raw_writel(val, mcbsp->io_base + reg);
  41. }
  42. }
  43. int omap_mcbsp_read(struct omap_mcbsp *mcbsp, u16 reg, bool from_cache)
  44. {
  45. if (cpu_class_is_omap1()) {
  46. return !from_cache ? __raw_readw(mcbsp->io_base + reg) :
  47. ((u16 *)mcbsp->reg_cache)[reg / sizeof(u16)];
  48. } else if (cpu_is_omap2420()) {
  49. return !from_cache ? __raw_readw(mcbsp->io_base + reg) :
  50. ((u16 *)mcbsp->reg_cache)[reg / sizeof(u32)];
  51. } else {
  52. return !from_cache ? __raw_readl(mcbsp->io_base + reg) :
  53. ((u32 *)mcbsp->reg_cache)[reg / sizeof(u32)];
  54. }
  55. }
  56. #ifdef CONFIG_ARCH_OMAP3
  57. void omap_mcbsp_st_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
  58. {
  59. __raw_writel(val, mcbsp->st_data->io_base_st + reg);
  60. }
  61. int omap_mcbsp_st_read(struct omap_mcbsp *mcbsp, u16 reg)
  62. {
  63. return __raw_readl(mcbsp->st_data->io_base_st + reg);
  64. }
  65. #endif
  66. #define MCBSP_READ(mcbsp, reg) \
  67. omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 0)
  68. #define MCBSP_WRITE(mcbsp, reg, val) \
  69. omap_mcbsp_write(mcbsp, OMAP_MCBSP_REG_##reg, val)
  70. #define MCBSP_READ_CACHE(mcbsp, reg) \
  71. omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 1)
  72. #define omap_mcbsp_check_valid_id(id) (id < omap_mcbsp_count)
  73. #define id_to_mcbsp_ptr(id) mcbsp_ptr[id];
  74. #define MCBSP_ST_READ(mcbsp, reg) \
  75. omap_mcbsp_st_read(mcbsp, OMAP_ST_REG_##reg)
  76. #define MCBSP_ST_WRITE(mcbsp, reg, val) \
  77. omap_mcbsp_st_write(mcbsp, OMAP_ST_REG_##reg, val)
  78. static void omap_mcbsp_dump_reg(u8 id)
  79. {
  80. struct omap_mcbsp *mcbsp = id_to_mcbsp_ptr(id);
  81. dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
  82. dev_dbg(mcbsp->dev, "DRR2: 0x%04x\n",
  83. MCBSP_READ(mcbsp, DRR2));
  84. dev_dbg(mcbsp->dev, "DRR1: 0x%04x\n",
  85. MCBSP_READ(mcbsp, DRR1));
  86. dev_dbg(mcbsp->dev, "DXR2: 0x%04x\n",
  87. MCBSP_READ(mcbsp, DXR2));
  88. dev_dbg(mcbsp->dev, "DXR1: 0x%04x\n",
  89. MCBSP_READ(mcbsp, DXR1));
  90. dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
  91. MCBSP_READ(mcbsp, SPCR2));
  92. dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
  93. MCBSP_READ(mcbsp, SPCR1));
  94. dev_dbg(mcbsp->dev, "RCR2: 0x%04x\n",
  95. MCBSP_READ(mcbsp, RCR2));
  96. dev_dbg(mcbsp->dev, "RCR1: 0x%04x\n",
  97. MCBSP_READ(mcbsp, RCR1));
  98. dev_dbg(mcbsp->dev, "XCR2: 0x%04x\n",
  99. MCBSP_READ(mcbsp, XCR2));
  100. dev_dbg(mcbsp->dev, "XCR1: 0x%04x\n",
  101. MCBSP_READ(mcbsp, XCR1));
  102. dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
  103. MCBSP_READ(mcbsp, SRGR2));
  104. dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
  105. MCBSP_READ(mcbsp, SRGR1));
  106. dev_dbg(mcbsp->dev, "PCR0: 0x%04x\n",
  107. MCBSP_READ(mcbsp, PCR0));
  108. dev_dbg(mcbsp->dev, "***********************\n");
  109. }
  110. static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
  111. {
  112. struct omap_mcbsp *mcbsp_tx = dev_id;
  113. u16 irqst_spcr2;
  114. irqst_spcr2 = MCBSP_READ(mcbsp_tx, SPCR2);
  115. dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
  116. if (irqst_spcr2 & XSYNC_ERR) {
  117. dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
  118. irqst_spcr2);
  119. /* Writing zero to XSYNC_ERR clears the IRQ */
  120. MCBSP_WRITE(mcbsp_tx, SPCR2,
  121. MCBSP_READ_CACHE(mcbsp_tx, SPCR2) & ~(XSYNC_ERR));
  122. } else {
  123. complete(&mcbsp_tx->tx_irq_completion);
  124. }
  125. return IRQ_HANDLED;
  126. }
  127. static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
  128. {
  129. struct omap_mcbsp *mcbsp_rx = dev_id;
  130. u16 irqst_spcr1;
  131. irqst_spcr1 = MCBSP_READ(mcbsp_rx, SPCR1);
  132. dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);
  133. if (irqst_spcr1 & RSYNC_ERR) {
  134. dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
  135. irqst_spcr1);
  136. /* Writing zero to RSYNC_ERR clears the IRQ */
  137. MCBSP_WRITE(mcbsp_rx, SPCR1,
  138. MCBSP_READ_CACHE(mcbsp_rx, SPCR1) & ~(RSYNC_ERR));
  139. } else {
  140. complete(&mcbsp_rx->tx_irq_completion);
  141. }
  142. return IRQ_HANDLED;
  143. }
  144. static void omap_mcbsp_tx_dma_callback(int lch, u16 ch_status, void *data)
  145. {
  146. struct omap_mcbsp *mcbsp_dma_tx = data;
  147. dev_dbg(mcbsp_dma_tx->dev, "TX DMA callback : 0x%x\n",
  148. MCBSP_READ(mcbsp_dma_tx, SPCR2));
  149. /* We can free the channels */
  150. omap_free_dma(mcbsp_dma_tx->dma_tx_lch);
  151. mcbsp_dma_tx->dma_tx_lch = -1;
  152. complete(&mcbsp_dma_tx->tx_dma_completion);
  153. }
  154. static void omap_mcbsp_rx_dma_callback(int lch, u16 ch_status, void *data)
  155. {
  156. struct omap_mcbsp *mcbsp_dma_rx = data;
  157. dev_dbg(mcbsp_dma_rx->dev, "RX DMA callback : 0x%x\n",
  158. MCBSP_READ(mcbsp_dma_rx, SPCR2));
  159. /* We can free the channels */
  160. omap_free_dma(mcbsp_dma_rx->dma_rx_lch);
  161. mcbsp_dma_rx->dma_rx_lch = -1;
  162. complete(&mcbsp_dma_rx->rx_dma_completion);
  163. }
  164. /*
  165. * omap_mcbsp_config simply write a config to the
  166. * appropriate McBSP.
  167. * You either call this function or set the McBSP registers
  168. * by yourself before calling omap_mcbsp_start().
  169. */
  170. void omap_mcbsp_config(unsigned int id, const struct omap_mcbsp_reg_cfg *config)
  171. {
  172. struct omap_mcbsp *mcbsp;
  173. if (!omap_mcbsp_check_valid_id(id)) {
  174. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  175. return;
  176. }
  177. mcbsp = id_to_mcbsp_ptr(id);
  178. dev_dbg(mcbsp->dev, "Configuring McBSP%d phys_base: 0x%08lx\n",
  179. mcbsp->id, mcbsp->phys_base);
  180. /* We write the given config */
  181. MCBSP_WRITE(mcbsp, SPCR2, config->spcr2);
  182. MCBSP_WRITE(mcbsp, SPCR1, config->spcr1);
  183. MCBSP_WRITE(mcbsp, RCR2, config->rcr2);
  184. MCBSP_WRITE(mcbsp, RCR1, config->rcr1);
  185. MCBSP_WRITE(mcbsp, XCR2, config->xcr2);
  186. MCBSP_WRITE(mcbsp, XCR1, config->xcr1);
  187. MCBSP_WRITE(mcbsp, SRGR2, config->srgr2);
  188. MCBSP_WRITE(mcbsp, SRGR1, config->srgr1);
  189. MCBSP_WRITE(mcbsp, MCR2, config->mcr2);
  190. MCBSP_WRITE(mcbsp, MCR1, config->mcr1);
  191. MCBSP_WRITE(mcbsp, PCR0, config->pcr0);
  192. if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  193. MCBSP_WRITE(mcbsp, XCCR, config->xccr);
  194. MCBSP_WRITE(mcbsp, RCCR, config->rccr);
  195. }
  196. }
  197. EXPORT_SYMBOL(omap_mcbsp_config);
  198. #ifdef CONFIG_ARCH_OMAP3
  199. static void omap_st_on(struct omap_mcbsp *mcbsp)
  200. {
  201. unsigned int w;
  202. /*
  203. * Sidetone uses McBSP ICLK - which must not idle when sidetones
  204. * are enabled or sidetones start sounding ugly.
  205. */
  206. w = cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
  207. w &= ~(1 << (mcbsp->id - 2));
  208. cm_write_mod_reg(w, OMAP3430_PER_MOD, CM_AUTOIDLE);
  209. /* Enable McBSP Sidetone */
  210. w = MCBSP_READ(mcbsp, SSELCR);
  211. MCBSP_WRITE(mcbsp, SSELCR, w | SIDETONEEN);
  212. w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
  213. MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w & ~(ST_AUTOIDLE));
  214. /* Enable Sidetone from Sidetone Core */
  215. w = MCBSP_ST_READ(mcbsp, SSELCR);
  216. MCBSP_ST_WRITE(mcbsp, SSELCR, w | ST_SIDETONEEN);
  217. }
  218. static void omap_st_off(struct omap_mcbsp *mcbsp)
  219. {
  220. unsigned int w;
  221. w = MCBSP_ST_READ(mcbsp, SSELCR);
  222. MCBSP_ST_WRITE(mcbsp, SSELCR, w & ~(ST_SIDETONEEN));
  223. w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
  224. MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w | ST_AUTOIDLE);
  225. w = MCBSP_READ(mcbsp, SSELCR);
  226. MCBSP_WRITE(mcbsp, SSELCR, w & ~(SIDETONEEN));
  227. w = cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
  228. w |= 1 << (mcbsp->id - 2);
  229. cm_write_mod_reg(w, OMAP3430_PER_MOD, CM_AUTOIDLE);
  230. }
  231. static void omap_st_fir_write(struct omap_mcbsp *mcbsp, s16 *fir)
  232. {
  233. u16 val, i;
  234. val = MCBSP_ST_READ(mcbsp, SYSCONFIG);
  235. MCBSP_ST_WRITE(mcbsp, SYSCONFIG, val & ~(ST_AUTOIDLE));
  236. val = MCBSP_ST_READ(mcbsp, SSELCR);
  237. if (val & ST_COEFFWREN)
  238. MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
  239. MCBSP_ST_WRITE(mcbsp, SSELCR, val | ST_COEFFWREN);
  240. for (i = 0; i < 128; i++)
  241. MCBSP_ST_WRITE(mcbsp, SFIRCR, fir[i]);
  242. i = 0;
  243. val = MCBSP_ST_READ(mcbsp, SSELCR);
  244. while (!(val & ST_COEFFWRDONE) && (++i < 1000))
  245. val = MCBSP_ST_READ(mcbsp, SSELCR);
  246. MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
  247. if (i == 1000)
  248. dev_err(mcbsp->dev, "McBSP FIR load error!\n");
  249. }
  250. static void omap_st_chgain(struct omap_mcbsp *mcbsp)
  251. {
  252. u16 w;
  253. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  254. w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
  255. MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w & ~(ST_AUTOIDLE));
  256. w = MCBSP_ST_READ(mcbsp, SSELCR);
  257. MCBSP_ST_WRITE(mcbsp, SGAINCR, ST_CH0GAIN(st_data->ch0gain) | \
  258. ST_CH1GAIN(st_data->ch1gain));
  259. }
  260. int omap_st_set_chgain(unsigned int id, int channel, s16 chgain)
  261. {
  262. struct omap_mcbsp *mcbsp;
  263. struct omap_mcbsp_st_data *st_data;
  264. int ret = 0;
  265. if (!omap_mcbsp_check_valid_id(id)) {
  266. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  267. return -ENODEV;
  268. }
  269. mcbsp = id_to_mcbsp_ptr(id);
  270. st_data = mcbsp->st_data;
  271. if (!st_data)
  272. return -ENOENT;
  273. spin_lock_irq(&mcbsp->lock);
  274. if (channel == 0)
  275. st_data->ch0gain = chgain;
  276. else if (channel == 1)
  277. st_data->ch1gain = chgain;
  278. else
  279. ret = -EINVAL;
  280. if (st_data->enabled)
  281. omap_st_chgain(mcbsp);
  282. spin_unlock_irq(&mcbsp->lock);
  283. return ret;
  284. }
  285. EXPORT_SYMBOL(omap_st_set_chgain);
  286. int omap_st_get_chgain(unsigned int id, int channel, s16 *chgain)
  287. {
  288. struct omap_mcbsp *mcbsp;
  289. struct omap_mcbsp_st_data *st_data;
  290. int ret = 0;
  291. if (!omap_mcbsp_check_valid_id(id)) {
  292. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  293. return -ENODEV;
  294. }
  295. mcbsp = id_to_mcbsp_ptr(id);
  296. st_data = mcbsp->st_data;
  297. if (!st_data)
  298. return -ENOENT;
  299. spin_lock_irq(&mcbsp->lock);
  300. if (channel == 0)
  301. *chgain = st_data->ch0gain;
  302. else if (channel == 1)
  303. *chgain = st_data->ch1gain;
  304. else
  305. ret = -EINVAL;
  306. spin_unlock_irq(&mcbsp->lock);
  307. return ret;
  308. }
  309. EXPORT_SYMBOL(omap_st_get_chgain);
  310. static int omap_st_start(struct omap_mcbsp *mcbsp)
  311. {
  312. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  313. if (st_data && st_data->enabled && !st_data->running) {
  314. omap_st_fir_write(mcbsp, st_data->taps);
  315. omap_st_chgain(mcbsp);
  316. if (!mcbsp->free) {
  317. omap_st_on(mcbsp);
  318. st_data->running = 1;
  319. }
  320. }
  321. return 0;
  322. }
  323. int omap_st_enable(unsigned int id)
  324. {
  325. struct omap_mcbsp *mcbsp;
  326. struct omap_mcbsp_st_data *st_data;
  327. if (!omap_mcbsp_check_valid_id(id)) {
  328. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  329. return -ENODEV;
  330. }
  331. mcbsp = id_to_mcbsp_ptr(id);
  332. st_data = mcbsp->st_data;
  333. if (!st_data)
  334. return -ENODEV;
  335. spin_lock_irq(&mcbsp->lock);
  336. st_data->enabled = 1;
  337. omap_st_start(mcbsp);
  338. spin_unlock_irq(&mcbsp->lock);
  339. return 0;
  340. }
  341. EXPORT_SYMBOL(omap_st_enable);
  342. static int omap_st_stop(struct omap_mcbsp *mcbsp)
  343. {
  344. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  345. if (st_data && st_data->running) {
  346. if (!mcbsp->free) {
  347. omap_st_off(mcbsp);
  348. st_data->running = 0;
  349. }
  350. }
  351. return 0;
  352. }
  353. int omap_st_disable(unsigned int id)
  354. {
  355. struct omap_mcbsp *mcbsp;
  356. struct omap_mcbsp_st_data *st_data;
  357. int ret = 0;
  358. if (!omap_mcbsp_check_valid_id(id)) {
  359. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  360. return -ENODEV;
  361. }
  362. mcbsp = id_to_mcbsp_ptr(id);
  363. st_data = mcbsp->st_data;
  364. if (!st_data)
  365. return -ENODEV;
  366. spin_lock_irq(&mcbsp->lock);
  367. omap_st_stop(mcbsp);
  368. st_data->enabled = 0;
  369. spin_unlock_irq(&mcbsp->lock);
  370. return ret;
  371. }
  372. EXPORT_SYMBOL(omap_st_disable);
  373. int omap_st_is_enabled(unsigned int id)
  374. {
  375. struct omap_mcbsp *mcbsp;
  376. struct omap_mcbsp_st_data *st_data;
  377. if (!omap_mcbsp_check_valid_id(id)) {
  378. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  379. return -ENODEV;
  380. }
  381. mcbsp = id_to_mcbsp_ptr(id);
  382. st_data = mcbsp->st_data;
  383. if (!st_data)
  384. return -ENODEV;
  385. return st_data->enabled;
  386. }
  387. EXPORT_SYMBOL(omap_st_is_enabled);
  388. /*
  389. * omap_mcbsp_set_tx_threshold configures how to deal
  390. * with transmit threshold. the threshold value and handler can be
  391. * configure in here.
  392. */
  393. void omap_mcbsp_set_tx_threshold(unsigned int id, u16 threshold)
  394. {
  395. struct omap_mcbsp *mcbsp;
  396. if (!cpu_is_omap34xx())
  397. return;
  398. if (!omap_mcbsp_check_valid_id(id)) {
  399. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  400. return;
  401. }
  402. mcbsp = id_to_mcbsp_ptr(id);
  403. MCBSP_WRITE(mcbsp, THRSH2, threshold);
  404. }
  405. EXPORT_SYMBOL(omap_mcbsp_set_tx_threshold);
  406. /*
  407. * omap_mcbsp_set_rx_threshold configures how to deal
  408. * with receive threshold. the threshold value and handler can be
  409. * configure in here.
  410. */
  411. void omap_mcbsp_set_rx_threshold(unsigned int id, u16 threshold)
  412. {
  413. struct omap_mcbsp *mcbsp;
  414. if (!cpu_is_omap34xx())
  415. return;
  416. if (!omap_mcbsp_check_valid_id(id)) {
  417. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  418. return;
  419. }
  420. mcbsp = id_to_mcbsp_ptr(id);
  421. MCBSP_WRITE(mcbsp, THRSH1, threshold);
  422. }
  423. EXPORT_SYMBOL(omap_mcbsp_set_rx_threshold);
  424. /*
  425. * omap_mcbsp_get_max_tx_thres just return the current configured
  426. * maximum threshold for transmission
  427. */
  428. u16 omap_mcbsp_get_max_tx_threshold(unsigned int id)
  429. {
  430. struct omap_mcbsp *mcbsp;
  431. if (!omap_mcbsp_check_valid_id(id)) {
  432. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  433. return -ENODEV;
  434. }
  435. mcbsp = id_to_mcbsp_ptr(id);
  436. return mcbsp->max_tx_thres;
  437. }
  438. EXPORT_SYMBOL(omap_mcbsp_get_max_tx_threshold);
  439. /*
  440. * omap_mcbsp_get_max_rx_thres just return the current configured
  441. * maximum threshold for reception
  442. */
  443. u16 omap_mcbsp_get_max_rx_threshold(unsigned int id)
  444. {
  445. struct omap_mcbsp *mcbsp;
  446. if (!omap_mcbsp_check_valid_id(id)) {
  447. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  448. return -ENODEV;
  449. }
  450. mcbsp = id_to_mcbsp_ptr(id);
  451. return mcbsp->max_rx_thres;
  452. }
  453. EXPORT_SYMBOL(omap_mcbsp_get_max_rx_threshold);
  454. #define MCBSP2_FIFO_SIZE 0x500 /* 1024 + 256 locations */
  455. #define MCBSP1345_FIFO_SIZE 0x80 /* 128 locations */
  456. /*
  457. * omap_mcbsp_get_tx_delay returns the number of used slots in the McBSP FIFO
  458. */
  459. u16 omap_mcbsp_get_tx_delay(unsigned int id)
  460. {
  461. struct omap_mcbsp *mcbsp;
  462. u16 buffstat;
  463. if (!omap_mcbsp_check_valid_id(id)) {
  464. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  465. return -ENODEV;
  466. }
  467. mcbsp = id_to_mcbsp_ptr(id);
  468. /* Returns the number of free locations in the buffer */
  469. buffstat = MCBSP_READ(mcbsp, XBUFFSTAT);
  470. /* Number of slots are different in McBSP ports */
  471. if (mcbsp->id == 2)
  472. return MCBSP2_FIFO_SIZE - buffstat;
  473. else
  474. return MCBSP1345_FIFO_SIZE - buffstat;
  475. }
  476. EXPORT_SYMBOL(omap_mcbsp_get_tx_delay);
  477. /*
  478. * omap_mcbsp_get_rx_delay returns the number of free slots in the McBSP FIFO
  479. * to reach the threshold value (when the DMA will be triggered to read it)
  480. */
  481. u16 omap_mcbsp_get_rx_delay(unsigned int id)
  482. {
  483. struct omap_mcbsp *mcbsp;
  484. u16 buffstat, threshold;
  485. if (!omap_mcbsp_check_valid_id(id)) {
  486. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  487. return -ENODEV;
  488. }
  489. mcbsp = id_to_mcbsp_ptr(id);
  490. /* Returns the number of used locations in the buffer */
  491. buffstat = MCBSP_READ(mcbsp, RBUFFSTAT);
  492. /* RX threshold */
  493. threshold = MCBSP_READ(mcbsp, THRSH1);
  494. /* Return the number of location till we reach the threshold limit */
  495. if (threshold <= buffstat)
  496. return 0;
  497. else
  498. return threshold - buffstat;
  499. }
  500. EXPORT_SYMBOL(omap_mcbsp_get_rx_delay);
  501. /*
  502. * omap_mcbsp_get_dma_op_mode just return the current configured
  503. * operating mode for the mcbsp channel
  504. */
  505. int omap_mcbsp_get_dma_op_mode(unsigned int id)
  506. {
  507. struct omap_mcbsp *mcbsp;
  508. int dma_op_mode;
  509. if (!omap_mcbsp_check_valid_id(id)) {
  510. printk(KERN_ERR "%s: Invalid id (%u)\n", __func__, id + 1);
  511. return -ENODEV;
  512. }
  513. mcbsp = id_to_mcbsp_ptr(id);
  514. dma_op_mode = mcbsp->dma_op_mode;
  515. return dma_op_mode;
  516. }
  517. EXPORT_SYMBOL(omap_mcbsp_get_dma_op_mode);
  518. static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp)
  519. {
  520. /*
  521. * Enable wakup behavior, smart idle and all wakeups
  522. * REVISIT: some wakeups may be unnecessary
  523. */
  524. if (cpu_is_omap34xx()) {
  525. u16 syscon;
  526. syscon = MCBSP_READ(mcbsp, SYSCON);
  527. syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
  528. if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
  529. syscon |= (ENAWAKEUP | SIDLEMODE(0x02) |
  530. CLOCKACTIVITY(0x02));
  531. MCBSP_WRITE(mcbsp, WAKEUPEN, XRDYEN | RRDYEN);
  532. } else {
  533. syscon |= SIDLEMODE(0x01);
  534. }
  535. MCBSP_WRITE(mcbsp, SYSCON, syscon);
  536. }
  537. }
  538. static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp)
  539. {
  540. /*
  541. * Disable wakup behavior, smart idle and all wakeups
  542. */
  543. if (cpu_is_omap34xx()) {
  544. u16 syscon;
  545. syscon = MCBSP_READ(mcbsp, SYSCON);
  546. syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
  547. /*
  548. * HW bug workaround - If no_idle mode is taken, we need to
  549. * go to smart_idle before going to always_idle, or the
  550. * device will not hit retention anymore.
  551. */
  552. syscon |= SIDLEMODE(0x02);
  553. MCBSP_WRITE(mcbsp, SYSCON, syscon);
  554. syscon &= ~(SIDLEMODE(0x03));
  555. MCBSP_WRITE(mcbsp, SYSCON, syscon);
  556. MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
  557. }
  558. }
  559. #else
  560. static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp) {}
  561. static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp) {}
  562. static inline void omap_st_start(struct omap_mcbsp *mcbsp) {}
  563. static inline void omap_st_stop(struct omap_mcbsp *mcbsp) {}
  564. #endif
  565. /*
  566. * We can choose between IRQ based or polled IO.
  567. * This needs to be called before omap_mcbsp_request().
  568. */
  569. int omap_mcbsp_set_io_type(unsigned int id, omap_mcbsp_io_type_t io_type)
  570. {
  571. struct omap_mcbsp *mcbsp;
  572. if (!omap_mcbsp_check_valid_id(id)) {
  573. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  574. return -ENODEV;
  575. }
  576. mcbsp = id_to_mcbsp_ptr(id);
  577. spin_lock(&mcbsp->lock);
  578. if (!mcbsp->free) {
  579. dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
  580. mcbsp->id);
  581. spin_unlock(&mcbsp->lock);
  582. return -EINVAL;
  583. }
  584. mcbsp->io_type = io_type;
  585. spin_unlock(&mcbsp->lock);
  586. return 0;
  587. }
  588. EXPORT_SYMBOL(omap_mcbsp_set_io_type);
  589. int omap_mcbsp_request(unsigned int id)
  590. {
  591. struct omap_mcbsp *mcbsp;
  592. void *reg_cache;
  593. int err;
  594. if (!omap_mcbsp_check_valid_id(id)) {
  595. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  596. return -ENODEV;
  597. }
  598. mcbsp = id_to_mcbsp_ptr(id);
  599. reg_cache = kzalloc(omap_mcbsp_cache_size, GFP_KERNEL);
  600. if (!reg_cache) {
  601. return -ENOMEM;
  602. }
  603. spin_lock(&mcbsp->lock);
  604. if (!mcbsp->free) {
  605. dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
  606. mcbsp->id);
  607. err = -EBUSY;
  608. goto err_kfree;
  609. }
  610. mcbsp->free = 0;
  611. mcbsp->reg_cache = reg_cache;
  612. spin_unlock(&mcbsp->lock);
  613. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
  614. mcbsp->pdata->ops->request(id);
  615. clk_enable(mcbsp->iclk);
  616. clk_enable(mcbsp->fclk);
  617. /* Do procedure specific to omap34xx arch, if applicable */
  618. omap34xx_mcbsp_request(mcbsp);
  619. /*
  620. * Make sure that transmitter, receiver and sample-rate generator are
  621. * not running before activating IRQs.
  622. */
  623. MCBSP_WRITE(mcbsp, SPCR1, 0);
  624. MCBSP_WRITE(mcbsp, SPCR2, 0);
  625. if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
  626. /* We need to get IRQs here */
  627. init_completion(&mcbsp->tx_irq_completion);
  628. err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler,
  629. 0, "McBSP", (void *)mcbsp);
  630. if (err != 0) {
  631. dev_err(mcbsp->dev, "Unable to request TX IRQ %d "
  632. "for McBSP%d\n", mcbsp->tx_irq,
  633. mcbsp->id);
  634. goto err_clk_disable;
  635. }
  636. init_completion(&mcbsp->rx_irq_completion);
  637. err = request_irq(mcbsp->rx_irq, omap_mcbsp_rx_irq_handler,
  638. 0, "McBSP", (void *)mcbsp);
  639. if (err != 0) {
  640. dev_err(mcbsp->dev, "Unable to request RX IRQ %d "
  641. "for McBSP%d\n", mcbsp->rx_irq,
  642. mcbsp->id);
  643. goto err_free_irq;
  644. }
  645. }
  646. return 0;
  647. err_free_irq:
  648. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  649. err_clk_disable:
  650. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
  651. mcbsp->pdata->ops->free(id);
  652. /* Do procedure specific to omap34xx arch, if applicable */
  653. omap34xx_mcbsp_free(mcbsp);
  654. clk_disable(mcbsp->fclk);
  655. clk_disable(mcbsp->iclk);
  656. spin_lock(&mcbsp->lock);
  657. mcbsp->free = 1;
  658. mcbsp->reg_cache = NULL;
  659. err_kfree:
  660. spin_unlock(&mcbsp->lock);
  661. kfree(reg_cache);
  662. return err;
  663. }
  664. EXPORT_SYMBOL(omap_mcbsp_request);
  665. void omap_mcbsp_free(unsigned int id)
  666. {
  667. struct omap_mcbsp *mcbsp;
  668. void *reg_cache;
  669. if (!omap_mcbsp_check_valid_id(id)) {
  670. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  671. return;
  672. }
  673. mcbsp = id_to_mcbsp_ptr(id);
  674. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
  675. mcbsp->pdata->ops->free(id);
  676. /* Do procedure specific to omap34xx arch, if applicable */
  677. omap34xx_mcbsp_free(mcbsp);
  678. clk_disable(mcbsp->fclk);
  679. clk_disable(mcbsp->iclk);
  680. if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
  681. /* Free IRQs */
  682. free_irq(mcbsp->rx_irq, (void *)mcbsp);
  683. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  684. }
  685. reg_cache = mcbsp->reg_cache;
  686. spin_lock(&mcbsp->lock);
  687. if (mcbsp->free)
  688. dev_err(mcbsp->dev, "McBSP%d was not reserved\n", mcbsp->id);
  689. else
  690. mcbsp->free = 1;
  691. mcbsp->reg_cache = NULL;
  692. spin_unlock(&mcbsp->lock);
  693. if (reg_cache)
  694. kfree(reg_cache);
  695. }
  696. EXPORT_SYMBOL(omap_mcbsp_free);
  697. /*
  698. * Here we start the McBSP, by enabling transmitter, receiver or both.
  699. * If no transmitter or receiver is active prior calling, then sample-rate
  700. * generator and frame sync are started.
  701. */
  702. void omap_mcbsp_start(unsigned int id, int tx, int rx)
  703. {
  704. struct omap_mcbsp *mcbsp;
  705. int idle;
  706. u16 w;
  707. if (!omap_mcbsp_check_valid_id(id)) {
  708. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  709. return;
  710. }
  711. mcbsp = id_to_mcbsp_ptr(id);
  712. if (cpu_is_omap34xx())
  713. omap_st_start(mcbsp);
  714. mcbsp->rx_word_length = (MCBSP_READ_CACHE(mcbsp, RCR1) >> 5) & 0x7;
  715. mcbsp->tx_word_length = (MCBSP_READ_CACHE(mcbsp, XCR1) >> 5) & 0x7;
  716. idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
  717. MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
  718. if (idle) {
  719. /* Start the sample generator */
  720. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  721. MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 6));
  722. }
  723. /* Enable transmitter and receiver */
  724. tx &= 1;
  725. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  726. MCBSP_WRITE(mcbsp, SPCR2, w | tx);
  727. rx &= 1;
  728. w = MCBSP_READ_CACHE(mcbsp, SPCR1);
  729. MCBSP_WRITE(mcbsp, SPCR1, w | rx);
  730. /*
  731. * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
  732. * REVISIT: 100us may give enough time for two CLKSRG, however
  733. * due to some unknown PM related, clock gating etc. reason it
  734. * is now at 500us.
  735. */
  736. udelay(500);
  737. if (idle) {
  738. /* Start frame sync */
  739. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  740. MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 7));
  741. }
  742. if (cpu_is_omap2430() || cpu_is_omap34xx()) {
  743. /* Release the transmitter and receiver */
  744. w = MCBSP_READ_CACHE(mcbsp, XCCR);
  745. w &= ~(tx ? XDISABLE : 0);
  746. MCBSP_WRITE(mcbsp, XCCR, w);
  747. w = MCBSP_READ_CACHE(mcbsp, RCCR);
  748. w &= ~(rx ? RDISABLE : 0);
  749. MCBSP_WRITE(mcbsp, RCCR, w);
  750. }
  751. /* Dump McBSP Regs */
  752. omap_mcbsp_dump_reg(id);
  753. }
  754. EXPORT_SYMBOL(omap_mcbsp_start);
  755. void omap_mcbsp_stop(unsigned int id, int tx, int rx)
  756. {
  757. struct omap_mcbsp *mcbsp;
  758. int idle;
  759. u16 w;
  760. if (!omap_mcbsp_check_valid_id(id)) {
  761. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  762. return;
  763. }
  764. mcbsp = id_to_mcbsp_ptr(id);
  765. /* Reset transmitter */
  766. tx &= 1;
  767. if (cpu_is_omap2430() || cpu_is_omap34xx()) {
  768. w = MCBSP_READ_CACHE(mcbsp, XCCR);
  769. w |= (tx ? XDISABLE : 0);
  770. MCBSP_WRITE(mcbsp, XCCR, w);
  771. }
  772. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  773. MCBSP_WRITE(mcbsp, SPCR2, w & ~tx);
  774. /* Reset receiver */
  775. rx &= 1;
  776. if (cpu_is_omap2430() || cpu_is_omap34xx()) {
  777. w = MCBSP_READ_CACHE(mcbsp, RCCR);
  778. w |= (rx ? RDISABLE : 0);
  779. MCBSP_WRITE(mcbsp, RCCR, w);
  780. }
  781. w = MCBSP_READ_CACHE(mcbsp, SPCR1);
  782. MCBSP_WRITE(mcbsp, SPCR1, w & ~rx);
  783. idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
  784. MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
  785. if (idle) {
  786. /* Reset the sample rate generator */
  787. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  788. MCBSP_WRITE(mcbsp, SPCR2, w & ~(1 << 6));
  789. }
  790. if (cpu_is_omap34xx())
  791. omap_st_stop(mcbsp);
  792. }
  793. EXPORT_SYMBOL(omap_mcbsp_stop);
  794. /* polled mcbsp i/o operations */
  795. int omap_mcbsp_pollwrite(unsigned int id, u16 buf)
  796. {
  797. struct omap_mcbsp *mcbsp;
  798. if (!omap_mcbsp_check_valid_id(id)) {
  799. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  800. return -ENODEV;
  801. }
  802. mcbsp = id_to_mcbsp_ptr(id);
  803. MCBSP_WRITE(mcbsp, DXR1, buf);
  804. /* if frame sync error - clear the error */
  805. if (MCBSP_READ(mcbsp, SPCR2) & XSYNC_ERR) {
  806. /* clear error */
  807. MCBSP_WRITE(mcbsp, SPCR2,
  808. MCBSP_READ_CACHE(mcbsp, SPCR2) & (~XSYNC_ERR));
  809. /* resend */
  810. return -1;
  811. } else {
  812. /* wait for transmit confirmation */
  813. int attemps = 0;
  814. while (!(MCBSP_READ(mcbsp, SPCR2) & XRDY)) {
  815. if (attemps++ > 1000) {
  816. MCBSP_WRITE(mcbsp, SPCR2,
  817. MCBSP_READ_CACHE(mcbsp, SPCR2) &
  818. (~XRST));
  819. udelay(10);
  820. MCBSP_WRITE(mcbsp, SPCR2,
  821. MCBSP_READ_CACHE(mcbsp, SPCR2) |
  822. (XRST));
  823. udelay(10);
  824. dev_err(mcbsp->dev, "Could not write to"
  825. " McBSP%d Register\n", mcbsp->id);
  826. return -2;
  827. }
  828. }
  829. }
  830. return 0;
  831. }
  832. EXPORT_SYMBOL(omap_mcbsp_pollwrite);
  833. int omap_mcbsp_pollread(unsigned int id, u16 *buf)
  834. {
  835. struct omap_mcbsp *mcbsp;
  836. if (!omap_mcbsp_check_valid_id(id)) {
  837. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  838. return -ENODEV;
  839. }
  840. mcbsp = id_to_mcbsp_ptr(id);
  841. /* if frame sync error - clear the error */
  842. if (MCBSP_READ(mcbsp, SPCR1) & RSYNC_ERR) {
  843. /* clear error */
  844. MCBSP_WRITE(mcbsp, SPCR1,
  845. MCBSP_READ_CACHE(mcbsp, SPCR1) & (~RSYNC_ERR));
  846. /* resend */
  847. return -1;
  848. } else {
  849. /* wait for recieve confirmation */
  850. int attemps = 0;
  851. while (!(MCBSP_READ(mcbsp, SPCR1) & RRDY)) {
  852. if (attemps++ > 1000) {
  853. MCBSP_WRITE(mcbsp, SPCR1,
  854. MCBSP_READ_CACHE(mcbsp, SPCR1) &
  855. (~RRST));
  856. udelay(10);
  857. MCBSP_WRITE(mcbsp, SPCR1,
  858. MCBSP_READ_CACHE(mcbsp, SPCR1) |
  859. (RRST));
  860. udelay(10);
  861. dev_err(mcbsp->dev, "Could not read from"
  862. " McBSP%d Register\n", mcbsp->id);
  863. return -2;
  864. }
  865. }
  866. }
  867. *buf = MCBSP_READ(mcbsp, DRR1);
  868. return 0;
  869. }
  870. EXPORT_SYMBOL(omap_mcbsp_pollread);
  871. /*
  872. * IRQ based word transmission.
  873. */
  874. void omap_mcbsp_xmit_word(unsigned int id, u32 word)
  875. {
  876. struct omap_mcbsp *mcbsp;
  877. omap_mcbsp_word_length word_length;
  878. if (!omap_mcbsp_check_valid_id(id)) {
  879. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  880. return;
  881. }
  882. mcbsp = id_to_mcbsp_ptr(id);
  883. word_length = mcbsp->tx_word_length;
  884. wait_for_completion(&mcbsp->tx_irq_completion);
  885. if (word_length > OMAP_MCBSP_WORD_16)
  886. MCBSP_WRITE(mcbsp, DXR2, word >> 16);
  887. MCBSP_WRITE(mcbsp, DXR1, word & 0xffff);
  888. }
  889. EXPORT_SYMBOL(omap_mcbsp_xmit_word);
  890. u32 omap_mcbsp_recv_word(unsigned int id)
  891. {
  892. struct omap_mcbsp *mcbsp;
  893. u16 word_lsb, word_msb = 0;
  894. omap_mcbsp_word_length word_length;
  895. if (!omap_mcbsp_check_valid_id(id)) {
  896. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  897. return -ENODEV;
  898. }
  899. mcbsp = id_to_mcbsp_ptr(id);
  900. word_length = mcbsp->rx_word_length;
  901. wait_for_completion(&mcbsp->rx_irq_completion);
  902. if (word_length > OMAP_MCBSP_WORD_16)
  903. word_msb = MCBSP_READ(mcbsp, DRR2);
  904. word_lsb = MCBSP_READ(mcbsp, DRR1);
  905. return (word_lsb | (word_msb << 16));
  906. }
  907. EXPORT_SYMBOL(omap_mcbsp_recv_word);
  908. int omap_mcbsp_spi_master_xmit_word_poll(unsigned int id, u32 word)
  909. {
  910. struct omap_mcbsp *mcbsp;
  911. omap_mcbsp_word_length tx_word_length;
  912. omap_mcbsp_word_length rx_word_length;
  913. u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
  914. if (!omap_mcbsp_check_valid_id(id)) {
  915. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  916. return -ENODEV;
  917. }
  918. mcbsp = id_to_mcbsp_ptr(id);
  919. tx_word_length = mcbsp->tx_word_length;
  920. rx_word_length = mcbsp->rx_word_length;
  921. if (tx_word_length != rx_word_length)
  922. return -EINVAL;
  923. /* First we wait for the transmitter to be ready */
  924. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  925. while (!(spcr2 & XRDY)) {
  926. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  927. if (attempts++ > 1000) {
  928. /* We must reset the transmitter */
  929. MCBSP_WRITE(mcbsp, SPCR2,
  930. MCBSP_READ_CACHE(mcbsp, SPCR2) & (~XRST));
  931. udelay(10);
  932. MCBSP_WRITE(mcbsp, SPCR2,
  933. MCBSP_READ_CACHE(mcbsp, SPCR2) | XRST);
  934. udelay(10);
  935. dev_err(mcbsp->dev, "McBSP%d transmitter not "
  936. "ready\n", mcbsp->id);
  937. return -EAGAIN;
  938. }
  939. }
  940. /* Now we can push the data */
  941. if (tx_word_length > OMAP_MCBSP_WORD_16)
  942. MCBSP_WRITE(mcbsp, DXR2, word >> 16);
  943. MCBSP_WRITE(mcbsp, DXR1, word & 0xffff);
  944. /* We wait for the receiver to be ready */
  945. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  946. while (!(spcr1 & RRDY)) {
  947. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  948. if (attempts++ > 1000) {
  949. /* We must reset the receiver */
  950. MCBSP_WRITE(mcbsp, SPCR1,
  951. MCBSP_READ_CACHE(mcbsp, SPCR1) & (~RRST));
  952. udelay(10);
  953. MCBSP_WRITE(mcbsp, SPCR1,
  954. MCBSP_READ_CACHE(mcbsp, SPCR1) | RRST);
  955. udelay(10);
  956. dev_err(mcbsp->dev, "McBSP%d receiver not "
  957. "ready\n", mcbsp->id);
  958. return -EAGAIN;
  959. }
  960. }
  961. /* Receiver is ready, let's read the dummy data */
  962. if (rx_word_length > OMAP_MCBSP_WORD_16)
  963. word_msb = MCBSP_READ(mcbsp, DRR2);
  964. word_lsb = MCBSP_READ(mcbsp, DRR1);
  965. return 0;
  966. }
  967. EXPORT_SYMBOL(omap_mcbsp_spi_master_xmit_word_poll);
  968. int omap_mcbsp_spi_master_recv_word_poll(unsigned int id, u32 *word)
  969. {
  970. struct omap_mcbsp *mcbsp;
  971. u32 clock_word = 0;
  972. omap_mcbsp_word_length tx_word_length;
  973. omap_mcbsp_word_length rx_word_length;
  974. u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
  975. if (!omap_mcbsp_check_valid_id(id)) {
  976. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  977. return -ENODEV;
  978. }
  979. mcbsp = id_to_mcbsp_ptr(id);
  980. tx_word_length = mcbsp->tx_word_length;
  981. rx_word_length = mcbsp->rx_word_length;
  982. if (tx_word_length != rx_word_length)
  983. return -EINVAL;
  984. /* First we wait for the transmitter to be ready */
  985. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  986. while (!(spcr2 & XRDY)) {
  987. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  988. if (attempts++ > 1000) {
  989. /* We must reset the transmitter */
  990. MCBSP_WRITE(mcbsp, SPCR2,
  991. MCBSP_READ_CACHE(mcbsp, SPCR2) & (~XRST));
  992. udelay(10);
  993. MCBSP_WRITE(mcbsp, SPCR2,
  994. MCBSP_READ_CACHE(mcbsp, SPCR2) | XRST);
  995. udelay(10);
  996. dev_err(mcbsp->dev, "McBSP%d transmitter not "
  997. "ready\n", mcbsp->id);
  998. return -EAGAIN;
  999. }
  1000. }
  1001. /* We first need to enable the bus clock */
  1002. if (tx_word_length > OMAP_MCBSP_WORD_16)
  1003. MCBSP_WRITE(mcbsp, DXR2, clock_word >> 16);
  1004. MCBSP_WRITE(mcbsp, DXR1, clock_word & 0xffff);
  1005. /* We wait for the receiver to be ready */
  1006. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  1007. while (!(spcr1 & RRDY)) {
  1008. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  1009. if (attempts++ > 1000) {
  1010. /* We must reset the receiver */
  1011. MCBSP_WRITE(mcbsp, SPCR1,
  1012. MCBSP_READ_CACHE(mcbsp, SPCR1) & (~RRST));
  1013. udelay(10);
  1014. MCBSP_WRITE(mcbsp, SPCR1,
  1015. MCBSP_READ_CACHE(mcbsp, SPCR1) | RRST);
  1016. udelay(10);
  1017. dev_err(mcbsp->dev, "McBSP%d receiver not "
  1018. "ready\n", mcbsp->id);
  1019. return -EAGAIN;
  1020. }
  1021. }
  1022. /* Receiver is ready, there is something for us */
  1023. if (rx_word_length > OMAP_MCBSP_WORD_16)
  1024. word_msb = MCBSP_READ(mcbsp, DRR2);
  1025. word_lsb = MCBSP_READ(mcbsp, DRR1);
  1026. word[0] = (word_lsb | (word_msb << 16));
  1027. return 0;
  1028. }
  1029. EXPORT_SYMBOL(omap_mcbsp_spi_master_recv_word_poll);
  1030. /*
  1031. * Simple DMA based buffer rx/tx routines.
  1032. * Nothing fancy, just a single buffer tx/rx through DMA.
  1033. * The DMA resources are released once the transfer is done.
  1034. * For anything fancier, you should use your own customized DMA
  1035. * routines and callbacks.
  1036. */
  1037. int omap_mcbsp_xmit_buffer(unsigned int id, dma_addr_t buffer,
  1038. unsigned int length)
  1039. {
  1040. struct omap_mcbsp *mcbsp;
  1041. int dma_tx_ch;
  1042. int src_port = 0;
  1043. int dest_port = 0;
  1044. int sync_dev = 0;
  1045. if (!omap_mcbsp_check_valid_id(id)) {
  1046. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  1047. return -ENODEV;
  1048. }
  1049. mcbsp = id_to_mcbsp_ptr(id);
  1050. if (omap_request_dma(mcbsp->dma_tx_sync, "McBSP TX",
  1051. omap_mcbsp_tx_dma_callback,
  1052. mcbsp,
  1053. &dma_tx_ch)) {
  1054. dev_err(mcbsp->dev, " Unable to request DMA channel for "
  1055. "McBSP%d TX. Trying IRQ based TX\n",
  1056. mcbsp->id);
  1057. return -EAGAIN;
  1058. }
  1059. mcbsp->dma_tx_lch = dma_tx_ch;
  1060. dev_err(mcbsp->dev, "McBSP%d TX DMA on channel %d\n", mcbsp->id,
  1061. dma_tx_ch);
  1062. init_completion(&mcbsp->tx_dma_completion);
  1063. if (cpu_class_is_omap1()) {
  1064. src_port = OMAP_DMA_PORT_TIPB;
  1065. dest_port = OMAP_DMA_PORT_EMIFF;
  1066. }
  1067. if (cpu_class_is_omap2())
  1068. sync_dev = mcbsp->dma_tx_sync;
  1069. omap_set_dma_transfer_params(mcbsp->dma_tx_lch,
  1070. OMAP_DMA_DATA_TYPE_S16,
  1071. length >> 1, 1,
  1072. OMAP_DMA_SYNC_ELEMENT,
  1073. sync_dev, 0);
  1074. omap_set_dma_dest_params(mcbsp->dma_tx_lch,
  1075. src_port,
  1076. OMAP_DMA_AMODE_CONSTANT,
  1077. mcbsp->phys_base + OMAP_MCBSP_REG_DXR1,
  1078. 0, 0);
  1079. omap_set_dma_src_params(mcbsp->dma_tx_lch,
  1080. dest_port,
  1081. OMAP_DMA_AMODE_POST_INC,
  1082. buffer,
  1083. 0, 0);
  1084. omap_start_dma(mcbsp->dma_tx_lch);
  1085. wait_for_completion(&mcbsp->tx_dma_completion);
  1086. return 0;
  1087. }
  1088. EXPORT_SYMBOL(omap_mcbsp_xmit_buffer);
  1089. int omap_mcbsp_recv_buffer(unsigned int id, dma_addr_t buffer,
  1090. unsigned int length)
  1091. {
  1092. struct omap_mcbsp *mcbsp;
  1093. int dma_rx_ch;
  1094. int src_port = 0;
  1095. int dest_port = 0;
  1096. int sync_dev = 0;
  1097. if (!omap_mcbsp_check_valid_id(id)) {
  1098. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  1099. return -ENODEV;
  1100. }
  1101. mcbsp = id_to_mcbsp_ptr(id);
  1102. if (omap_request_dma(mcbsp->dma_rx_sync, "McBSP RX",
  1103. omap_mcbsp_rx_dma_callback,
  1104. mcbsp,
  1105. &dma_rx_ch)) {
  1106. dev_err(mcbsp->dev, "Unable to request DMA channel for "
  1107. "McBSP%d RX. Trying IRQ based RX\n",
  1108. mcbsp->id);
  1109. return -EAGAIN;
  1110. }
  1111. mcbsp->dma_rx_lch = dma_rx_ch;
  1112. dev_err(mcbsp->dev, "McBSP%d RX DMA on channel %d\n", mcbsp->id,
  1113. dma_rx_ch);
  1114. init_completion(&mcbsp->rx_dma_completion);
  1115. if (cpu_class_is_omap1()) {
  1116. src_port = OMAP_DMA_PORT_TIPB;
  1117. dest_port = OMAP_DMA_PORT_EMIFF;
  1118. }
  1119. if (cpu_class_is_omap2())
  1120. sync_dev = mcbsp->dma_rx_sync;
  1121. omap_set_dma_transfer_params(mcbsp->dma_rx_lch,
  1122. OMAP_DMA_DATA_TYPE_S16,
  1123. length >> 1, 1,
  1124. OMAP_DMA_SYNC_ELEMENT,
  1125. sync_dev, 0);
  1126. omap_set_dma_src_params(mcbsp->dma_rx_lch,
  1127. src_port,
  1128. OMAP_DMA_AMODE_CONSTANT,
  1129. mcbsp->phys_base + OMAP_MCBSP_REG_DRR1,
  1130. 0, 0);
  1131. omap_set_dma_dest_params(mcbsp->dma_rx_lch,
  1132. dest_port,
  1133. OMAP_DMA_AMODE_POST_INC,
  1134. buffer,
  1135. 0, 0);
  1136. omap_start_dma(mcbsp->dma_rx_lch);
  1137. wait_for_completion(&mcbsp->rx_dma_completion);
  1138. return 0;
  1139. }
  1140. EXPORT_SYMBOL(omap_mcbsp_recv_buffer);
  1141. /*
  1142. * SPI wrapper.
  1143. * Since SPI setup is much simpler than the generic McBSP one,
  1144. * this wrapper just need an omap_mcbsp_spi_cfg structure as an input.
  1145. * Once this is done, you can call omap_mcbsp_start().
  1146. */
  1147. void omap_mcbsp_set_spi_mode(unsigned int id,
  1148. const struct omap_mcbsp_spi_cfg *spi_cfg)
  1149. {
  1150. struct omap_mcbsp *mcbsp;
  1151. struct omap_mcbsp_reg_cfg mcbsp_cfg;
  1152. if (!omap_mcbsp_check_valid_id(id)) {
  1153. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  1154. return;
  1155. }
  1156. mcbsp = id_to_mcbsp_ptr(id);
  1157. memset(&mcbsp_cfg, 0, sizeof(struct omap_mcbsp_reg_cfg));
  1158. /* SPI has only one frame */
  1159. mcbsp_cfg.rcr1 |= (RWDLEN1(spi_cfg->word_length) | RFRLEN1(0));
  1160. mcbsp_cfg.xcr1 |= (XWDLEN1(spi_cfg->word_length) | XFRLEN1(0));
  1161. /* Clock stop mode */
  1162. if (spi_cfg->clk_stp_mode == OMAP_MCBSP_CLK_STP_MODE_NO_DELAY)
  1163. mcbsp_cfg.spcr1 |= (1 << 12);
  1164. else
  1165. mcbsp_cfg.spcr1 |= (3 << 11);
  1166. /* Set clock parities */
  1167. if (spi_cfg->rx_clock_polarity == OMAP_MCBSP_CLK_RISING)
  1168. mcbsp_cfg.pcr0 |= CLKRP;
  1169. else
  1170. mcbsp_cfg.pcr0 &= ~CLKRP;
  1171. if (spi_cfg->tx_clock_polarity == OMAP_MCBSP_CLK_RISING)
  1172. mcbsp_cfg.pcr0 &= ~CLKXP;
  1173. else
  1174. mcbsp_cfg.pcr0 |= CLKXP;
  1175. /* Set SCLKME to 0 and CLKSM to 1 */
  1176. mcbsp_cfg.pcr0 &= ~SCLKME;
  1177. mcbsp_cfg.srgr2 |= CLKSM;
  1178. /* Set FSXP */
  1179. if (spi_cfg->fsx_polarity == OMAP_MCBSP_FS_ACTIVE_HIGH)
  1180. mcbsp_cfg.pcr0 &= ~FSXP;
  1181. else
  1182. mcbsp_cfg.pcr0 |= FSXP;
  1183. if (spi_cfg->spi_mode == OMAP_MCBSP_SPI_MASTER) {
  1184. mcbsp_cfg.pcr0 |= CLKXM;
  1185. mcbsp_cfg.srgr1 |= CLKGDV(spi_cfg->clk_div - 1);
  1186. mcbsp_cfg.pcr0 |= FSXM;
  1187. mcbsp_cfg.srgr2 &= ~FSGM;
  1188. mcbsp_cfg.xcr2 |= XDATDLY(1);
  1189. mcbsp_cfg.rcr2 |= RDATDLY(1);
  1190. } else {
  1191. mcbsp_cfg.pcr0 &= ~CLKXM;
  1192. mcbsp_cfg.srgr1 |= CLKGDV(1);
  1193. mcbsp_cfg.pcr0 &= ~FSXM;
  1194. mcbsp_cfg.xcr2 &= ~XDATDLY(3);
  1195. mcbsp_cfg.rcr2 &= ~RDATDLY(3);
  1196. }
  1197. mcbsp_cfg.xcr2 &= ~XPHASE;
  1198. mcbsp_cfg.rcr2 &= ~RPHASE;
  1199. omap_mcbsp_config(id, &mcbsp_cfg);
  1200. }
  1201. EXPORT_SYMBOL(omap_mcbsp_set_spi_mode);
  1202. #ifdef CONFIG_ARCH_OMAP3
  1203. #define max_thres(m) (mcbsp->pdata->buffer_size)
  1204. #define valid_threshold(m, val) ((val) <= max_thres(m))
  1205. #define THRESHOLD_PROP_BUILDER(prop) \
  1206. static ssize_t prop##_show(struct device *dev, \
  1207. struct device_attribute *attr, char *buf) \
  1208. { \
  1209. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  1210. \
  1211. return sprintf(buf, "%u\n", mcbsp->prop); \
  1212. } \
  1213. \
  1214. static ssize_t prop##_store(struct device *dev, \
  1215. struct device_attribute *attr, \
  1216. const char *buf, size_t size) \
  1217. { \
  1218. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  1219. unsigned long val; \
  1220. int status; \
  1221. \
  1222. status = strict_strtoul(buf, 0, &val); \
  1223. if (status) \
  1224. return status; \
  1225. \
  1226. if (!valid_threshold(mcbsp, val)) \
  1227. return -EDOM; \
  1228. \
  1229. mcbsp->prop = val; \
  1230. return size; \
  1231. } \
  1232. \
  1233. static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store);
  1234. THRESHOLD_PROP_BUILDER(max_tx_thres);
  1235. THRESHOLD_PROP_BUILDER(max_rx_thres);
  1236. static const char *dma_op_modes[] = {
  1237. "element", "threshold", "frame",
  1238. };
  1239. static ssize_t dma_op_mode_show(struct device *dev,
  1240. struct device_attribute *attr, char *buf)
  1241. {
  1242. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  1243. int dma_op_mode, i = 0;
  1244. ssize_t len = 0;
  1245. const char * const *s;
  1246. dma_op_mode = mcbsp->dma_op_mode;
  1247. for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) {
  1248. if (dma_op_mode == i)
  1249. len += sprintf(buf + len, "[%s] ", *s);
  1250. else
  1251. len += sprintf(buf + len, "%s ", *s);
  1252. }
  1253. len += sprintf(buf + len, "\n");
  1254. return len;
  1255. }
  1256. static ssize_t dma_op_mode_store(struct device *dev,
  1257. struct device_attribute *attr,
  1258. const char *buf, size_t size)
  1259. {
  1260. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  1261. const char * const *s;
  1262. int i = 0;
  1263. for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++)
  1264. if (sysfs_streq(buf, *s))
  1265. break;
  1266. if (i == ARRAY_SIZE(dma_op_modes))
  1267. return -EINVAL;
  1268. spin_lock_irq(&mcbsp->lock);
  1269. if (!mcbsp->free) {
  1270. size = -EBUSY;
  1271. goto unlock;
  1272. }
  1273. mcbsp->dma_op_mode = i;
  1274. unlock:
  1275. spin_unlock_irq(&mcbsp->lock);
  1276. return size;
  1277. }
  1278. static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store);
  1279. static ssize_t st_taps_show(struct device *dev,
  1280. struct device_attribute *attr, char *buf)
  1281. {
  1282. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  1283. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  1284. ssize_t status = 0;
  1285. int i;
  1286. spin_lock_irq(&mcbsp->lock);
  1287. for (i = 0; i < st_data->nr_taps; i++)
  1288. status += sprintf(&buf[status], (i ? ", %d" : "%d"),
  1289. st_data->taps[i]);
  1290. if (i)
  1291. status += sprintf(&buf[status], "\n");
  1292. spin_unlock_irq(&mcbsp->lock);
  1293. return status;
  1294. }
  1295. static ssize_t st_taps_store(struct device *dev,
  1296. struct device_attribute *attr,
  1297. const char *buf, size_t size)
  1298. {
  1299. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  1300. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  1301. int val, tmp, status, i = 0;
  1302. spin_lock_irq(&mcbsp->lock);
  1303. memset(st_data->taps, 0, sizeof(st_data->taps));
  1304. st_data->nr_taps = 0;
  1305. do {
  1306. status = sscanf(buf, "%d%n", &val, &tmp);
  1307. if (status < 0 || status == 0) {
  1308. size = -EINVAL;
  1309. goto out;
  1310. }
  1311. if (val < -32768 || val > 32767) {
  1312. size = -EINVAL;
  1313. goto out;
  1314. }
  1315. st_data->taps[i++] = val;
  1316. buf += tmp;
  1317. if (*buf != ',')
  1318. break;
  1319. buf++;
  1320. } while (1);
  1321. st_data->nr_taps = i;
  1322. out:
  1323. spin_unlock_irq(&mcbsp->lock);
  1324. return size;
  1325. }
  1326. static DEVICE_ATTR(st_taps, 0644, st_taps_show, st_taps_store);
  1327. static const struct attribute *additional_attrs[] = {
  1328. &dev_attr_max_tx_thres.attr,
  1329. &dev_attr_max_rx_thres.attr,
  1330. &dev_attr_dma_op_mode.attr,
  1331. NULL,
  1332. };
  1333. static const struct attribute_group additional_attr_group = {
  1334. .attrs = (struct attribute **)additional_attrs,
  1335. };
  1336. static inline int __devinit omap_additional_add(struct device *dev)
  1337. {
  1338. return sysfs_create_group(&dev->kobj, &additional_attr_group);
  1339. }
  1340. static inline void __devexit omap_additional_remove(struct device *dev)
  1341. {
  1342. sysfs_remove_group(&dev->kobj, &additional_attr_group);
  1343. }
  1344. static const struct attribute *sidetone_attrs[] = {
  1345. &dev_attr_st_taps.attr,
  1346. NULL,
  1347. };
  1348. static const struct attribute_group sidetone_attr_group = {
  1349. .attrs = (struct attribute **)sidetone_attrs,
  1350. };
  1351. int __devinit omap_st_add(struct omap_mcbsp *mcbsp)
  1352. {
  1353. struct omap_mcbsp_platform_data *pdata = mcbsp->pdata;
  1354. struct omap_mcbsp_st_data *st_data;
  1355. int err;
  1356. st_data = kzalloc(sizeof(*mcbsp->st_data), GFP_KERNEL);
  1357. if (!st_data) {
  1358. err = -ENOMEM;
  1359. goto err1;
  1360. }
  1361. st_data->io_base_st = ioremap(pdata->phys_base_st, SZ_4K);
  1362. if (!st_data->io_base_st) {
  1363. err = -ENOMEM;
  1364. goto err2;
  1365. }
  1366. err = sysfs_create_group(&mcbsp->dev->kobj, &sidetone_attr_group);
  1367. if (err)
  1368. goto err3;
  1369. mcbsp->st_data = st_data;
  1370. return 0;
  1371. err3:
  1372. iounmap(st_data->io_base_st);
  1373. err2:
  1374. kfree(st_data);
  1375. err1:
  1376. return err;
  1377. }
  1378. static void __devexit omap_st_remove(struct omap_mcbsp *mcbsp)
  1379. {
  1380. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  1381. if (st_data) {
  1382. sysfs_remove_group(&mcbsp->dev->kobj, &sidetone_attr_group);
  1383. iounmap(st_data->io_base_st);
  1384. kfree(st_data);
  1385. }
  1386. }
  1387. static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp)
  1388. {
  1389. mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
  1390. if (cpu_is_omap34xx()) {
  1391. mcbsp->max_tx_thres = max_thres(mcbsp);
  1392. mcbsp->max_rx_thres = max_thres(mcbsp);
  1393. /*
  1394. * REVISIT: Set dmap_op_mode to THRESHOLD as default
  1395. * for mcbsp2 instances.
  1396. */
  1397. if (omap_additional_add(mcbsp->dev))
  1398. dev_warn(mcbsp->dev,
  1399. "Unable to create additional controls\n");
  1400. if (mcbsp->id == 2 || mcbsp->id == 3)
  1401. if (omap_st_add(mcbsp))
  1402. dev_warn(mcbsp->dev,
  1403. "Unable to create sidetone controls\n");
  1404. } else {
  1405. mcbsp->max_tx_thres = -EINVAL;
  1406. mcbsp->max_rx_thres = -EINVAL;
  1407. }
  1408. }
  1409. static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp)
  1410. {
  1411. if (cpu_is_omap34xx()) {
  1412. omap_additional_remove(mcbsp->dev);
  1413. if (mcbsp->id == 2 || mcbsp->id == 3)
  1414. omap_st_remove(mcbsp);
  1415. }
  1416. }
  1417. #else
  1418. static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp) {}
  1419. static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp) {}
  1420. #endif /* CONFIG_ARCH_OMAP3 */
  1421. /*
  1422. * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
  1423. * 730 has only 2 McBSP, and both of them are MPU peripherals.
  1424. */
  1425. static int __devinit omap_mcbsp_probe(struct platform_device *pdev)
  1426. {
  1427. struct omap_mcbsp_platform_data *pdata = pdev->dev.platform_data;
  1428. struct omap_mcbsp *mcbsp;
  1429. int id = pdev->id - 1;
  1430. int ret = 0;
  1431. if (!pdata) {
  1432. dev_err(&pdev->dev, "McBSP device initialized without"
  1433. "platform data\n");
  1434. ret = -EINVAL;
  1435. goto exit;
  1436. }
  1437. dev_dbg(&pdev->dev, "Initializing OMAP McBSP (%d).\n", pdev->id);
  1438. if (id >= omap_mcbsp_count) {
  1439. dev_err(&pdev->dev, "Invalid McBSP device id (%d)\n", id);
  1440. ret = -EINVAL;
  1441. goto exit;
  1442. }
  1443. mcbsp = kzalloc(sizeof(struct omap_mcbsp), GFP_KERNEL);
  1444. if (!mcbsp) {
  1445. ret = -ENOMEM;
  1446. goto exit;
  1447. }
  1448. spin_lock_init(&mcbsp->lock);
  1449. mcbsp->id = id + 1;
  1450. mcbsp->free = 1;
  1451. mcbsp->dma_tx_lch = -1;
  1452. mcbsp->dma_rx_lch = -1;
  1453. mcbsp->phys_base = pdata->phys_base;
  1454. mcbsp->io_base = ioremap(pdata->phys_base, SZ_4K);
  1455. if (!mcbsp->io_base) {
  1456. ret = -ENOMEM;
  1457. goto err_ioremap;
  1458. }
  1459. /* Default I/O is IRQ based */
  1460. mcbsp->io_type = OMAP_MCBSP_IRQ_IO;
  1461. mcbsp->tx_irq = pdata->tx_irq;
  1462. mcbsp->rx_irq = pdata->rx_irq;
  1463. mcbsp->dma_rx_sync = pdata->dma_rx_sync;
  1464. mcbsp->dma_tx_sync = pdata->dma_tx_sync;
  1465. mcbsp->iclk = clk_get(&pdev->dev, "ick");
  1466. if (IS_ERR(mcbsp->iclk)) {
  1467. ret = PTR_ERR(mcbsp->iclk);
  1468. dev_err(&pdev->dev, "unable to get ick: %d\n", ret);
  1469. goto err_iclk;
  1470. }
  1471. mcbsp->fclk = clk_get(&pdev->dev, "fck");
  1472. if (IS_ERR(mcbsp->fclk)) {
  1473. ret = PTR_ERR(mcbsp->fclk);
  1474. dev_err(&pdev->dev, "unable to get fck: %d\n", ret);
  1475. goto err_fclk;
  1476. }
  1477. mcbsp->pdata = pdata;
  1478. mcbsp->dev = &pdev->dev;
  1479. mcbsp_ptr[id] = mcbsp;
  1480. platform_set_drvdata(pdev, mcbsp);
  1481. /* Initialize mcbsp properties for OMAP34XX if needed / applicable */
  1482. omap34xx_device_init(mcbsp);
  1483. return 0;
  1484. err_fclk:
  1485. clk_put(mcbsp->iclk);
  1486. err_iclk:
  1487. iounmap(mcbsp->io_base);
  1488. err_ioremap:
  1489. kfree(mcbsp);
  1490. exit:
  1491. return ret;
  1492. }
  1493. static int __devexit omap_mcbsp_remove(struct platform_device *pdev)
  1494. {
  1495. struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
  1496. platform_set_drvdata(pdev, NULL);
  1497. if (mcbsp) {
  1498. if (mcbsp->pdata && mcbsp->pdata->ops &&
  1499. mcbsp->pdata->ops->free)
  1500. mcbsp->pdata->ops->free(mcbsp->id);
  1501. omap34xx_device_exit(mcbsp);
  1502. clk_disable(mcbsp->fclk);
  1503. clk_disable(mcbsp->iclk);
  1504. clk_put(mcbsp->fclk);
  1505. clk_put(mcbsp->iclk);
  1506. iounmap(mcbsp->io_base);
  1507. mcbsp->fclk = NULL;
  1508. mcbsp->iclk = NULL;
  1509. mcbsp->free = 0;
  1510. mcbsp->dev = NULL;
  1511. }
  1512. return 0;
  1513. }
  1514. static struct platform_driver omap_mcbsp_driver = {
  1515. .probe = omap_mcbsp_probe,
  1516. .remove = __devexit_p(omap_mcbsp_remove),
  1517. .driver = {
  1518. .name = "omap-mcbsp",
  1519. },
  1520. };
  1521. int __init omap_mcbsp_init(void)
  1522. {
  1523. /* Register the McBSP driver */
  1524. return platform_driver_register(&omap_mcbsp_driver);
  1525. }