phy_n.c 100 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/types.h>
  20. #include "b43.h"
  21. #include "phy_n.h"
  22. #include "tables_nphy.h"
  23. #include "main.h"
  24. struct nphy_txgains {
  25. u16 txgm[2];
  26. u16 pga[2];
  27. u16 pad[2];
  28. u16 ipa[2];
  29. };
  30. struct nphy_iqcal_params {
  31. u16 txgm;
  32. u16 pga;
  33. u16 pad;
  34. u16 ipa;
  35. u16 cal_gain;
  36. u16 ncorr[5];
  37. };
  38. struct nphy_iq_est {
  39. s32 iq0_prod;
  40. u32 i0_pwr;
  41. u32 q0_pwr;
  42. s32 iq1_prod;
  43. u32 i1_pwr;
  44. u32 q1_pwr;
  45. };
  46. enum b43_nphy_rf_sequence {
  47. B43_RFSEQ_RX2TX,
  48. B43_RFSEQ_TX2RX,
  49. B43_RFSEQ_RESET2RX,
  50. B43_RFSEQ_UPDATE_GAINH,
  51. B43_RFSEQ_UPDATE_GAINL,
  52. B43_RFSEQ_UPDATE_GAINU,
  53. };
  54. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  55. u8 *events, u8 *delays, u8 length);
  56. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  57. enum b43_nphy_rf_sequence seq);
  58. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  59. u16 value, u8 core, bool off);
  60. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  61. u16 value, u8 core);
  62. static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel);
  63. static inline bool b43_empty_chanspec(struct b43_chanspec *chanspec)
  64. {
  65. return !chanspec->channel && !chanspec->sideband &&
  66. !chanspec->b_width && !chanspec->b_freq;
  67. }
  68. static inline bool b43_eq_chanspecs(struct b43_chanspec *chanspec1,
  69. struct b43_chanspec *chanspec2)
  70. {
  71. return (chanspec1->channel == chanspec2->channel &&
  72. chanspec1->sideband == chanspec2->sideband &&
  73. chanspec1->b_width == chanspec2->b_width &&
  74. chanspec1->b_freq == chanspec2->b_freq);
  75. }
  76. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  77. {//TODO
  78. }
  79. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  80. {//TODO
  81. }
  82. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  83. bool ignore_tssi)
  84. {//TODO
  85. return B43_TXPWR_RES_DONE;
  86. }
  87. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  88. const struct b43_nphy_channeltab_entry *e)
  89. {
  90. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  91. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  92. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  93. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  94. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  95. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  96. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  97. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  98. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  99. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  100. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  101. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  102. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  103. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  104. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  105. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  106. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  107. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  108. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  109. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  110. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  111. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  112. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  113. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  114. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  115. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  116. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  117. }
  118. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  119. const struct b43_nphy_channeltab_entry *e)
  120. {
  121. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  122. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  123. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  124. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  125. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  126. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  127. }
  128. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  129. {
  130. //TODO
  131. }
  132. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
  133. static void b43_radio_2055_setup(struct b43_wldev *dev,
  134. const struct b43_nphy_channeltab_entry *e)
  135. {
  136. B43_WARN_ON(dev->phy.rev >= 3);
  137. b43_chantab_radio_upload(dev, e);
  138. udelay(50);
  139. b43_radio_write(dev, B2055_VCO_CAL10, 5);
  140. b43_radio_write(dev, B2055_VCO_CAL10, 45);
  141. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  142. b43_radio_write(dev, B2055_VCO_CAL10, 65);
  143. udelay(300);
  144. }
  145. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  146. {
  147. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  148. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  149. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  150. B43_NPHY_RFCTL_CMD_CHIP0PU |
  151. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  152. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  153. B43_NPHY_RFCTL_CMD_PORFORCE);
  154. }
  155. static void b43_radio_init2055_post(struct b43_wldev *dev)
  156. {
  157. struct b43_phy_n *nphy = dev->phy.n;
  158. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  159. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  160. int i;
  161. u16 val;
  162. bool workaround = false;
  163. if (sprom->revision < 4)
  164. workaround = (binfo->vendor != PCI_VENDOR_ID_BROADCOM ||
  165. binfo->type != 0x46D ||
  166. binfo->rev < 0x41);
  167. else
  168. workaround = ((sprom->boardflags_hi & B43_BFH_NOPA) == 0);
  169. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  170. if (workaround) {
  171. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  172. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  173. }
  174. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  175. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  176. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  177. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  178. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  179. msleep(1);
  180. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  181. for (i = 0; i < 200; i++) {
  182. val = b43_radio_read(dev, B2055_CAL_COUT2);
  183. if (val & 0x80) {
  184. i = 0;
  185. break;
  186. }
  187. udelay(10);
  188. }
  189. if (i)
  190. b43err(dev->wl, "radio post init timeout\n");
  191. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  192. nphy_channel_switch(dev, dev->phy.channel);
  193. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  194. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  195. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  196. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  197. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  198. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  199. if (!nphy->gain_boost) {
  200. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  201. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  202. } else {
  203. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  204. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  205. }
  206. udelay(2);
  207. }
  208. /*
  209. * Initialize a Broadcom 2055 N-radio
  210. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  211. */
  212. static void b43_radio_init2055(struct b43_wldev *dev)
  213. {
  214. b43_radio_init2055_pre(dev);
  215. if (b43_status(dev) < B43_STAT_INITIALIZED)
  216. b2055_upload_inittab(dev, 0, 1);
  217. else
  218. b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
  219. b43_radio_init2055_post(dev);
  220. }
  221. /*
  222. * Upload the N-PHY tables.
  223. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  224. */
  225. static void b43_nphy_tables_init(struct b43_wldev *dev)
  226. {
  227. if (dev->phy.rev < 3)
  228. b43_nphy_rev0_1_2_tables_init(dev);
  229. else
  230. b43_nphy_rev3plus_tables_init(dev);
  231. }
  232. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  233. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  234. {
  235. struct b43_phy_n *nphy = dev->phy.n;
  236. enum ieee80211_band band;
  237. u16 tmp;
  238. if (!enable) {
  239. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  240. B43_NPHY_RFCTL_INTC1);
  241. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  242. B43_NPHY_RFCTL_INTC2);
  243. band = b43_current_band(dev->wl);
  244. if (dev->phy.rev >= 3) {
  245. if (band == IEEE80211_BAND_5GHZ)
  246. tmp = 0x600;
  247. else
  248. tmp = 0x480;
  249. } else {
  250. if (band == IEEE80211_BAND_5GHZ)
  251. tmp = 0x180;
  252. else
  253. tmp = 0x120;
  254. }
  255. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  256. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  257. } else {
  258. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  259. nphy->rfctrl_intc1_save);
  260. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  261. nphy->rfctrl_intc2_save);
  262. }
  263. }
  264. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  265. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  266. {
  267. struct b43_phy_n *nphy = dev->phy.n;
  268. u16 tmp;
  269. enum ieee80211_band band = b43_current_band(dev->wl);
  270. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  271. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  272. if (dev->phy.rev >= 3) {
  273. if (ipa) {
  274. tmp = 4;
  275. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  276. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  277. }
  278. tmp = 1;
  279. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  280. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  281. }
  282. }
  283. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  284. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  285. {
  286. u32 tmslow;
  287. if (dev->phy.type != B43_PHYTYPE_N)
  288. return;
  289. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  290. if (force)
  291. tmslow |= SSB_TMSLOW_FGC;
  292. else
  293. tmslow &= ~SSB_TMSLOW_FGC;
  294. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  295. }
  296. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  297. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  298. {
  299. u16 bbcfg;
  300. b43_nphy_bmac_clock_fgc(dev, 1);
  301. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  302. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  303. udelay(1);
  304. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  305. b43_nphy_bmac_clock_fgc(dev, 0);
  306. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  307. }
  308. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  309. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  310. {
  311. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  312. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  313. if (preamble == 1)
  314. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  315. else
  316. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  317. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  318. }
  319. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  320. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  321. {
  322. struct b43_phy_n *nphy = dev->phy.n;
  323. bool override = false;
  324. u16 chain = 0x33;
  325. if (nphy->txrx_chain == 0) {
  326. chain = 0x11;
  327. override = true;
  328. } else if (nphy->txrx_chain == 1) {
  329. chain = 0x22;
  330. override = true;
  331. }
  332. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  333. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  334. chain);
  335. if (override)
  336. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  337. B43_NPHY_RFSEQMODE_CAOVER);
  338. else
  339. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  340. ~B43_NPHY_RFSEQMODE_CAOVER);
  341. }
  342. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  343. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  344. u16 samps, u8 time, bool wait)
  345. {
  346. int i;
  347. u16 tmp;
  348. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  349. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  350. if (wait)
  351. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  352. else
  353. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  354. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  355. for (i = 1000; i; i--) {
  356. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  357. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  358. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  359. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  360. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  361. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  362. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  363. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  364. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  365. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  366. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  367. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  368. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  369. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  370. return;
  371. }
  372. udelay(10);
  373. }
  374. memset(est, 0, sizeof(*est));
  375. }
  376. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  377. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  378. struct b43_phy_n_iq_comp *pcomp)
  379. {
  380. if (write) {
  381. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  382. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  383. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  384. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  385. } else {
  386. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  387. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  388. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  389. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  390. }
  391. }
  392. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  393. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  394. {
  395. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  396. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  397. if (core == 0) {
  398. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  399. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  400. } else {
  401. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  402. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  403. }
  404. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  405. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  406. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  407. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  408. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  409. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  410. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  411. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  412. }
  413. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  414. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  415. {
  416. u8 rxval, txval;
  417. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  418. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  419. if (core == 0) {
  420. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  421. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  422. } else {
  423. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  424. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  425. }
  426. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  427. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  428. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  429. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  430. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  431. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  432. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  433. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  434. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  435. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  436. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, (u16)~B43_NPHY_RFSEQCA_RXDIS,
  437. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  438. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  439. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  440. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  441. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  442. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  443. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  444. if (core == 0) {
  445. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  446. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  447. } else {
  448. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  449. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  450. }
  451. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  452. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  453. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  454. if (core == 0) {
  455. rxval = 1;
  456. txval = 8;
  457. } else {
  458. rxval = 4;
  459. txval = 2;
  460. }
  461. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  462. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  463. }
  464. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  465. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  466. {
  467. int i;
  468. s32 iq;
  469. u32 ii;
  470. u32 qq;
  471. int iq_nbits, qq_nbits;
  472. int arsh, brsh;
  473. u16 tmp, a, b;
  474. struct nphy_iq_est est;
  475. struct b43_phy_n_iq_comp old;
  476. struct b43_phy_n_iq_comp new = { };
  477. bool error = false;
  478. if (mask == 0)
  479. return;
  480. b43_nphy_rx_iq_coeffs(dev, false, &old);
  481. b43_nphy_rx_iq_coeffs(dev, true, &new);
  482. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  483. new = old;
  484. for (i = 0; i < 2; i++) {
  485. if (i == 0 && (mask & 1)) {
  486. iq = est.iq0_prod;
  487. ii = est.i0_pwr;
  488. qq = est.q0_pwr;
  489. } else if (i == 1 && (mask & 2)) {
  490. iq = est.iq1_prod;
  491. ii = est.i1_pwr;
  492. qq = est.q1_pwr;
  493. } else {
  494. B43_WARN_ON(1);
  495. continue;
  496. }
  497. if (ii + qq < 2) {
  498. error = true;
  499. break;
  500. }
  501. iq_nbits = fls(abs(iq));
  502. qq_nbits = fls(qq);
  503. arsh = iq_nbits - 20;
  504. if (arsh >= 0) {
  505. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  506. tmp = ii >> arsh;
  507. } else {
  508. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  509. tmp = ii << -arsh;
  510. }
  511. if (tmp == 0) {
  512. error = true;
  513. break;
  514. }
  515. a /= tmp;
  516. brsh = qq_nbits - 11;
  517. if (brsh >= 0) {
  518. b = (qq << (31 - qq_nbits));
  519. tmp = ii >> brsh;
  520. } else {
  521. b = (qq << (31 - qq_nbits));
  522. tmp = ii << -brsh;
  523. }
  524. if (tmp == 0) {
  525. error = true;
  526. break;
  527. }
  528. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  529. if (i == 0 && (mask & 0x1)) {
  530. if (dev->phy.rev >= 3) {
  531. new.a0 = a & 0x3FF;
  532. new.b0 = b & 0x3FF;
  533. } else {
  534. new.a0 = b & 0x3FF;
  535. new.b0 = a & 0x3FF;
  536. }
  537. } else if (i == 1 && (mask & 0x2)) {
  538. if (dev->phy.rev >= 3) {
  539. new.a1 = a & 0x3FF;
  540. new.b1 = b & 0x3FF;
  541. } else {
  542. new.a1 = b & 0x3FF;
  543. new.b1 = a & 0x3FF;
  544. }
  545. }
  546. }
  547. if (error)
  548. new = old;
  549. b43_nphy_rx_iq_coeffs(dev, true, &new);
  550. }
  551. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  552. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  553. {
  554. u16 array[4];
  555. int i;
  556. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  557. for (i = 0; i < 4; i++)
  558. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  559. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  560. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  561. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  562. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  563. }
  564. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  565. static void b43_nphy_write_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  566. {
  567. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  568. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  569. }
  570. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  571. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  572. {
  573. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  574. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  575. }
  576. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  577. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  578. {
  579. if (dev->phy.rev >= 3) {
  580. if (!init)
  581. return;
  582. if (0 /* FIXME */) {
  583. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  584. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  585. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  586. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  587. }
  588. } else {
  589. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  590. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  591. ssb_chipco_gpio_control(&dev->dev->bus->chipco, 0xFC00,
  592. 0xFC00);
  593. b43_write32(dev, B43_MMIO_MACCTL,
  594. b43_read32(dev, B43_MMIO_MACCTL) &
  595. ~B43_MACCTL_GPOUTSMSK);
  596. b43_write16(dev, B43_MMIO_GPIO_MASK,
  597. b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
  598. b43_write16(dev, B43_MMIO_GPIO_CONTROL,
  599. b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
  600. if (init) {
  601. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  602. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  603. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  604. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  605. }
  606. }
  607. }
  608. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  609. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  610. {
  611. u16 tmp;
  612. if (dev->dev->id.revision == 16)
  613. b43_mac_suspend(dev);
  614. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  615. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  616. B43_NPHY_CLASSCTL_WAITEDEN);
  617. tmp &= ~mask;
  618. tmp |= (val & mask);
  619. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  620. if (dev->dev->id.revision == 16)
  621. b43_mac_enable(dev);
  622. return tmp;
  623. }
  624. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  625. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  626. {
  627. struct b43_phy *phy = &dev->phy;
  628. struct b43_phy_n *nphy = phy->n;
  629. if (enable) {
  630. u16 clip[] = { 0xFFFF, 0xFFFF };
  631. if (nphy->deaf_count++ == 0) {
  632. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  633. b43_nphy_classifier(dev, 0x7, 0);
  634. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  635. b43_nphy_write_clip_detection(dev, clip);
  636. }
  637. b43_nphy_reset_cca(dev);
  638. } else {
  639. if (--nphy->deaf_count == 0) {
  640. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  641. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  642. }
  643. }
  644. }
  645. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  646. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  647. {
  648. struct b43_phy_n *nphy = dev->phy.n;
  649. u16 tmp;
  650. if (nphy->hang_avoid)
  651. b43_nphy_stay_in_carrier_search(dev, 1);
  652. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  653. if (tmp & 0x1)
  654. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  655. else if (tmp & 0x2)
  656. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, (u16)~0x8000);
  657. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  658. if (nphy->bb_mult_save & 0x80000000) {
  659. tmp = nphy->bb_mult_save & 0xFFFF;
  660. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  661. nphy->bb_mult_save = 0;
  662. }
  663. if (nphy->hang_avoid)
  664. b43_nphy_stay_in_carrier_search(dev, 0);
  665. }
  666. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  667. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  668. {
  669. struct b43_phy_n *nphy = dev->phy.n;
  670. u8 channel = nphy->radio_chanspec.channel;
  671. int tone[2] = { 57, 58 };
  672. u32 noise[2] = { 0x3FF, 0x3FF };
  673. B43_WARN_ON(dev->phy.rev < 3);
  674. if (nphy->hang_avoid)
  675. b43_nphy_stay_in_carrier_search(dev, 1);
  676. if (nphy->gband_spurwar_en) {
  677. /* TODO: N PHY Adjust Analog Pfbw (7) */
  678. if (channel == 11 && dev->phy.is_40mhz)
  679. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  680. else
  681. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  682. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  683. }
  684. if (nphy->aband_spurwar_en) {
  685. if (channel == 54) {
  686. tone[0] = 0x20;
  687. noise[0] = 0x25F;
  688. } else if (channel == 38 || channel == 102 || channel == 118) {
  689. if (0 /* FIXME */) {
  690. tone[0] = 0x20;
  691. noise[0] = 0x21F;
  692. } else {
  693. tone[0] = 0;
  694. noise[0] = 0;
  695. }
  696. } else if (channel == 134) {
  697. tone[0] = 0x20;
  698. noise[0] = 0x21F;
  699. } else if (channel == 151) {
  700. tone[0] = 0x10;
  701. noise[0] = 0x23F;
  702. } else if (channel == 153 || channel == 161) {
  703. tone[0] = 0x30;
  704. noise[0] = 0x23F;
  705. } else {
  706. tone[0] = 0;
  707. noise[0] = 0;
  708. }
  709. if (!tone[0] && !noise[0])
  710. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  711. else
  712. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  713. }
  714. if (nphy->hang_avoid)
  715. b43_nphy_stay_in_carrier_search(dev, 0);
  716. }
  717. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  718. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  719. {
  720. struct b43_phy_n *nphy = dev->phy.n;
  721. u8 i;
  722. s16 tmp;
  723. u16 data[4];
  724. s16 gain[2];
  725. u16 minmax[2];
  726. u16 lna_gain[4] = { -2, 10, 19, 25 };
  727. if (nphy->hang_avoid)
  728. b43_nphy_stay_in_carrier_search(dev, 1);
  729. if (nphy->gain_boost) {
  730. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  731. gain[0] = 6;
  732. gain[1] = 6;
  733. } else {
  734. tmp = 40370 - 315 * nphy->radio_chanspec.channel;
  735. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  736. tmp = 23242 - 224 * nphy->radio_chanspec.channel;
  737. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  738. }
  739. } else {
  740. gain[0] = 0;
  741. gain[1] = 0;
  742. }
  743. for (i = 0; i < 2; i++) {
  744. if (nphy->elna_gain_config) {
  745. data[0] = 19 + gain[i];
  746. data[1] = 25 + gain[i];
  747. data[2] = 25 + gain[i];
  748. data[3] = 25 + gain[i];
  749. } else {
  750. data[0] = lna_gain[0] + gain[i];
  751. data[1] = lna_gain[1] + gain[i];
  752. data[2] = lna_gain[2] + gain[i];
  753. data[3] = lna_gain[3] + gain[i];
  754. }
  755. b43_ntab_write_bulk(dev, B43_NTAB16(10, 8), 4, data);
  756. minmax[i] = 23 + gain[i];
  757. }
  758. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  759. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  760. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  761. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  762. if (nphy->hang_avoid)
  763. b43_nphy_stay_in_carrier_search(dev, 0);
  764. }
  765. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  766. static void b43_nphy_gain_crtl_workarounds(struct b43_wldev *dev)
  767. {
  768. struct b43_phy_n *nphy = dev->phy.n;
  769. u8 i, j;
  770. u8 code;
  771. /* TODO: for PHY >= 3
  772. s8 *lna1_gain, *lna2_gain;
  773. u8 *gain_db, *gain_bits;
  774. u16 *rfseq_init;
  775. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  776. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  777. */
  778. u8 rfseq_events[3] = { 6, 8, 7 };
  779. u8 rfseq_delays[3] = { 10, 30, 1 };
  780. if (dev->phy.rev >= 3) {
  781. /* TODO */
  782. } else {
  783. /* Set Clip 2 detect */
  784. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  785. B43_NPHY_C1_CGAINI_CL2DETECT);
  786. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  787. B43_NPHY_C2_CGAINI_CL2DETECT);
  788. /* Set narrowband clip threshold */
  789. b43_phy_set(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  790. b43_phy_set(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  791. if (!dev->phy.is_40mhz) {
  792. /* Set dwell lengths */
  793. b43_phy_set(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  794. b43_phy_set(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  795. b43_phy_set(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  796. b43_phy_set(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  797. }
  798. /* Set wideband clip 2 threshold */
  799. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  800. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  801. 21);
  802. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  803. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  804. 21);
  805. if (!dev->phy.is_40mhz) {
  806. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  807. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  808. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  809. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  810. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  811. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  812. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  813. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  814. }
  815. b43_phy_set(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  816. if (nphy->gain_boost) {
  817. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  818. dev->phy.is_40mhz)
  819. code = 4;
  820. else
  821. code = 5;
  822. } else {
  823. code = dev->phy.is_40mhz ? 6 : 7;
  824. }
  825. /* Set HPVGA2 index */
  826. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  827. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  828. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  829. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  830. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  831. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  832. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  833. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  834. (code << 8 | 0x7C));
  835. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  836. (code << 8 | 0x7C));
  837. b43_nphy_adjust_lna_gain_table(dev);
  838. if (nphy->elna_gain_config) {
  839. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  840. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  841. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  842. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  843. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  844. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  845. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  846. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  847. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  848. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  849. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  850. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  851. (code << 8 | 0x74));
  852. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  853. (code << 8 | 0x74));
  854. }
  855. if (dev->phy.rev == 2) {
  856. for (i = 0; i < 4; i++) {
  857. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  858. (0x0400 * i) + 0x0020);
  859. for (j = 0; j < 21; j++)
  860. b43_phy_write(dev,
  861. B43_NPHY_TABLE_DATALO, 3 * j);
  862. }
  863. b43_nphy_set_rf_sequence(dev, 5,
  864. rfseq_events, rfseq_delays, 3);
  865. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  866. (u16)~B43_NPHY_OVER_DGAIN_CCKDGECV,
  867. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  868. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  869. b43_phy_maskset(dev, B43_PHY_N(0xC5D),
  870. 0xFF80, 4);
  871. }
  872. }
  873. }
  874. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  875. static void b43_nphy_workarounds(struct b43_wldev *dev)
  876. {
  877. struct ssb_bus *bus = dev->dev->bus;
  878. struct b43_phy *phy = &dev->phy;
  879. struct b43_phy_n *nphy = phy->n;
  880. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  881. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  882. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  883. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  884. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  885. b43_nphy_classifier(dev, 1, 0);
  886. else
  887. b43_nphy_classifier(dev, 1, 1);
  888. if (nphy->hang_avoid)
  889. b43_nphy_stay_in_carrier_search(dev, 1);
  890. b43_phy_set(dev, B43_NPHY_IQFLIP,
  891. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  892. if (dev->phy.rev >= 3) {
  893. /* TODO */
  894. } else {
  895. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  896. nphy->band5g_pwrgain) {
  897. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  898. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  899. } else {
  900. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  901. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  902. }
  903. /* TODO: convert to b43_ntab_write? */
  904. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2000);
  905. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  906. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2010);
  907. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  908. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2002);
  909. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  910. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2012);
  911. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  912. if (dev->phy.rev < 2) {
  913. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2008);
  914. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  915. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2018);
  916. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  917. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2007);
  918. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  919. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2017);
  920. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  921. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2006);
  922. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  923. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2016);
  924. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  925. }
  926. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  927. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  928. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  929. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  930. if (bus->sprom.boardflags2_lo & 0x100 &&
  931. bus->boardinfo.type == 0x8B) {
  932. delays1[0] = 0x1;
  933. delays1[5] = 0x14;
  934. }
  935. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  936. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  937. b43_nphy_gain_crtl_workarounds(dev);
  938. if (dev->phy.rev < 2) {
  939. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  940. ; /*TODO: b43_mhf(dev, 2, 0x0010, 0x0010, 3);*/
  941. } else if (dev->phy.rev == 2) {
  942. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  943. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  944. }
  945. if (dev->phy.rev < 2)
  946. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  947. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  948. /* Set phase track alpha and beta */
  949. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  950. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  951. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  952. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  953. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  954. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  955. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  956. (u16)~B43_NPHY_PIL_DW_64QAM);
  957. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  958. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  959. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  960. if (dev->phy.rev == 2)
  961. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  962. B43_NPHY_FINERX2_CGC_DECGC);
  963. }
  964. if (nphy->hang_avoid)
  965. b43_nphy_stay_in_carrier_search(dev, 0);
  966. }
  967. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  968. static int b43_nphy_load_samples(struct b43_wldev *dev,
  969. struct b43_c32 *samples, u16 len) {
  970. struct b43_phy_n *nphy = dev->phy.n;
  971. u16 i;
  972. u32 *data;
  973. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  974. if (!data) {
  975. b43err(dev->wl, "allocation for samples loading failed\n");
  976. return -ENOMEM;
  977. }
  978. if (nphy->hang_avoid)
  979. b43_nphy_stay_in_carrier_search(dev, 1);
  980. for (i = 0; i < len; i++) {
  981. data[i] = (samples[i].i & 0x3FF << 10);
  982. data[i] |= samples[i].q & 0x3FF;
  983. }
  984. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  985. kfree(data);
  986. if (nphy->hang_avoid)
  987. b43_nphy_stay_in_carrier_search(dev, 0);
  988. return 0;
  989. }
  990. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  991. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  992. bool test)
  993. {
  994. int i;
  995. u16 bw, len, rot, angle;
  996. struct b43_c32 *samples;
  997. bw = (dev->phy.is_40mhz) ? 40 : 20;
  998. len = bw << 3;
  999. if (test) {
  1000. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  1001. bw = 82;
  1002. else
  1003. bw = 80;
  1004. if (dev->phy.is_40mhz)
  1005. bw <<= 1;
  1006. len = bw << 1;
  1007. }
  1008. samples = kzalloc(len * sizeof(struct b43_c32), GFP_KERNEL);
  1009. if (!samples) {
  1010. b43err(dev->wl, "allocation for samples generation failed\n");
  1011. return 0;
  1012. }
  1013. rot = (((freq * 36) / bw) << 16) / 100;
  1014. angle = 0;
  1015. for (i = 0; i < len; i++) {
  1016. samples[i] = b43_cordic(angle);
  1017. angle += rot;
  1018. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  1019. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  1020. }
  1021. i = b43_nphy_load_samples(dev, samples, len);
  1022. kfree(samples);
  1023. return (i < 0) ? 0 : len;
  1024. }
  1025. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  1026. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  1027. u16 wait, bool iqmode, bool dac_test)
  1028. {
  1029. struct b43_phy_n *nphy = dev->phy.n;
  1030. int i;
  1031. u16 seq_mode;
  1032. u32 tmp;
  1033. if (nphy->hang_avoid)
  1034. b43_nphy_stay_in_carrier_search(dev, true);
  1035. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  1036. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  1037. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  1038. }
  1039. if (!dev->phy.is_40mhz)
  1040. tmp = 0x6464;
  1041. else
  1042. tmp = 0x4747;
  1043. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1044. if (nphy->hang_avoid)
  1045. b43_nphy_stay_in_carrier_search(dev, false);
  1046. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  1047. if (loops != 0xFFFF)
  1048. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  1049. else
  1050. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  1051. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  1052. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1053. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  1054. if (iqmode) {
  1055. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1056. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  1057. } else {
  1058. if (dac_test)
  1059. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  1060. else
  1061. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  1062. }
  1063. for (i = 0; i < 100; i++) {
  1064. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  1065. i = 0;
  1066. break;
  1067. }
  1068. udelay(10);
  1069. }
  1070. if (i)
  1071. b43err(dev->wl, "run samples timeout\n");
  1072. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1073. }
  1074. /*
  1075. * Transmits a known value for LO calibration
  1076. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  1077. */
  1078. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  1079. bool iqmode, bool dac_test)
  1080. {
  1081. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  1082. if (samp == 0)
  1083. return -1;
  1084. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  1085. return 0;
  1086. }
  1087. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  1088. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  1089. {
  1090. struct b43_phy_n *nphy = dev->phy.n;
  1091. int i, j;
  1092. u32 tmp;
  1093. u32 cur_real, cur_imag, real_part, imag_part;
  1094. u16 buffer[7];
  1095. if (nphy->hang_avoid)
  1096. b43_nphy_stay_in_carrier_search(dev, true);
  1097. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  1098. for (i = 0; i < 2; i++) {
  1099. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  1100. (buffer[i * 2 + 1] & 0x3FF);
  1101. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1102. (((i + 26) << 10) | 320));
  1103. for (j = 0; j < 128; j++) {
  1104. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1105. ((tmp >> 16) & 0xFFFF));
  1106. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1107. (tmp & 0xFFFF));
  1108. }
  1109. }
  1110. for (i = 0; i < 2; i++) {
  1111. tmp = buffer[5 + i];
  1112. real_part = (tmp >> 8) & 0xFF;
  1113. imag_part = (tmp & 0xFF);
  1114. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1115. (((i + 26) << 10) | 448));
  1116. if (dev->phy.rev >= 3) {
  1117. cur_real = real_part;
  1118. cur_imag = imag_part;
  1119. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  1120. }
  1121. for (j = 0; j < 128; j++) {
  1122. if (dev->phy.rev < 3) {
  1123. cur_real = (real_part * loscale[j] + 128) >> 8;
  1124. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  1125. tmp = ((cur_real & 0xFF) << 8) |
  1126. (cur_imag & 0xFF);
  1127. }
  1128. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1129. ((tmp >> 16) & 0xFFFF));
  1130. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1131. (tmp & 0xFFFF));
  1132. }
  1133. }
  1134. if (dev->phy.rev >= 3) {
  1135. b43_shm_write16(dev, B43_SHM_SHARED,
  1136. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  1137. b43_shm_write16(dev, B43_SHM_SHARED,
  1138. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  1139. }
  1140. if (nphy->hang_avoid)
  1141. b43_nphy_stay_in_carrier_search(dev, false);
  1142. }
  1143. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  1144. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  1145. u8 *events, u8 *delays, u8 length)
  1146. {
  1147. struct b43_phy_n *nphy = dev->phy.n;
  1148. u8 i;
  1149. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  1150. u16 offset1 = cmd << 4;
  1151. u16 offset2 = offset1 + 0x80;
  1152. if (nphy->hang_avoid)
  1153. b43_nphy_stay_in_carrier_search(dev, true);
  1154. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  1155. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  1156. for (i = length; i < 16; i++) {
  1157. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  1158. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  1159. }
  1160. if (nphy->hang_avoid)
  1161. b43_nphy_stay_in_carrier_search(dev, false);
  1162. }
  1163. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  1164. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  1165. enum b43_nphy_rf_sequence seq)
  1166. {
  1167. static const u16 trigger[] = {
  1168. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  1169. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  1170. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  1171. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  1172. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  1173. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  1174. };
  1175. int i;
  1176. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1177. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  1178. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  1179. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  1180. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  1181. for (i = 0; i < 200; i++) {
  1182. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  1183. goto ok;
  1184. msleep(1);
  1185. }
  1186. b43err(dev->wl, "RF sequence status timeout\n");
  1187. ok:
  1188. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1189. }
  1190. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  1191. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  1192. u16 value, u8 core, bool off)
  1193. {
  1194. int i;
  1195. u8 index = fls(field);
  1196. u8 addr, en_addr, val_addr;
  1197. /* we expect only one bit set */
  1198. B43_WARN_ON(field & (~(1 << (index - 1))));
  1199. if (dev->phy.rev >= 3) {
  1200. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  1201. for (i = 0; i < 2; i++) {
  1202. if (index == 0 || index == 16) {
  1203. b43err(dev->wl,
  1204. "Unsupported RF Ctrl Override call\n");
  1205. return;
  1206. }
  1207. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  1208. en_addr = B43_PHY_N((i == 0) ?
  1209. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  1210. val_addr = B43_PHY_N((i == 0) ?
  1211. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  1212. if (off) {
  1213. b43_phy_mask(dev, en_addr, ~(field));
  1214. b43_phy_mask(dev, val_addr,
  1215. ~(rf_ctrl->val_mask));
  1216. } else {
  1217. if (core == 0 || ((1 << core) & i) != 0) {
  1218. b43_phy_set(dev, en_addr, field);
  1219. b43_phy_maskset(dev, val_addr,
  1220. ~(rf_ctrl->val_mask),
  1221. (value << rf_ctrl->val_shift));
  1222. }
  1223. }
  1224. }
  1225. } else {
  1226. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  1227. if (off) {
  1228. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  1229. value = 0;
  1230. } else {
  1231. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  1232. }
  1233. for (i = 0; i < 2; i++) {
  1234. if (index <= 1 || index == 16) {
  1235. b43err(dev->wl,
  1236. "Unsupported RF Ctrl Override call\n");
  1237. return;
  1238. }
  1239. if (index == 2 || index == 10 ||
  1240. (index >= 13 && index <= 15)) {
  1241. core = 1;
  1242. }
  1243. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  1244. addr = B43_PHY_N((i == 0) ?
  1245. rf_ctrl->addr0 : rf_ctrl->addr1);
  1246. if ((core & (1 << i)) != 0)
  1247. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  1248. (value << rf_ctrl->shift));
  1249. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1250. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1251. B43_NPHY_RFCTL_CMD_START);
  1252. udelay(1);
  1253. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  1254. }
  1255. }
  1256. }
  1257. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  1258. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  1259. u16 value, u8 core)
  1260. {
  1261. u8 i, j;
  1262. u16 reg, tmp, val;
  1263. B43_WARN_ON(dev->phy.rev < 3);
  1264. B43_WARN_ON(field > 4);
  1265. for (i = 0; i < 2; i++) {
  1266. if ((core == 1 && i == 1) || (core == 2 && !i))
  1267. continue;
  1268. reg = (i == 0) ?
  1269. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  1270. b43_phy_mask(dev, reg, 0xFBFF);
  1271. switch (field) {
  1272. case 0:
  1273. b43_phy_write(dev, reg, 0);
  1274. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1275. break;
  1276. case 1:
  1277. if (!i) {
  1278. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  1279. 0xFC3F, (value << 6));
  1280. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  1281. 0xFFFE, 1);
  1282. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1283. B43_NPHY_RFCTL_CMD_START);
  1284. for (j = 0; j < 100; j++) {
  1285. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
  1286. j = 0;
  1287. break;
  1288. }
  1289. udelay(10);
  1290. }
  1291. if (j)
  1292. b43err(dev->wl,
  1293. "intc override timeout\n");
  1294. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  1295. 0xFFFE);
  1296. } else {
  1297. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  1298. 0xFC3F, (value << 6));
  1299. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1300. 0xFFFE, 1);
  1301. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1302. B43_NPHY_RFCTL_CMD_RXTX);
  1303. for (j = 0; j < 100; j++) {
  1304. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
  1305. j = 0;
  1306. break;
  1307. }
  1308. udelay(10);
  1309. }
  1310. if (j)
  1311. b43err(dev->wl,
  1312. "intc override timeout\n");
  1313. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1314. 0xFFFE);
  1315. }
  1316. break;
  1317. case 2:
  1318. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1319. tmp = 0x0020;
  1320. val = value << 5;
  1321. } else {
  1322. tmp = 0x0010;
  1323. val = value << 4;
  1324. }
  1325. b43_phy_maskset(dev, reg, ~tmp, val);
  1326. break;
  1327. case 3:
  1328. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1329. tmp = 0x0001;
  1330. val = value;
  1331. } else {
  1332. tmp = 0x0004;
  1333. val = value << 2;
  1334. }
  1335. b43_phy_maskset(dev, reg, ~tmp, val);
  1336. break;
  1337. case 4:
  1338. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1339. tmp = 0x0002;
  1340. val = value << 1;
  1341. } else {
  1342. tmp = 0x0008;
  1343. val = value << 3;
  1344. }
  1345. b43_phy_maskset(dev, reg, ~tmp, val);
  1346. break;
  1347. }
  1348. }
  1349. }
  1350. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  1351. {
  1352. unsigned int i;
  1353. u16 val;
  1354. val = 0x1E1F;
  1355. for (i = 0; i < 14; i++) {
  1356. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  1357. val -= 0x202;
  1358. }
  1359. val = 0x3E3F;
  1360. for (i = 0; i < 16; i++) {
  1361. b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
  1362. val -= 0x202;
  1363. }
  1364. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  1365. }
  1366. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1367. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1368. s8 offset, u8 core, u8 rail, u8 type)
  1369. {
  1370. u16 tmp;
  1371. bool core1or5 = (core == 1) || (core == 5);
  1372. bool core2or5 = (core == 2) || (core == 5);
  1373. offset = clamp_val(offset, -32, 31);
  1374. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  1375. if (core1or5 && (rail == 0) && (type == 2))
  1376. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  1377. if (core1or5 && (rail == 1) && (type == 2))
  1378. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  1379. if (core2or5 && (rail == 0) && (type == 2))
  1380. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  1381. if (core2or5 && (rail == 1) && (type == 2))
  1382. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  1383. if (core1or5 && (rail == 0) && (type == 0))
  1384. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  1385. if (core1or5 && (rail == 1) && (type == 0))
  1386. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  1387. if (core2or5 && (rail == 0) && (type == 0))
  1388. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  1389. if (core2or5 && (rail == 1) && (type == 0))
  1390. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  1391. if (core1or5 && (rail == 0) && (type == 1))
  1392. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  1393. if (core1or5 && (rail == 1) && (type == 1))
  1394. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  1395. if (core2or5 && (rail == 0) && (type == 1))
  1396. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  1397. if (core2or5 && (rail == 1) && (type == 1))
  1398. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  1399. if (core1or5 && (rail == 0) && (type == 6))
  1400. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1401. if (core1or5 && (rail == 1) && (type == 6))
  1402. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1403. if (core2or5 && (rail == 0) && (type == 6))
  1404. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1405. if (core2or5 && (rail == 1) && (type == 6))
  1406. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1407. if (core1or5 && (rail == 0) && (type == 3))
  1408. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1409. if (core1or5 && (rail == 1) && (type == 3))
  1410. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1411. if (core2or5 && (rail == 0) && (type == 3))
  1412. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1413. if (core2or5 && (rail == 1) && (type == 3))
  1414. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1415. if (core1or5 && (type == 4))
  1416. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1417. if (core2or5 && (type == 4))
  1418. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1419. if (core1or5 && (type == 5))
  1420. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1421. if (core2or5 && (type == 5))
  1422. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1423. }
  1424. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1425. {
  1426. u16 val;
  1427. if (type < 3)
  1428. val = 0;
  1429. else if (type == 6)
  1430. val = 1;
  1431. else if (type == 3)
  1432. val = 2;
  1433. else
  1434. val = 3;
  1435. val = (val << 12) | (val << 14);
  1436. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1437. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1438. if (type < 3) {
  1439. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1440. (type + 1) << 4);
  1441. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1442. (type + 1) << 4);
  1443. }
  1444. /* TODO use some definitions */
  1445. if (code == 0) {
  1446. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF, 0);
  1447. if (type < 3) {
  1448. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFEC7, 0);
  1449. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xEFDC, 0);
  1450. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0);
  1451. udelay(20);
  1452. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
  1453. }
  1454. } else {
  1455. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF,
  1456. 0x3000);
  1457. if (type < 3) {
  1458. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1459. 0xFEC7, 0x0180);
  1460. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1461. 0xEFDC, (code << 1 | 0x1021));
  1462. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0x1);
  1463. udelay(20);
  1464. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
  1465. }
  1466. }
  1467. }
  1468. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1469. {
  1470. struct b43_phy_n *nphy = dev->phy.n;
  1471. u8 i;
  1472. u16 reg, val;
  1473. if (code == 0) {
  1474. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  1475. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  1476. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  1477. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  1478. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  1479. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  1480. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  1481. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  1482. } else {
  1483. for (i = 0; i < 2; i++) {
  1484. if ((code == 1 && i == 1) || (code == 2 && !i))
  1485. continue;
  1486. reg = (i == 0) ?
  1487. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  1488. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  1489. if (type < 3) {
  1490. reg = (i == 0) ?
  1491. B43_NPHY_AFECTL_C1 :
  1492. B43_NPHY_AFECTL_C2;
  1493. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  1494. reg = (i == 0) ?
  1495. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  1496. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  1497. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  1498. if (type == 0)
  1499. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  1500. else if (type == 1)
  1501. val = 16;
  1502. else
  1503. val = 32;
  1504. b43_phy_set(dev, reg, val);
  1505. reg = (i == 0) ?
  1506. B43_NPHY_TXF_40CO_B1S0 :
  1507. B43_NPHY_TXF_40CO_B32S1;
  1508. b43_phy_set(dev, reg, 0x0020);
  1509. } else {
  1510. if (type == 6)
  1511. val = 0x0100;
  1512. else if (type == 3)
  1513. val = 0x0200;
  1514. else
  1515. val = 0x0300;
  1516. reg = (i == 0) ?
  1517. B43_NPHY_AFECTL_C1 :
  1518. B43_NPHY_AFECTL_C2;
  1519. b43_phy_maskset(dev, reg, 0xFCFF, val);
  1520. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  1521. if (type != 3 && type != 6) {
  1522. enum ieee80211_band band =
  1523. b43_current_band(dev->wl);
  1524. if ((nphy->ipa2g_on &&
  1525. band == IEEE80211_BAND_2GHZ) ||
  1526. (nphy->ipa5g_on &&
  1527. band == IEEE80211_BAND_5GHZ))
  1528. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  1529. else
  1530. val = 0x11;
  1531. reg = (i == 0) ? 0x2000 : 0x3000;
  1532. reg |= B2055_PADDRV;
  1533. b43_radio_write16(dev, reg, val);
  1534. reg = (i == 0) ?
  1535. B43_NPHY_AFECTL_OVER1 :
  1536. B43_NPHY_AFECTL_OVER;
  1537. b43_phy_set(dev, reg, 0x0200);
  1538. }
  1539. }
  1540. }
  1541. }
  1542. }
  1543. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1544. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1545. {
  1546. if (dev->phy.rev >= 3)
  1547. b43_nphy_rev3_rssi_select(dev, code, type);
  1548. else
  1549. b43_nphy_rev2_rssi_select(dev, code, type);
  1550. }
  1551. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1552. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  1553. {
  1554. int i;
  1555. for (i = 0; i < 2; i++) {
  1556. if (type == 2) {
  1557. if (i == 0) {
  1558. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1559. 0xFC, buf[0]);
  1560. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1561. 0xFC, buf[1]);
  1562. } else {
  1563. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1564. 0xFC, buf[2 * i]);
  1565. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1566. 0xFC, buf[2 * i + 1]);
  1567. }
  1568. } else {
  1569. if (i == 0)
  1570. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1571. 0xF3, buf[0] << 2);
  1572. else
  1573. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1574. 0xF3, buf[2 * i + 1] << 2);
  1575. }
  1576. }
  1577. }
  1578. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1579. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  1580. u8 nsamp)
  1581. {
  1582. int i;
  1583. int out;
  1584. u16 save_regs_phy[9];
  1585. u16 s[2];
  1586. if (dev->phy.rev >= 3) {
  1587. save_regs_phy[0] = b43_phy_read(dev,
  1588. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1589. save_regs_phy[1] = b43_phy_read(dev,
  1590. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1591. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1592. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1593. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1594. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1595. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1596. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1597. }
  1598. b43_nphy_rssi_select(dev, 5, type);
  1599. if (dev->phy.rev < 2) {
  1600. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  1601. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  1602. }
  1603. for (i = 0; i < 4; i++)
  1604. buf[i] = 0;
  1605. for (i = 0; i < nsamp; i++) {
  1606. if (dev->phy.rev < 2) {
  1607. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  1608. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  1609. } else {
  1610. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  1611. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  1612. }
  1613. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  1614. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  1615. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  1616. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  1617. }
  1618. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  1619. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  1620. if (dev->phy.rev < 2)
  1621. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  1622. if (dev->phy.rev >= 3) {
  1623. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  1624. save_regs_phy[0]);
  1625. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1626. save_regs_phy[1]);
  1627. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  1628. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  1629. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  1630. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  1631. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  1632. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  1633. }
  1634. return out;
  1635. }
  1636. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  1637. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  1638. {
  1639. int i, j;
  1640. u8 state[4];
  1641. u8 code, val;
  1642. u16 class, override;
  1643. u8 regs_save_radio[2];
  1644. u16 regs_save_phy[2];
  1645. s8 offset[4];
  1646. u16 clip_state[2];
  1647. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1648. s32 results_min[4] = { };
  1649. u8 vcm_final[4] = { };
  1650. s32 results[4][4] = { };
  1651. s32 miniq[4][2] = { };
  1652. if (type == 2) {
  1653. code = 0;
  1654. val = 6;
  1655. } else if (type < 2) {
  1656. code = 25;
  1657. val = 4;
  1658. } else {
  1659. B43_WARN_ON(1);
  1660. return;
  1661. }
  1662. class = b43_nphy_classifier(dev, 0, 0);
  1663. b43_nphy_classifier(dev, 7, 4);
  1664. b43_nphy_read_clip_detection(dev, clip_state);
  1665. b43_nphy_write_clip_detection(dev, clip_off);
  1666. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1667. override = 0x140;
  1668. else
  1669. override = 0x110;
  1670. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1671. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  1672. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  1673. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  1674. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1675. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  1676. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  1677. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  1678. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  1679. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  1680. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  1681. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  1682. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  1683. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  1684. b43_nphy_rssi_select(dev, 5, type);
  1685. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  1686. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  1687. for (i = 0; i < 4; i++) {
  1688. u8 tmp[4];
  1689. for (j = 0; j < 4; j++)
  1690. tmp[j] = i;
  1691. if (type != 1)
  1692. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1693. b43_nphy_poll_rssi(dev, type, results[i], 8);
  1694. if (type < 2)
  1695. for (j = 0; j < 2; j++)
  1696. miniq[i][j] = min(results[i][2 * j],
  1697. results[i][2 * j + 1]);
  1698. }
  1699. for (i = 0; i < 4; i++) {
  1700. s32 mind = 40;
  1701. u8 minvcm = 0;
  1702. s32 minpoll = 249;
  1703. s32 curr;
  1704. for (j = 0; j < 4; j++) {
  1705. if (type == 2)
  1706. curr = abs(results[j][i]);
  1707. else
  1708. curr = abs(miniq[j][i / 2] - code * 8);
  1709. if (curr < mind) {
  1710. mind = curr;
  1711. minvcm = j;
  1712. }
  1713. if (results[j][i] < minpoll)
  1714. minpoll = results[j][i];
  1715. }
  1716. results_min[i] = minpoll;
  1717. vcm_final[i] = minvcm;
  1718. }
  1719. if (type != 1)
  1720. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1721. for (i = 0; i < 4; i++) {
  1722. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1723. if (offset[i] < 0)
  1724. offset[i] = -((abs(offset[i]) + 4) / 8);
  1725. else
  1726. offset[i] = (offset[i] + 4) / 8;
  1727. if (results_min[i] == 248)
  1728. offset[i] = code - 32;
  1729. if (i % 2 == 0)
  1730. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 1, 0,
  1731. type);
  1732. else
  1733. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 2, 1,
  1734. type);
  1735. }
  1736. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1737. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[1]);
  1738. switch (state[2]) {
  1739. case 1:
  1740. b43_nphy_rssi_select(dev, 1, 2);
  1741. break;
  1742. case 4:
  1743. b43_nphy_rssi_select(dev, 1, 0);
  1744. break;
  1745. case 2:
  1746. b43_nphy_rssi_select(dev, 1, 1);
  1747. break;
  1748. default:
  1749. b43_nphy_rssi_select(dev, 1, 1);
  1750. break;
  1751. }
  1752. switch (state[3]) {
  1753. case 1:
  1754. b43_nphy_rssi_select(dev, 2, 2);
  1755. break;
  1756. case 4:
  1757. b43_nphy_rssi_select(dev, 2, 0);
  1758. break;
  1759. default:
  1760. b43_nphy_rssi_select(dev, 2, 1);
  1761. break;
  1762. }
  1763. b43_nphy_rssi_select(dev, 0, type);
  1764. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1765. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1766. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1767. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1768. b43_nphy_classifier(dev, 7, class);
  1769. b43_nphy_write_clip_detection(dev, clip_state);
  1770. }
  1771. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1772. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1773. {
  1774. /* TODO */
  1775. }
  1776. /*
  1777. * RSSI Calibration
  1778. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1779. */
  1780. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1781. {
  1782. if (dev->phy.rev >= 3) {
  1783. b43_nphy_rev3_rssi_cal(dev);
  1784. } else {
  1785. b43_nphy_rev2_rssi_cal(dev, 2);
  1786. b43_nphy_rev2_rssi_cal(dev, 0);
  1787. b43_nphy_rev2_rssi_cal(dev, 1);
  1788. }
  1789. }
  1790. /*
  1791. * Restore RSSI Calibration
  1792. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  1793. */
  1794. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  1795. {
  1796. struct b43_phy_n *nphy = dev->phy.n;
  1797. u16 *rssical_radio_regs = NULL;
  1798. u16 *rssical_phy_regs = NULL;
  1799. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1800. if (b43_empty_chanspec(&nphy->rssical_chanspec_2G))
  1801. return;
  1802. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1803. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1804. } else {
  1805. if (b43_empty_chanspec(&nphy->rssical_chanspec_5G))
  1806. return;
  1807. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1808. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1809. }
  1810. /* TODO use some definitions */
  1811. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  1812. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  1813. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  1814. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  1815. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  1816. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  1817. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  1818. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  1819. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  1820. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  1821. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  1822. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  1823. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  1824. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  1825. }
  1826. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  1827. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  1828. {
  1829. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1830. if (dev->phy.rev >= 6) {
  1831. /* TODO If the chip is 47162
  1832. return txpwrctrl_tx_gain_ipa_rev5 */
  1833. return txpwrctrl_tx_gain_ipa_rev6;
  1834. } else if (dev->phy.rev >= 5) {
  1835. return txpwrctrl_tx_gain_ipa_rev5;
  1836. } else {
  1837. return txpwrctrl_tx_gain_ipa;
  1838. }
  1839. } else {
  1840. return txpwrctrl_tx_gain_ipa_5g;
  1841. }
  1842. }
  1843. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  1844. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  1845. {
  1846. struct b43_phy_n *nphy = dev->phy.n;
  1847. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  1848. u16 tmp;
  1849. u8 offset, i;
  1850. if (dev->phy.rev >= 3) {
  1851. for (i = 0; i < 2; i++) {
  1852. tmp = (i == 0) ? 0x2000 : 0x3000;
  1853. offset = i * 11;
  1854. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  1855. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  1856. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  1857. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  1858. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  1859. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  1860. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  1861. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  1862. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  1863. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  1864. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  1865. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1866. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  1867. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  1868. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  1869. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  1870. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  1871. if (nphy->ipa5g_on) {
  1872. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  1873. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  1874. } else {
  1875. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  1876. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  1877. }
  1878. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  1879. } else {
  1880. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  1881. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  1882. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  1883. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  1884. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  1885. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  1886. if (nphy->ipa2g_on) {
  1887. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  1888. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  1889. (dev->phy.rev < 5) ? 0x11 : 0x01);
  1890. } else {
  1891. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  1892. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  1893. }
  1894. }
  1895. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  1896. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  1897. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  1898. }
  1899. } else {
  1900. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  1901. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  1902. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  1903. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  1904. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  1905. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  1906. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  1907. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  1908. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  1909. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  1910. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  1911. B43_NPHY_BANDCTL_5GHZ)) {
  1912. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  1913. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  1914. } else {
  1915. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  1916. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  1917. }
  1918. if (dev->phy.rev < 2) {
  1919. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  1920. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  1921. } else {
  1922. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  1923. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  1924. }
  1925. }
  1926. }
  1927. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  1928. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  1929. struct nphy_txgains target,
  1930. struct nphy_iqcal_params *params)
  1931. {
  1932. int i, j, indx;
  1933. u16 gain;
  1934. if (dev->phy.rev >= 3) {
  1935. params->txgm = target.txgm[core];
  1936. params->pga = target.pga[core];
  1937. params->pad = target.pad[core];
  1938. params->ipa = target.ipa[core];
  1939. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  1940. (params->pad << 4) | (params->ipa);
  1941. for (j = 0; j < 5; j++)
  1942. params->ncorr[j] = 0x79;
  1943. } else {
  1944. gain = (target.pad[core]) | (target.pga[core] << 4) |
  1945. (target.txgm[core] << 8);
  1946. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  1947. 1 : 0;
  1948. for (i = 0; i < 9; i++)
  1949. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  1950. break;
  1951. i = min(i, 8);
  1952. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  1953. params->pga = tbl_iqcal_gainparams[indx][i][2];
  1954. params->pad = tbl_iqcal_gainparams[indx][i][3];
  1955. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  1956. (params->pad << 2);
  1957. for (j = 0; j < 4; j++)
  1958. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  1959. }
  1960. }
  1961. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  1962. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  1963. {
  1964. struct b43_phy_n *nphy = dev->phy.n;
  1965. int i;
  1966. u16 scale, entry;
  1967. u16 tmp = nphy->txcal_bbmult;
  1968. if (core == 0)
  1969. tmp >>= 8;
  1970. tmp &= 0xff;
  1971. for (i = 0; i < 18; i++) {
  1972. scale = (ladder_lo[i].percent * tmp) / 100;
  1973. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  1974. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  1975. scale = (ladder_iq[i].percent * tmp) / 100;
  1976. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  1977. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  1978. }
  1979. }
  1980. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  1981. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  1982. {
  1983. int i;
  1984. for (i = 0; i < 15; i++)
  1985. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  1986. tbl_tx_filter_coef_rev4[2][i]);
  1987. }
  1988. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  1989. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  1990. {
  1991. int i, j;
  1992. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  1993. u16 offset[] = { 0x186, 0x195, 0x2C5 };
  1994. for (i = 0; i < 3; i++)
  1995. for (j = 0; j < 15; j++)
  1996. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  1997. tbl_tx_filter_coef_rev4[i][j]);
  1998. if (dev->phy.is_40mhz) {
  1999. for (j = 0; j < 15; j++)
  2000. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2001. tbl_tx_filter_coef_rev4[3][j]);
  2002. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2003. for (j = 0; j < 15; j++)
  2004. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2005. tbl_tx_filter_coef_rev4[5][j]);
  2006. }
  2007. if (dev->phy.channel == 14)
  2008. for (j = 0; j < 15; j++)
  2009. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2010. tbl_tx_filter_coef_rev4[6][j]);
  2011. }
  2012. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  2013. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  2014. {
  2015. struct b43_phy_n *nphy = dev->phy.n;
  2016. u16 curr_gain[2];
  2017. struct nphy_txgains target;
  2018. const u32 *table = NULL;
  2019. if (nphy->txpwrctrl == 0) {
  2020. int i;
  2021. if (nphy->hang_avoid)
  2022. b43_nphy_stay_in_carrier_search(dev, true);
  2023. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  2024. if (nphy->hang_avoid)
  2025. b43_nphy_stay_in_carrier_search(dev, false);
  2026. for (i = 0; i < 2; ++i) {
  2027. if (dev->phy.rev >= 3) {
  2028. target.ipa[i] = curr_gain[i] & 0x000F;
  2029. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  2030. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  2031. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  2032. } else {
  2033. target.ipa[i] = curr_gain[i] & 0x0003;
  2034. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  2035. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  2036. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  2037. }
  2038. }
  2039. } else {
  2040. int i;
  2041. u16 index[2];
  2042. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  2043. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2044. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2045. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  2046. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2047. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2048. for (i = 0; i < 2; ++i) {
  2049. if (dev->phy.rev >= 3) {
  2050. enum ieee80211_band band =
  2051. b43_current_band(dev->wl);
  2052. if ((nphy->ipa2g_on &&
  2053. band == IEEE80211_BAND_2GHZ) ||
  2054. (nphy->ipa5g_on &&
  2055. band == IEEE80211_BAND_5GHZ)) {
  2056. table = b43_nphy_get_ipa_gain_table(dev);
  2057. } else {
  2058. if (band == IEEE80211_BAND_5GHZ) {
  2059. if (dev->phy.rev == 3)
  2060. table = b43_ntab_tx_gain_rev3_5ghz;
  2061. else if (dev->phy.rev == 4)
  2062. table = b43_ntab_tx_gain_rev4_5ghz;
  2063. else
  2064. table = b43_ntab_tx_gain_rev5plus_5ghz;
  2065. } else {
  2066. table = b43_ntab_tx_gain_rev3plus_2ghz;
  2067. }
  2068. }
  2069. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  2070. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  2071. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  2072. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  2073. } else {
  2074. table = b43_ntab_tx_gain_rev0_1_2;
  2075. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  2076. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  2077. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  2078. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  2079. }
  2080. }
  2081. }
  2082. return target;
  2083. }
  2084. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  2085. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  2086. {
  2087. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2088. if (dev->phy.rev >= 3) {
  2089. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  2090. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2091. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2092. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  2093. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  2094. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  2095. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  2096. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  2097. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  2098. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2099. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2100. b43_nphy_reset_cca(dev);
  2101. } else {
  2102. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  2103. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  2104. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2105. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  2106. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  2107. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  2108. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  2109. }
  2110. }
  2111. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  2112. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  2113. {
  2114. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2115. u16 tmp;
  2116. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2117. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2118. if (dev->phy.rev >= 3) {
  2119. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  2120. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  2121. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2122. regs[2] = tmp;
  2123. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  2124. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2125. regs[3] = tmp;
  2126. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  2127. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  2128. b43_phy_mask(dev, B43_NPHY_BBCFG, (u16)~B43_NPHY_BBCFG_RSTRX);
  2129. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  2130. regs[5] = tmp;
  2131. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  2132. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  2133. regs[6] = tmp;
  2134. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  2135. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2136. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2137. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  2138. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  2139. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  2140. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2141. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2142. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2143. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2144. } else {
  2145. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  2146. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  2147. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2148. regs[2] = tmp;
  2149. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  2150. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  2151. regs[3] = tmp;
  2152. tmp |= 0x2000;
  2153. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  2154. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  2155. regs[4] = tmp;
  2156. tmp |= 0x2000;
  2157. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  2158. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2159. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2160. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2161. tmp = 0x0180;
  2162. else
  2163. tmp = 0x0120;
  2164. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2165. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2166. }
  2167. }
  2168. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  2169. static void b43_nphy_save_cal(struct b43_wldev *dev)
  2170. {
  2171. struct b43_phy_n *nphy = dev->phy.n;
  2172. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2173. u16 *txcal_radio_regs = NULL;
  2174. struct b43_chanspec *iqcal_chanspec;
  2175. u16 *table = NULL;
  2176. if (nphy->hang_avoid)
  2177. b43_nphy_stay_in_carrier_search(dev, 1);
  2178. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2179. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2180. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2181. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  2182. table = nphy->cal_cache.txcal_coeffs_2G;
  2183. } else {
  2184. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2185. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2186. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  2187. table = nphy->cal_cache.txcal_coeffs_5G;
  2188. }
  2189. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  2190. /* TODO use some definitions */
  2191. if (dev->phy.rev >= 3) {
  2192. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  2193. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  2194. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  2195. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  2196. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  2197. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  2198. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  2199. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  2200. } else {
  2201. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  2202. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  2203. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  2204. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  2205. }
  2206. *iqcal_chanspec = nphy->radio_chanspec;
  2207. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 8, table);
  2208. if (nphy->hang_avoid)
  2209. b43_nphy_stay_in_carrier_search(dev, 0);
  2210. }
  2211. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  2212. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  2213. {
  2214. struct b43_phy_n *nphy = dev->phy.n;
  2215. u16 coef[4];
  2216. u16 *loft = NULL;
  2217. u16 *table = NULL;
  2218. int i;
  2219. u16 *txcal_radio_regs = NULL;
  2220. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2221. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2222. if (b43_empty_chanspec(&nphy->iqcal_chanspec_2G))
  2223. return;
  2224. table = nphy->cal_cache.txcal_coeffs_2G;
  2225. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  2226. } else {
  2227. if (b43_empty_chanspec(&nphy->iqcal_chanspec_5G))
  2228. return;
  2229. table = nphy->cal_cache.txcal_coeffs_5G;
  2230. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  2231. }
  2232. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  2233. for (i = 0; i < 4; i++) {
  2234. if (dev->phy.rev >= 3)
  2235. table[i] = coef[i];
  2236. else
  2237. coef[i] = 0;
  2238. }
  2239. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  2240. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  2241. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  2242. if (dev->phy.rev < 2)
  2243. b43_nphy_tx_iq_workaround(dev);
  2244. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2245. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2246. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2247. } else {
  2248. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2249. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2250. }
  2251. /* TODO use some definitions */
  2252. if (dev->phy.rev >= 3) {
  2253. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  2254. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  2255. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  2256. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  2257. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  2258. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  2259. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  2260. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  2261. } else {
  2262. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  2263. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  2264. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  2265. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  2266. }
  2267. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  2268. }
  2269. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  2270. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  2271. struct nphy_txgains target,
  2272. bool full, bool mphase)
  2273. {
  2274. struct b43_phy_n *nphy = dev->phy.n;
  2275. int i;
  2276. int error = 0;
  2277. int freq;
  2278. bool avoid = false;
  2279. u8 length;
  2280. u16 tmp, core, type, count, max, numb, last, cmd;
  2281. const u16 *table;
  2282. bool phy6or5x;
  2283. u16 buffer[11];
  2284. u16 diq_start = 0;
  2285. u16 save[2];
  2286. u16 gain[2];
  2287. struct nphy_iqcal_params params[2];
  2288. bool updated[2] = { };
  2289. b43_nphy_stay_in_carrier_search(dev, true);
  2290. if (dev->phy.rev >= 4) {
  2291. avoid = nphy->hang_avoid;
  2292. nphy->hang_avoid = 0;
  2293. }
  2294. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2295. for (i = 0; i < 2; i++) {
  2296. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  2297. gain[i] = params[i].cal_gain;
  2298. }
  2299. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  2300. b43_nphy_tx_cal_radio_setup(dev);
  2301. b43_nphy_tx_cal_phy_setup(dev);
  2302. phy6or5x = dev->phy.rev >= 6 ||
  2303. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  2304. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  2305. if (phy6or5x) {
  2306. if (dev->phy.is_40mhz) {
  2307. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2308. tbl_tx_iqlo_cal_loft_ladder_40);
  2309. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2310. tbl_tx_iqlo_cal_iqimb_ladder_40);
  2311. } else {
  2312. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2313. tbl_tx_iqlo_cal_loft_ladder_20);
  2314. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2315. tbl_tx_iqlo_cal_iqimb_ladder_20);
  2316. }
  2317. }
  2318. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  2319. if (!dev->phy.is_40mhz)
  2320. freq = 2500;
  2321. else
  2322. freq = 5000;
  2323. if (nphy->mphase_cal_phase_id > 2)
  2324. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  2325. 0xFFFF, 0, true, false);
  2326. else
  2327. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  2328. if (error == 0) {
  2329. if (nphy->mphase_cal_phase_id > 2) {
  2330. table = nphy->mphase_txcal_bestcoeffs;
  2331. length = 11;
  2332. if (dev->phy.rev < 3)
  2333. length -= 2;
  2334. } else {
  2335. if (!full && nphy->txiqlocal_coeffsvalid) {
  2336. table = nphy->txiqlocal_bestc;
  2337. length = 11;
  2338. if (dev->phy.rev < 3)
  2339. length -= 2;
  2340. } else {
  2341. full = true;
  2342. if (dev->phy.rev >= 3) {
  2343. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  2344. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  2345. } else {
  2346. table = tbl_tx_iqlo_cal_startcoefs;
  2347. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  2348. }
  2349. }
  2350. }
  2351. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  2352. if (full) {
  2353. if (dev->phy.rev >= 3)
  2354. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  2355. else
  2356. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  2357. } else {
  2358. if (dev->phy.rev >= 3)
  2359. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  2360. else
  2361. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  2362. }
  2363. if (mphase) {
  2364. count = nphy->mphase_txcal_cmdidx;
  2365. numb = min(max,
  2366. (u16)(count + nphy->mphase_txcal_numcmds));
  2367. } else {
  2368. count = 0;
  2369. numb = max;
  2370. }
  2371. for (; count < numb; count++) {
  2372. if (full) {
  2373. if (dev->phy.rev >= 3)
  2374. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  2375. else
  2376. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  2377. } else {
  2378. if (dev->phy.rev >= 3)
  2379. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  2380. else
  2381. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  2382. }
  2383. core = (cmd & 0x3000) >> 12;
  2384. type = (cmd & 0x0F00) >> 8;
  2385. if (phy6or5x && updated[core] == 0) {
  2386. b43_nphy_update_tx_cal_ladder(dev, core);
  2387. updated[core] = 1;
  2388. }
  2389. tmp = (params[core].ncorr[type] << 8) | 0x66;
  2390. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  2391. if (type == 1 || type == 3 || type == 4) {
  2392. buffer[0] = b43_ntab_read(dev,
  2393. B43_NTAB16(15, 69 + core));
  2394. diq_start = buffer[0];
  2395. buffer[0] = 0;
  2396. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  2397. 0);
  2398. }
  2399. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  2400. for (i = 0; i < 2000; i++) {
  2401. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  2402. if (tmp & 0xC000)
  2403. break;
  2404. udelay(10);
  2405. }
  2406. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2407. buffer);
  2408. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  2409. buffer);
  2410. if (type == 1 || type == 3 || type == 4)
  2411. buffer[0] = diq_start;
  2412. }
  2413. if (mphase)
  2414. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  2415. last = (dev->phy.rev < 3) ? 6 : 7;
  2416. if (!mphase || nphy->mphase_cal_phase_id == last) {
  2417. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  2418. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  2419. if (dev->phy.rev < 3) {
  2420. buffer[0] = 0;
  2421. buffer[1] = 0;
  2422. buffer[2] = 0;
  2423. buffer[3] = 0;
  2424. }
  2425. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2426. buffer);
  2427. b43_ntab_write_bulk(dev, B43_NTAB16(15, 101), 2,
  2428. buffer);
  2429. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2430. buffer);
  2431. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2432. buffer);
  2433. length = 11;
  2434. if (dev->phy.rev < 3)
  2435. length -= 2;
  2436. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2437. nphy->txiqlocal_bestc);
  2438. nphy->txiqlocal_coeffsvalid = true;
  2439. nphy->txiqlocal_chanspec = nphy->radio_chanspec;
  2440. } else {
  2441. length = 11;
  2442. if (dev->phy.rev < 3)
  2443. length -= 2;
  2444. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2445. nphy->mphase_txcal_bestcoeffs);
  2446. }
  2447. b43_nphy_stop_playback(dev);
  2448. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  2449. }
  2450. b43_nphy_tx_cal_phy_cleanup(dev);
  2451. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2452. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  2453. b43_nphy_tx_iq_workaround(dev);
  2454. if (dev->phy.rev >= 4)
  2455. nphy->hang_avoid = avoid;
  2456. b43_nphy_stay_in_carrier_search(dev, false);
  2457. return error;
  2458. }
  2459. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  2460. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  2461. {
  2462. struct b43_phy_n *nphy = dev->phy.n;
  2463. u8 i;
  2464. u16 buffer[7];
  2465. bool equal = true;
  2466. if (!nphy->txiqlocal_coeffsvalid ||
  2467. b43_eq_chanspecs(&nphy->txiqlocal_chanspec, &nphy->radio_chanspec))
  2468. return;
  2469. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  2470. for (i = 0; i < 4; i++) {
  2471. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  2472. equal = false;
  2473. break;
  2474. }
  2475. }
  2476. if (!equal) {
  2477. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  2478. nphy->txiqlocal_bestc);
  2479. for (i = 0; i < 4; i++)
  2480. buffer[i] = 0;
  2481. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2482. buffer);
  2483. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2484. &nphy->txiqlocal_bestc[5]);
  2485. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2486. &nphy->txiqlocal_bestc[5]);
  2487. }
  2488. }
  2489. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  2490. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  2491. struct nphy_txgains target, u8 type, bool debug)
  2492. {
  2493. struct b43_phy_n *nphy = dev->phy.n;
  2494. int i, j, index;
  2495. u8 rfctl[2];
  2496. u8 afectl_core;
  2497. u16 tmp[6];
  2498. u16 cur_hpf1, cur_hpf2, cur_lna;
  2499. u32 real, imag;
  2500. enum ieee80211_band band;
  2501. u8 use;
  2502. u16 cur_hpf;
  2503. u16 lna[3] = { 3, 3, 1 };
  2504. u16 hpf1[3] = { 7, 2, 0 };
  2505. u16 hpf2[3] = { 2, 0, 0 };
  2506. u32 power[3] = { };
  2507. u16 gain_save[2];
  2508. u16 cal_gain[2];
  2509. struct nphy_iqcal_params cal_params[2];
  2510. struct nphy_iq_est est;
  2511. int ret = 0;
  2512. bool playtone = true;
  2513. int desired = 13;
  2514. b43_nphy_stay_in_carrier_search(dev, 1);
  2515. if (dev->phy.rev < 2)
  2516. b43_nphy_reapply_tx_cal_coeffs(dev);
  2517. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2518. for (i = 0; i < 2; i++) {
  2519. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  2520. cal_gain[i] = cal_params[i].cal_gain;
  2521. }
  2522. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  2523. for (i = 0; i < 2; i++) {
  2524. if (i == 0) {
  2525. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  2526. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  2527. afectl_core = B43_NPHY_AFECTL_C1;
  2528. } else {
  2529. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  2530. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  2531. afectl_core = B43_NPHY_AFECTL_C2;
  2532. }
  2533. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  2534. tmp[2] = b43_phy_read(dev, afectl_core);
  2535. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2536. tmp[4] = b43_phy_read(dev, rfctl[0]);
  2537. tmp[5] = b43_phy_read(dev, rfctl[1]);
  2538. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  2539. (u16)~B43_NPHY_RFSEQCA_RXDIS,
  2540. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  2541. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  2542. (1 - i));
  2543. b43_phy_set(dev, afectl_core, 0x0006);
  2544. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  2545. band = b43_current_band(dev->wl);
  2546. if (nphy->rxcalparams & 0xFF000000) {
  2547. if (band == IEEE80211_BAND_5GHZ)
  2548. b43_phy_write(dev, rfctl[0], 0x140);
  2549. else
  2550. b43_phy_write(dev, rfctl[0], 0x110);
  2551. } else {
  2552. if (band == IEEE80211_BAND_5GHZ)
  2553. b43_phy_write(dev, rfctl[0], 0x180);
  2554. else
  2555. b43_phy_write(dev, rfctl[0], 0x120);
  2556. }
  2557. if (band == IEEE80211_BAND_5GHZ)
  2558. b43_phy_write(dev, rfctl[1], 0x148);
  2559. else
  2560. b43_phy_write(dev, rfctl[1], 0x114);
  2561. if (nphy->rxcalparams & 0x10000) {
  2562. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  2563. (i + 1));
  2564. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  2565. (2 - i));
  2566. }
  2567. for (j = 0; i < 4; j++) {
  2568. if (j < 3) {
  2569. cur_lna = lna[j];
  2570. cur_hpf1 = hpf1[j];
  2571. cur_hpf2 = hpf2[j];
  2572. } else {
  2573. if (power[1] > 10000) {
  2574. use = 1;
  2575. cur_hpf = cur_hpf1;
  2576. index = 2;
  2577. } else {
  2578. if (power[0] > 10000) {
  2579. use = 1;
  2580. cur_hpf = cur_hpf1;
  2581. index = 1;
  2582. } else {
  2583. index = 0;
  2584. use = 2;
  2585. cur_hpf = cur_hpf2;
  2586. }
  2587. }
  2588. cur_lna = lna[index];
  2589. cur_hpf1 = hpf1[index];
  2590. cur_hpf2 = hpf2[index];
  2591. cur_hpf += desired - hweight32(power[index]);
  2592. cur_hpf = clamp_val(cur_hpf, 0, 10);
  2593. if (use == 1)
  2594. cur_hpf1 = cur_hpf;
  2595. else
  2596. cur_hpf2 = cur_hpf;
  2597. }
  2598. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  2599. (cur_lna << 2));
  2600. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  2601. false);
  2602. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2603. b43_nphy_stop_playback(dev);
  2604. if (playtone) {
  2605. ret = b43_nphy_tx_tone(dev, 4000,
  2606. (nphy->rxcalparams & 0xFFFF),
  2607. false, false);
  2608. playtone = false;
  2609. } else {
  2610. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  2611. false, false);
  2612. }
  2613. if (ret == 0) {
  2614. if (j < 3) {
  2615. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  2616. false);
  2617. if (i == 0) {
  2618. real = est.i0_pwr;
  2619. imag = est.q0_pwr;
  2620. } else {
  2621. real = est.i1_pwr;
  2622. imag = est.q1_pwr;
  2623. }
  2624. power[i] = ((real + imag) / 1024) + 1;
  2625. } else {
  2626. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  2627. }
  2628. b43_nphy_stop_playback(dev);
  2629. }
  2630. if (ret != 0)
  2631. break;
  2632. }
  2633. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  2634. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  2635. b43_phy_write(dev, rfctl[1], tmp[5]);
  2636. b43_phy_write(dev, rfctl[0], tmp[4]);
  2637. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  2638. b43_phy_write(dev, afectl_core, tmp[2]);
  2639. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  2640. if (ret != 0)
  2641. break;
  2642. }
  2643. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  2644. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2645. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2646. b43_nphy_stay_in_carrier_search(dev, 0);
  2647. return ret;
  2648. }
  2649. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  2650. struct nphy_txgains target, u8 type, bool debug)
  2651. {
  2652. return -1;
  2653. }
  2654. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  2655. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  2656. struct nphy_txgains target, u8 type, bool debug)
  2657. {
  2658. if (dev->phy.rev >= 3)
  2659. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  2660. else
  2661. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  2662. }
  2663. /*
  2664. * Init N-PHY
  2665. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  2666. */
  2667. int b43_phy_initn(struct b43_wldev *dev)
  2668. {
  2669. struct ssb_bus *bus = dev->dev->bus;
  2670. struct b43_phy *phy = &dev->phy;
  2671. struct b43_phy_n *nphy = phy->n;
  2672. u8 tx_pwr_state;
  2673. struct nphy_txgains target;
  2674. u16 tmp;
  2675. enum ieee80211_band tmp2;
  2676. bool do_rssi_cal;
  2677. u16 clip[2];
  2678. bool do_cal = false;
  2679. if ((dev->phy.rev >= 3) &&
  2680. (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
  2681. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  2682. chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
  2683. }
  2684. nphy->deaf_count = 0;
  2685. b43_nphy_tables_init(dev);
  2686. nphy->crsminpwr_adjusted = false;
  2687. nphy->noisevars_adjusted = false;
  2688. /* Clear all overrides */
  2689. if (dev->phy.rev >= 3) {
  2690. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  2691. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2692. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  2693. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  2694. } else {
  2695. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2696. }
  2697. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  2698. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  2699. if (dev->phy.rev < 6) {
  2700. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  2701. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  2702. }
  2703. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  2704. ~(B43_NPHY_RFSEQMODE_CAOVER |
  2705. B43_NPHY_RFSEQMODE_TROVER));
  2706. if (dev->phy.rev >= 3)
  2707. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  2708. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  2709. if (dev->phy.rev <= 2) {
  2710. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  2711. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2712. ~B43_NPHY_BPHY_CTL3_SCALE,
  2713. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  2714. }
  2715. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  2716. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  2717. if (bus->sprom.boardflags2_lo & 0x100 ||
  2718. (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  2719. bus->boardinfo.type == 0x8B))
  2720. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  2721. else
  2722. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  2723. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  2724. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  2725. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  2726. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  2727. b43_nphy_update_txrx_chain(dev);
  2728. if (phy->rev < 2) {
  2729. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  2730. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  2731. }
  2732. tmp2 = b43_current_band(dev->wl);
  2733. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  2734. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  2735. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  2736. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  2737. nphy->papd_epsilon_offset[0] << 7);
  2738. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  2739. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  2740. nphy->papd_epsilon_offset[1] << 7);
  2741. b43_nphy_int_pa_set_tx_dig_filters(dev);
  2742. } else if (phy->rev >= 5) {
  2743. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  2744. }
  2745. b43_nphy_workarounds(dev);
  2746. /* Reset CCA, in init code it differs a little from standard way */
  2747. b43_nphy_bmac_clock_fgc(dev, 1);
  2748. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  2749. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  2750. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  2751. b43_nphy_bmac_clock_fgc(dev, 0);
  2752. /* TODO N PHY MAC PHY Clock Set with argument 1 */
  2753. b43_nphy_pa_override(dev, false);
  2754. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  2755. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2756. b43_nphy_pa_override(dev, true);
  2757. b43_nphy_classifier(dev, 0, 0);
  2758. b43_nphy_read_clip_detection(dev, clip);
  2759. tx_pwr_state = nphy->txpwrctrl;
  2760. /* TODO N PHY TX power control with argument 0
  2761. (turning off power control) */
  2762. /* TODO Fix the TX Power Settings */
  2763. /* TODO N PHY TX Power Control Idle TSSI */
  2764. /* TODO N PHY TX Power Control Setup */
  2765. if (phy->rev >= 3) {
  2766. /* TODO */
  2767. } else {
  2768. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
  2769. b43_ntab_tx_gain_rev0_1_2);
  2770. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
  2771. b43_ntab_tx_gain_rev0_1_2);
  2772. }
  2773. if (nphy->phyrxchain != 3)
  2774. ;/* TODO N PHY RX Core Set State with phyrxchain as argument */
  2775. if (nphy->mphase_cal_phase_id > 0)
  2776. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  2777. do_rssi_cal = false;
  2778. if (phy->rev >= 3) {
  2779. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2780. do_rssi_cal =
  2781. b43_empty_chanspec(&nphy->rssical_chanspec_2G);
  2782. else
  2783. do_rssi_cal =
  2784. b43_empty_chanspec(&nphy->rssical_chanspec_5G);
  2785. if (do_rssi_cal)
  2786. b43_nphy_rssi_cal(dev);
  2787. else
  2788. b43_nphy_restore_rssi_cal(dev);
  2789. } else {
  2790. b43_nphy_rssi_cal(dev);
  2791. }
  2792. if (!((nphy->measure_hold & 0x6) != 0)) {
  2793. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2794. do_cal = b43_empty_chanspec(&nphy->iqcal_chanspec_2G);
  2795. else
  2796. do_cal = b43_empty_chanspec(&nphy->iqcal_chanspec_5G);
  2797. if (nphy->mute)
  2798. do_cal = false;
  2799. if (do_cal) {
  2800. target = b43_nphy_get_tx_gains(dev);
  2801. if (nphy->antsel_type == 2)
  2802. b43_nphy_superswitch_init(dev, true);
  2803. if (nphy->perical != 2) {
  2804. b43_nphy_rssi_cal(dev);
  2805. if (phy->rev >= 3) {
  2806. nphy->cal_orig_pwr_idx[0] =
  2807. nphy->txpwrindex[0].index_internal;
  2808. nphy->cal_orig_pwr_idx[1] =
  2809. nphy->txpwrindex[1].index_internal;
  2810. /* TODO N PHY Pre Calibrate TX Gain */
  2811. target = b43_nphy_get_tx_gains(dev);
  2812. }
  2813. }
  2814. }
  2815. }
  2816. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
  2817. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  2818. b43_nphy_save_cal(dev);
  2819. else if (nphy->mphase_cal_phase_id == 0)
  2820. ;/* N PHY Periodic Calibration with argument 3 */
  2821. } else {
  2822. b43_nphy_restore_cal(dev);
  2823. }
  2824. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  2825. /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
  2826. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  2827. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  2828. if (phy->rev >= 3 && phy->rev <= 6)
  2829. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  2830. b43_nphy_tx_lp_fbw(dev);
  2831. if (phy->rev >= 3)
  2832. b43_nphy_spur_workaround(dev);
  2833. b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
  2834. return 0;
  2835. }
  2836. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
  2837. static void b43_nphy_chanspec_setup(struct b43_wldev *dev,
  2838. const struct b43_nphy_channeltab_entry *e,
  2839. struct b43_chanspec chanspec)
  2840. {
  2841. struct b43_phy *phy = &dev->phy;
  2842. struct b43_phy_n *nphy = dev->phy.n;
  2843. u16 tmp;
  2844. u32 tmp32;
  2845. tmp = b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
  2846. if (chanspec.b_freq == 1 && tmp == 0) {
  2847. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  2848. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  2849. b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
  2850. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  2851. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  2852. } else if (chanspec.b_freq == 1) {
  2853. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  2854. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  2855. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  2856. b43_phy_mask(dev, B43_PHY_B_BBCFG, (u16)~0xC000);
  2857. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  2858. }
  2859. b43_chantab_phy_upload(dev, e);
  2860. tmp = chanspec.channel;
  2861. if (chanspec.b_freq == 1)
  2862. tmp |= 0x0100;
  2863. if (chanspec.b_width == 3)
  2864. tmp |= 0x0200;
  2865. b43_shm_write16(dev, B43_SHM_SHARED, 0xA0, tmp);
  2866. if (nphy->radio_chanspec.channel == 14) {
  2867. b43_nphy_classifier(dev, 2, 0);
  2868. b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
  2869. } else {
  2870. b43_nphy_classifier(dev, 2, 2);
  2871. if (chanspec.b_freq == 2)
  2872. b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
  2873. }
  2874. if (nphy->txpwrctrl)
  2875. b43_nphy_tx_power_fix(dev);
  2876. if (dev->phy.rev < 3)
  2877. b43_nphy_adjust_lna_gain_table(dev);
  2878. b43_nphy_tx_lp_fbw(dev);
  2879. if (dev->phy.rev >= 3 && 0) {
  2880. /* TODO */
  2881. }
  2882. b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
  2883. if (phy->rev >= 3)
  2884. b43_nphy_spur_workaround(dev);
  2885. }
  2886. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
  2887. static int b43_nphy_set_chanspec(struct b43_wldev *dev,
  2888. struct b43_chanspec chanspec)
  2889. {
  2890. struct b43_phy_n *nphy = dev->phy.n;
  2891. const struct b43_nphy_channeltab_entry *tabent;
  2892. u8 tmp;
  2893. u8 channel = chanspec.channel;
  2894. if (dev->phy.rev >= 3) {
  2895. /* TODO */
  2896. }
  2897. nphy->radio_chanspec = chanspec;
  2898. if (chanspec.b_width != nphy->b_width)
  2899. ; /* TODO: BMAC BW Set (chanspec.b_width) */
  2900. /* TODO: use defines */
  2901. if (chanspec.b_width == 3) {
  2902. if (chanspec.sideband == 2)
  2903. b43_phy_set(dev, B43_NPHY_RXCTL,
  2904. B43_NPHY_RXCTL_BSELU20);
  2905. else
  2906. b43_phy_mask(dev, B43_NPHY_RXCTL,
  2907. ~B43_NPHY_RXCTL_BSELU20);
  2908. }
  2909. if (dev->phy.rev >= 3) {
  2910. tmp = (chanspec.b_freq == 1) ? 4 : 0;
  2911. b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
  2912. /* TODO: PHY Radio2056 Setup (chan_info_ptr[i]) */
  2913. /* TODO: N PHY Chanspec Setup (chan_info_ptr[i]) */
  2914. } else {
  2915. tabent = b43_nphy_get_chantabent(dev, channel);
  2916. if (!tabent)
  2917. return -ESRCH;
  2918. tmp = (chanspec.b_freq == 1) ? 0x0020 : 0x0050;
  2919. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
  2920. b43_radio_2055_setup(dev, tabent);
  2921. b43_nphy_chanspec_setup(dev, tabent, chanspec);
  2922. }
  2923. return 0;
  2924. }
  2925. /* Tune the hardware to a new channel */
  2926. static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
  2927. {
  2928. struct b43_phy_n *nphy = dev->phy.n;
  2929. struct b43_chanspec chanspec;
  2930. chanspec = nphy->radio_chanspec;
  2931. chanspec.channel = channel;
  2932. return b43_nphy_set_chanspec(dev, chanspec);
  2933. }
  2934. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  2935. {
  2936. struct b43_phy_n *nphy;
  2937. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  2938. if (!nphy)
  2939. return -ENOMEM;
  2940. dev->phy.n = nphy;
  2941. return 0;
  2942. }
  2943. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  2944. {
  2945. struct b43_phy *phy = &dev->phy;
  2946. struct b43_phy_n *nphy = phy->n;
  2947. memset(nphy, 0, sizeof(*nphy));
  2948. //TODO init struct b43_phy_n
  2949. }
  2950. static void b43_nphy_op_free(struct b43_wldev *dev)
  2951. {
  2952. struct b43_phy *phy = &dev->phy;
  2953. struct b43_phy_n *nphy = phy->n;
  2954. kfree(nphy);
  2955. phy->n = NULL;
  2956. }
  2957. static int b43_nphy_op_init(struct b43_wldev *dev)
  2958. {
  2959. return b43_phy_initn(dev);
  2960. }
  2961. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  2962. {
  2963. #if B43_DEBUG
  2964. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  2965. /* OFDM registers are onnly available on A/G-PHYs */
  2966. b43err(dev->wl, "Invalid OFDM PHY access at "
  2967. "0x%04X on N-PHY\n", offset);
  2968. dump_stack();
  2969. }
  2970. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  2971. /* Ext-G registers are only available on G-PHYs */
  2972. b43err(dev->wl, "Invalid EXT-G PHY access at "
  2973. "0x%04X on N-PHY\n", offset);
  2974. dump_stack();
  2975. }
  2976. #endif /* B43_DEBUG */
  2977. }
  2978. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  2979. {
  2980. check_phyreg(dev, reg);
  2981. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2982. return b43_read16(dev, B43_MMIO_PHY_DATA);
  2983. }
  2984. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  2985. {
  2986. check_phyreg(dev, reg);
  2987. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2988. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  2989. }
  2990. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  2991. {
  2992. /* Register 1 is a 32-bit register. */
  2993. B43_WARN_ON(reg == 1);
  2994. /* N-PHY needs 0x100 for read access */
  2995. reg |= 0x100;
  2996. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2997. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  2998. }
  2999. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  3000. {
  3001. /* Register 1 is a 32-bit register. */
  3002. B43_WARN_ON(reg == 1);
  3003. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3004. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  3005. }
  3006. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  3007. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  3008. bool blocked)
  3009. {
  3010. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  3011. b43err(dev->wl, "MAC not suspended\n");
  3012. if (blocked) {
  3013. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  3014. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  3015. if (dev->phy.rev >= 3) {
  3016. b43_radio_mask(dev, 0x09, ~0x2);
  3017. b43_radio_write(dev, 0x204D, 0);
  3018. b43_radio_write(dev, 0x2053, 0);
  3019. b43_radio_write(dev, 0x2058, 0);
  3020. b43_radio_write(dev, 0x205E, 0);
  3021. b43_radio_mask(dev, 0x2062, ~0xF0);
  3022. b43_radio_write(dev, 0x2064, 0);
  3023. b43_radio_write(dev, 0x304D, 0);
  3024. b43_radio_write(dev, 0x3053, 0);
  3025. b43_radio_write(dev, 0x3058, 0);
  3026. b43_radio_write(dev, 0x305E, 0);
  3027. b43_radio_mask(dev, 0x3062, ~0xF0);
  3028. b43_radio_write(dev, 0x3064, 0);
  3029. }
  3030. } else {
  3031. if (dev->phy.rev >= 3) {
  3032. /* TODO: b43_radio_init2056(dev); */
  3033. /* TODO: PHY Set Channel Spec (dev, radio_chanspec) */
  3034. } else {
  3035. b43_radio_init2055(dev);
  3036. }
  3037. }
  3038. }
  3039. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  3040. {
  3041. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  3042. on ? 0 : 0x7FFF);
  3043. }
  3044. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  3045. unsigned int new_channel)
  3046. {
  3047. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3048. if ((new_channel < 1) || (new_channel > 14))
  3049. return -EINVAL;
  3050. } else {
  3051. if (new_channel > 200)
  3052. return -EINVAL;
  3053. }
  3054. return nphy_channel_switch(dev, new_channel);
  3055. }
  3056. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  3057. {
  3058. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3059. return 1;
  3060. return 36;
  3061. }
  3062. const struct b43_phy_operations b43_phyops_n = {
  3063. .allocate = b43_nphy_op_allocate,
  3064. .free = b43_nphy_op_free,
  3065. .prepare_structs = b43_nphy_op_prepare_structs,
  3066. .init = b43_nphy_op_init,
  3067. .phy_read = b43_nphy_op_read,
  3068. .phy_write = b43_nphy_op_write,
  3069. .radio_read = b43_nphy_op_radio_read,
  3070. .radio_write = b43_nphy_op_radio_write,
  3071. .software_rfkill = b43_nphy_op_software_rfkill,
  3072. .switch_analog = b43_nphy_op_switch_analog,
  3073. .switch_channel = b43_nphy_op_switch_channel,
  3074. .get_default_chan = b43_nphy_op_get_default_chan,
  3075. .recalc_txpower = b43_nphy_op_recalc_txpower,
  3076. .adjust_txpower = b43_nphy_op_adjust_txpower,
  3077. };