emulate.c 97 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #ifndef __KERNEL__
  23. #include <stdio.h>
  24. #include <stdint.h>
  25. #include <public/xen.h>
  26. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  27. #else
  28. #include <linux/kvm_host.h>
  29. #include "kvm_cache_regs.h"
  30. #define DPRINTF(x...) do {} while (0)
  31. #endif
  32. #include <linux/module.h>
  33. #include <asm/kvm_emulate.h>
  34. #include "x86.h"
  35. #include "tss.h"
  36. /*
  37. * Opcode effective-address decode tables.
  38. * Note that we only emulate instructions that have at least one memory
  39. * operand (excluding implicit stack references). We assume that stack
  40. * references and instruction fetches will never occur in special memory
  41. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  42. * not be handled.
  43. */
  44. /* Operand sizes: 8-bit operands or specified/overridden size. */
  45. #define ByteOp (1<<0) /* 8-bit operands. */
  46. /* Destination operand type. */
  47. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  48. #define DstReg (2<<1) /* Register operand. */
  49. #define DstMem (3<<1) /* Memory operand. */
  50. #define DstAcc (4<<1) /* Destination Accumulator */
  51. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  52. #define DstMem64 (6<<1) /* 64bit memory operand */
  53. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  54. #define DstMask (7<<1)
  55. /* Source operand type. */
  56. #define SrcNone (0<<4) /* No source operand. */
  57. #define SrcReg (1<<4) /* Register operand. */
  58. #define SrcMem (2<<4) /* Memory operand. */
  59. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  60. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  61. #define SrcImm (5<<4) /* Immediate operand. */
  62. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  63. #define SrcOne (7<<4) /* Implied '1' */
  64. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  65. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  66. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  67. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  68. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  69. #define SrcAcc (0xd<<4) /* Source Accumulator */
  70. #define SrcImmU16 (0xe<<4) /* Immediate operand, unsigned, 16 bits */
  71. #define SrcMask (0xf<<4)
  72. /* Generic ModRM decode. */
  73. #define ModRM (1<<8)
  74. /* Destination is only written; never read. */
  75. #define Mov (1<<9)
  76. #define BitOp (1<<10)
  77. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  78. #define String (1<<12) /* String instruction (rep capable) */
  79. #define Stack (1<<13) /* Stack instruction (push/pop) */
  80. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  81. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  82. /* Misc flags */
  83. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  84. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  85. #define Undefined (1<<25) /* No Such Instruction */
  86. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  87. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  88. #define No64 (1<<28)
  89. /* Source 2 operand type */
  90. #define Src2None (0<<29)
  91. #define Src2CL (1<<29)
  92. #define Src2ImmByte (2<<29)
  93. #define Src2One (3<<29)
  94. #define Src2Imm (4<<29)
  95. #define Src2Mask (7<<29)
  96. #define X2(x...) x, x
  97. #define X3(x...) X2(x), x
  98. #define X4(x...) X2(x), X2(x)
  99. #define X5(x...) X4(x), x
  100. #define X6(x...) X4(x), X2(x)
  101. #define X7(x...) X4(x), X3(x)
  102. #define X8(x...) X4(x), X4(x)
  103. #define X16(x...) X8(x), X8(x)
  104. struct opcode {
  105. u32 flags;
  106. union {
  107. int (*execute)(struct x86_emulate_ctxt *ctxt);
  108. struct opcode *group;
  109. struct group_dual *gdual;
  110. } u;
  111. };
  112. struct group_dual {
  113. struct opcode mod012[8];
  114. struct opcode mod3[8];
  115. };
  116. /* EFLAGS bit definitions. */
  117. #define EFLG_ID (1<<21)
  118. #define EFLG_VIP (1<<20)
  119. #define EFLG_VIF (1<<19)
  120. #define EFLG_AC (1<<18)
  121. #define EFLG_VM (1<<17)
  122. #define EFLG_RF (1<<16)
  123. #define EFLG_IOPL (3<<12)
  124. #define EFLG_NT (1<<14)
  125. #define EFLG_OF (1<<11)
  126. #define EFLG_DF (1<<10)
  127. #define EFLG_IF (1<<9)
  128. #define EFLG_TF (1<<8)
  129. #define EFLG_SF (1<<7)
  130. #define EFLG_ZF (1<<6)
  131. #define EFLG_AF (1<<4)
  132. #define EFLG_PF (1<<2)
  133. #define EFLG_CF (1<<0)
  134. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  135. #define EFLG_RESERVED_ONE_MASK 2
  136. /*
  137. * Instruction emulation:
  138. * Most instructions are emulated directly via a fragment of inline assembly
  139. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  140. * any modified flags.
  141. */
  142. #if defined(CONFIG_X86_64)
  143. #define _LO32 "k" /* force 32-bit operand */
  144. #define _STK "%%rsp" /* stack pointer */
  145. #elif defined(__i386__)
  146. #define _LO32 "" /* force 32-bit operand */
  147. #define _STK "%%esp" /* stack pointer */
  148. #endif
  149. /*
  150. * These EFLAGS bits are restored from saved value during emulation, and
  151. * any changes are written back to the saved value after emulation.
  152. */
  153. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  154. /* Before executing instruction: restore necessary bits in EFLAGS. */
  155. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  156. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  157. "movl %"_sav",%"_LO32 _tmp"; " \
  158. "push %"_tmp"; " \
  159. "push %"_tmp"; " \
  160. "movl %"_msk",%"_LO32 _tmp"; " \
  161. "andl %"_LO32 _tmp",("_STK"); " \
  162. "pushf; " \
  163. "notl %"_LO32 _tmp"; " \
  164. "andl %"_LO32 _tmp",("_STK"); " \
  165. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  166. "pop %"_tmp"; " \
  167. "orl %"_LO32 _tmp",("_STK"); " \
  168. "popf; " \
  169. "pop %"_sav"; "
  170. /* After executing instruction: write-back necessary bits in EFLAGS. */
  171. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  172. /* _sav |= EFLAGS & _msk; */ \
  173. "pushf; " \
  174. "pop %"_tmp"; " \
  175. "andl %"_msk",%"_LO32 _tmp"; " \
  176. "orl %"_LO32 _tmp",%"_sav"; "
  177. #ifdef CONFIG_X86_64
  178. #define ON64(x) x
  179. #else
  180. #define ON64(x)
  181. #endif
  182. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
  183. do { \
  184. __asm__ __volatile__ ( \
  185. _PRE_EFLAGS("0", "4", "2") \
  186. _op _suffix " %"_x"3,%1; " \
  187. _POST_EFLAGS("0", "4", "2") \
  188. : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
  189. "=&r" (_tmp) \
  190. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  191. } while (0)
  192. /* Raw emulation: instruction has two explicit operands. */
  193. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  194. do { \
  195. unsigned long _tmp; \
  196. \
  197. switch ((_dst).bytes) { \
  198. case 2: \
  199. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
  200. break; \
  201. case 4: \
  202. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
  203. break; \
  204. case 8: \
  205. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
  206. break; \
  207. } \
  208. } while (0)
  209. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  210. do { \
  211. unsigned long _tmp; \
  212. switch ((_dst).bytes) { \
  213. case 1: \
  214. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
  215. break; \
  216. default: \
  217. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  218. _wx, _wy, _lx, _ly, _qx, _qy); \
  219. break; \
  220. } \
  221. } while (0)
  222. /* Source operand is byte-sized and may be restricted to just %cl. */
  223. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  224. __emulate_2op(_op, _src, _dst, _eflags, \
  225. "b", "c", "b", "c", "b", "c", "b", "c")
  226. /* Source operand is byte, word, long or quad sized. */
  227. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  228. __emulate_2op(_op, _src, _dst, _eflags, \
  229. "b", "q", "w", "r", _LO32, "r", "", "r")
  230. /* Source operand is word, long or quad sized. */
  231. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  232. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  233. "w", "r", _LO32, "r", "", "r")
  234. /* Instruction has three operands and one operand is stored in ECX register */
  235. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  236. do { \
  237. unsigned long _tmp; \
  238. _type _clv = (_cl).val; \
  239. _type _srcv = (_src).val; \
  240. _type _dstv = (_dst).val; \
  241. \
  242. __asm__ __volatile__ ( \
  243. _PRE_EFLAGS("0", "5", "2") \
  244. _op _suffix " %4,%1 \n" \
  245. _POST_EFLAGS("0", "5", "2") \
  246. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  247. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  248. ); \
  249. \
  250. (_cl).val = (unsigned long) _clv; \
  251. (_src).val = (unsigned long) _srcv; \
  252. (_dst).val = (unsigned long) _dstv; \
  253. } while (0)
  254. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  255. do { \
  256. switch ((_dst).bytes) { \
  257. case 2: \
  258. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  259. "w", unsigned short); \
  260. break; \
  261. case 4: \
  262. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  263. "l", unsigned int); \
  264. break; \
  265. case 8: \
  266. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  267. "q", unsigned long)); \
  268. break; \
  269. } \
  270. } while (0)
  271. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  272. do { \
  273. unsigned long _tmp; \
  274. \
  275. __asm__ __volatile__ ( \
  276. _PRE_EFLAGS("0", "3", "2") \
  277. _op _suffix " %1; " \
  278. _POST_EFLAGS("0", "3", "2") \
  279. : "=m" (_eflags), "+m" ((_dst).val), \
  280. "=&r" (_tmp) \
  281. : "i" (EFLAGS_MASK)); \
  282. } while (0)
  283. /* Instruction has only one explicit operand (no source operand). */
  284. #define emulate_1op(_op, _dst, _eflags) \
  285. do { \
  286. switch ((_dst).bytes) { \
  287. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  288. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  289. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  290. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  291. } \
  292. } while (0)
  293. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  294. do { \
  295. unsigned long _tmp; \
  296. \
  297. __asm__ __volatile__ ( \
  298. _PRE_EFLAGS("0", "4", "1") \
  299. _op _suffix " %5; " \
  300. _POST_EFLAGS("0", "4", "1") \
  301. : "=m" (_eflags), "=&r" (_tmp), \
  302. "+a" (_rax), "+d" (_rdx) \
  303. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  304. "a" (_rax), "d" (_rdx)); \
  305. } while (0)
  306. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  307. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  308. do { \
  309. switch((_src).bytes) { \
  310. case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
  311. case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "w"); break; \
  312. case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
  313. case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
  314. } \
  315. } while (0)
  316. /* Fetch next part of the instruction being emulated. */
  317. #define insn_fetch(_type, _size, _eip) \
  318. ({ unsigned long _x; \
  319. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  320. if (rc != X86EMUL_CONTINUE) \
  321. goto done; \
  322. (_eip) += (_size); \
  323. (_type)_x; \
  324. })
  325. #define insn_fetch_arr(_arr, _size, _eip) \
  326. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  327. if (rc != X86EMUL_CONTINUE) \
  328. goto done; \
  329. (_eip) += (_size); \
  330. })
  331. static inline unsigned long ad_mask(struct decode_cache *c)
  332. {
  333. return (1UL << (c->ad_bytes << 3)) - 1;
  334. }
  335. /* Access/update address held in a register, based on addressing mode. */
  336. static inline unsigned long
  337. address_mask(struct decode_cache *c, unsigned long reg)
  338. {
  339. if (c->ad_bytes == sizeof(unsigned long))
  340. return reg;
  341. else
  342. return reg & ad_mask(c);
  343. }
  344. static inline unsigned long
  345. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  346. {
  347. return base + address_mask(c, reg);
  348. }
  349. static inline void
  350. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  351. {
  352. if (c->ad_bytes == sizeof(unsigned long))
  353. *reg += inc;
  354. else
  355. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  356. }
  357. static inline void jmp_rel(struct decode_cache *c, int rel)
  358. {
  359. register_address_increment(c, &c->eip, rel);
  360. }
  361. static void set_seg_override(struct decode_cache *c, int seg)
  362. {
  363. c->has_seg_override = true;
  364. c->seg_override = seg;
  365. }
  366. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  367. struct x86_emulate_ops *ops, int seg)
  368. {
  369. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  370. return 0;
  371. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  372. }
  373. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  374. struct x86_emulate_ops *ops,
  375. struct decode_cache *c)
  376. {
  377. if (!c->has_seg_override)
  378. return 0;
  379. return seg_base(ctxt, ops, c->seg_override);
  380. }
  381. static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
  382. struct x86_emulate_ops *ops)
  383. {
  384. return seg_base(ctxt, ops, VCPU_SREG_ES);
  385. }
  386. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
  387. struct x86_emulate_ops *ops)
  388. {
  389. return seg_base(ctxt, ops, VCPU_SREG_SS);
  390. }
  391. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  392. u32 error, bool valid)
  393. {
  394. ctxt->exception = vec;
  395. ctxt->error_code = error;
  396. ctxt->error_code_valid = valid;
  397. ctxt->restart = false;
  398. }
  399. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  400. {
  401. emulate_exception(ctxt, GP_VECTOR, err, true);
  402. }
  403. static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
  404. int err)
  405. {
  406. ctxt->cr2 = addr;
  407. emulate_exception(ctxt, PF_VECTOR, err, true);
  408. }
  409. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  410. {
  411. emulate_exception(ctxt, UD_VECTOR, 0, false);
  412. }
  413. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  414. {
  415. emulate_exception(ctxt, TS_VECTOR, err, true);
  416. }
  417. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  418. struct x86_emulate_ops *ops,
  419. unsigned long eip, u8 *dest)
  420. {
  421. struct fetch_cache *fc = &ctxt->decode.fetch;
  422. int rc;
  423. int size, cur_size;
  424. if (eip == fc->end) {
  425. cur_size = fc->end - fc->start;
  426. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  427. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  428. size, ctxt->vcpu, NULL);
  429. if (rc != X86EMUL_CONTINUE)
  430. return rc;
  431. fc->end += size;
  432. }
  433. *dest = fc->data[eip - fc->start];
  434. return X86EMUL_CONTINUE;
  435. }
  436. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  437. struct x86_emulate_ops *ops,
  438. unsigned long eip, void *dest, unsigned size)
  439. {
  440. int rc;
  441. /* x86 instructions are limited to 15 bytes. */
  442. if (eip + size - ctxt->eip > 15)
  443. return X86EMUL_UNHANDLEABLE;
  444. while (size--) {
  445. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  446. if (rc != X86EMUL_CONTINUE)
  447. return rc;
  448. }
  449. return X86EMUL_CONTINUE;
  450. }
  451. /*
  452. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  453. * pointer into the block that addresses the relevant register.
  454. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  455. */
  456. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  457. int highbyte_regs)
  458. {
  459. void *p;
  460. p = &regs[modrm_reg];
  461. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  462. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  463. return p;
  464. }
  465. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  466. struct x86_emulate_ops *ops,
  467. ulong addr,
  468. u16 *size, unsigned long *address, int op_bytes)
  469. {
  470. int rc;
  471. if (op_bytes == 2)
  472. op_bytes = 3;
  473. *address = 0;
  474. rc = ops->read_std(addr, (unsigned long *)size, 2, ctxt->vcpu, NULL);
  475. if (rc != X86EMUL_CONTINUE)
  476. return rc;
  477. rc = ops->read_std(addr + 2, address, op_bytes, ctxt->vcpu, NULL);
  478. return rc;
  479. }
  480. static int test_cc(unsigned int condition, unsigned int flags)
  481. {
  482. int rc = 0;
  483. switch ((condition & 15) >> 1) {
  484. case 0: /* o */
  485. rc |= (flags & EFLG_OF);
  486. break;
  487. case 1: /* b/c/nae */
  488. rc |= (flags & EFLG_CF);
  489. break;
  490. case 2: /* z/e */
  491. rc |= (flags & EFLG_ZF);
  492. break;
  493. case 3: /* be/na */
  494. rc |= (flags & (EFLG_CF|EFLG_ZF));
  495. break;
  496. case 4: /* s */
  497. rc |= (flags & EFLG_SF);
  498. break;
  499. case 5: /* p/pe */
  500. rc |= (flags & EFLG_PF);
  501. break;
  502. case 7: /* le/ng */
  503. rc |= (flags & EFLG_ZF);
  504. /* fall through */
  505. case 6: /* l/nge */
  506. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  507. break;
  508. }
  509. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  510. return (!!rc ^ (condition & 1));
  511. }
  512. static void fetch_register_operand(struct operand *op)
  513. {
  514. switch (op->bytes) {
  515. case 1:
  516. op->val = *(u8 *)op->addr.reg;
  517. break;
  518. case 2:
  519. op->val = *(u16 *)op->addr.reg;
  520. break;
  521. case 4:
  522. op->val = *(u32 *)op->addr.reg;
  523. break;
  524. case 8:
  525. op->val = *(u64 *)op->addr.reg;
  526. break;
  527. }
  528. }
  529. static void decode_register_operand(struct operand *op,
  530. struct decode_cache *c,
  531. int inhibit_bytereg)
  532. {
  533. unsigned reg = c->modrm_reg;
  534. int highbyte_regs = c->rex_prefix == 0;
  535. if (!(c->d & ModRM))
  536. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  537. op->type = OP_REG;
  538. if ((c->d & ByteOp) && !inhibit_bytereg) {
  539. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  540. op->bytes = 1;
  541. } else {
  542. op->addr.reg = decode_register(reg, c->regs, 0);
  543. op->bytes = c->op_bytes;
  544. }
  545. fetch_register_operand(op);
  546. op->orig_val = op->val;
  547. }
  548. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  549. struct x86_emulate_ops *ops,
  550. struct operand *op)
  551. {
  552. struct decode_cache *c = &ctxt->decode;
  553. u8 sib;
  554. int index_reg = 0, base_reg = 0, scale;
  555. int rc = X86EMUL_CONTINUE;
  556. ulong modrm_ea = 0;
  557. if (c->rex_prefix) {
  558. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  559. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  560. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  561. }
  562. c->modrm = insn_fetch(u8, 1, c->eip);
  563. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  564. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  565. c->modrm_rm |= (c->modrm & 0x07);
  566. c->modrm_seg = VCPU_SREG_DS;
  567. if (c->modrm_mod == 3) {
  568. op->type = OP_REG;
  569. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  570. op->addr.reg = decode_register(c->modrm_rm,
  571. c->regs, c->d & ByteOp);
  572. fetch_register_operand(op);
  573. return rc;
  574. }
  575. op->type = OP_MEM;
  576. if (c->ad_bytes == 2) {
  577. unsigned bx = c->regs[VCPU_REGS_RBX];
  578. unsigned bp = c->regs[VCPU_REGS_RBP];
  579. unsigned si = c->regs[VCPU_REGS_RSI];
  580. unsigned di = c->regs[VCPU_REGS_RDI];
  581. /* 16-bit ModR/M decode. */
  582. switch (c->modrm_mod) {
  583. case 0:
  584. if (c->modrm_rm == 6)
  585. modrm_ea += insn_fetch(u16, 2, c->eip);
  586. break;
  587. case 1:
  588. modrm_ea += insn_fetch(s8, 1, c->eip);
  589. break;
  590. case 2:
  591. modrm_ea += insn_fetch(u16, 2, c->eip);
  592. break;
  593. }
  594. switch (c->modrm_rm) {
  595. case 0:
  596. modrm_ea += bx + si;
  597. break;
  598. case 1:
  599. modrm_ea += bx + di;
  600. break;
  601. case 2:
  602. modrm_ea += bp + si;
  603. break;
  604. case 3:
  605. modrm_ea += bp + di;
  606. break;
  607. case 4:
  608. modrm_ea += si;
  609. break;
  610. case 5:
  611. modrm_ea += di;
  612. break;
  613. case 6:
  614. if (c->modrm_mod != 0)
  615. modrm_ea += bp;
  616. break;
  617. case 7:
  618. modrm_ea += bx;
  619. break;
  620. }
  621. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  622. (c->modrm_rm == 6 && c->modrm_mod != 0))
  623. c->modrm_seg = VCPU_SREG_SS;
  624. modrm_ea = (u16)modrm_ea;
  625. } else {
  626. /* 32/64-bit ModR/M decode. */
  627. if ((c->modrm_rm & 7) == 4) {
  628. sib = insn_fetch(u8, 1, c->eip);
  629. index_reg |= (sib >> 3) & 7;
  630. base_reg |= sib & 7;
  631. scale = sib >> 6;
  632. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  633. modrm_ea += insn_fetch(s32, 4, c->eip);
  634. else
  635. modrm_ea += c->regs[base_reg];
  636. if (index_reg != 4)
  637. modrm_ea += c->regs[index_reg] << scale;
  638. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  639. if (ctxt->mode == X86EMUL_MODE_PROT64)
  640. c->rip_relative = 1;
  641. } else
  642. modrm_ea += c->regs[c->modrm_rm];
  643. switch (c->modrm_mod) {
  644. case 0:
  645. if (c->modrm_rm == 5)
  646. modrm_ea += insn_fetch(s32, 4, c->eip);
  647. break;
  648. case 1:
  649. modrm_ea += insn_fetch(s8, 1, c->eip);
  650. break;
  651. case 2:
  652. modrm_ea += insn_fetch(s32, 4, c->eip);
  653. break;
  654. }
  655. }
  656. op->addr.mem = modrm_ea;
  657. done:
  658. return rc;
  659. }
  660. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  661. struct x86_emulate_ops *ops,
  662. struct operand *op)
  663. {
  664. struct decode_cache *c = &ctxt->decode;
  665. int rc = X86EMUL_CONTINUE;
  666. op->type = OP_MEM;
  667. switch (c->ad_bytes) {
  668. case 2:
  669. op->addr.mem = insn_fetch(u16, 2, c->eip);
  670. break;
  671. case 4:
  672. op->addr.mem = insn_fetch(u32, 4, c->eip);
  673. break;
  674. case 8:
  675. op->addr.mem = insn_fetch(u64, 8, c->eip);
  676. break;
  677. }
  678. done:
  679. return rc;
  680. }
  681. static void fetch_bit_operand(struct decode_cache *c)
  682. {
  683. long sv, mask;
  684. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  685. mask = ~(c->dst.bytes * 8 - 1);
  686. if (c->src.bytes == 2)
  687. sv = (s16)c->src.val & (s16)mask;
  688. else if (c->src.bytes == 4)
  689. sv = (s32)c->src.val & (s32)mask;
  690. c->dst.addr.mem += (sv >> 3);
  691. }
  692. /* only subword offset */
  693. c->src.val &= (c->dst.bytes << 3) - 1;
  694. }
  695. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  696. struct x86_emulate_ops *ops,
  697. unsigned long addr, void *dest, unsigned size)
  698. {
  699. int rc;
  700. struct read_cache *mc = &ctxt->decode.mem_read;
  701. u32 err;
  702. while (size) {
  703. int n = min(size, 8u);
  704. size -= n;
  705. if (mc->pos < mc->end)
  706. goto read_cached;
  707. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  708. ctxt->vcpu);
  709. if (rc == X86EMUL_PROPAGATE_FAULT)
  710. emulate_pf(ctxt, addr, err);
  711. if (rc != X86EMUL_CONTINUE)
  712. return rc;
  713. mc->end += n;
  714. read_cached:
  715. memcpy(dest, mc->data + mc->pos, n);
  716. mc->pos += n;
  717. dest += n;
  718. addr += n;
  719. }
  720. return X86EMUL_CONTINUE;
  721. }
  722. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  723. struct x86_emulate_ops *ops,
  724. unsigned int size, unsigned short port,
  725. void *dest)
  726. {
  727. struct read_cache *rc = &ctxt->decode.io_read;
  728. if (rc->pos == rc->end) { /* refill pio read ahead */
  729. struct decode_cache *c = &ctxt->decode;
  730. unsigned int in_page, n;
  731. unsigned int count = c->rep_prefix ?
  732. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  733. in_page = (ctxt->eflags & EFLG_DF) ?
  734. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  735. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  736. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  737. count);
  738. if (n == 0)
  739. n = 1;
  740. rc->pos = rc->end = 0;
  741. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  742. return 0;
  743. rc->end = n * size;
  744. }
  745. memcpy(dest, rc->data + rc->pos, size);
  746. rc->pos += size;
  747. return 1;
  748. }
  749. static u32 desc_limit_scaled(struct desc_struct *desc)
  750. {
  751. u32 limit = get_desc_limit(desc);
  752. return desc->g ? (limit << 12) | 0xfff : limit;
  753. }
  754. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  755. struct x86_emulate_ops *ops,
  756. u16 selector, struct desc_ptr *dt)
  757. {
  758. if (selector & 1 << 2) {
  759. struct desc_struct desc;
  760. memset (dt, 0, sizeof *dt);
  761. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  762. return;
  763. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  764. dt->address = get_desc_base(&desc);
  765. } else
  766. ops->get_gdt(dt, ctxt->vcpu);
  767. }
  768. /* allowed just for 8 bytes segments */
  769. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  770. struct x86_emulate_ops *ops,
  771. u16 selector, struct desc_struct *desc)
  772. {
  773. struct desc_ptr dt;
  774. u16 index = selector >> 3;
  775. int ret;
  776. u32 err;
  777. ulong addr;
  778. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  779. if (dt.size < index * 8 + 7) {
  780. emulate_gp(ctxt, selector & 0xfffc);
  781. return X86EMUL_PROPAGATE_FAULT;
  782. }
  783. addr = dt.address + index * 8;
  784. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  785. if (ret == X86EMUL_PROPAGATE_FAULT)
  786. emulate_pf(ctxt, addr, err);
  787. return ret;
  788. }
  789. /* allowed just for 8 bytes segments */
  790. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  791. struct x86_emulate_ops *ops,
  792. u16 selector, struct desc_struct *desc)
  793. {
  794. struct desc_ptr dt;
  795. u16 index = selector >> 3;
  796. u32 err;
  797. ulong addr;
  798. int ret;
  799. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  800. if (dt.size < index * 8 + 7) {
  801. emulate_gp(ctxt, selector & 0xfffc);
  802. return X86EMUL_PROPAGATE_FAULT;
  803. }
  804. addr = dt.address + index * 8;
  805. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  806. if (ret == X86EMUL_PROPAGATE_FAULT)
  807. emulate_pf(ctxt, addr, err);
  808. return ret;
  809. }
  810. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  811. struct x86_emulate_ops *ops,
  812. u16 selector, int seg)
  813. {
  814. struct desc_struct seg_desc;
  815. u8 dpl, rpl, cpl;
  816. unsigned err_vec = GP_VECTOR;
  817. u32 err_code = 0;
  818. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  819. int ret;
  820. memset(&seg_desc, 0, sizeof seg_desc);
  821. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  822. || ctxt->mode == X86EMUL_MODE_REAL) {
  823. /* set real mode segment descriptor */
  824. set_desc_base(&seg_desc, selector << 4);
  825. set_desc_limit(&seg_desc, 0xffff);
  826. seg_desc.type = 3;
  827. seg_desc.p = 1;
  828. seg_desc.s = 1;
  829. goto load;
  830. }
  831. /* NULL selector is not valid for TR, CS and SS */
  832. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  833. && null_selector)
  834. goto exception;
  835. /* TR should be in GDT only */
  836. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  837. goto exception;
  838. if (null_selector) /* for NULL selector skip all following checks */
  839. goto load;
  840. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  841. if (ret != X86EMUL_CONTINUE)
  842. return ret;
  843. err_code = selector & 0xfffc;
  844. err_vec = GP_VECTOR;
  845. /* can't load system descriptor into segment selecor */
  846. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  847. goto exception;
  848. if (!seg_desc.p) {
  849. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  850. goto exception;
  851. }
  852. rpl = selector & 3;
  853. dpl = seg_desc.dpl;
  854. cpl = ops->cpl(ctxt->vcpu);
  855. switch (seg) {
  856. case VCPU_SREG_SS:
  857. /*
  858. * segment is not a writable data segment or segment
  859. * selector's RPL != CPL or segment selector's RPL != CPL
  860. */
  861. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  862. goto exception;
  863. break;
  864. case VCPU_SREG_CS:
  865. if (!(seg_desc.type & 8))
  866. goto exception;
  867. if (seg_desc.type & 4) {
  868. /* conforming */
  869. if (dpl > cpl)
  870. goto exception;
  871. } else {
  872. /* nonconforming */
  873. if (rpl > cpl || dpl != cpl)
  874. goto exception;
  875. }
  876. /* CS(RPL) <- CPL */
  877. selector = (selector & 0xfffc) | cpl;
  878. break;
  879. case VCPU_SREG_TR:
  880. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  881. goto exception;
  882. break;
  883. case VCPU_SREG_LDTR:
  884. if (seg_desc.s || seg_desc.type != 2)
  885. goto exception;
  886. break;
  887. default: /* DS, ES, FS, or GS */
  888. /*
  889. * segment is not a data or readable code segment or
  890. * ((segment is a data or nonconforming code segment)
  891. * and (both RPL and CPL > DPL))
  892. */
  893. if ((seg_desc.type & 0xa) == 0x8 ||
  894. (((seg_desc.type & 0xc) != 0xc) &&
  895. (rpl > dpl && cpl > dpl)))
  896. goto exception;
  897. break;
  898. }
  899. if (seg_desc.s) {
  900. /* mark segment as accessed */
  901. seg_desc.type |= 1;
  902. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  903. if (ret != X86EMUL_CONTINUE)
  904. return ret;
  905. }
  906. load:
  907. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  908. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  909. return X86EMUL_CONTINUE;
  910. exception:
  911. emulate_exception(ctxt, err_vec, err_code, true);
  912. return X86EMUL_PROPAGATE_FAULT;
  913. }
  914. static void write_register_operand(struct operand *op)
  915. {
  916. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  917. switch (op->bytes) {
  918. case 1:
  919. *(u8 *)op->addr.reg = (u8)op->val;
  920. break;
  921. case 2:
  922. *(u16 *)op->addr.reg = (u16)op->val;
  923. break;
  924. case 4:
  925. *op->addr.reg = (u32)op->val;
  926. break; /* 64b: zero-extend */
  927. case 8:
  928. *op->addr.reg = op->val;
  929. break;
  930. }
  931. }
  932. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  933. struct x86_emulate_ops *ops)
  934. {
  935. int rc;
  936. struct decode_cache *c = &ctxt->decode;
  937. u32 err;
  938. switch (c->dst.type) {
  939. case OP_REG:
  940. write_register_operand(&c->dst);
  941. break;
  942. case OP_MEM:
  943. if (c->lock_prefix)
  944. rc = ops->cmpxchg_emulated(
  945. c->dst.addr.mem,
  946. &c->dst.orig_val,
  947. &c->dst.val,
  948. c->dst.bytes,
  949. &err,
  950. ctxt->vcpu);
  951. else
  952. rc = ops->write_emulated(
  953. c->dst.addr.mem,
  954. &c->dst.val,
  955. c->dst.bytes,
  956. &err,
  957. ctxt->vcpu);
  958. if (rc == X86EMUL_PROPAGATE_FAULT)
  959. emulate_pf(ctxt, c->dst.addr.mem, err);
  960. if (rc != X86EMUL_CONTINUE)
  961. return rc;
  962. break;
  963. case OP_NONE:
  964. /* no writeback */
  965. break;
  966. default:
  967. break;
  968. }
  969. return X86EMUL_CONTINUE;
  970. }
  971. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  972. struct x86_emulate_ops *ops)
  973. {
  974. struct decode_cache *c = &ctxt->decode;
  975. c->dst.type = OP_MEM;
  976. c->dst.bytes = c->op_bytes;
  977. c->dst.val = c->src.val;
  978. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  979. c->dst.addr.mem = register_address(c, ss_base(ctxt, ops),
  980. c->regs[VCPU_REGS_RSP]);
  981. }
  982. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  983. struct x86_emulate_ops *ops,
  984. void *dest, int len)
  985. {
  986. struct decode_cache *c = &ctxt->decode;
  987. int rc;
  988. rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
  989. c->regs[VCPU_REGS_RSP]),
  990. dest, len);
  991. if (rc != X86EMUL_CONTINUE)
  992. return rc;
  993. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  994. return rc;
  995. }
  996. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  997. struct x86_emulate_ops *ops,
  998. void *dest, int len)
  999. {
  1000. int rc;
  1001. unsigned long val, change_mask;
  1002. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1003. int cpl = ops->cpl(ctxt->vcpu);
  1004. rc = emulate_pop(ctxt, ops, &val, len);
  1005. if (rc != X86EMUL_CONTINUE)
  1006. return rc;
  1007. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1008. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1009. switch(ctxt->mode) {
  1010. case X86EMUL_MODE_PROT64:
  1011. case X86EMUL_MODE_PROT32:
  1012. case X86EMUL_MODE_PROT16:
  1013. if (cpl == 0)
  1014. change_mask |= EFLG_IOPL;
  1015. if (cpl <= iopl)
  1016. change_mask |= EFLG_IF;
  1017. break;
  1018. case X86EMUL_MODE_VM86:
  1019. if (iopl < 3) {
  1020. emulate_gp(ctxt, 0);
  1021. return X86EMUL_PROPAGATE_FAULT;
  1022. }
  1023. change_mask |= EFLG_IF;
  1024. break;
  1025. default: /* real mode */
  1026. change_mask |= (EFLG_IOPL | EFLG_IF);
  1027. break;
  1028. }
  1029. *(unsigned long *)dest =
  1030. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1031. return rc;
  1032. }
  1033. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1034. struct x86_emulate_ops *ops, int seg)
  1035. {
  1036. struct decode_cache *c = &ctxt->decode;
  1037. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1038. emulate_push(ctxt, ops);
  1039. }
  1040. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1041. struct x86_emulate_ops *ops, int seg)
  1042. {
  1043. struct decode_cache *c = &ctxt->decode;
  1044. unsigned long selector;
  1045. int rc;
  1046. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1047. if (rc != X86EMUL_CONTINUE)
  1048. return rc;
  1049. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1050. return rc;
  1051. }
  1052. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1053. struct x86_emulate_ops *ops)
  1054. {
  1055. struct decode_cache *c = &ctxt->decode;
  1056. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1057. int rc = X86EMUL_CONTINUE;
  1058. int reg = VCPU_REGS_RAX;
  1059. while (reg <= VCPU_REGS_RDI) {
  1060. (reg == VCPU_REGS_RSP) ?
  1061. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1062. emulate_push(ctxt, ops);
  1063. rc = writeback(ctxt, ops);
  1064. if (rc != X86EMUL_CONTINUE)
  1065. return rc;
  1066. ++reg;
  1067. }
  1068. /* Disable writeback. */
  1069. c->dst.type = OP_NONE;
  1070. return rc;
  1071. }
  1072. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1073. struct x86_emulate_ops *ops)
  1074. {
  1075. struct decode_cache *c = &ctxt->decode;
  1076. int rc = X86EMUL_CONTINUE;
  1077. int reg = VCPU_REGS_RDI;
  1078. while (reg >= VCPU_REGS_RAX) {
  1079. if (reg == VCPU_REGS_RSP) {
  1080. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1081. c->op_bytes);
  1082. --reg;
  1083. }
  1084. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1085. if (rc != X86EMUL_CONTINUE)
  1086. break;
  1087. --reg;
  1088. }
  1089. return rc;
  1090. }
  1091. int emulate_int_real(struct x86_emulate_ctxt *ctxt,
  1092. struct x86_emulate_ops *ops, int irq)
  1093. {
  1094. struct decode_cache *c = &ctxt->decode;
  1095. int rc;
  1096. struct desc_ptr dt;
  1097. gva_t cs_addr;
  1098. gva_t eip_addr;
  1099. u16 cs, eip;
  1100. u32 err;
  1101. /* TODO: Add limit checks */
  1102. c->src.val = ctxt->eflags;
  1103. emulate_push(ctxt, ops);
  1104. rc = writeback(ctxt, ops);
  1105. if (rc != X86EMUL_CONTINUE)
  1106. return rc;
  1107. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1108. c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1109. emulate_push(ctxt, ops);
  1110. rc = writeback(ctxt, ops);
  1111. if (rc != X86EMUL_CONTINUE)
  1112. return rc;
  1113. c->src.val = c->eip;
  1114. emulate_push(ctxt, ops);
  1115. rc = writeback(ctxt, ops);
  1116. if (rc != X86EMUL_CONTINUE)
  1117. return rc;
  1118. c->dst.type = OP_NONE;
  1119. ops->get_idt(&dt, ctxt->vcpu);
  1120. eip_addr = dt.address + (irq << 2);
  1121. cs_addr = dt.address + (irq << 2) + 2;
  1122. rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &err);
  1123. if (rc != X86EMUL_CONTINUE)
  1124. return rc;
  1125. rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &err);
  1126. if (rc != X86EMUL_CONTINUE)
  1127. return rc;
  1128. rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
  1129. if (rc != X86EMUL_CONTINUE)
  1130. return rc;
  1131. c->eip = eip;
  1132. return rc;
  1133. }
  1134. static int emulate_int(struct x86_emulate_ctxt *ctxt,
  1135. struct x86_emulate_ops *ops, int irq)
  1136. {
  1137. switch(ctxt->mode) {
  1138. case X86EMUL_MODE_REAL:
  1139. return emulate_int_real(ctxt, ops, irq);
  1140. case X86EMUL_MODE_VM86:
  1141. case X86EMUL_MODE_PROT16:
  1142. case X86EMUL_MODE_PROT32:
  1143. case X86EMUL_MODE_PROT64:
  1144. default:
  1145. /* Protected mode interrupts unimplemented yet */
  1146. return X86EMUL_UNHANDLEABLE;
  1147. }
  1148. }
  1149. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1150. struct x86_emulate_ops *ops)
  1151. {
  1152. struct decode_cache *c = &ctxt->decode;
  1153. int rc = X86EMUL_CONTINUE;
  1154. unsigned long temp_eip = 0;
  1155. unsigned long temp_eflags = 0;
  1156. unsigned long cs = 0;
  1157. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1158. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1159. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1160. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1161. /* TODO: Add stack limit check */
  1162. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1163. if (rc != X86EMUL_CONTINUE)
  1164. return rc;
  1165. if (temp_eip & ~0xffff) {
  1166. emulate_gp(ctxt, 0);
  1167. return X86EMUL_PROPAGATE_FAULT;
  1168. }
  1169. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1170. if (rc != X86EMUL_CONTINUE)
  1171. return rc;
  1172. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1173. if (rc != X86EMUL_CONTINUE)
  1174. return rc;
  1175. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1176. if (rc != X86EMUL_CONTINUE)
  1177. return rc;
  1178. c->eip = temp_eip;
  1179. if (c->op_bytes == 4)
  1180. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1181. else if (c->op_bytes == 2) {
  1182. ctxt->eflags &= ~0xffff;
  1183. ctxt->eflags |= temp_eflags;
  1184. }
  1185. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1186. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1187. return rc;
  1188. }
  1189. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1190. struct x86_emulate_ops* ops)
  1191. {
  1192. switch(ctxt->mode) {
  1193. case X86EMUL_MODE_REAL:
  1194. return emulate_iret_real(ctxt, ops);
  1195. case X86EMUL_MODE_VM86:
  1196. case X86EMUL_MODE_PROT16:
  1197. case X86EMUL_MODE_PROT32:
  1198. case X86EMUL_MODE_PROT64:
  1199. default:
  1200. /* iret from protected mode unimplemented yet */
  1201. return X86EMUL_UNHANDLEABLE;
  1202. }
  1203. }
  1204. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1205. struct x86_emulate_ops *ops)
  1206. {
  1207. struct decode_cache *c = &ctxt->decode;
  1208. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1209. }
  1210. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1211. {
  1212. struct decode_cache *c = &ctxt->decode;
  1213. switch (c->modrm_reg) {
  1214. case 0: /* rol */
  1215. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1216. break;
  1217. case 1: /* ror */
  1218. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1219. break;
  1220. case 2: /* rcl */
  1221. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1222. break;
  1223. case 3: /* rcr */
  1224. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1225. break;
  1226. case 4: /* sal/shl */
  1227. case 6: /* sal/shl */
  1228. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1229. break;
  1230. case 5: /* shr */
  1231. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1232. break;
  1233. case 7: /* sar */
  1234. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1235. break;
  1236. }
  1237. }
  1238. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1239. struct x86_emulate_ops *ops)
  1240. {
  1241. struct decode_cache *c = &ctxt->decode;
  1242. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1243. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1244. switch (c->modrm_reg) {
  1245. case 0 ... 1: /* test */
  1246. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1247. break;
  1248. case 2: /* not */
  1249. c->dst.val = ~c->dst.val;
  1250. break;
  1251. case 3: /* neg */
  1252. emulate_1op("neg", c->dst, ctxt->eflags);
  1253. break;
  1254. case 4: /* mul */
  1255. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1256. break;
  1257. case 5: /* imul */
  1258. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1259. break;
  1260. case 6: /* div */
  1261. emulate_1op_rax_rdx("div", c->src, *rax, *rdx, ctxt->eflags);
  1262. break;
  1263. case 7: /* idiv */
  1264. emulate_1op_rax_rdx("idiv", c->src, *rax, *rdx, ctxt->eflags);
  1265. break;
  1266. default:
  1267. return X86EMUL_UNHANDLEABLE;
  1268. }
  1269. return X86EMUL_CONTINUE;
  1270. }
  1271. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1272. struct x86_emulate_ops *ops)
  1273. {
  1274. struct decode_cache *c = &ctxt->decode;
  1275. switch (c->modrm_reg) {
  1276. case 0: /* inc */
  1277. emulate_1op("inc", c->dst, ctxt->eflags);
  1278. break;
  1279. case 1: /* dec */
  1280. emulate_1op("dec", c->dst, ctxt->eflags);
  1281. break;
  1282. case 2: /* call near abs */ {
  1283. long int old_eip;
  1284. old_eip = c->eip;
  1285. c->eip = c->src.val;
  1286. c->src.val = old_eip;
  1287. emulate_push(ctxt, ops);
  1288. break;
  1289. }
  1290. case 4: /* jmp abs */
  1291. c->eip = c->src.val;
  1292. break;
  1293. case 6: /* push */
  1294. emulate_push(ctxt, ops);
  1295. break;
  1296. }
  1297. return X86EMUL_CONTINUE;
  1298. }
  1299. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1300. struct x86_emulate_ops *ops)
  1301. {
  1302. struct decode_cache *c = &ctxt->decode;
  1303. u64 old = c->dst.orig_val64;
  1304. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1305. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1306. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1307. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1308. ctxt->eflags &= ~EFLG_ZF;
  1309. } else {
  1310. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1311. (u32) c->regs[VCPU_REGS_RBX];
  1312. ctxt->eflags |= EFLG_ZF;
  1313. }
  1314. return X86EMUL_CONTINUE;
  1315. }
  1316. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1317. struct x86_emulate_ops *ops)
  1318. {
  1319. struct decode_cache *c = &ctxt->decode;
  1320. int rc;
  1321. unsigned long cs;
  1322. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1323. if (rc != X86EMUL_CONTINUE)
  1324. return rc;
  1325. if (c->op_bytes == 4)
  1326. c->eip = (u32)c->eip;
  1327. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1328. if (rc != X86EMUL_CONTINUE)
  1329. return rc;
  1330. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1331. return rc;
  1332. }
  1333. static inline void
  1334. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1335. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1336. struct desc_struct *ss)
  1337. {
  1338. memset(cs, 0, sizeof(struct desc_struct));
  1339. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1340. memset(ss, 0, sizeof(struct desc_struct));
  1341. cs->l = 0; /* will be adjusted later */
  1342. set_desc_base(cs, 0); /* flat segment */
  1343. cs->g = 1; /* 4kb granularity */
  1344. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1345. cs->type = 0x0b; /* Read, Execute, Accessed */
  1346. cs->s = 1;
  1347. cs->dpl = 0; /* will be adjusted later */
  1348. cs->p = 1;
  1349. cs->d = 1;
  1350. set_desc_base(ss, 0); /* flat segment */
  1351. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1352. ss->g = 1; /* 4kb granularity */
  1353. ss->s = 1;
  1354. ss->type = 0x03; /* Read/Write, Accessed */
  1355. ss->d = 1; /* 32bit stack segment */
  1356. ss->dpl = 0;
  1357. ss->p = 1;
  1358. }
  1359. static int
  1360. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1361. {
  1362. struct decode_cache *c = &ctxt->decode;
  1363. struct desc_struct cs, ss;
  1364. u64 msr_data;
  1365. u16 cs_sel, ss_sel;
  1366. /* syscall is not available in real mode */
  1367. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1368. ctxt->mode == X86EMUL_MODE_VM86) {
  1369. emulate_ud(ctxt);
  1370. return X86EMUL_PROPAGATE_FAULT;
  1371. }
  1372. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1373. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1374. msr_data >>= 32;
  1375. cs_sel = (u16)(msr_data & 0xfffc);
  1376. ss_sel = (u16)(msr_data + 8);
  1377. if (is_long_mode(ctxt->vcpu)) {
  1378. cs.d = 0;
  1379. cs.l = 1;
  1380. }
  1381. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1382. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1383. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1384. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1385. c->regs[VCPU_REGS_RCX] = c->eip;
  1386. if (is_long_mode(ctxt->vcpu)) {
  1387. #ifdef CONFIG_X86_64
  1388. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1389. ops->get_msr(ctxt->vcpu,
  1390. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1391. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1392. c->eip = msr_data;
  1393. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1394. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1395. #endif
  1396. } else {
  1397. /* legacy mode */
  1398. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1399. c->eip = (u32)msr_data;
  1400. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1401. }
  1402. return X86EMUL_CONTINUE;
  1403. }
  1404. static int
  1405. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1406. {
  1407. struct decode_cache *c = &ctxt->decode;
  1408. struct desc_struct cs, ss;
  1409. u64 msr_data;
  1410. u16 cs_sel, ss_sel;
  1411. /* inject #GP if in real mode */
  1412. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1413. emulate_gp(ctxt, 0);
  1414. return X86EMUL_PROPAGATE_FAULT;
  1415. }
  1416. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1417. * Therefore, we inject an #UD.
  1418. */
  1419. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1420. emulate_ud(ctxt);
  1421. return X86EMUL_PROPAGATE_FAULT;
  1422. }
  1423. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1424. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1425. switch (ctxt->mode) {
  1426. case X86EMUL_MODE_PROT32:
  1427. if ((msr_data & 0xfffc) == 0x0) {
  1428. emulate_gp(ctxt, 0);
  1429. return X86EMUL_PROPAGATE_FAULT;
  1430. }
  1431. break;
  1432. case X86EMUL_MODE_PROT64:
  1433. if (msr_data == 0x0) {
  1434. emulate_gp(ctxt, 0);
  1435. return X86EMUL_PROPAGATE_FAULT;
  1436. }
  1437. break;
  1438. }
  1439. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1440. cs_sel = (u16)msr_data;
  1441. cs_sel &= ~SELECTOR_RPL_MASK;
  1442. ss_sel = cs_sel + 8;
  1443. ss_sel &= ~SELECTOR_RPL_MASK;
  1444. if (ctxt->mode == X86EMUL_MODE_PROT64
  1445. || is_long_mode(ctxt->vcpu)) {
  1446. cs.d = 0;
  1447. cs.l = 1;
  1448. }
  1449. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1450. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1451. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1452. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1453. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1454. c->eip = msr_data;
  1455. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1456. c->regs[VCPU_REGS_RSP] = msr_data;
  1457. return X86EMUL_CONTINUE;
  1458. }
  1459. static int
  1460. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1461. {
  1462. struct decode_cache *c = &ctxt->decode;
  1463. struct desc_struct cs, ss;
  1464. u64 msr_data;
  1465. int usermode;
  1466. u16 cs_sel, ss_sel;
  1467. /* inject #GP if in real mode or Virtual 8086 mode */
  1468. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1469. ctxt->mode == X86EMUL_MODE_VM86) {
  1470. emulate_gp(ctxt, 0);
  1471. return X86EMUL_PROPAGATE_FAULT;
  1472. }
  1473. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1474. if ((c->rex_prefix & 0x8) != 0x0)
  1475. usermode = X86EMUL_MODE_PROT64;
  1476. else
  1477. usermode = X86EMUL_MODE_PROT32;
  1478. cs.dpl = 3;
  1479. ss.dpl = 3;
  1480. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1481. switch (usermode) {
  1482. case X86EMUL_MODE_PROT32:
  1483. cs_sel = (u16)(msr_data + 16);
  1484. if ((msr_data & 0xfffc) == 0x0) {
  1485. emulate_gp(ctxt, 0);
  1486. return X86EMUL_PROPAGATE_FAULT;
  1487. }
  1488. ss_sel = (u16)(msr_data + 24);
  1489. break;
  1490. case X86EMUL_MODE_PROT64:
  1491. cs_sel = (u16)(msr_data + 32);
  1492. if (msr_data == 0x0) {
  1493. emulate_gp(ctxt, 0);
  1494. return X86EMUL_PROPAGATE_FAULT;
  1495. }
  1496. ss_sel = cs_sel + 8;
  1497. cs.d = 0;
  1498. cs.l = 1;
  1499. break;
  1500. }
  1501. cs_sel |= SELECTOR_RPL_MASK;
  1502. ss_sel |= SELECTOR_RPL_MASK;
  1503. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1504. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1505. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1506. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1507. c->eip = c->regs[VCPU_REGS_RDX];
  1508. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1509. return X86EMUL_CONTINUE;
  1510. }
  1511. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1512. struct x86_emulate_ops *ops)
  1513. {
  1514. int iopl;
  1515. if (ctxt->mode == X86EMUL_MODE_REAL)
  1516. return false;
  1517. if (ctxt->mode == X86EMUL_MODE_VM86)
  1518. return true;
  1519. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1520. return ops->cpl(ctxt->vcpu) > iopl;
  1521. }
  1522. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1523. struct x86_emulate_ops *ops,
  1524. u16 port, u16 len)
  1525. {
  1526. struct desc_struct tr_seg;
  1527. int r;
  1528. u16 io_bitmap_ptr;
  1529. u8 perm, bit_idx = port & 0x7;
  1530. unsigned mask = (1 << len) - 1;
  1531. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1532. if (!tr_seg.p)
  1533. return false;
  1534. if (desc_limit_scaled(&tr_seg) < 103)
  1535. return false;
  1536. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1537. ctxt->vcpu, NULL);
  1538. if (r != X86EMUL_CONTINUE)
  1539. return false;
  1540. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1541. return false;
  1542. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1543. &perm, 1, ctxt->vcpu, NULL);
  1544. if (r != X86EMUL_CONTINUE)
  1545. return false;
  1546. if ((perm >> bit_idx) & mask)
  1547. return false;
  1548. return true;
  1549. }
  1550. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1551. struct x86_emulate_ops *ops,
  1552. u16 port, u16 len)
  1553. {
  1554. if (ctxt->perm_ok)
  1555. return true;
  1556. if (emulator_bad_iopl(ctxt, ops))
  1557. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1558. return false;
  1559. ctxt->perm_ok = true;
  1560. return true;
  1561. }
  1562. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1563. struct x86_emulate_ops *ops,
  1564. struct tss_segment_16 *tss)
  1565. {
  1566. struct decode_cache *c = &ctxt->decode;
  1567. tss->ip = c->eip;
  1568. tss->flag = ctxt->eflags;
  1569. tss->ax = c->regs[VCPU_REGS_RAX];
  1570. tss->cx = c->regs[VCPU_REGS_RCX];
  1571. tss->dx = c->regs[VCPU_REGS_RDX];
  1572. tss->bx = c->regs[VCPU_REGS_RBX];
  1573. tss->sp = c->regs[VCPU_REGS_RSP];
  1574. tss->bp = c->regs[VCPU_REGS_RBP];
  1575. tss->si = c->regs[VCPU_REGS_RSI];
  1576. tss->di = c->regs[VCPU_REGS_RDI];
  1577. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1578. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1579. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1580. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1581. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1582. }
  1583. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1584. struct x86_emulate_ops *ops,
  1585. struct tss_segment_16 *tss)
  1586. {
  1587. struct decode_cache *c = &ctxt->decode;
  1588. int ret;
  1589. c->eip = tss->ip;
  1590. ctxt->eflags = tss->flag | 2;
  1591. c->regs[VCPU_REGS_RAX] = tss->ax;
  1592. c->regs[VCPU_REGS_RCX] = tss->cx;
  1593. c->regs[VCPU_REGS_RDX] = tss->dx;
  1594. c->regs[VCPU_REGS_RBX] = tss->bx;
  1595. c->regs[VCPU_REGS_RSP] = tss->sp;
  1596. c->regs[VCPU_REGS_RBP] = tss->bp;
  1597. c->regs[VCPU_REGS_RSI] = tss->si;
  1598. c->regs[VCPU_REGS_RDI] = tss->di;
  1599. /*
  1600. * SDM says that segment selectors are loaded before segment
  1601. * descriptors
  1602. */
  1603. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1604. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1605. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1606. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1607. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1608. /*
  1609. * Now load segment descriptors. If fault happenes at this stage
  1610. * it is handled in a context of new task
  1611. */
  1612. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1613. if (ret != X86EMUL_CONTINUE)
  1614. return ret;
  1615. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1616. if (ret != X86EMUL_CONTINUE)
  1617. return ret;
  1618. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1619. if (ret != X86EMUL_CONTINUE)
  1620. return ret;
  1621. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1622. if (ret != X86EMUL_CONTINUE)
  1623. return ret;
  1624. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1625. if (ret != X86EMUL_CONTINUE)
  1626. return ret;
  1627. return X86EMUL_CONTINUE;
  1628. }
  1629. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1630. struct x86_emulate_ops *ops,
  1631. u16 tss_selector, u16 old_tss_sel,
  1632. ulong old_tss_base, struct desc_struct *new_desc)
  1633. {
  1634. struct tss_segment_16 tss_seg;
  1635. int ret;
  1636. u32 err, new_tss_base = get_desc_base(new_desc);
  1637. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1638. &err);
  1639. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1640. /* FIXME: need to provide precise fault address */
  1641. emulate_pf(ctxt, old_tss_base, err);
  1642. return ret;
  1643. }
  1644. save_state_to_tss16(ctxt, ops, &tss_seg);
  1645. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1646. &err);
  1647. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1648. /* FIXME: need to provide precise fault address */
  1649. emulate_pf(ctxt, old_tss_base, err);
  1650. return ret;
  1651. }
  1652. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1653. &err);
  1654. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1655. /* FIXME: need to provide precise fault address */
  1656. emulate_pf(ctxt, new_tss_base, err);
  1657. return ret;
  1658. }
  1659. if (old_tss_sel != 0xffff) {
  1660. tss_seg.prev_task_link = old_tss_sel;
  1661. ret = ops->write_std(new_tss_base,
  1662. &tss_seg.prev_task_link,
  1663. sizeof tss_seg.prev_task_link,
  1664. ctxt->vcpu, &err);
  1665. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1666. /* FIXME: need to provide precise fault address */
  1667. emulate_pf(ctxt, new_tss_base, err);
  1668. return ret;
  1669. }
  1670. }
  1671. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1672. }
  1673. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1674. struct x86_emulate_ops *ops,
  1675. struct tss_segment_32 *tss)
  1676. {
  1677. struct decode_cache *c = &ctxt->decode;
  1678. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1679. tss->eip = c->eip;
  1680. tss->eflags = ctxt->eflags;
  1681. tss->eax = c->regs[VCPU_REGS_RAX];
  1682. tss->ecx = c->regs[VCPU_REGS_RCX];
  1683. tss->edx = c->regs[VCPU_REGS_RDX];
  1684. tss->ebx = c->regs[VCPU_REGS_RBX];
  1685. tss->esp = c->regs[VCPU_REGS_RSP];
  1686. tss->ebp = c->regs[VCPU_REGS_RBP];
  1687. tss->esi = c->regs[VCPU_REGS_RSI];
  1688. tss->edi = c->regs[VCPU_REGS_RDI];
  1689. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1690. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1691. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1692. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1693. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1694. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1695. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1696. }
  1697. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1698. struct x86_emulate_ops *ops,
  1699. struct tss_segment_32 *tss)
  1700. {
  1701. struct decode_cache *c = &ctxt->decode;
  1702. int ret;
  1703. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  1704. emulate_gp(ctxt, 0);
  1705. return X86EMUL_PROPAGATE_FAULT;
  1706. }
  1707. c->eip = tss->eip;
  1708. ctxt->eflags = tss->eflags | 2;
  1709. c->regs[VCPU_REGS_RAX] = tss->eax;
  1710. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1711. c->regs[VCPU_REGS_RDX] = tss->edx;
  1712. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1713. c->regs[VCPU_REGS_RSP] = tss->esp;
  1714. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1715. c->regs[VCPU_REGS_RSI] = tss->esi;
  1716. c->regs[VCPU_REGS_RDI] = tss->edi;
  1717. /*
  1718. * SDM says that segment selectors are loaded before segment
  1719. * descriptors
  1720. */
  1721. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  1722. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1723. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1724. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1725. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1726. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  1727. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  1728. /*
  1729. * Now load segment descriptors. If fault happenes at this stage
  1730. * it is handled in a context of new task
  1731. */
  1732. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1733. if (ret != X86EMUL_CONTINUE)
  1734. return ret;
  1735. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1736. if (ret != X86EMUL_CONTINUE)
  1737. return ret;
  1738. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1739. if (ret != X86EMUL_CONTINUE)
  1740. return ret;
  1741. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1742. if (ret != X86EMUL_CONTINUE)
  1743. return ret;
  1744. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1745. if (ret != X86EMUL_CONTINUE)
  1746. return ret;
  1747. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1748. if (ret != X86EMUL_CONTINUE)
  1749. return ret;
  1750. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  1751. if (ret != X86EMUL_CONTINUE)
  1752. return ret;
  1753. return X86EMUL_CONTINUE;
  1754. }
  1755. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1756. struct x86_emulate_ops *ops,
  1757. u16 tss_selector, u16 old_tss_sel,
  1758. ulong old_tss_base, struct desc_struct *new_desc)
  1759. {
  1760. struct tss_segment_32 tss_seg;
  1761. int ret;
  1762. u32 err, new_tss_base = get_desc_base(new_desc);
  1763. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1764. &err);
  1765. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1766. /* FIXME: need to provide precise fault address */
  1767. emulate_pf(ctxt, old_tss_base, err);
  1768. return ret;
  1769. }
  1770. save_state_to_tss32(ctxt, ops, &tss_seg);
  1771. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1772. &err);
  1773. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1774. /* FIXME: need to provide precise fault address */
  1775. emulate_pf(ctxt, old_tss_base, err);
  1776. return ret;
  1777. }
  1778. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1779. &err);
  1780. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1781. /* FIXME: need to provide precise fault address */
  1782. emulate_pf(ctxt, new_tss_base, err);
  1783. return ret;
  1784. }
  1785. if (old_tss_sel != 0xffff) {
  1786. tss_seg.prev_task_link = old_tss_sel;
  1787. ret = ops->write_std(new_tss_base,
  1788. &tss_seg.prev_task_link,
  1789. sizeof tss_seg.prev_task_link,
  1790. ctxt->vcpu, &err);
  1791. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1792. /* FIXME: need to provide precise fault address */
  1793. emulate_pf(ctxt, new_tss_base, err);
  1794. return ret;
  1795. }
  1796. }
  1797. return load_state_from_tss32(ctxt, ops, &tss_seg);
  1798. }
  1799. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  1800. struct x86_emulate_ops *ops,
  1801. u16 tss_selector, int reason,
  1802. bool has_error_code, u32 error_code)
  1803. {
  1804. struct desc_struct curr_tss_desc, next_tss_desc;
  1805. int ret;
  1806. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  1807. ulong old_tss_base =
  1808. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  1809. u32 desc_limit;
  1810. /* FIXME: old_tss_base == ~0 ? */
  1811. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  1812. if (ret != X86EMUL_CONTINUE)
  1813. return ret;
  1814. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  1815. if (ret != X86EMUL_CONTINUE)
  1816. return ret;
  1817. /* FIXME: check that next_tss_desc is tss */
  1818. if (reason != TASK_SWITCH_IRET) {
  1819. if ((tss_selector & 3) > next_tss_desc.dpl ||
  1820. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  1821. emulate_gp(ctxt, 0);
  1822. return X86EMUL_PROPAGATE_FAULT;
  1823. }
  1824. }
  1825. desc_limit = desc_limit_scaled(&next_tss_desc);
  1826. if (!next_tss_desc.p ||
  1827. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  1828. desc_limit < 0x2b)) {
  1829. emulate_ts(ctxt, tss_selector & 0xfffc);
  1830. return X86EMUL_PROPAGATE_FAULT;
  1831. }
  1832. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  1833. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  1834. write_segment_descriptor(ctxt, ops, old_tss_sel,
  1835. &curr_tss_desc);
  1836. }
  1837. if (reason == TASK_SWITCH_IRET)
  1838. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  1839. /* set back link to prev task only if NT bit is set in eflags
  1840. note that old_tss_sel is not used afetr this point */
  1841. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  1842. old_tss_sel = 0xffff;
  1843. if (next_tss_desc.type & 8)
  1844. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  1845. old_tss_base, &next_tss_desc);
  1846. else
  1847. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  1848. old_tss_base, &next_tss_desc);
  1849. if (ret != X86EMUL_CONTINUE)
  1850. return ret;
  1851. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  1852. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  1853. if (reason != TASK_SWITCH_IRET) {
  1854. next_tss_desc.type |= (1 << 1); /* set busy flag */
  1855. write_segment_descriptor(ctxt, ops, tss_selector,
  1856. &next_tss_desc);
  1857. }
  1858. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  1859. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  1860. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  1861. if (has_error_code) {
  1862. struct decode_cache *c = &ctxt->decode;
  1863. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  1864. c->lock_prefix = 0;
  1865. c->src.val = (unsigned long) error_code;
  1866. emulate_push(ctxt, ops);
  1867. }
  1868. return ret;
  1869. }
  1870. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  1871. u16 tss_selector, int reason,
  1872. bool has_error_code, u32 error_code)
  1873. {
  1874. struct x86_emulate_ops *ops = ctxt->ops;
  1875. struct decode_cache *c = &ctxt->decode;
  1876. int rc;
  1877. c->eip = ctxt->eip;
  1878. c->dst.type = OP_NONE;
  1879. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  1880. has_error_code, error_code);
  1881. if (rc == X86EMUL_CONTINUE) {
  1882. rc = writeback(ctxt, ops);
  1883. if (rc == X86EMUL_CONTINUE)
  1884. ctxt->eip = c->eip;
  1885. }
  1886. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1887. }
  1888. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  1889. int reg, struct operand *op)
  1890. {
  1891. struct decode_cache *c = &ctxt->decode;
  1892. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  1893. register_address_increment(c, &c->regs[reg], df * op->bytes);
  1894. op->addr.mem = register_address(c, base, c->regs[reg]);
  1895. }
  1896. static int em_push(struct x86_emulate_ctxt *ctxt)
  1897. {
  1898. emulate_push(ctxt, ctxt->ops);
  1899. return X86EMUL_CONTINUE;
  1900. }
  1901. static int em_das(struct x86_emulate_ctxt *ctxt)
  1902. {
  1903. struct decode_cache *c = &ctxt->decode;
  1904. u8 al, old_al;
  1905. bool af, cf, old_cf;
  1906. cf = ctxt->eflags & X86_EFLAGS_CF;
  1907. al = c->dst.val;
  1908. old_al = al;
  1909. old_cf = cf;
  1910. cf = false;
  1911. af = ctxt->eflags & X86_EFLAGS_AF;
  1912. if ((al & 0x0f) > 9 || af) {
  1913. al -= 6;
  1914. cf = old_cf | (al >= 250);
  1915. af = true;
  1916. } else {
  1917. af = false;
  1918. }
  1919. if (old_al > 0x99 || old_cf) {
  1920. al -= 0x60;
  1921. cf = true;
  1922. }
  1923. c->dst.val = al;
  1924. /* Set PF, ZF, SF */
  1925. c->src.type = OP_IMM;
  1926. c->src.val = 0;
  1927. c->src.bytes = 1;
  1928. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1929. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  1930. if (cf)
  1931. ctxt->eflags |= X86_EFLAGS_CF;
  1932. if (af)
  1933. ctxt->eflags |= X86_EFLAGS_AF;
  1934. return X86EMUL_CONTINUE;
  1935. }
  1936. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  1937. {
  1938. struct decode_cache *c = &ctxt->decode;
  1939. u16 sel, old_cs;
  1940. ulong old_eip;
  1941. int rc;
  1942. old_cs = ctxt->ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1943. old_eip = c->eip;
  1944. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1945. if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
  1946. return X86EMUL_CONTINUE;
  1947. c->eip = 0;
  1948. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  1949. c->src.val = old_cs;
  1950. emulate_push(ctxt, ctxt->ops);
  1951. rc = writeback(ctxt, ctxt->ops);
  1952. if (rc != X86EMUL_CONTINUE)
  1953. return rc;
  1954. c->src.val = old_eip;
  1955. emulate_push(ctxt, ctxt->ops);
  1956. rc = writeback(ctxt, ctxt->ops);
  1957. if (rc != X86EMUL_CONTINUE)
  1958. return rc;
  1959. c->dst.type = OP_NONE;
  1960. return X86EMUL_CONTINUE;
  1961. }
  1962. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  1963. {
  1964. struct decode_cache *c = &ctxt->decode;
  1965. int rc;
  1966. c->dst.type = OP_REG;
  1967. c->dst.addr.reg = &c->eip;
  1968. c->dst.bytes = c->op_bytes;
  1969. rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  1970. if (rc != X86EMUL_CONTINUE)
  1971. return rc;
  1972. register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
  1973. return X86EMUL_CONTINUE;
  1974. }
  1975. static int em_imul(struct x86_emulate_ctxt *ctxt)
  1976. {
  1977. struct decode_cache *c = &ctxt->decode;
  1978. emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
  1979. return X86EMUL_CONTINUE;
  1980. }
  1981. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  1982. {
  1983. struct decode_cache *c = &ctxt->decode;
  1984. c->dst.val = c->src2.val;
  1985. return em_imul(ctxt);
  1986. }
  1987. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  1988. {
  1989. unsigned cpl = ctxt->ops->cpl(ctxt->vcpu);
  1990. struct decode_cache *c = &ctxt->decode;
  1991. u64 tsc = 0;
  1992. if (cpl > 0 && (ctxt->ops->get_cr(4, ctxt->vcpu) & X86_CR4_TSD)) {
  1993. emulate_gp(ctxt, 0);
  1994. return X86EMUL_PROPAGATE_FAULT;
  1995. }
  1996. ctxt->ops->get_msr(ctxt->vcpu, MSR_IA32_TSC, &tsc);
  1997. c->regs[VCPU_REGS_RAX] = (u32)tsc;
  1998. c->regs[VCPU_REGS_RDX] = tsc >> 32;
  1999. return X86EMUL_CONTINUE;
  2000. }
  2001. #define D(_y) { .flags = (_y) }
  2002. #define N D(0)
  2003. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2004. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  2005. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2006. static struct opcode group1[] = {
  2007. X7(D(Lock)), N
  2008. };
  2009. static struct opcode group1A[] = {
  2010. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2011. };
  2012. static struct opcode group3[] = {
  2013. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  2014. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2015. X4(D(SrcMem | ModRM)),
  2016. };
  2017. static struct opcode group4[] = {
  2018. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2019. N, N, N, N, N, N,
  2020. };
  2021. static struct opcode group5[] = {
  2022. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2023. D(SrcMem | ModRM | Stack),
  2024. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2025. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2026. D(SrcMem | ModRM | Stack), N,
  2027. };
  2028. static struct group_dual group7 = { {
  2029. N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
  2030. D(SrcNone | ModRM | DstMem | Mov), N,
  2031. D(SrcMem16 | ModRM | Mov | Priv),
  2032. D(SrcMem | ModRM | ByteOp | Priv | NoAccess),
  2033. }, {
  2034. D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
  2035. D(SrcNone | ModRM | DstMem | Mov), N,
  2036. D(SrcMem16 | ModRM | Mov | Priv), N,
  2037. } };
  2038. static struct opcode group8[] = {
  2039. N, N, N, N,
  2040. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2041. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2042. };
  2043. static struct group_dual group9 = { {
  2044. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2045. }, {
  2046. N, N, N, N, N, N, N, N,
  2047. } };
  2048. static struct opcode opcode_table[256] = {
  2049. /* 0x00 - 0x07 */
  2050. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2051. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2052. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  2053. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2054. /* 0x08 - 0x0F */
  2055. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2056. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2057. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  2058. D(ImplicitOps | Stack | No64), N,
  2059. /* 0x10 - 0x17 */
  2060. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2061. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2062. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  2063. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2064. /* 0x18 - 0x1F */
  2065. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2066. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2067. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  2068. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2069. /* 0x20 - 0x27 */
  2070. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2071. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2072. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  2073. /* 0x28 - 0x2F */
  2074. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2075. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2076. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm),
  2077. N, I(ByteOp | DstAcc | No64, em_das),
  2078. /* 0x30 - 0x37 */
  2079. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2080. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2081. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  2082. /* 0x38 - 0x3F */
  2083. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  2084. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2085. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  2086. N, N,
  2087. /* 0x40 - 0x4F */
  2088. X16(D(DstReg)),
  2089. /* 0x50 - 0x57 */
  2090. X8(I(SrcReg | Stack, em_push)),
  2091. /* 0x58 - 0x5F */
  2092. X8(D(DstReg | Stack)),
  2093. /* 0x60 - 0x67 */
  2094. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2095. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2096. N, N, N, N,
  2097. /* 0x68 - 0x6F */
  2098. I(SrcImm | Mov | Stack, em_push), N,
  2099. I(SrcImmByte | Mov | Stack, em_push),
  2100. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2101. D(DstDI | ByteOp | Mov | String), D(DstDI | Mov | String), /* insb, insw/insd */
  2102. D(SrcSI | ByteOp | ImplicitOps | String), D(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  2103. /* 0x70 - 0x7F */
  2104. X16(D(SrcImmByte)),
  2105. /* 0x80 - 0x87 */
  2106. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2107. G(DstMem | SrcImm | ModRM | Group, group1),
  2108. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2109. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2110. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  2111. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2112. /* 0x88 - 0x8F */
  2113. D(ByteOp | DstMem | SrcReg | ModRM | Mov), D(DstMem | SrcReg | ModRM | Mov),
  2114. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem | ModRM | Mov),
  2115. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2116. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2117. /* 0x90 - 0x97 */
  2118. X8(D(SrcAcc | DstReg)),
  2119. /* 0x98 - 0x9F */
  2120. D(DstAcc | SrcNone), N, D(SrcImmFAddr | No64), N,
  2121. D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
  2122. /* 0xA0 - 0xA7 */
  2123. D(ByteOp | DstAcc | SrcMem | Mov | MemAbs), D(DstAcc | SrcMem | Mov | MemAbs),
  2124. D(ByteOp | DstMem | SrcAcc | Mov | MemAbs), D(DstMem | SrcAcc | Mov | MemAbs),
  2125. D(ByteOp | SrcSI | DstDI | Mov | String), D(SrcSI | DstDI | Mov | String),
  2126. D(ByteOp | SrcSI | DstDI | String), D(SrcSI | DstDI | String),
  2127. /* 0xA8 - 0xAF */
  2128. D(DstAcc | SrcImmByte | ByteOp), D(DstAcc | SrcImm),
  2129. D(ByteOp | SrcAcc | DstDI | Mov | String), D(SrcAcc | DstDI | Mov | String),
  2130. D(ByteOp | SrcSI | DstAcc | Mov | String), D(SrcSI | DstAcc | Mov | String),
  2131. D(ByteOp | SrcAcc | DstDI | String), D(SrcAcc | DstDI | String),
  2132. /* 0xB0 - 0xB7 */
  2133. X8(D(ByteOp | DstReg | SrcImm | Mov)),
  2134. /* 0xB8 - 0xBF */
  2135. X8(D(DstReg | SrcImm | Mov)),
  2136. /* 0xC0 - 0xC7 */
  2137. D(ByteOp | DstMem | SrcImm | ModRM), D(DstMem | SrcImmByte | ModRM),
  2138. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2139. D(ImplicitOps | Stack),
  2140. N, N,
  2141. D(ByteOp | DstMem | SrcImm | ModRM | Mov), D(DstMem | SrcImm | ModRM | Mov),
  2142. /* 0xC8 - 0xCF */
  2143. N, N, N, D(ImplicitOps | Stack),
  2144. D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
  2145. /* 0xD0 - 0xD7 */
  2146. D(ByteOp | DstMem | SrcOne | ModRM), D(DstMem | SrcOne | ModRM),
  2147. D(ByteOp | DstMem | ModRM), D(DstMem | ModRM),
  2148. N, N, N, N,
  2149. /* 0xD8 - 0xDF */
  2150. N, N, N, N, N, N, N, N,
  2151. /* 0xE0 - 0xE7 */
  2152. X3(D(SrcImmByte)), N,
  2153. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  2154. D(ByteOp | SrcAcc | DstImmUByte), D(SrcAcc | DstImmUByte),
  2155. /* 0xE8 - 0xEF */
  2156. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2157. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2158. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  2159. D(ByteOp | SrcAcc | ImplicitOps), D(SrcAcc | ImplicitOps),
  2160. /* 0xF0 - 0xF7 */
  2161. N, N, N, N,
  2162. D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
  2163. /* 0xF8 - 0xFF */
  2164. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2165. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2166. };
  2167. static struct opcode twobyte_table[256] = {
  2168. /* 0x00 - 0x0F */
  2169. N, GD(0, &group7), N, N,
  2170. N, D(ImplicitOps), D(ImplicitOps | Priv), N,
  2171. D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
  2172. N, D(ImplicitOps | ModRM), N, N,
  2173. /* 0x10 - 0x1F */
  2174. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2175. /* 0x20 - 0x2F */
  2176. D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
  2177. D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
  2178. N, N, N, N,
  2179. N, N, N, N, N, N, N, N,
  2180. /* 0x30 - 0x3F */
  2181. D(ImplicitOps | Priv), I(ImplicitOps, em_rdtsc),
  2182. D(ImplicitOps | Priv), N,
  2183. D(ImplicitOps), D(ImplicitOps | Priv), N, N,
  2184. N, N, N, N, N, N, N, N,
  2185. /* 0x40 - 0x4F */
  2186. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2187. /* 0x50 - 0x5F */
  2188. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2189. /* 0x60 - 0x6F */
  2190. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2191. /* 0x70 - 0x7F */
  2192. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2193. /* 0x80 - 0x8F */
  2194. X16(D(SrcImm)),
  2195. /* 0x90 - 0x9F */
  2196. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2197. /* 0xA0 - 0xA7 */
  2198. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2199. N, D(DstMem | SrcReg | ModRM | BitOp),
  2200. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2201. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2202. /* 0xA8 - 0xAF */
  2203. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2204. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2205. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2206. D(DstMem | SrcReg | Src2CL | ModRM),
  2207. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2208. /* 0xB0 - 0xB7 */
  2209. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2210. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2211. N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
  2212. D(DstReg | SrcMem16 | ModRM | Mov),
  2213. /* 0xB8 - 0xBF */
  2214. N, N,
  2215. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2216. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2217. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2218. /* 0xC0 - 0xCF */
  2219. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2220. N, D(DstMem | SrcReg | ModRM | Mov),
  2221. N, N, N, GD(0, &group9),
  2222. N, N, N, N, N, N, N, N,
  2223. /* 0xD0 - 0xDF */
  2224. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2225. /* 0xE0 - 0xEF */
  2226. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2227. /* 0xF0 - 0xFF */
  2228. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2229. };
  2230. #undef D
  2231. #undef N
  2232. #undef G
  2233. #undef GD
  2234. #undef I
  2235. static unsigned imm_size(struct decode_cache *c)
  2236. {
  2237. unsigned size;
  2238. size = (c->d & ByteOp) ? 1 : c->op_bytes;
  2239. if (size == 8)
  2240. size = 4;
  2241. return size;
  2242. }
  2243. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2244. unsigned size, bool sign_extension)
  2245. {
  2246. struct decode_cache *c = &ctxt->decode;
  2247. struct x86_emulate_ops *ops = ctxt->ops;
  2248. int rc = X86EMUL_CONTINUE;
  2249. op->type = OP_IMM;
  2250. op->bytes = size;
  2251. op->addr.mem = c->eip;
  2252. /* NB. Immediates are sign-extended as necessary. */
  2253. switch (op->bytes) {
  2254. case 1:
  2255. op->val = insn_fetch(s8, 1, c->eip);
  2256. break;
  2257. case 2:
  2258. op->val = insn_fetch(s16, 2, c->eip);
  2259. break;
  2260. case 4:
  2261. op->val = insn_fetch(s32, 4, c->eip);
  2262. break;
  2263. }
  2264. if (!sign_extension) {
  2265. switch (op->bytes) {
  2266. case 1:
  2267. op->val &= 0xff;
  2268. break;
  2269. case 2:
  2270. op->val &= 0xffff;
  2271. break;
  2272. case 4:
  2273. op->val &= 0xffffffff;
  2274. break;
  2275. }
  2276. }
  2277. done:
  2278. return rc;
  2279. }
  2280. int
  2281. x86_decode_insn(struct x86_emulate_ctxt *ctxt)
  2282. {
  2283. struct x86_emulate_ops *ops = ctxt->ops;
  2284. struct decode_cache *c = &ctxt->decode;
  2285. int rc = X86EMUL_CONTINUE;
  2286. int mode = ctxt->mode;
  2287. int def_op_bytes, def_ad_bytes, dual, goffset;
  2288. struct opcode opcode, *g_mod012, *g_mod3;
  2289. struct operand memop = { .type = OP_NONE };
  2290. /* we cannot decode insn before we complete previous rep insn */
  2291. WARN_ON(ctxt->restart);
  2292. c->eip = ctxt->eip;
  2293. c->fetch.start = c->fetch.end = c->eip;
  2294. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  2295. switch (mode) {
  2296. case X86EMUL_MODE_REAL:
  2297. case X86EMUL_MODE_VM86:
  2298. case X86EMUL_MODE_PROT16:
  2299. def_op_bytes = def_ad_bytes = 2;
  2300. break;
  2301. case X86EMUL_MODE_PROT32:
  2302. def_op_bytes = def_ad_bytes = 4;
  2303. break;
  2304. #ifdef CONFIG_X86_64
  2305. case X86EMUL_MODE_PROT64:
  2306. def_op_bytes = 4;
  2307. def_ad_bytes = 8;
  2308. break;
  2309. #endif
  2310. default:
  2311. return -1;
  2312. }
  2313. c->op_bytes = def_op_bytes;
  2314. c->ad_bytes = def_ad_bytes;
  2315. /* Legacy prefixes. */
  2316. for (;;) {
  2317. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2318. case 0x66: /* operand-size override */
  2319. /* switch between 2/4 bytes */
  2320. c->op_bytes = def_op_bytes ^ 6;
  2321. break;
  2322. case 0x67: /* address-size override */
  2323. if (mode == X86EMUL_MODE_PROT64)
  2324. /* switch between 4/8 bytes */
  2325. c->ad_bytes = def_ad_bytes ^ 12;
  2326. else
  2327. /* switch between 2/4 bytes */
  2328. c->ad_bytes = def_ad_bytes ^ 6;
  2329. break;
  2330. case 0x26: /* ES override */
  2331. case 0x2e: /* CS override */
  2332. case 0x36: /* SS override */
  2333. case 0x3e: /* DS override */
  2334. set_seg_override(c, (c->b >> 3) & 3);
  2335. break;
  2336. case 0x64: /* FS override */
  2337. case 0x65: /* GS override */
  2338. set_seg_override(c, c->b & 7);
  2339. break;
  2340. case 0x40 ... 0x4f: /* REX */
  2341. if (mode != X86EMUL_MODE_PROT64)
  2342. goto done_prefixes;
  2343. c->rex_prefix = c->b;
  2344. continue;
  2345. case 0xf0: /* LOCK */
  2346. c->lock_prefix = 1;
  2347. break;
  2348. case 0xf2: /* REPNE/REPNZ */
  2349. c->rep_prefix = REPNE_PREFIX;
  2350. break;
  2351. case 0xf3: /* REP/REPE/REPZ */
  2352. c->rep_prefix = REPE_PREFIX;
  2353. break;
  2354. default:
  2355. goto done_prefixes;
  2356. }
  2357. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2358. c->rex_prefix = 0;
  2359. }
  2360. done_prefixes:
  2361. /* REX prefix. */
  2362. if (c->rex_prefix & 8)
  2363. c->op_bytes = 8; /* REX.W */
  2364. /* Opcode byte(s). */
  2365. opcode = opcode_table[c->b];
  2366. /* Two-byte opcode? */
  2367. if (c->b == 0x0f) {
  2368. c->twobyte = 1;
  2369. c->b = insn_fetch(u8, 1, c->eip);
  2370. opcode = twobyte_table[c->b];
  2371. }
  2372. c->d = opcode.flags;
  2373. if (c->d & Group) {
  2374. dual = c->d & GroupDual;
  2375. c->modrm = insn_fetch(u8, 1, c->eip);
  2376. --c->eip;
  2377. if (c->d & GroupDual) {
  2378. g_mod012 = opcode.u.gdual->mod012;
  2379. g_mod3 = opcode.u.gdual->mod3;
  2380. } else
  2381. g_mod012 = g_mod3 = opcode.u.group;
  2382. c->d &= ~(Group | GroupDual);
  2383. goffset = (c->modrm >> 3) & 7;
  2384. if ((c->modrm >> 6) == 3)
  2385. opcode = g_mod3[goffset];
  2386. else
  2387. opcode = g_mod012[goffset];
  2388. c->d |= opcode.flags;
  2389. }
  2390. c->execute = opcode.u.execute;
  2391. /* Unrecognised? */
  2392. if (c->d == 0 || (c->d & Undefined)) {
  2393. DPRINTF("Cannot emulate %02x\n", c->b);
  2394. return -1;
  2395. }
  2396. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2397. c->op_bytes = 8;
  2398. if (c->d & Op3264) {
  2399. if (mode == X86EMUL_MODE_PROT64)
  2400. c->op_bytes = 8;
  2401. else
  2402. c->op_bytes = 4;
  2403. }
  2404. /* ModRM and SIB bytes. */
  2405. if (c->d & ModRM) {
  2406. rc = decode_modrm(ctxt, ops, &memop);
  2407. if (!c->has_seg_override)
  2408. set_seg_override(c, c->modrm_seg);
  2409. } else if (c->d & MemAbs)
  2410. rc = decode_abs(ctxt, ops, &memop);
  2411. if (rc != X86EMUL_CONTINUE)
  2412. goto done;
  2413. if (!c->has_seg_override)
  2414. set_seg_override(c, VCPU_SREG_DS);
  2415. if (memop.type == OP_MEM && !(!c->twobyte && c->b == 0x8d))
  2416. memop.addr.mem += seg_override_base(ctxt, ops, c);
  2417. if (memop.type == OP_MEM && c->ad_bytes != 8)
  2418. memop.addr.mem = (u32)memop.addr.mem;
  2419. if (memop.type == OP_MEM && c->rip_relative)
  2420. memop.addr.mem += c->eip;
  2421. /*
  2422. * Decode and fetch the source operand: register, memory
  2423. * or immediate.
  2424. */
  2425. switch (c->d & SrcMask) {
  2426. case SrcNone:
  2427. break;
  2428. case SrcReg:
  2429. decode_register_operand(&c->src, c, 0);
  2430. break;
  2431. case SrcMem16:
  2432. memop.bytes = 2;
  2433. goto srcmem_common;
  2434. case SrcMem32:
  2435. memop.bytes = 4;
  2436. goto srcmem_common;
  2437. case SrcMem:
  2438. memop.bytes = (c->d & ByteOp) ? 1 :
  2439. c->op_bytes;
  2440. srcmem_common:
  2441. c->src = memop;
  2442. break;
  2443. case SrcImmU16:
  2444. rc = decode_imm(ctxt, &c->src, 2, false);
  2445. break;
  2446. case SrcImm:
  2447. rc = decode_imm(ctxt, &c->src, imm_size(c), true);
  2448. break;
  2449. case SrcImmU:
  2450. rc = decode_imm(ctxt, &c->src, imm_size(c), false);
  2451. break;
  2452. case SrcImmByte:
  2453. rc = decode_imm(ctxt, &c->src, 1, true);
  2454. break;
  2455. case SrcImmUByte:
  2456. rc = decode_imm(ctxt, &c->src, 1, false);
  2457. break;
  2458. case SrcAcc:
  2459. c->src.type = OP_REG;
  2460. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2461. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2462. fetch_register_operand(&c->src);
  2463. break;
  2464. case SrcOne:
  2465. c->src.bytes = 1;
  2466. c->src.val = 1;
  2467. break;
  2468. case SrcSI:
  2469. c->src.type = OP_MEM;
  2470. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2471. c->src.addr.mem =
  2472. register_address(c, seg_override_base(ctxt, ops, c),
  2473. c->regs[VCPU_REGS_RSI]);
  2474. c->src.val = 0;
  2475. break;
  2476. case SrcImmFAddr:
  2477. c->src.type = OP_IMM;
  2478. c->src.addr.mem = c->eip;
  2479. c->src.bytes = c->op_bytes + 2;
  2480. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2481. break;
  2482. case SrcMemFAddr:
  2483. memop.bytes = c->op_bytes + 2;
  2484. goto srcmem_common;
  2485. break;
  2486. }
  2487. if (rc != X86EMUL_CONTINUE)
  2488. goto done;
  2489. /*
  2490. * Decode and fetch the second source operand: register, memory
  2491. * or immediate.
  2492. */
  2493. switch (c->d & Src2Mask) {
  2494. case Src2None:
  2495. break;
  2496. case Src2CL:
  2497. c->src2.bytes = 1;
  2498. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2499. break;
  2500. case Src2ImmByte:
  2501. rc = decode_imm(ctxt, &c->src2, 1, true);
  2502. break;
  2503. case Src2One:
  2504. c->src2.bytes = 1;
  2505. c->src2.val = 1;
  2506. break;
  2507. case Src2Imm:
  2508. rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
  2509. break;
  2510. }
  2511. if (rc != X86EMUL_CONTINUE)
  2512. goto done;
  2513. /* Decode and fetch the destination operand: register or memory. */
  2514. switch (c->d & DstMask) {
  2515. case DstReg:
  2516. decode_register_operand(&c->dst, c,
  2517. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2518. break;
  2519. case DstImmUByte:
  2520. c->dst.type = OP_IMM;
  2521. c->dst.addr.mem = c->eip;
  2522. c->dst.bytes = 1;
  2523. c->dst.val = insn_fetch(u8, 1, c->eip);
  2524. break;
  2525. case DstMem:
  2526. case DstMem64:
  2527. c->dst = memop;
  2528. if ((c->d & DstMask) == DstMem64)
  2529. c->dst.bytes = 8;
  2530. else
  2531. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2532. if (c->d & BitOp)
  2533. fetch_bit_operand(c);
  2534. c->dst.orig_val = c->dst.val;
  2535. break;
  2536. case DstAcc:
  2537. c->dst.type = OP_REG;
  2538. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2539. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  2540. fetch_register_operand(&c->dst);
  2541. c->dst.orig_val = c->dst.val;
  2542. break;
  2543. case DstDI:
  2544. c->dst.type = OP_MEM;
  2545. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2546. c->dst.addr.mem =
  2547. register_address(c, es_base(ctxt, ops),
  2548. c->regs[VCPU_REGS_RDI]);
  2549. c->dst.val = 0;
  2550. break;
  2551. case ImplicitOps:
  2552. /* Special instructions do their own operand decoding. */
  2553. default:
  2554. c->dst.type = OP_NONE; /* Disable writeback. */
  2555. return 0;
  2556. }
  2557. done:
  2558. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2559. }
  2560. int
  2561. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  2562. {
  2563. struct x86_emulate_ops *ops = ctxt->ops;
  2564. u64 msr_data;
  2565. struct decode_cache *c = &ctxt->decode;
  2566. int rc = X86EMUL_CONTINUE;
  2567. int saved_dst_type = c->dst.type;
  2568. int irq; /* Used for int 3, int, and into */
  2569. ctxt->decode.mem_read.pos = 0;
  2570. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2571. emulate_ud(ctxt);
  2572. goto done;
  2573. }
  2574. /* LOCK prefix is allowed only with some instructions */
  2575. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2576. emulate_ud(ctxt);
  2577. goto done;
  2578. }
  2579. /* Privileged instruction can be executed only in CPL=0 */
  2580. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2581. emulate_gp(ctxt, 0);
  2582. goto done;
  2583. }
  2584. if (c->rep_prefix && (c->d & String)) {
  2585. ctxt->restart = true;
  2586. /* All REP prefixes have the same first termination condition */
  2587. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2588. ctxt->restart = false;
  2589. ctxt->eip = c->eip;
  2590. goto done;
  2591. }
  2592. }
  2593. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  2594. rc = read_emulated(ctxt, ops, c->src.addr.mem,
  2595. c->src.valptr, c->src.bytes);
  2596. if (rc != X86EMUL_CONTINUE)
  2597. goto done;
  2598. c->src.orig_val64 = c->src.val64;
  2599. }
  2600. if (c->src2.type == OP_MEM) {
  2601. rc = read_emulated(ctxt, ops, c->src2.addr.mem,
  2602. &c->src2.val, c->src2.bytes);
  2603. if (rc != X86EMUL_CONTINUE)
  2604. goto done;
  2605. }
  2606. if ((c->d & DstMask) == ImplicitOps)
  2607. goto special_insn;
  2608. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2609. /* optimisation - avoid slow emulated read if Mov */
  2610. rc = read_emulated(ctxt, ops, c->dst.addr.mem,
  2611. &c->dst.val, c->dst.bytes);
  2612. if (rc != X86EMUL_CONTINUE)
  2613. goto done;
  2614. }
  2615. c->dst.orig_val = c->dst.val;
  2616. special_insn:
  2617. if (c->execute) {
  2618. rc = c->execute(ctxt);
  2619. if (rc != X86EMUL_CONTINUE)
  2620. goto done;
  2621. goto writeback;
  2622. }
  2623. if (c->twobyte)
  2624. goto twobyte_insn;
  2625. switch (c->b) {
  2626. case 0x00 ... 0x05:
  2627. add: /* add */
  2628. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2629. break;
  2630. case 0x06: /* push es */
  2631. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2632. break;
  2633. case 0x07: /* pop es */
  2634. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2635. if (rc != X86EMUL_CONTINUE)
  2636. goto done;
  2637. break;
  2638. case 0x08 ... 0x0d:
  2639. or: /* or */
  2640. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2641. break;
  2642. case 0x0e: /* push cs */
  2643. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2644. break;
  2645. case 0x10 ... 0x15:
  2646. adc: /* adc */
  2647. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2648. break;
  2649. case 0x16: /* push ss */
  2650. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2651. break;
  2652. case 0x17: /* pop ss */
  2653. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2654. if (rc != X86EMUL_CONTINUE)
  2655. goto done;
  2656. break;
  2657. case 0x18 ... 0x1d:
  2658. sbb: /* sbb */
  2659. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2660. break;
  2661. case 0x1e: /* push ds */
  2662. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2663. break;
  2664. case 0x1f: /* pop ds */
  2665. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2666. if (rc != X86EMUL_CONTINUE)
  2667. goto done;
  2668. break;
  2669. case 0x20 ... 0x25:
  2670. and: /* and */
  2671. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2672. break;
  2673. case 0x28 ... 0x2d:
  2674. sub: /* sub */
  2675. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2676. break;
  2677. case 0x30 ... 0x35:
  2678. xor: /* xor */
  2679. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2680. break;
  2681. case 0x38 ... 0x3d:
  2682. cmp: /* cmp */
  2683. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2684. break;
  2685. case 0x40 ... 0x47: /* inc r16/r32 */
  2686. emulate_1op("inc", c->dst, ctxt->eflags);
  2687. break;
  2688. case 0x48 ... 0x4f: /* dec r16/r32 */
  2689. emulate_1op("dec", c->dst, ctxt->eflags);
  2690. break;
  2691. case 0x58 ... 0x5f: /* pop reg */
  2692. pop_instruction:
  2693. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2694. if (rc != X86EMUL_CONTINUE)
  2695. goto done;
  2696. break;
  2697. case 0x60: /* pusha */
  2698. rc = emulate_pusha(ctxt, ops);
  2699. if (rc != X86EMUL_CONTINUE)
  2700. goto done;
  2701. break;
  2702. case 0x61: /* popa */
  2703. rc = emulate_popa(ctxt, ops);
  2704. if (rc != X86EMUL_CONTINUE)
  2705. goto done;
  2706. break;
  2707. case 0x63: /* movsxd */
  2708. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2709. goto cannot_emulate;
  2710. c->dst.val = (s32) c->src.val;
  2711. break;
  2712. case 0x6c: /* insb */
  2713. case 0x6d: /* insw/insd */
  2714. c->src.val = c->regs[VCPU_REGS_RDX];
  2715. goto do_io_in;
  2716. case 0x6e: /* outsb */
  2717. case 0x6f: /* outsw/outsd */
  2718. c->dst.val = c->regs[VCPU_REGS_RDX];
  2719. goto do_io_out;
  2720. break;
  2721. case 0x70 ... 0x7f: /* jcc (short) */
  2722. if (test_cc(c->b, ctxt->eflags))
  2723. jmp_rel(c, c->src.val);
  2724. break;
  2725. case 0x80 ... 0x83: /* Grp1 */
  2726. switch (c->modrm_reg) {
  2727. case 0:
  2728. goto add;
  2729. case 1:
  2730. goto or;
  2731. case 2:
  2732. goto adc;
  2733. case 3:
  2734. goto sbb;
  2735. case 4:
  2736. goto and;
  2737. case 5:
  2738. goto sub;
  2739. case 6:
  2740. goto xor;
  2741. case 7:
  2742. goto cmp;
  2743. }
  2744. break;
  2745. case 0x84 ... 0x85:
  2746. test:
  2747. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2748. break;
  2749. case 0x86 ... 0x87: /* xchg */
  2750. xchg:
  2751. /* Write back the register source. */
  2752. c->src.val = c->dst.val;
  2753. write_register_operand(&c->src);
  2754. /*
  2755. * Write back the memory destination with implicit LOCK
  2756. * prefix.
  2757. */
  2758. c->dst.val = c->src.orig_val;
  2759. c->lock_prefix = 1;
  2760. break;
  2761. case 0x88 ... 0x8b: /* mov */
  2762. goto mov;
  2763. case 0x8c: /* mov r/m, sreg */
  2764. if (c->modrm_reg > VCPU_SREG_GS) {
  2765. emulate_ud(ctxt);
  2766. goto done;
  2767. }
  2768. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2769. break;
  2770. case 0x8d: /* lea r16/r32, m */
  2771. c->dst.val = c->src.addr.mem;
  2772. break;
  2773. case 0x8e: { /* mov seg, r/m16 */
  2774. uint16_t sel;
  2775. sel = c->src.val;
  2776. if (c->modrm_reg == VCPU_SREG_CS ||
  2777. c->modrm_reg > VCPU_SREG_GS) {
  2778. emulate_ud(ctxt);
  2779. goto done;
  2780. }
  2781. if (c->modrm_reg == VCPU_SREG_SS)
  2782. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2783. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2784. c->dst.type = OP_NONE; /* Disable writeback. */
  2785. break;
  2786. }
  2787. case 0x8f: /* pop (sole member of Grp1a) */
  2788. rc = emulate_grp1a(ctxt, ops);
  2789. if (rc != X86EMUL_CONTINUE)
  2790. goto done;
  2791. break;
  2792. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  2793. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  2794. break;
  2795. goto xchg;
  2796. case 0x98: /* cbw/cwde/cdqe */
  2797. switch (c->op_bytes) {
  2798. case 2: c->dst.val = (s8)c->dst.val; break;
  2799. case 4: c->dst.val = (s16)c->dst.val; break;
  2800. case 8: c->dst.val = (s32)c->dst.val; break;
  2801. }
  2802. break;
  2803. case 0x9c: /* pushf */
  2804. c->src.val = (unsigned long) ctxt->eflags;
  2805. emulate_push(ctxt, ops);
  2806. break;
  2807. case 0x9d: /* popf */
  2808. c->dst.type = OP_REG;
  2809. c->dst.addr.reg = &ctxt->eflags;
  2810. c->dst.bytes = c->op_bytes;
  2811. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2812. if (rc != X86EMUL_CONTINUE)
  2813. goto done;
  2814. break;
  2815. case 0xa0 ... 0xa3: /* mov */
  2816. case 0xa4 ... 0xa5: /* movs */
  2817. goto mov;
  2818. case 0xa6 ... 0xa7: /* cmps */
  2819. c->dst.type = OP_NONE; /* Disable writeback. */
  2820. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.addr.mem, c->dst.addr.mem);
  2821. goto cmp;
  2822. case 0xa8 ... 0xa9: /* test ax, imm */
  2823. goto test;
  2824. case 0xaa ... 0xab: /* stos */
  2825. case 0xac ... 0xad: /* lods */
  2826. goto mov;
  2827. case 0xae ... 0xaf: /* scas */
  2828. goto cmp;
  2829. case 0xb0 ... 0xbf: /* mov r, imm */
  2830. goto mov;
  2831. case 0xc0 ... 0xc1:
  2832. emulate_grp2(ctxt);
  2833. break;
  2834. case 0xc3: /* ret */
  2835. c->dst.type = OP_REG;
  2836. c->dst.addr.reg = &c->eip;
  2837. c->dst.bytes = c->op_bytes;
  2838. goto pop_instruction;
  2839. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2840. mov:
  2841. c->dst.val = c->src.val;
  2842. break;
  2843. case 0xcb: /* ret far */
  2844. rc = emulate_ret_far(ctxt, ops);
  2845. if (rc != X86EMUL_CONTINUE)
  2846. goto done;
  2847. break;
  2848. case 0xcc: /* int3 */
  2849. irq = 3;
  2850. goto do_interrupt;
  2851. case 0xcd: /* int n */
  2852. irq = c->src.val;
  2853. do_interrupt:
  2854. rc = emulate_int(ctxt, ops, irq);
  2855. if (rc != X86EMUL_CONTINUE)
  2856. goto done;
  2857. break;
  2858. case 0xce: /* into */
  2859. if (ctxt->eflags & EFLG_OF) {
  2860. irq = 4;
  2861. goto do_interrupt;
  2862. }
  2863. break;
  2864. case 0xcf: /* iret */
  2865. rc = emulate_iret(ctxt, ops);
  2866. if (rc != X86EMUL_CONTINUE)
  2867. goto done;
  2868. break;
  2869. case 0xd0 ... 0xd1: /* Grp2 */
  2870. emulate_grp2(ctxt);
  2871. break;
  2872. case 0xd2 ... 0xd3: /* Grp2 */
  2873. c->src.val = c->regs[VCPU_REGS_RCX];
  2874. emulate_grp2(ctxt);
  2875. break;
  2876. case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
  2877. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2878. if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
  2879. (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
  2880. jmp_rel(c, c->src.val);
  2881. break;
  2882. case 0xe4: /* inb */
  2883. case 0xe5: /* in */
  2884. goto do_io_in;
  2885. case 0xe6: /* outb */
  2886. case 0xe7: /* out */
  2887. goto do_io_out;
  2888. case 0xe8: /* call (near) */ {
  2889. long int rel = c->src.val;
  2890. c->src.val = (unsigned long) c->eip;
  2891. jmp_rel(c, rel);
  2892. emulate_push(ctxt, ops);
  2893. break;
  2894. }
  2895. case 0xe9: /* jmp rel */
  2896. goto jmp;
  2897. case 0xea: { /* jmp far */
  2898. unsigned short sel;
  2899. jump_far:
  2900. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2901. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2902. goto done;
  2903. c->eip = 0;
  2904. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2905. break;
  2906. }
  2907. case 0xeb:
  2908. jmp: /* jmp rel short */
  2909. jmp_rel(c, c->src.val);
  2910. c->dst.type = OP_NONE; /* Disable writeback. */
  2911. break;
  2912. case 0xec: /* in al,dx */
  2913. case 0xed: /* in (e/r)ax,dx */
  2914. c->src.val = c->regs[VCPU_REGS_RDX];
  2915. do_io_in:
  2916. c->dst.bytes = min(c->dst.bytes, 4u);
  2917. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2918. emulate_gp(ctxt, 0);
  2919. goto done;
  2920. }
  2921. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2922. &c->dst.val))
  2923. goto done; /* IO is needed */
  2924. break;
  2925. case 0xee: /* out dx,al */
  2926. case 0xef: /* out dx,(e/r)ax */
  2927. c->dst.val = c->regs[VCPU_REGS_RDX];
  2928. do_io_out:
  2929. c->src.bytes = min(c->src.bytes, 4u);
  2930. if (!emulator_io_permited(ctxt, ops, c->dst.val,
  2931. c->src.bytes)) {
  2932. emulate_gp(ctxt, 0);
  2933. goto done;
  2934. }
  2935. ops->pio_out_emulated(c->src.bytes, c->dst.val,
  2936. &c->src.val, 1, ctxt->vcpu);
  2937. c->dst.type = OP_NONE; /* Disable writeback. */
  2938. break;
  2939. case 0xf4: /* hlt */
  2940. ctxt->vcpu->arch.halt_request = 1;
  2941. break;
  2942. case 0xf5: /* cmc */
  2943. /* complement carry flag from eflags reg */
  2944. ctxt->eflags ^= EFLG_CF;
  2945. break;
  2946. case 0xf6 ... 0xf7: /* Grp3 */
  2947. if (emulate_grp3(ctxt, ops) != X86EMUL_CONTINUE)
  2948. goto cannot_emulate;
  2949. break;
  2950. case 0xf8: /* clc */
  2951. ctxt->eflags &= ~EFLG_CF;
  2952. break;
  2953. case 0xf9: /* stc */
  2954. ctxt->eflags |= EFLG_CF;
  2955. break;
  2956. case 0xfa: /* cli */
  2957. if (emulator_bad_iopl(ctxt, ops)) {
  2958. emulate_gp(ctxt, 0);
  2959. goto done;
  2960. } else
  2961. ctxt->eflags &= ~X86_EFLAGS_IF;
  2962. break;
  2963. case 0xfb: /* sti */
  2964. if (emulator_bad_iopl(ctxt, ops)) {
  2965. emulate_gp(ctxt, 0);
  2966. goto done;
  2967. } else {
  2968. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2969. ctxt->eflags |= X86_EFLAGS_IF;
  2970. }
  2971. break;
  2972. case 0xfc: /* cld */
  2973. ctxt->eflags &= ~EFLG_DF;
  2974. break;
  2975. case 0xfd: /* std */
  2976. ctxt->eflags |= EFLG_DF;
  2977. break;
  2978. case 0xfe: /* Grp4 */
  2979. grp45:
  2980. rc = emulate_grp45(ctxt, ops);
  2981. if (rc != X86EMUL_CONTINUE)
  2982. goto done;
  2983. break;
  2984. case 0xff: /* Grp5 */
  2985. if (c->modrm_reg == 5)
  2986. goto jump_far;
  2987. goto grp45;
  2988. default:
  2989. goto cannot_emulate;
  2990. }
  2991. writeback:
  2992. rc = writeback(ctxt, ops);
  2993. if (rc != X86EMUL_CONTINUE)
  2994. goto done;
  2995. /*
  2996. * restore dst type in case the decoding will be reused
  2997. * (happens for string instruction )
  2998. */
  2999. c->dst.type = saved_dst_type;
  3000. if ((c->d & SrcMask) == SrcSI)
  3001. string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
  3002. VCPU_REGS_RSI, &c->src);
  3003. if ((c->d & DstMask) == DstDI)
  3004. string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
  3005. &c->dst);
  3006. if (c->rep_prefix && (c->d & String)) {
  3007. struct read_cache *rc = &ctxt->decode.io_read;
  3008. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3009. /* The second termination condition only applies for REPE
  3010. * and REPNE. Test if the repeat string operation prefix is
  3011. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3012. * corresponding termination condition according to:
  3013. * - if REPE/REPZ and ZF = 0 then done
  3014. * - if REPNE/REPNZ and ZF = 1 then done
  3015. */
  3016. if (((c->b == 0xa6) || (c->b == 0xa7) ||
  3017. (c->b == 0xae) || (c->b == 0xaf))
  3018. && (((c->rep_prefix == REPE_PREFIX) &&
  3019. ((ctxt->eflags & EFLG_ZF) == 0))
  3020. || ((c->rep_prefix == REPNE_PREFIX) &&
  3021. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3022. ctxt->restart = false;
  3023. /*
  3024. * Re-enter guest when pio read ahead buffer is empty or,
  3025. * if it is not used, after each 1024 iteration.
  3026. */
  3027. else if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
  3028. (rc->end != 0 && rc->end == rc->pos)) {
  3029. ctxt->restart = false;
  3030. c->eip = ctxt->eip;
  3031. }
  3032. }
  3033. /*
  3034. * reset read cache here in case string instruction is restared
  3035. * without decoding
  3036. */
  3037. ctxt->decode.mem_read.end = 0;
  3038. if (!ctxt->restart)
  3039. ctxt->eip = c->eip;
  3040. done:
  3041. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  3042. twobyte_insn:
  3043. switch (c->b) {
  3044. case 0x01: /* lgdt, lidt, lmsw */
  3045. switch (c->modrm_reg) {
  3046. u16 size;
  3047. unsigned long address;
  3048. case 0: /* vmcall */
  3049. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  3050. goto cannot_emulate;
  3051. rc = kvm_fix_hypercall(ctxt->vcpu);
  3052. if (rc != X86EMUL_CONTINUE)
  3053. goto done;
  3054. /* Let the processor re-execute the fixed hypercall */
  3055. c->eip = ctxt->eip;
  3056. /* Disable writeback. */
  3057. c->dst.type = OP_NONE;
  3058. break;
  3059. case 2: /* lgdt */
  3060. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3061. &size, &address, c->op_bytes);
  3062. if (rc != X86EMUL_CONTINUE)
  3063. goto done;
  3064. realmode_lgdt(ctxt->vcpu, size, address);
  3065. /* Disable writeback. */
  3066. c->dst.type = OP_NONE;
  3067. break;
  3068. case 3: /* lidt/vmmcall */
  3069. if (c->modrm_mod == 3) {
  3070. switch (c->modrm_rm) {
  3071. case 1:
  3072. rc = kvm_fix_hypercall(ctxt->vcpu);
  3073. if (rc != X86EMUL_CONTINUE)
  3074. goto done;
  3075. break;
  3076. default:
  3077. goto cannot_emulate;
  3078. }
  3079. } else {
  3080. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3081. &size, &address,
  3082. c->op_bytes);
  3083. if (rc != X86EMUL_CONTINUE)
  3084. goto done;
  3085. realmode_lidt(ctxt->vcpu, size, address);
  3086. }
  3087. /* Disable writeback. */
  3088. c->dst.type = OP_NONE;
  3089. break;
  3090. case 4: /* smsw */
  3091. c->dst.bytes = 2;
  3092. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  3093. break;
  3094. case 6: /* lmsw */
  3095. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
  3096. (c->src.val & 0x0f), ctxt->vcpu);
  3097. c->dst.type = OP_NONE;
  3098. break;
  3099. case 5: /* not defined */
  3100. emulate_ud(ctxt);
  3101. goto done;
  3102. case 7: /* invlpg*/
  3103. emulate_invlpg(ctxt->vcpu, c->src.addr.mem);
  3104. /* Disable writeback. */
  3105. c->dst.type = OP_NONE;
  3106. break;
  3107. default:
  3108. goto cannot_emulate;
  3109. }
  3110. break;
  3111. case 0x05: /* syscall */
  3112. rc = emulate_syscall(ctxt, ops);
  3113. if (rc != X86EMUL_CONTINUE)
  3114. goto done;
  3115. else
  3116. goto writeback;
  3117. break;
  3118. case 0x06:
  3119. emulate_clts(ctxt->vcpu);
  3120. break;
  3121. case 0x09: /* wbinvd */
  3122. kvm_emulate_wbinvd(ctxt->vcpu);
  3123. break;
  3124. case 0x08: /* invd */
  3125. case 0x0d: /* GrpP (prefetch) */
  3126. case 0x18: /* Grp16 (prefetch/nop) */
  3127. break;
  3128. case 0x20: /* mov cr, reg */
  3129. switch (c->modrm_reg) {
  3130. case 1:
  3131. case 5 ... 7:
  3132. case 9 ... 15:
  3133. emulate_ud(ctxt);
  3134. goto done;
  3135. }
  3136. c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  3137. break;
  3138. case 0x21: /* mov from dr to reg */
  3139. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3140. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3141. emulate_ud(ctxt);
  3142. goto done;
  3143. }
  3144. ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
  3145. break;
  3146. case 0x22: /* mov reg, cr */
  3147. if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
  3148. emulate_gp(ctxt, 0);
  3149. goto done;
  3150. }
  3151. c->dst.type = OP_NONE;
  3152. break;
  3153. case 0x23: /* mov from reg to dr */
  3154. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3155. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3156. emulate_ud(ctxt);
  3157. goto done;
  3158. }
  3159. if (ops->set_dr(c->modrm_reg, c->src.val &
  3160. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3161. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  3162. /* #UD condition is already handled by the code above */
  3163. emulate_gp(ctxt, 0);
  3164. goto done;
  3165. }
  3166. c->dst.type = OP_NONE; /* no writeback */
  3167. break;
  3168. case 0x30:
  3169. /* wrmsr */
  3170. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3171. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3172. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  3173. emulate_gp(ctxt, 0);
  3174. goto done;
  3175. }
  3176. rc = X86EMUL_CONTINUE;
  3177. break;
  3178. case 0x32:
  3179. /* rdmsr */
  3180. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3181. emulate_gp(ctxt, 0);
  3182. goto done;
  3183. } else {
  3184. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3185. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3186. }
  3187. rc = X86EMUL_CONTINUE;
  3188. break;
  3189. case 0x34: /* sysenter */
  3190. rc = emulate_sysenter(ctxt, ops);
  3191. if (rc != X86EMUL_CONTINUE)
  3192. goto done;
  3193. else
  3194. goto writeback;
  3195. break;
  3196. case 0x35: /* sysexit */
  3197. rc = emulate_sysexit(ctxt, ops);
  3198. if (rc != X86EMUL_CONTINUE)
  3199. goto done;
  3200. else
  3201. goto writeback;
  3202. break;
  3203. case 0x40 ... 0x4f: /* cmov */
  3204. c->dst.val = c->dst.orig_val = c->src.val;
  3205. if (!test_cc(c->b, ctxt->eflags))
  3206. c->dst.type = OP_NONE; /* no writeback */
  3207. break;
  3208. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3209. if (test_cc(c->b, ctxt->eflags))
  3210. jmp_rel(c, c->src.val);
  3211. break;
  3212. case 0x90 ... 0x9f: /* setcc r/m8 */
  3213. c->dst.val = test_cc(c->b, ctxt->eflags);
  3214. break;
  3215. case 0xa0: /* push fs */
  3216. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3217. break;
  3218. case 0xa1: /* pop fs */
  3219. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3220. if (rc != X86EMUL_CONTINUE)
  3221. goto done;
  3222. break;
  3223. case 0xa3:
  3224. bt: /* bt */
  3225. c->dst.type = OP_NONE;
  3226. /* only subword offset */
  3227. c->src.val &= (c->dst.bytes << 3) - 1;
  3228. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3229. break;
  3230. case 0xa4: /* shld imm8, r, r/m */
  3231. case 0xa5: /* shld cl, r, r/m */
  3232. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3233. break;
  3234. case 0xa8: /* push gs */
  3235. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3236. break;
  3237. case 0xa9: /* pop gs */
  3238. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3239. if (rc != X86EMUL_CONTINUE)
  3240. goto done;
  3241. break;
  3242. case 0xab:
  3243. bts: /* bts */
  3244. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3245. break;
  3246. case 0xac: /* shrd imm8, r, r/m */
  3247. case 0xad: /* shrd cl, r, r/m */
  3248. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3249. break;
  3250. case 0xae: /* clflush */
  3251. break;
  3252. case 0xb0 ... 0xb1: /* cmpxchg */
  3253. /*
  3254. * Save real source value, then compare EAX against
  3255. * destination.
  3256. */
  3257. c->src.orig_val = c->src.val;
  3258. c->src.val = c->regs[VCPU_REGS_RAX];
  3259. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3260. if (ctxt->eflags & EFLG_ZF) {
  3261. /* Success: write back to memory. */
  3262. c->dst.val = c->src.orig_val;
  3263. } else {
  3264. /* Failure: write the value we saw to EAX. */
  3265. c->dst.type = OP_REG;
  3266. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3267. }
  3268. break;
  3269. case 0xb3:
  3270. btr: /* btr */
  3271. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3272. break;
  3273. case 0xb6 ... 0xb7: /* movzx */
  3274. c->dst.bytes = c->op_bytes;
  3275. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3276. : (u16) c->src.val;
  3277. break;
  3278. case 0xba: /* Grp8 */
  3279. switch (c->modrm_reg & 3) {
  3280. case 0:
  3281. goto bt;
  3282. case 1:
  3283. goto bts;
  3284. case 2:
  3285. goto btr;
  3286. case 3:
  3287. goto btc;
  3288. }
  3289. break;
  3290. case 0xbb:
  3291. btc: /* btc */
  3292. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3293. break;
  3294. case 0xbc: { /* bsf */
  3295. u8 zf;
  3296. __asm__ ("bsf %2, %0; setz %1"
  3297. : "=r"(c->dst.val), "=q"(zf)
  3298. : "r"(c->src.val));
  3299. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3300. if (zf) {
  3301. ctxt->eflags |= X86_EFLAGS_ZF;
  3302. c->dst.type = OP_NONE; /* Disable writeback. */
  3303. }
  3304. break;
  3305. }
  3306. case 0xbd: { /* bsr */
  3307. u8 zf;
  3308. __asm__ ("bsr %2, %0; setz %1"
  3309. : "=r"(c->dst.val), "=q"(zf)
  3310. : "r"(c->src.val));
  3311. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3312. if (zf) {
  3313. ctxt->eflags |= X86_EFLAGS_ZF;
  3314. c->dst.type = OP_NONE; /* Disable writeback. */
  3315. }
  3316. break;
  3317. }
  3318. case 0xbe ... 0xbf: /* movsx */
  3319. c->dst.bytes = c->op_bytes;
  3320. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3321. (s16) c->src.val;
  3322. break;
  3323. case 0xc0 ... 0xc1: /* xadd */
  3324. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3325. /* Write back the register source. */
  3326. c->src.val = c->dst.orig_val;
  3327. write_register_operand(&c->src);
  3328. break;
  3329. case 0xc3: /* movnti */
  3330. c->dst.bytes = c->op_bytes;
  3331. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3332. (u64) c->src.val;
  3333. break;
  3334. case 0xc7: /* Grp9 (cmpxchg8b) */
  3335. rc = emulate_grp9(ctxt, ops);
  3336. if (rc != X86EMUL_CONTINUE)
  3337. goto done;
  3338. break;
  3339. default:
  3340. goto cannot_emulate;
  3341. }
  3342. goto writeback;
  3343. cannot_emulate:
  3344. DPRINTF("Cannot emulate %02x\n", c->b);
  3345. return -1;
  3346. }