intel_hdmi.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <drm/drmP.h>
  32. #include <drm/drm_crtc.h>
  33. #include <drm/drm_edid.h>
  34. #include "intel_drv.h"
  35. #include <drm/i915_drm.h>
  36. #include "i915_drv.h"
  37. static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
  38. {
  39. return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
  40. }
  41. static void
  42. assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
  43. {
  44. struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
  45. struct drm_i915_private *dev_priv = dev->dev_private;
  46. uint32_t enabled_bits;
  47. enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
  48. WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
  49. "HDMI port enabled, expecting disabled\n");
  50. }
  51. struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  52. {
  53. struct intel_digital_port *intel_dig_port =
  54. container_of(encoder, struct intel_digital_port, base.base);
  55. return &intel_dig_port->hdmi;
  56. }
  57. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  58. {
  59. return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
  60. }
  61. void intel_dip_infoframe_csum(struct dip_infoframe *frame)
  62. {
  63. uint8_t *data = (uint8_t *)frame;
  64. uint8_t sum = 0;
  65. unsigned i;
  66. frame->checksum = 0;
  67. frame->ecc = 0;
  68. for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
  69. sum += data[i];
  70. frame->checksum = 0x100 - sum;
  71. }
  72. static u32 g4x_infoframe_index(struct dip_infoframe *frame)
  73. {
  74. switch (frame->type) {
  75. case DIP_TYPE_AVI:
  76. return VIDEO_DIP_SELECT_AVI;
  77. case DIP_TYPE_SPD:
  78. return VIDEO_DIP_SELECT_SPD;
  79. default:
  80. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  81. return 0;
  82. }
  83. }
  84. static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
  85. {
  86. switch (frame->type) {
  87. case DIP_TYPE_AVI:
  88. return VIDEO_DIP_ENABLE_AVI;
  89. case DIP_TYPE_SPD:
  90. return VIDEO_DIP_ENABLE_SPD;
  91. default:
  92. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  93. return 0;
  94. }
  95. }
  96. static u32 hsw_infoframe_enable(struct dip_infoframe *frame)
  97. {
  98. switch (frame->type) {
  99. case DIP_TYPE_AVI:
  100. return VIDEO_DIP_ENABLE_AVI_HSW;
  101. case DIP_TYPE_SPD:
  102. return VIDEO_DIP_ENABLE_SPD_HSW;
  103. default:
  104. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  105. return 0;
  106. }
  107. }
  108. static u32 hsw_infoframe_data_reg(struct dip_infoframe *frame,
  109. enum transcoder cpu_transcoder)
  110. {
  111. switch (frame->type) {
  112. case DIP_TYPE_AVI:
  113. return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder);
  114. case DIP_TYPE_SPD:
  115. return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder);
  116. default:
  117. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  118. return 0;
  119. }
  120. }
  121. static void g4x_write_infoframe(struct drm_encoder *encoder,
  122. struct dip_infoframe *frame)
  123. {
  124. uint32_t *data = (uint32_t *)frame;
  125. struct drm_device *dev = encoder->dev;
  126. struct drm_i915_private *dev_priv = dev->dev_private;
  127. u32 val = I915_READ(VIDEO_DIP_CTL);
  128. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  129. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  130. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  131. val |= g4x_infoframe_index(frame);
  132. val &= ~g4x_infoframe_enable(frame);
  133. I915_WRITE(VIDEO_DIP_CTL, val);
  134. mmiowb();
  135. for (i = 0; i < len; i += 4) {
  136. I915_WRITE(VIDEO_DIP_DATA, *data);
  137. data++;
  138. }
  139. /* Write every possible data byte to force correct ECC calculation. */
  140. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  141. I915_WRITE(VIDEO_DIP_DATA, 0);
  142. mmiowb();
  143. val |= g4x_infoframe_enable(frame);
  144. val &= ~VIDEO_DIP_FREQ_MASK;
  145. val |= VIDEO_DIP_FREQ_VSYNC;
  146. I915_WRITE(VIDEO_DIP_CTL, val);
  147. POSTING_READ(VIDEO_DIP_CTL);
  148. }
  149. static void ibx_write_infoframe(struct drm_encoder *encoder,
  150. struct dip_infoframe *frame)
  151. {
  152. uint32_t *data = (uint32_t *)frame;
  153. struct drm_device *dev = encoder->dev;
  154. struct drm_i915_private *dev_priv = dev->dev_private;
  155. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  156. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  157. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  158. u32 val = I915_READ(reg);
  159. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  160. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  161. val |= g4x_infoframe_index(frame);
  162. val &= ~g4x_infoframe_enable(frame);
  163. I915_WRITE(reg, val);
  164. mmiowb();
  165. for (i = 0; i < len; i += 4) {
  166. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  167. data++;
  168. }
  169. /* Write every possible data byte to force correct ECC calculation. */
  170. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  171. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  172. mmiowb();
  173. val |= g4x_infoframe_enable(frame);
  174. val &= ~VIDEO_DIP_FREQ_MASK;
  175. val |= VIDEO_DIP_FREQ_VSYNC;
  176. I915_WRITE(reg, val);
  177. POSTING_READ(reg);
  178. }
  179. static void cpt_write_infoframe(struct drm_encoder *encoder,
  180. struct dip_infoframe *frame)
  181. {
  182. uint32_t *data = (uint32_t *)frame;
  183. struct drm_device *dev = encoder->dev;
  184. struct drm_i915_private *dev_priv = dev->dev_private;
  185. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  186. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  187. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  188. u32 val = I915_READ(reg);
  189. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  190. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  191. val |= g4x_infoframe_index(frame);
  192. /* The DIP control register spec says that we need to update the AVI
  193. * infoframe without clearing its enable bit */
  194. if (frame->type != DIP_TYPE_AVI)
  195. val &= ~g4x_infoframe_enable(frame);
  196. I915_WRITE(reg, val);
  197. mmiowb();
  198. for (i = 0; i < len; i += 4) {
  199. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  200. data++;
  201. }
  202. /* Write every possible data byte to force correct ECC calculation. */
  203. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  204. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  205. mmiowb();
  206. val |= g4x_infoframe_enable(frame);
  207. val &= ~VIDEO_DIP_FREQ_MASK;
  208. val |= VIDEO_DIP_FREQ_VSYNC;
  209. I915_WRITE(reg, val);
  210. POSTING_READ(reg);
  211. }
  212. static void vlv_write_infoframe(struct drm_encoder *encoder,
  213. struct dip_infoframe *frame)
  214. {
  215. uint32_t *data = (uint32_t *)frame;
  216. struct drm_device *dev = encoder->dev;
  217. struct drm_i915_private *dev_priv = dev->dev_private;
  218. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  219. int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  220. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  221. u32 val = I915_READ(reg);
  222. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  223. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  224. val |= g4x_infoframe_index(frame);
  225. val &= ~g4x_infoframe_enable(frame);
  226. I915_WRITE(reg, val);
  227. mmiowb();
  228. for (i = 0; i < len; i += 4) {
  229. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  230. data++;
  231. }
  232. /* Write every possible data byte to force correct ECC calculation. */
  233. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  234. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  235. mmiowb();
  236. val |= g4x_infoframe_enable(frame);
  237. val &= ~VIDEO_DIP_FREQ_MASK;
  238. val |= VIDEO_DIP_FREQ_VSYNC;
  239. I915_WRITE(reg, val);
  240. POSTING_READ(reg);
  241. }
  242. static void hsw_write_infoframe(struct drm_encoder *encoder,
  243. struct dip_infoframe *frame)
  244. {
  245. uint32_t *data = (uint32_t *)frame;
  246. struct drm_device *dev = encoder->dev;
  247. struct drm_i915_private *dev_priv = dev->dev_private;
  248. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  249. u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->cpu_transcoder);
  250. u32 data_reg = hsw_infoframe_data_reg(frame, intel_crtc->cpu_transcoder);
  251. unsigned int i, len = DIP_HEADER_SIZE + frame->len;
  252. u32 val = I915_READ(ctl_reg);
  253. if (data_reg == 0)
  254. return;
  255. val &= ~hsw_infoframe_enable(frame);
  256. I915_WRITE(ctl_reg, val);
  257. mmiowb();
  258. for (i = 0; i < len; i += 4) {
  259. I915_WRITE(data_reg + i, *data);
  260. data++;
  261. }
  262. /* Write every possible data byte to force correct ECC calculation. */
  263. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  264. I915_WRITE(data_reg + i, 0);
  265. mmiowb();
  266. val |= hsw_infoframe_enable(frame);
  267. I915_WRITE(ctl_reg, val);
  268. POSTING_READ(ctl_reg);
  269. }
  270. static void intel_set_infoframe(struct drm_encoder *encoder,
  271. struct dip_infoframe *frame)
  272. {
  273. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  274. intel_dip_infoframe_csum(frame);
  275. intel_hdmi->write_infoframe(encoder, frame);
  276. }
  277. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
  278. struct drm_display_mode *adjusted_mode)
  279. {
  280. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  281. struct dip_infoframe avi_if = {
  282. .type = DIP_TYPE_AVI,
  283. .ver = DIP_VERSION_AVI,
  284. .len = DIP_LEN_AVI,
  285. };
  286. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
  287. avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;
  288. if (intel_hdmi->rgb_quant_range_selectable) {
  289. if (adjusted_mode->private_flags & INTEL_MODE_LIMITED_COLOR_RANGE)
  290. avi_if.body.avi.ITC_EC_Q_SC |= DIP_AVI_RGB_QUANT_RANGE_LIMITED;
  291. else
  292. avi_if.body.avi.ITC_EC_Q_SC |= DIP_AVI_RGB_QUANT_RANGE_FULL;
  293. }
  294. avi_if.body.avi.VIC = drm_mode_cea_vic(adjusted_mode);
  295. intel_set_infoframe(encoder, &avi_if);
  296. }
  297. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
  298. {
  299. struct dip_infoframe spd_if;
  300. memset(&spd_if, 0, sizeof(spd_if));
  301. spd_if.type = DIP_TYPE_SPD;
  302. spd_if.ver = DIP_VERSION_SPD;
  303. spd_if.len = DIP_LEN_SPD;
  304. strcpy(spd_if.body.spd.vn, "Intel");
  305. strcpy(spd_if.body.spd.pd, "Integrated gfx");
  306. spd_if.body.spd.sdi = DIP_SPD_PC;
  307. intel_set_infoframe(encoder, &spd_if);
  308. }
  309. static void g4x_set_infoframes(struct drm_encoder *encoder,
  310. struct drm_display_mode *adjusted_mode)
  311. {
  312. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  313. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  314. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  315. u32 reg = VIDEO_DIP_CTL;
  316. u32 val = I915_READ(reg);
  317. u32 port;
  318. assert_hdmi_port_disabled(intel_hdmi);
  319. /* If the registers were not initialized yet, they might be zeroes,
  320. * which means we're selecting the AVI DIP and we're setting its
  321. * frequency to once. This seems to really confuse the HW and make
  322. * things stop working (the register spec says the AVI always needs to
  323. * be sent every VSync). So here we avoid writing to the register more
  324. * than we need and also explicitly select the AVI DIP and explicitly
  325. * set its frequency to every VSync. Avoiding to write it twice seems to
  326. * be enough to solve the problem, but being defensive shouldn't hurt us
  327. * either. */
  328. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  329. if (!intel_hdmi->has_hdmi_sink) {
  330. if (!(val & VIDEO_DIP_ENABLE))
  331. return;
  332. val &= ~VIDEO_DIP_ENABLE;
  333. I915_WRITE(reg, val);
  334. POSTING_READ(reg);
  335. return;
  336. }
  337. switch (intel_dig_port->port) {
  338. case PORT_B:
  339. port = VIDEO_DIP_PORT_B;
  340. break;
  341. case PORT_C:
  342. port = VIDEO_DIP_PORT_C;
  343. break;
  344. default:
  345. BUG();
  346. return;
  347. }
  348. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  349. if (val & VIDEO_DIP_ENABLE) {
  350. val &= ~VIDEO_DIP_ENABLE;
  351. I915_WRITE(reg, val);
  352. POSTING_READ(reg);
  353. }
  354. val &= ~VIDEO_DIP_PORT_MASK;
  355. val |= port;
  356. }
  357. val |= VIDEO_DIP_ENABLE;
  358. val &= ~VIDEO_DIP_ENABLE_VENDOR;
  359. I915_WRITE(reg, val);
  360. POSTING_READ(reg);
  361. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  362. intel_hdmi_set_spd_infoframe(encoder);
  363. }
  364. static void ibx_set_infoframes(struct drm_encoder *encoder,
  365. struct drm_display_mode *adjusted_mode)
  366. {
  367. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  368. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  369. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  370. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  371. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  372. u32 val = I915_READ(reg);
  373. u32 port;
  374. assert_hdmi_port_disabled(intel_hdmi);
  375. /* See the big comment in g4x_set_infoframes() */
  376. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  377. if (!intel_hdmi->has_hdmi_sink) {
  378. if (!(val & VIDEO_DIP_ENABLE))
  379. return;
  380. val &= ~VIDEO_DIP_ENABLE;
  381. I915_WRITE(reg, val);
  382. POSTING_READ(reg);
  383. return;
  384. }
  385. switch (intel_dig_port->port) {
  386. case PORT_B:
  387. port = VIDEO_DIP_PORT_B;
  388. break;
  389. case PORT_C:
  390. port = VIDEO_DIP_PORT_C;
  391. break;
  392. case PORT_D:
  393. port = VIDEO_DIP_PORT_D;
  394. break;
  395. default:
  396. BUG();
  397. return;
  398. }
  399. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  400. if (val & VIDEO_DIP_ENABLE) {
  401. val &= ~VIDEO_DIP_ENABLE;
  402. I915_WRITE(reg, val);
  403. POSTING_READ(reg);
  404. }
  405. val &= ~VIDEO_DIP_PORT_MASK;
  406. val |= port;
  407. }
  408. val |= VIDEO_DIP_ENABLE;
  409. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  410. VIDEO_DIP_ENABLE_GCP);
  411. I915_WRITE(reg, val);
  412. POSTING_READ(reg);
  413. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  414. intel_hdmi_set_spd_infoframe(encoder);
  415. }
  416. static void cpt_set_infoframes(struct drm_encoder *encoder,
  417. struct drm_display_mode *adjusted_mode)
  418. {
  419. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  420. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  421. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  422. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  423. u32 val = I915_READ(reg);
  424. assert_hdmi_port_disabled(intel_hdmi);
  425. /* See the big comment in g4x_set_infoframes() */
  426. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  427. if (!intel_hdmi->has_hdmi_sink) {
  428. if (!(val & VIDEO_DIP_ENABLE))
  429. return;
  430. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
  431. I915_WRITE(reg, val);
  432. POSTING_READ(reg);
  433. return;
  434. }
  435. /* Set both together, unset both together: see the spec. */
  436. val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
  437. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  438. VIDEO_DIP_ENABLE_GCP);
  439. I915_WRITE(reg, val);
  440. POSTING_READ(reg);
  441. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  442. intel_hdmi_set_spd_infoframe(encoder);
  443. }
  444. static void vlv_set_infoframes(struct drm_encoder *encoder,
  445. struct drm_display_mode *adjusted_mode)
  446. {
  447. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  448. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  449. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  450. u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  451. u32 val = I915_READ(reg);
  452. assert_hdmi_port_disabled(intel_hdmi);
  453. /* See the big comment in g4x_set_infoframes() */
  454. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  455. if (!intel_hdmi->has_hdmi_sink) {
  456. if (!(val & VIDEO_DIP_ENABLE))
  457. return;
  458. val &= ~VIDEO_DIP_ENABLE;
  459. I915_WRITE(reg, val);
  460. POSTING_READ(reg);
  461. return;
  462. }
  463. val |= VIDEO_DIP_ENABLE;
  464. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  465. VIDEO_DIP_ENABLE_GCP);
  466. I915_WRITE(reg, val);
  467. POSTING_READ(reg);
  468. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  469. intel_hdmi_set_spd_infoframe(encoder);
  470. }
  471. static void hsw_set_infoframes(struct drm_encoder *encoder,
  472. struct drm_display_mode *adjusted_mode)
  473. {
  474. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  475. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  476. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  477. u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->cpu_transcoder);
  478. u32 val = I915_READ(reg);
  479. assert_hdmi_port_disabled(intel_hdmi);
  480. if (!intel_hdmi->has_hdmi_sink) {
  481. I915_WRITE(reg, 0);
  482. POSTING_READ(reg);
  483. return;
  484. }
  485. val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
  486. VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
  487. I915_WRITE(reg, val);
  488. POSTING_READ(reg);
  489. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  490. intel_hdmi_set_spd_infoframe(encoder);
  491. }
  492. static void intel_hdmi_mode_set(struct drm_encoder *encoder,
  493. struct drm_display_mode *mode,
  494. struct drm_display_mode *adjusted_mode)
  495. {
  496. struct drm_device *dev = encoder->dev;
  497. struct drm_i915_private *dev_priv = dev->dev_private;
  498. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  499. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  500. u32 hdmi_val;
  501. hdmi_val = SDVO_ENCODING_HDMI;
  502. if (!HAS_PCH_SPLIT(dev))
  503. hdmi_val |= intel_hdmi->color_range;
  504. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  505. hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
  506. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  507. hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
  508. if (intel_crtc->bpp > 24)
  509. hdmi_val |= COLOR_FORMAT_12bpc;
  510. else
  511. hdmi_val |= COLOR_FORMAT_8bpc;
  512. /* Required on CPT */
  513. if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
  514. hdmi_val |= HDMI_MODE_SELECT;
  515. if (intel_hdmi->has_audio) {
  516. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  517. pipe_name(intel_crtc->pipe));
  518. hdmi_val |= SDVO_AUDIO_ENABLE;
  519. hdmi_val |= SDVO_NULL_PACKETS_DURING_VSYNC;
  520. intel_write_eld(encoder, adjusted_mode);
  521. }
  522. if (HAS_PCH_CPT(dev))
  523. hdmi_val |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
  524. else if (intel_crtc->pipe == PIPE_B)
  525. hdmi_val |= SDVO_PIPE_B_SELECT;
  526. I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
  527. POSTING_READ(intel_hdmi->hdmi_reg);
  528. intel_hdmi->set_infoframes(encoder, adjusted_mode);
  529. }
  530. static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
  531. enum pipe *pipe)
  532. {
  533. struct drm_device *dev = encoder->base.dev;
  534. struct drm_i915_private *dev_priv = dev->dev_private;
  535. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  536. u32 tmp;
  537. tmp = I915_READ(intel_hdmi->hdmi_reg);
  538. if (!(tmp & SDVO_ENABLE))
  539. return false;
  540. if (HAS_PCH_CPT(dev))
  541. *pipe = PORT_TO_PIPE_CPT(tmp);
  542. else
  543. *pipe = PORT_TO_PIPE(tmp);
  544. return true;
  545. }
  546. static void intel_enable_hdmi(struct intel_encoder *encoder)
  547. {
  548. struct drm_device *dev = encoder->base.dev;
  549. struct drm_i915_private *dev_priv = dev->dev_private;
  550. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  551. u32 temp;
  552. u32 enable_bits = SDVO_ENABLE;
  553. if (intel_hdmi->has_audio)
  554. enable_bits |= SDVO_AUDIO_ENABLE;
  555. temp = I915_READ(intel_hdmi->hdmi_reg);
  556. /* HW workaround for IBX, we need to move the port to transcoder A
  557. * before disabling it. */
  558. if (HAS_PCH_IBX(dev)) {
  559. struct drm_crtc *crtc = encoder->base.crtc;
  560. int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
  561. /* Restore the transcoder select bit. */
  562. if (pipe == PIPE_B)
  563. enable_bits |= SDVO_PIPE_B_SELECT;
  564. }
  565. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  566. * we do this anyway which shows more stable in testing.
  567. */
  568. if (HAS_PCH_SPLIT(dev)) {
  569. I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
  570. POSTING_READ(intel_hdmi->hdmi_reg);
  571. }
  572. temp |= enable_bits;
  573. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  574. POSTING_READ(intel_hdmi->hdmi_reg);
  575. /* HW workaround, need to write this twice for issue that may result
  576. * in first write getting masked.
  577. */
  578. if (HAS_PCH_SPLIT(dev)) {
  579. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  580. POSTING_READ(intel_hdmi->hdmi_reg);
  581. }
  582. }
  583. static void intel_disable_hdmi(struct intel_encoder *encoder)
  584. {
  585. struct drm_device *dev = encoder->base.dev;
  586. struct drm_i915_private *dev_priv = dev->dev_private;
  587. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  588. u32 temp;
  589. u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
  590. temp = I915_READ(intel_hdmi->hdmi_reg);
  591. /* HW workaround for IBX, we need to move the port to transcoder A
  592. * before disabling it. */
  593. if (HAS_PCH_IBX(dev)) {
  594. struct drm_crtc *crtc = encoder->base.crtc;
  595. int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
  596. if (temp & SDVO_PIPE_B_SELECT) {
  597. temp &= ~SDVO_PIPE_B_SELECT;
  598. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  599. POSTING_READ(intel_hdmi->hdmi_reg);
  600. /* Again we need to write this twice. */
  601. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  602. POSTING_READ(intel_hdmi->hdmi_reg);
  603. /* Transcoder selection bits only update
  604. * effectively on vblank. */
  605. if (crtc)
  606. intel_wait_for_vblank(dev, pipe);
  607. else
  608. msleep(50);
  609. }
  610. }
  611. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  612. * we do this anyway which shows more stable in testing.
  613. */
  614. if (HAS_PCH_SPLIT(dev)) {
  615. I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
  616. POSTING_READ(intel_hdmi->hdmi_reg);
  617. }
  618. temp &= ~enable_bits;
  619. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  620. POSTING_READ(intel_hdmi->hdmi_reg);
  621. /* HW workaround, need to write this twice for issue that may result
  622. * in first write getting masked.
  623. */
  624. if (HAS_PCH_SPLIT(dev)) {
  625. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  626. POSTING_READ(intel_hdmi->hdmi_reg);
  627. }
  628. }
  629. static int intel_hdmi_mode_valid(struct drm_connector *connector,
  630. struct drm_display_mode *mode)
  631. {
  632. if (mode->clock > 165000)
  633. return MODE_CLOCK_HIGH;
  634. if (mode->clock < 20000)
  635. return MODE_CLOCK_LOW;
  636. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  637. return MODE_NO_DBLESCAN;
  638. return MODE_OK;
  639. }
  640. bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
  641. const struct drm_display_mode *mode,
  642. struct drm_display_mode *adjusted_mode)
  643. {
  644. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  645. if (intel_hdmi->color_range_auto) {
  646. /* See CEA-861-E - 5.1 Default Encoding Parameters */
  647. if (intel_hdmi->has_hdmi_sink &&
  648. drm_mode_cea_vic(adjusted_mode) > 1)
  649. intel_hdmi->color_range = SDVO_COLOR_RANGE_16_235;
  650. else
  651. intel_hdmi->color_range = 0;
  652. }
  653. if (intel_hdmi->color_range)
  654. adjusted_mode->private_flags |= INTEL_MODE_LIMITED_COLOR_RANGE;
  655. return true;
  656. }
  657. static bool g4x_hdmi_connected(struct intel_hdmi *intel_hdmi)
  658. {
  659. struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
  660. struct drm_i915_private *dev_priv = dev->dev_private;
  661. struct intel_digital_port *intel_dig_port = hdmi_to_dig_port(intel_hdmi);
  662. uint32_t bit;
  663. switch (intel_dig_port->port) {
  664. case PORT_B:
  665. bit = PORTB_HOTPLUG_LIVE_STATUS;
  666. break;
  667. case PORT_C:
  668. bit = PORTC_HOTPLUG_LIVE_STATUS;
  669. break;
  670. default:
  671. bit = 0;
  672. break;
  673. }
  674. return I915_READ(PORT_HOTPLUG_STAT) & bit;
  675. }
  676. static enum drm_connector_status
  677. intel_hdmi_detect(struct drm_connector *connector, bool force)
  678. {
  679. struct drm_device *dev = connector->dev;
  680. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  681. struct intel_digital_port *intel_dig_port =
  682. hdmi_to_dig_port(intel_hdmi);
  683. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  684. struct drm_i915_private *dev_priv = dev->dev_private;
  685. struct edid *edid;
  686. enum drm_connector_status status = connector_status_disconnected;
  687. if (IS_G4X(dev) && !g4x_hdmi_connected(intel_hdmi))
  688. return status;
  689. else if (HAS_PCH_SPLIT(dev) &&
  690. !ibx_digital_port_connected(dev_priv, intel_dig_port))
  691. return status;
  692. intel_hdmi->has_hdmi_sink = false;
  693. intel_hdmi->has_audio = false;
  694. intel_hdmi->rgb_quant_range_selectable = false;
  695. edid = drm_get_edid(connector,
  696. intel_gmbus_get_adapter(dev_priv,
  697. intel_hdmi->ddc_bus));
  698. if (edid) {
  699. if (edid->input & DRM_EDID_INPUT_DIGITAL) {
  700. status = connector_status_connected;
  701. if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
  702. intel_hdmi->has_hdmi_sink =
  703. drm_detect_hdmi_monitor(edid);
  704. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  705. intel_hdmi->rgb_quant_range_selectable =
  706. drm_rgb_quant_range_selectable(edid);
  707. }
  708. kfree(edid);
  709. }
  710. if (status == connector_status_connected) {
  711. if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
  712. intel_hdmi->has_audio =
  713. (intel_hdmi->force_audio == HDMI_AUDIO_ON);
  714. intel_encoder->type = INTEL_OUTPUT_HDMI;
  715. }
  716. return status;
  717. }
  718. static int intel_hdmi_get_modes(struct drm_connector *connector)
  719. {
  720. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  721. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  722. /* We should parse the EDID data and find out if it's an HDMI sink so
  723. * we can send audio to it.
  724. */
  725. return intel_ddc_get_modes(connector,
  726. intel_gmbus_get_adapter(dev_priv,
  727. intel_hdmi->ddc_bus));
  728. }
  729. static bool
  730. intel_hdmi_detect_audio(struct drm_connector *connector)
  731. {
  732. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  733. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  734. struct edid *edid;
  735. bool has_audio = false;
  736. edid = drm_get_edid(connector,
  737. intel_gmbus_get_adapter(dev_priv,
  738. intel_hdmi->ddc_bus));
  739. if (edid) {
  740. if (edid->input & DRM_EDID_INPUT_DIGITAL)
  741. has_audio = drm_detect_monitor_audio(edid);
  742. kfree(edid);
  743. }
  744. return has_audio;
  745. }
  746. static int
  747. intel_hdmi_set_property(struct drm_connector *connector,
  748. struct drm_property *property,
  749. uint64_t val)
  750. {
  751. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  752. struct intel_digital_port *intel_dig_port =
  753. hdmi_to_dig_port(intel_hdmi);
  754. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  755. int ret;
  756. ret = drm_object_property_set_value(&connector->base, property, val);
  757. if (ret)
  758. return ret;
  759. if (property == dev_priv->force_audio_property) {
  760. enum hdmi_force_audio i = val;
  761. bool has_audio;
  762. if (i == intel_hdmi->force_audio)
  763. return 0;
  764. intel_hdmi->force_audio = i;
  765. if (i == HDMI_AUDIO_AUTO)
  766. has_audio = intel_hdmi_detect_audio(connector);
  767. else
  768. has_audio = (i == HDMI_AUDIO_ON);
  769. if (i == HDMI_AUDIO_OFF_DVI)
  770. intel_hdmi->has_hdmi_sink = 0;
  771. intel_hdmi->has_audio = has_audio;
  772. goto done;
  773. }
  774. if (property == dev_priv->broadcast_rgb_property) {
  775. switch (val) {
  776. case INTEL_BROADCAST_RGB_AUTO:
  777. intel_hdmi->color_range_auto = true;
  778. break;
  779. case INTEL_BROADCAST_RGB_FULL:
  780. intel_hdmi->color_range_auto = false;
  781. intel_hdmi->color_range = 0;
  782. break;
  783. case INTEL_BROADCAST_RGB_LIMITED:
  784. intel_hdmi->color_range_auto = false;
  785. intel_hdmi->color_range = SDVO_COLOR_RANGE_16_235;
  786. break;
  787. default:
  788. return -EINVAL;
  789. }
  790. goto done;
  791. }
  792. return -EINVAL;
  793. done:
  794. if (intel_dig_port->base.base.crtc)
  795. intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
  796. return 0;
  797. }
  798. static void intel_hdmi_destroy(struct drm_connector *connector)
  799. {
  800. drm_sysfs_connector_remove(connector);
  801. drm_connector_cleanup(connector);
  802. kfree(connector);
  803. }
  804. static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
  805. .mode_fixup = intel_hdmi_mode_fixup,
  806. .mode_set = intel_hdmi_mode_set,
  807. .disable = intel_encoder_noop,
  808. };
  809. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  810. .dpms = intel_connector_dpms,
  811. .detect = intel_hdmi_detect,
  812. .fill_modes = drm_helper_probe_single_connector_modes,
  813. .set_property = intel_hdmi_set_property,
  814. .destroy = intel_hdmi_destroy,
  815. };
  816. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  817. .get_modes = intel_hdmi_get_modes,
  818. .mode_valid = intel_hdmi_mode_valid,
  819. .best_encoder = intel_best_encoder,
  820. };
  821. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  822. .destroy = intel_encoder_destroy,
  823. };
  824. static void
  825. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  826. {
  827. intel_attach_force_audio_property(connector);
  828. intel_attach_broadcast_rgb_property(connector);
  829. intel_hdmi->color_range_auto = true;
  830. }
  831. void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
  832. struct intel_connector *intel_connector)
  833. {
  834. struct drm_connector *connector = &intel_connector->base;
  835. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  836. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  837. struct drm_device *dev = intel_encoder->base.dev;
  838. struct drm_i915_private *dev_priv = dev->dev_private;
  839. enum port port = intel_dig_port->port;
  840. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  841. DRM_MODE_CONNECTOR_HDMIA);
  842. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  843. connector->polled = DRM_CONNECTOR_POLL_HPD;
  844. connector->interlace_allowed = 1;
  845. connector->doublescan_allowed = 0;
  846. switch (port) {
  847. case PORT_B:
  848. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  849. dev_priv->hotplug_supported_mask |= PORTB_HOTPLUG_INT_STATUS;
  850. break;
  851. case PORT_C:
  852. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  853. dev_priv->hotplug_supported_mask |= PORTC_HOTPLUG_INT_STATUS;
  854. break;
  855. case PORT_D:
  856. intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
  857. dev_priv->hotplug_supported_mask |= PORTD_HOTPLUG_INT_STATUS;
  858. break;
  859. case PORT_A:
  860. /* Internal port only for eDP. */
  861. default:
  862. BUG();
  863. }
  864. if (!HAS_PCH_SPLIT(dev)) {
  865. intel_hdmi->write_infoframe = g4x_write_infoframe;
  866. intel_hdmi->set_infoframes = g4x_set_infoframes;
  867. } else if (IS_VALLEYVIEW(dev)) {
  868. intel_hdmi->write_infoframe = vlv_write_infoframe;
  869. intel_hdmi->set_infoframes = vlv_set_infoframes;
  870. } else if (HAS_DDI(dev)) {
  871. intel_hdmi->write_infoframe = hsw_write_infoframe;
  872. intel_hdmi->set_infoframes = hsw_set_infoframes;
  873. } else if (HAS_PCH_IBX(dev)) {
  874. intel_hdmi->write_infoframe = ibx_write_infoframe;
  875. intel_hdmi->set_infoframes = ibx_set_infoframes;
  876. } else {
  877. intel_hdmi->write_infoframe = cpt_write_infoframe;
  878. intel_hdmi->set_infoframes = cpt_set_infoframes;
  879. }
  880. if (HAS_DDI(dev))
  881. intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
  882. else
  883. intel_connector->get_hw_state = intel_connector_get_hw_state;
  884. intel_hdmi_add_properties(intel_hdmi, connector);
  885. intel_connector_attach_encoder(intel_connector, intel_encoder);
  886. drm_sysfs_connector_add(connector);
  887. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  888. * 0xd. Failure to do so will result in spurious interrupts being
  889. * generated on the port when a cable is not attached.
  890. */
  891. if (IS_G4X(dev) && !IS_GM45(dev)) {
  892. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  893. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  894. }
  895. }
  896. void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port)
  897. {
  898. struct intel_digital_port *intel_dig_port;
  899. struct intel_encoder *intel_encoder;
  900. struct drm_encoder *encoder;
  901. struct intel_connector *intel_connector;
  902. intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
  903. if (!intel_dig_port)
  904. return;
  905. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  906. if (!intel_connector) {
  907. kfree(intel_dig_port);
  908. return;
  909. }
  910. intel_encoder = &intel_dig_port->base;
  911. encoder = &intel_encoder->base;
  912. drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
  913. DRM_MODE_ENCODER_TMDS);
  914. drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);
  915. intel_encoder->enable = intel_enable_hdmi;
  916. intel_encoder->disable = intel_disable_hdmi;
  917. intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
  918. intel_encoder->type = INTEL_OUTPUT_HDMI;
  919. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  920. intel_encoder->cloneable = false;
  921. intel_dig_port->port = port;
  922. intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
  923. intel_dig_port->dp.output_reg = 0;
  924. intel_hdmi_init_connector(intel_dig_port, intel_connector);
  925. }