mcbsp.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233
  1. /*
  2. * linux/arch/arm/mach-omap2/mcbsp.c
  3. *
  4. * Copyright (C) 2008 Instituto Nokia de Tecnologia
  5. * Contact: Eduardo Valentin <eduardo.valentin@indt.org.br>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * Multichannel mode not supported.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/init.h>
  15. #include <linux/clk.h>
  16. #include <linux/err.h>
  17. #include <linux/io.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/slab.h>
  20. #include <plat/dma.h>
  21. #include <plat/cpu.h>
  22. #include <plat/mcbsp.h>
  23. #include <plat/omap_device.h>
  24. #include <linux/pm_runtime.h>
  25. #include "control.h"
  26. /*
  27. * FIXME: Find a mechanism to enable/disable runtime the McBSP ICLK autoidle.
  28. * Sidetone needs non-gated ICLK and sidetone autoidle is broken.
  29. */
  30. #include "cm2xxx_3xxx.h"
  31. #include "cm-regbits-34xx.h"
  32. /* McBSP1 internal signal muxing function for OMAP2/3 */
  33. static int omap2_mcbsp1_mux_rx_clk(struct device *dev, const char *signal,
  34. const char *src)
  35. {
  36. u32 v;
  37. v = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0);
  38. if (!strcmp(signal, "clkr")) {
  39. if (!strcmp(src, "clkr"))
  40. v &= ~OMAP2_MCBSP1_CLKR_MASK;
  41. else if (!strcmp(src, "clkx"))
  42. v |= OMAP2_MCBSP1_CLKR_MASK;
  43. else
  44. return -EINVAL;
  45. } else if (!strcmp(signal, "fsr")) {
  46. if (!strcmp(src, "fsr"))
  47. v &= ~OMAP2_MCBSP1_FSR_MASK;
  48. else if (!strcmp(src, "fsx"))
  49. v |= OMAP2_MCBSP1_FSR_MASK;
  50. else
  51. return -EINVAL;
  52. } else {
  53. return -EINVAL;
  54. }
  55. omap_ctrl_writel(v, OMAP2_CONTROL_DEVCONF0);
  56. return 0;
  57. }
  58. /* McBSP4 internal signal muxing function for OMAP4 */
  59. #define OMAP4_CONTROL_MCBSPLP_ALBCTRLRX_FSX (1 << 31)
  60. #define OMAP4_CONTROL_MCBSPLP_ALBCTRLRX_CLKX (1 << 30)
  61. static int omap4_mcbsp4_mux_rx_clk(struct device *dev, const char *signal,
  62. const char *src)
  63. {
  64. u32 v;
  65. /*
  66. * In CONTROL_MCBSPLP register only bit 30 (CLKR mux), and bit 31 (FSR
  67. * mux) is used */
  68. v = omap4_ctrl_pad_readl(OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_MCBSPLP);
  69. if (!strcmp(signal, "clkr")) {
  70. if (!strcmp(src, "clkr"))
  71. v &= ~OMAP4_CONTROL_MCBSPLP_ALBCTRLRX_CLKX;
  72. else if (!strcmp(src, "clkx"))
  73. v |= OMAP4_CONTROL_MCBSPLP_ALBCTRLRX_CLKX;
  74. else
  75. return -EINVAL;
  76. } else if (!strcmp(signal, "fsr")) {
  77. if (!strcmp(src, "fsr"))
  78. v &= ~OMAP4_CONTROL_MCBSPLP_ALBCTRLRX_FSX;
  79. else if (!strcmp(src, "fsx"))
  80. v |= OMAP4_CONTROL_MCBSPLP_ALBCTRLRX_FSX;
  81. else
  82. return -EINVAL;
  83. } else {
  84. return -EINVAL;
  85. }
  86. omap4_ctrl_pad_writel(v, OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_MCBSPLP);
  87. return 0;
  88. }
  89. /* McBSP CLKS source switching function */
  90. static int omap2_mcbsp_set_clk_src(struct device *dev, struct clk *clk,
  91. const char *src)
  92. {
  93. struct clk *fck_src;
  94. char *fck_src_name;
  95. int r;
  96. if (!strcmp(src, "clks_ext"))
  97. fck_src_name = "pad_fck";
  98. else if (!strcmp(src, "clks_fclk"))
  99. fck_src_name = "prcm_fck";
  100. else
  101. return -EINVAL;
  102. fck_src = clk_get(dev, fck_src_name);
  103. if (IS_ERR_OR_NULL(fck_src)) {
  104. pr_err("omap-mcbsp: %s: could not clk_get() %s\n", "clks",
  105. fck_src_name);
  106. return -EINVAL;
  107. }
  108. pm_runtime_put_sync(dev);
  109. r = clk_set_parent(clk, fck_src);
  110. if (IS_ERR_VALUE(r)) {
  111. pr_err("omap-mcbsp: %s: could not clk_set_parent() to %s\n",
  112. "clks", fck_src_name);
  113. clk_put(fck_src);
  114. return -EINVAL;
  115. }
  116. pm_runtime_get_sync(dev);
  117. clk_put(fck_src);
  118. return 0;
  119. }
  120. static int omap3_enable_st_clock(unsigned int id, bool enable)
  121. {
  122. unsigned int w;
  123. /*
  124. * Sidetone uses McBSP ICLK - which must not idle when sidetones
  125. * are enabled or sidetones start sounding ugly.
  126. */
  127. w = omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
  128. if (enable)
  129. w &= ~(1 << (id - 2));
  130. else
  131. w |= 1 << (id - 2);
  132. omap2_cm_write_mod_reg(w, OMAP3430_PER_MOD, CM_AUTOIDLE);
  133. return 0;
  134. }
  135. static int __init omap_init_mcbsp(struct omap_hwmod *oh, void *unused)
  136. {
  137. int id, count = 1;
  138. char *name = "omap-mcbsp";
  139. struct omap_hwmod *oh_device[2];
  140. struct omap_mcbsp_platform_data *pdata = NULL;
  141. struct platform_device *pdev;
  142. sscanf(oh->name, "mcbsp%d", &id);
  143. pdata = kzalloc(sizeof(struct omap_mcbsp_platform_data), GFP_KERNEL);
  144. if (!pdata) {
  145. pr_err("%s: No memory for mcbsp\n", __func__);
  146. return -ENOMEM;
  147. }
  148. pdata->reg_step = 4;
  149. if (oh->class->rev < MCBSP_CONFIG_TYPE2) {
  150. pdata->reg_size = 2;
  151. } else {
  152. pdata->reg_size = 4;
  153. pdata->has_ccr = true;
  154. }
  155. pdata->set_clk_src = omap2_mcbsp_set_clk_src;
  156. /* On OMAP2/3 the McBSP1 port has 6 pin configuration */
  157. if (id == 1 && oh->class->rev < MCBSP_CONFIG_TYPE4)
  158. pdata->mux_signal = omap2_mcbsp1_mux_rx_clk;
  159. /* On OMAP4 the McBSP4 port has 6 pin configuration */
  160. if (id == 4 && oh->class->rev == MCBSP_CONFIG_TYPE4)
  161. pdata->mux_signal = omap4_mcbsp4_mux_rx_clk;
  162. if (oh->class->rev == MCBSP_CONFIG_TYPE3) {
  163. if (id == 2)
  164. /* The FIFO has 1024 + 256 locations */
  165. pdata->buffer_size = 0x500;
  166. else
  167. /* The FIFO has 128 locations */
  168. pdata->buffer_size = 0x80;
  169. } else if (oh->class->rev == MCBSP_CONFIG_TYPE4) {
  170. /* The FIFO has 128 locations for all instances */
  171. pdata->buffer_size = 0x80;
  172. }
  173. if (oh->class->rev >= MCBSP_CONFIG_TYPE3)
  174. pdata->has_wakeup = true;
  175. oh_device[0] = oh;
  176. if (oh->dev_attr) {
  177. oh_device[1] = omap_hwmod_lookup((
  178. (struct omap_mcbsp_dev_attr *)(oh->dev_attr))->sidetone);
  179. pdata->enable_st_clock = omap3_enable_st_clock;
  180. count++;
  181. }
  182. pdev = omap_device_build_ss(name, id, oh_device, count, pdata,
  183. sizeof(*pdata), NULL, 0, false);
  184. kfree(pdata);
  185. if (IS_ERR(pdev)) {
  186. pr_err("%s: Can't build omap_device for %s:%s.\n", __func__,
  187. name, oh->name);
  188. return PTR_ERR(pdev);
  189. }
  190. return 0;
  191. }
  192. static int __init omap2_mcbsp_init(void)
  193. {
  194. omap_hwmod_for_each_by_class("mcbsp", omap_init_mcbsp, NULL);
  195. return 0;
  196. }
  197. arch_initcall(omap2_mcbsp_init);