sata_sil24.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211
  1. /*
  2. * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
  3. *
  4. * Copyright 2005 Tejun Heo
  5. *
  6. * Based on preview driver from Silicon Image.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2, or (at your option) any
  11. * later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/blkdev.h>
  23. #include <linux/delay.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <scsi/scsi_host.h>
  28. #include <scsi/scsi_cmnd.h>
  29. #include <linux/libata.h>
  30. #define DRV_NAME "sata_sil24"
  31. #define DRV_VERSION "1.0"
  32. /*
  33. * Port request block (PRB) 32 bytes
  34. */
  35. struct sil24_prb {
  36. __le16 ctrl;
  37. __le16 prot;
  38. __le32 rx_cnt;
  39. u8 fis[6 * 4];
  40. };
  41. /*
  42. * Scatter gather entry (SGE) 16 bytes
  43. */
  44. struct sil24_sge {
  45. __le64 addr;
  46. __le32 cnt;
  47. __le32 flags;
  48. };
  49. /*
  50. * Port multiplier
  51. */
  52. struct sil24_port_multiplier {
  53. __le32 diag;
  54. __le32 sactive;
  55. };
  56. enum {
  57. SIL24_HOST_BAR = 0,
  58. SIL24_PORT_BAR = 2,
  59. /*
  60. * Global controller registers (128 bytes @ BAR0)
  61. */
  62. /* 32 bit regs */
  63. HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
  64. HOST_CTRL = 0x40,
  65. HOST_IRQ_STAT = 0x44,
  66. HOST_PHY_CFG = 0x48,
  67. HOST_BIST_CTRL = 0x50,
  68. HOST_BIST_PTRN = 0x54,
  69. HOST_BIST_STAT = 0x58,
  70. HOST_MEM_BIST_STAT = 0x5c,
  71. HOST_FLASH_CMD = 0x70,
  72. /* 8 bit regs */
  73. HOST_FLASH_DATA = 0x74,
  74. HOST_TRANSITION_DETECT = 0x75,
  75. HOST_GPIO_CTRL = 0x76,
  76. HOST_I2C_ADDR = 0x78, /* 32 bit */
  77. HOST_I2C_DATA = 0x7c,
  78. HOST_I2C_XFER_CNT = 0x7e,
  79. HOST_I2C_CTRL = 0x7f,
  80. /* HOST_SLOT_STAT bits */
  81. HOST_SSTAT_ATTN = (1 << 31),
  82. /* HOST_CTRL bits */
  83. HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
  84. HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
  85. HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
  86. HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
  87. HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
  88. HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
  89. /*
  90. * Port registers
  91. * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
  92. */
  93. PORT_REGS_SIZE = 0x2000,
  94. PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
  95. PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
  96. PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
  97. PORT_PMP_STATUS = 0x0000, /* port device status offset */
  98. PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
  99. PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
  100. /* 32 bit regs */
  101. PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
  102. PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
  103. PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
  104. PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
  105. PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
  106. PORT_ACTIVATE_UPPER_ADDR= 0x101c,
  107. PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
  108. PORT_CMD_ERR = 0x1024, /* command error number */
  109. PORT_FIS_CFG = 0x1028,
  110. PORT_FIFO_THRES = 0x102c,
  111. /* 16 bit regs */
  112. PORT_DECODE_ERR_CNT = 0x1040,
  113. PORT_DECODE_ERR_THRESH = 0x1042,
  114. PORT_CRC_ERR_CNT = 0x1044,
  115. PORT_CRC_ERR_THRESH = 0x1046,
  116. PORT_HSHK_ERR_CNT = 0x1048,
  117. PORT_HSHK_ERR_THRESH = 0x104a,
  118. /* 32 bit regs */
  119. PORT_PHY_CFG = 0x1050,
  120. PORT_SLOT_STAT = 0x1800,
  121. PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
  122. PORT_CONTEXT = 0x1e04,
  123. PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
  124. PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
  125. PORT_SCONTROL = 0x1f00,
  126. PORT_SSTATUS = 0x1f04,
  127. PORT_SERROR = 0x1f08,
  128. PORT_SACTIVE = 0x1f0c,
  129. /* PORT_CTRL_STAT bits */
  130. PORT_CS_PORT_RST = (1 << 0), /* port reset */
  131. PORT_CS_DEV_RST = (1 << 1), /* device reset */
  132. PORT_CS_INIT = (1 << 2), /* port initialize */
  133. PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
  134. PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
  135. PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
  136. PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
  137. PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
  138. PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
  139. /* PORT_IRQ_STAT/ENABLE_SET/CLR */
  140. /* bits[11:0] are masked */
  141. PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
  142. PORT_IRQ_ERROR = (1 << 1), /* command execution error */
  143. PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
  144. PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
  145. PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
  146. PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
  147. PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
  148. PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
  149. PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
  150. PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
  151. PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
  152. PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
  153. DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
  154. PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
  155. PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
  156. /* bits[27:16] are unmasked (raw) */
  157. PORT_IRQ_RAW_SHIFT = 16,
  158. PORT_IRQ_MASKED_MASK = 0x7ff,
  159. PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
  160. /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
  161. PORT_IRQ_STEER_SHIFT = 30,
  162. PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
  163. /* PORT_CMD_ERR constants */
  164. PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
  165. PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
  166. PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
  167. PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
  168. PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
  169. PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
  170. PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
  171. PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
  172. PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
  173. PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
  174. PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
  175. PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
  176. PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
  177. PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
  178. PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
  179. PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
  180. PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
  181. PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
  182. PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
  183. PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
  184. PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
  185. PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
  186. /* bits of PRB control field */
  187. PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
  188. PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
  189. PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
  190. PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
  191. PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
  192. /* PRB protocol field */
  193. PRB_PROT_PACKET = (1 << 0),
  194. PRB_PROT_TCQ = (1 << 1),
  195. PRB_PROT_NCQ = (1 << 2),
  196. PRB_PROT_READ = (1 << 3),
  197. PRB_PROT_WRITE = (1 << 4),
  198. PRB_PROT_TRANSPARENT = (1 << 5),
  199. /*
  200. * Other constants
  201. */
  202. SGE_TRM = (1 << 31), /* Last SGE in chain */
  203. SGE_LNK = (1 << 30), /* linked list
  204. Points to SGT, not SGE */
  205. SGE_DRD = (1 << 29), /* discard data read (/dev/null)
  206. data address ignored */
  207. SIL24_MAX_CMDS = 31,
  208. /* board id */
  209. BID_SIL3124 = 0,
  210. BID_SIL3132 = 1,
  211. BID_SIL3131 = 2,
  212. /* host flags */
  213. SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  214. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  215. ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
  216. ATA_FLAG_AN,
  217. SIL24_COMMON_LFLAGS = ATA_LFLAG_SKIP_D2H_BSY,
  218. SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
  219. IRQ_STAT_4PORTS = 0xf,
  220. };
  221. struct sil24_ata_block {
  222. struct sil24_prb prb;
  223. struct sil24_sge sge[LIBATA_MAX_PRD];
  224. };
  225. struct sil24_atapi_block {
  226. struct sil24_prb prb;
  227. u8 cdb[16];
  228. struct sil24_sge sge[LIBATA_MAX_PRD - 1];
  229. };
  230. union sil24_cmd_block {
  231. struct sil24_ata_block ata;
  232. struct sil24_atapi_block atapi;
  233. };
  234. static struct sil24_cerr_info {
  235. unsigned int err_mask, action;
  236. const char *desc;
  237. } sil24_cerr_db[] = {
  238. [0] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  239. "device error" },
  240. [PORT_CERR_DEV] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  241. "device error via D2H FIS" },
  242. [PORT_CERR_SDB] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  243. "device error via SDB FIS" },
  244. [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
  245. "error in data FIS" },
  246. [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
  247. "failed to transmit command FIS" },
  248. [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  249. "protocol mismatch" },
  250. [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  251. "data directon mismatch" },
  252. [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  253. "ran out of SGEs while writing" },
  254. [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  255. "ran out of SGEs while reading" },
  256. [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  257. "invalid data directon for ATAPI CDB" },
  258. [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
  259. "SGT no on qword boundary" },
  260. [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  261. "PCI target abort while fetching SGT" },
  262. [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  263. "PCI master abort while fetching SGT" },
  264. [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  265. "PCI parity error while fetching SGT" },
  266. [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
  267. "PRB not on qword boundary" },
  268. [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  269. "PCI target abort while fetching PRB" },
  270. [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  271. "PCI master abort while fetching PRB" },
  272. [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  273. "PCI parity error while fetching PRB" },
  274. [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  275. "undefined error while transferring data" },
  276. [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  277. "PCI target abort while transferring data" },
  278. [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  279. "PCI master abort while transferring data" },
  280. [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  281. "PCI parity error while transferring data" },
  282. [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  283. "FIS received while sending service FIS" },
  284. };
  285. /*
  286. * ap->private_data
  287. *
  288. * The preview driver always returned 0 for status. We emulate it
  289. * here from the previous interrupt.
  290. */
  291. struct sil24_port_priv {
  292. union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
  293. dma_addr_t cmd_block_dma; /* DMA base addr for them */
  294. struct ata_taskfile tf; /* Cached taskfile registers */
  295. };
  296. static void sil24_dev_config(struct ata_device *dev);
  297. static u8 sil24_check_status(struct ata_port *ap);
  298. static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val);
  299. static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
  300. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  301. static void sil24_qc_prep(struct ata_queued_cmd *qc);
  302. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
  303. static void sil24_irq_clear(struct ata_port *ap);
  304. static void sil24_freeze(struct ata_port *ap);
  305. static void sil24_thaw(struct ata_port *ap);
  306. static void sil24_error_handler(struct ata_port *ap);
  307. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
  308. static int sil24_port_start(struct ata_port *ap);
  309. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  310. #ifdef CONFIG_PM
  311. static int sil24_pci_device_resume(struct pci_dev *pdev);
  312. #endif
  313. static const struct pci_device_id sil24_pci_tbl[] = {
  314. { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
  315. { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
  316. { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
  317. { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
  318. { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
  319. { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
  320. { } /* terminate list */
  321. };
  322. static struct pci_driver sil24_pci_driver = {
  323. .name = DRV_NAME,
  324. .id_table = sil24_pci_tbl,
  325. .probe = sil24_init_one,
  326. .remove = ata_pci_remove_one,
  327. #ifdef CONFIG_PM
  328. .suspend = ata_pci_device_suspend,
  329. .resume = sil24_pci_device_resume,
  330. #endif
  331. };
  332. static struct scsi_host_template sil24_sht = {
  333. .module = THIS_MODULE,
  334. .name = DRV_NAME,
  335. .ioctl = ata_scsi_ioctl,
  336. .queuecommand = ata_scsi_queuecmd,
  337. .change_queue_depth = ata_scsi_change_queue_depth,
  338. .can_queue = SIL24_MAX_CMDS,
  339. .this_id = ATA_SHT_THIS_ID,
  340. .sg_tablesize = LIBATA_MAX_PRD,
  341. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  342. .emulated = ATA_SHT_EMULATED,
  343. .use_clustering = ATA_SHT_USE_CLUSTERING,
  344. .proc_name = DRV_NAME,
  345. .dma_boundary = ATA_DMA_BOUNDARY,
  346. .slave_configure = ata_scsi_slave_config,
  347. .slave_destroy = ata_scsi_slave_destroy,
  348. .bios_param = ata_std_bios_param,
  349. };
  350. static const struct ata_port_operations sil24_ops = {
  351. .dev_config = sil24_dev_config,
  352. .check_status = sil24_check_status,
  353. .check_altstatus = sil24_check_status,
  354. .dev_select = ata_noop_dev_select,
  355. .tf_read = sil24_tf_read,
  356. .qc_defer = ata_std_qc_defer,
  357. .qc_prep = sil24_qc_prep,
  358. .qc_issue = sil24_qc_issue,
  359. .irq_clear = sil24_irq_clear,
  360. .scr_read = sil24_scr_read,
  361. .scr_write = sil24_scr_write,
  362. .freeze = sil24_freeze,
  363. .thaw = sil24_thaw,
  364. .error_handler = sil24_error_handler,
  365. .post_internal_cmd = sil24_post_internal_cmd,
  366. .port_start = sil24_port_start,
  367. };
  368. /*
  369. * Use bits 30-31 of port_flags to encode available port numbers.
  370. * Current maxium is 4.
  371. */
  372. #define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
  373. #define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
  374. static const struct ata_port_info sil24_port_info[] = {
  375. /* sil_3124 */
  376. {
  377. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
  378. SIL24_FLAG_PCIX_IRQ_WOC,
  379. .link_flags = SIL24_COMMON_LFLAGS,
  380. .pio_mask = 0x1f, /* pio0-4 */
  381. .mwdma_mask = 0x07, /* mwdma0-2 */
  382. .udma_mask = ATA_UDMA5, /* udma0-5 */
  383. .port_ops = &sil24_ops,
  384. },
  385. /* sil_3132 */
  386. {
  387. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
  388. .link_flags = SIL24_COMMON_LFLAGS,
  389. .pio_mask = 0x1f, /* pio0-4 */
  390. .mwdma_mask = 0x07, /* mwdma0-2 */
  391. .udma_mask = ATA_UDMA5, /* udma0-5 */
  392. .port_ops = &sil24_ops,
  393. },
  394. /* sil_3131/sil_3531 */
  395. {
  396. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
  397. .link_flags = SIL24_COMMON_LFLAGS,
  398. .pio_mask = 0x1f, /* pio0-4 */
  399. .mwdma_mask = 0x07, /* mwdma0-2 */
  400. .udma_mask = ATA_UDMA5, /* udma0-5 */
  401. .port_ops = &sil24_ops,
  402. },
  403. };
  404. static int sil24_tag(int tag)
  405. {
  406. if (unlikely(ata_tag_internal(tag)))
  407. return 0;
  408. return tag;
  409. }
  410. static void sil24_dev_config(struct ata_device *dev)
  411. {
  412. void __iomem *port = dev->link->ap->ioaddr.cmd_addr;
  413. if (dev->cdb_len == 16)
  414. writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
  415. else
  416. writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
  417. }
  418. static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
  419. {
  420. void __iomem *port = ap->ioaddr.cmd_addr;
  421. struct sil24_prb __iomem *prb;
  422. u8 fis[6 * 4];
  423. prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
  424. memcpy_fromio(fis, prb->fis, sizeof(fis));
  425. ata_tf_from_fis(fis, tf);
  426. }
  427. static u8 sil24_check_status(struct ata_port *ap)
  428. {
  429. struct sil24_port_priv *pp = ap->private_data;
  430. return pp->tf.command;
  431. }
  432. static int sil24_scr_map[] = {
  433. [SCR_CONTROL] = 0,
  434. [SCR_STATUS] = 1,
  435. [SCR_ERROR] = 2,
  436. [SCR_ACTIVE] = 3,
  437. };
  438. static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val)
  439. {
  440. void __iomem *scr_addr = ap->ioaddr.scr_addr;
  441. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  442. void __iomem *addr;
  443. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  444. *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
  445. return 0;
  446. }
  447. return -EINVAL;
  448. }
  449. static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
  450. {
  451. void __iomem *scr_addr = ap->ioaddr.scr_addr;
  452. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  453. void __iomem *addr;
  454. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  455. writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
  456. return 0;
  457. }
  458. return -EINVAL;
  459. }
  460. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  461. {
  462. struct sil24_port_priv *pp = ap->private_data;
  463. *tf = pp->tf;
  464. }
  465. static int sil24_init_port(struct ata_port *ap)
  466. {
  467. void __iomem *port = ap->ioaddr.cmd_addr;
  468. u32 tmp;
  469. writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
  470. ata_wait_register(port + PORT_CTRL_STAT,
  471. PORT_CS_INIT, PORT_CS_INIT, 10, 100);
  472. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  473. PORT_CS_RDY, 0, 10, 100);
  474. if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY)
  475. return -EIO;
  476. return 0;
  477. }
  478. static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
  479. const struct ata_taskfile *tf,
  480. int is_cmd, u32 ctrl,
  481. unsigned long timeout_msec)
  482. {
  483. void __iomem *port = ap->ioaddr.cmd_addr;
  484. struct sil24_port_priv *pp = ap->private_data;
  485. struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
  486. dma_addr_t paddr = pp->cmd_block_dma;
  487. u32 irq_enabled, irq_mask, irq_stat;
  488. int rc;
  489. prb->ctrl = cpu_to_le16(ctrl);
  490. ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
  491. /* temporarily plug completion and error interrupts */
  492. irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
  493. writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
  494. writel((u32)paddr, port + PORT_CMD_ACTIVATE);
  495. writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
  496. irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
  497. irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask, 0x0,
  498. 10, timeout_msec);
  499. writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
  500. irq_stat >>= PORT_IRQ_RAW_SHIFT;
  501. if (irq_stat & PORT_IRQ_COMPLETE)
  502. rc = 0;
  503. else {
  504. /* force port into known state */
  505. sil24_init_port(ap);
  506. if (irq_stat & PORT_IRQ_ERROR)
  507. rc = -EIO;
  508. else
  509. rc = -EBUSY;
  510. }
  511. /* restore IRQ enabled */
  512. writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
  513. return rc;
  514. }
  515. static int sil24_do_softreset(struct ata_link *link, unsigned int *class,
  516. int pmp, unsigned long deadline)
  517. {
  518. struct ata_port *ap = link->ap;
  519. unsigned long timeout_msec = 0;
  520. struct ata_taskfile tf;
  521. const char *reason;
  522. int rc;
  523. DPRINTK("ENTER\n");
  524. if (ata_link_offline(link)) {
  525. DPRINTK("PHY reports no device\n");
  526. *class = ATA_DEV_NONE;
  527. goto out;
  528. }
  529. /* put the port into known state */
  530. if (sil24_init_port(ap)) {
  531. reason ="port not ready";
  532. goto err;
  533. }
  534. /* do SRST */
  535. if (time_after(deadline, jiffies))
  536. timeout_msec = jiffies_to_msecs(deadline - jiffies);
  537. ata_tf_init(link->device, &tf); /* doesn't really matter */
  538. rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
  539. timeout_msec);
  540. if (rc == -EBUSY) {
  541. reason = "timeout";
  542. goto err;
  543. } else if (rc) {
  544. reason = "SRST command error";
  545. goto err;
  546. }
  547. sil24_read_tf(ap, 0, &tf);
  548. *class = ata_dev_classify(&tf);
  549. if (*class == ATA_DEV_UNKNOWN)
  550. *class = ATA_DEV_NONE;
  551. out:
  552. DPRINTK("EXIT, class=%u\n", *class);
  553. return 0;
  554. err:
  555. ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
  556. return -EIO;
  557. }
  558. static int sil24_softreset(struct ata_link *link, unsigned int *class,
  559. unsigned long deadline)
  560. {
  561. return sil24_do_softreset(link, class, 0, deadline);
  562. }
  563. static int sil24_hardreset(struct ata_link *link, unsigned int *class,
  564. unsigned long deadline)
  565. {
  566. struct ata_port *ap = link->ap;
  567. void __iomem *port = ap->ioaddr.cmd_addr;
  568. const char *reason;
  569. int tout_msec, rc;
  570. u32 tmp;
  571. /* sil24 does the right thing(tm) without any protection */
  572. sata_set_spd(link);
  573. tout_msec = 100;
  574. if (ata_link_online(link))
  575. tout_msec = 5000;
  576. writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
  577. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  578. PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10, tout_msec);
  579. /* SStatus oscillates between zero and valid status after
  580. * DEV_RST, debounce it.
  581. */
  582. rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
  583. if (rc) {
  584. reason = "PHY debouncing failed";
  585. goto err;
  586. }
  587. if (tmp & PORT_CS_DEV_RST) {
  588. if (ata_link_offline(link))
  589. return 0;
  590. reason = "link not ready";
  591. goto err;
  592. }
  593. /* Sil24 doesn't store signature FIS after hardreset, so we
  594. * can't wait for BSY to clear. Some devices take a long time
  595. * to get ready and those devices will choke if we don't wait
  596. * for BSY clearance here. Tell libata to perform follow-up
  597. * softreset.
  598. */
  599. return -EAGAIN;
  600. err:
  601. ata_link_printk(link, KERN_ERR, "hardreset failed (%s)\n", reason);
  602. return -EIO;
  603. }
  604. static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
  605. struct sil24_sge *sge)
  606. {
  607. struct scatterlist *sg;
  608. ata_for_each_sg(sg, qc) {
  609. sge->addr = cpu_to_le64(sg_dma_address(sg));
  610. sge->cnt = cpu_to_le32(sg_dma_len(sg));
  611. if (ata_sg_is_last(sg, qc))
  612. sge->flags = cpu_to_le32(SGE_TRM);
  613. else
  614. sge->flags = 0;
  615. sge++;
  616. }
  617. }
  618. static void sil24_qc_prep(struct ata_queued_cmd *qc)
  619. {
  620. struct ata_port *ap = qc->ap;
  621. struct sil24_port_priv *pp = ap->private_data;
  622. union sil24_cmd_block *cb;
  623. struct sil24_prb *prb;
  624. struct sil24_sge *sge;
  625. u16 ctrl = 0;
  626. cb = &pp->cmd_block[sil24_tag(qc->tag)];
  627. switch (qc->tf.protocol) {
  628. case ATA_PROT_PIO:
  629. case ATA_PROT_DMA:
  630. case ATA_PROT_NCQ:
  631. case ATA_PROT_NODATA:
  632. prb = &cb->ata.prb;
  633. sge = cb->ata.sge;
  634. break;
  635. case ATA_PROT_ATAPI:
  636. case ATA_PROT_ATAPI_DMA:
  637. case ATA_PROT_ATAPI_NODATA:
  638. prb = &cb->atapi.prb;
  639. sge = cb->atapi.sge;
  640. memset(cb->atapi.cdb, 0, 32);
  641. memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
  642. if (qc->tf.protocol != ATA_PROT_ATAPI_NODATA) {
  643. if (qc->tf.flags & ATA_TFLAG_WRITE)
  644. ctrl = PRB_CTRL_PACKET_WRITE;
  645. else
  646. ctrl = PRB_CTRL_PACKET_READ;
  647. }
  648. break;
  649. default:
  650. prb = NULL; /* shut up, gcc */
  651. sge = NULL;
  652. BUG();
  653. }
  654. prb->ctrl = cpu_to_le16(ctrl);
  655. ata_tf_to_fis(&qc->tf, 0, 1, prb->fis);
  656. if (qc->flags & ATA_QCFLAG_DMAMAP)
  657. sil24_fill_sg(qc, sge);
  658. }
  659. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
  660. {
  661. struct ata_port *ap = qc->ap;
  662. struct sil24_port_priv *pp = ap->private_data;
  663. void __iomem *port = ap->ioaddr.cmd_addr;
  664. unsigned int tag = sil24_tag(qc->tag);
  665. dma_addr_t paddr;
  666. void __iomem *activate;
  667. paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
  668. activate = port + PORT_CMD_ACTIVATE + tag * 8;
  669. writel((u32)paddr, activate);
  670. writel((u64)paddr >> 32, activate + 4);
  671. return 0;
  672. }
  673. static void sil24_irq_clear(struct ata_port *ap)
  674. {
  675. /* unused */
  676. }
  677. static void sil24_freeze(struct ata_port *ap)
  678. {
  679. void __iomem *port = ap->ioaddr.cmd_addr;
  680. /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
  681. * PORT_IRQ_ENABLE instead.
  682. */
  683. writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
  684. }
  685. static void sil24_thaw(struct ata_port *ap)
  686. {
  687. void __iomem *port = ap->ioaddr.cmd_addr;
  688. u32 tmp;
  689. /* clear IRQ */
  690. tmp = readl(port + PORT_IRQ_STAT);
  691. writel(tmp, port + PORT_IRQ_STAT);
  692. /* turn IRQ back on */
  693. writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
  694. }
  695. static void sil24_error_intr(struct ata_port *ap)
  696. {
  697. void __iomem *port = ap->ioaddr.cmd_addr;
  698. struct sil24_port_priv *pp = ap->private_data;
  699. struct ata_eh_info *ehi = &ap->link.eh_info;
  700. int freeze = 0;
  701. u32 irq_stat;
  702. /* on error, we need to clear IRQ explicitly */
  703. irq_stat = readl(port + PORT_IRQ_STAT);
  704. writel(irq_stat, port + PORT_IRQ_STAT);
  705. /* first, analyze and record host port events */
  706. ata_ehi_clear_desc(ehi);
  707. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  708. if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
  709. ata_ehi_push_desc(ehi, "SDB notify");
  710. sata_async_notification(ap);
  711. }
  712. if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
  713. ata_ehi_hotplugged(ehi);
  714. ata_ehi_push_desc(ehi, "%s",
  715. irq_stat & PORT_IRQ_PHYRDY_CHG ?
  716. "PHY RDY changed" : "device exchanged");
  717. freeze = 1;
  718. }
  719. if (irq_stat & PORT_IRQ_UNK_FIS) {
  720. ehi->err_mask |= AC_ERR_HSM;
  721. ehi->action |= ATA_EH_SOFTRESET;
  722. ata_ehi_push_desc(ehi, "unknown FIS");
  723. freeze = 1;
  724. }
  725. /* deal with command error */
  726. if (irq_stat & PORT_IRQ_ERROR) {
  727. struct sil24_cerr_info *ci = NULL;
  728. unsigned int err_mask = 0, action = 0;
  729. struct ata_queued_cmd *qc;
  730. u32 cerr;
  731. /* analyze CMD_ERR */
  732. cerr = readl(port + PORT_CMD_ERR);
  733. if (cerr < ARRAY_SIZE(sil24_cerr_db))
  734. ci = &sil24_cerr_db[cerr];
  735. if (ci && ci->desc) {
  736. err_mask |= ci->err_mask;
  737. action |= ci->action;
  738. ata_ehi_push_desc(ehi, "%s", ci->desc);
  739. } else {
  740. err_mask |= AC_ERR_OTHER;
  741. action |= ATA_EH_SOFTRESET;
  742. ata_ehi_push_desc(ehi, "unknown command error %d",
  743. cerr);
  744. }
  745. /* record error info */
  746. qc = ata_qc_from_tag(ap, ap->link.active_tag);
  747. if (qc) {
  748. sil24_read_tf(ap, qc->tag, &pp->tf);
  749. qc->err_mask |= err_mask;
  750. } else
  751. ehi->err_mask |= err_mask;
  752. ehi->action |= action;
  753. }
  754. /* freeze or abort */
  755. if (freeze)
  756. ata_port_freeze(ap);
  757. else
  758. ata_port_abort(ap);
  759. }
  760. static void sil24_finish_qc(struct ata_queued_cmd *qc)
  761. {
  762. struct ata_port *ap = qc->ap;
  763. struct sil24_port_priv *pp = ap->private_data;
  764. if (qc->flags & ATA_QCFLAG_RESULT_TF)
  765. sil24_read_tf(ap, qc->tag, &pp->tf);
  766. }
  767. static inline void sil24_host_intr(struct ata_port *ap)
  768. {
  769. void __iomem *port = ap->ioaddr.cmd_addr;
  770. u32 slot_stat, qc_active;
  771. int rc;
  772. /* If PCIX_IRQ_WOC, there's an inherent race window between
  773. * clearing IRQ pending status and reading PORT_SLOT_STAT
  774. * which may cause spurious interrupts afterwards. This is
  775. * unavoidable and much better than losing interrupts which
  776. * happens if IRQ pending is cleared after reading
  777. * PORT_SLOT_STAT.
  778. */
  779. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  780. writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
  781. slot_stat = readl(port + PORT_SLOT_STAT);
  782. if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
  783. sil24_error_intr(ap);
  784. return;
  785. }
  786. qc_active = slot_stat & ~HOST_SSTAT_ATTN;
  787. rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc);
  788. if (rc > 0)
  789. return;
  790. if (rc < 0) {
  791. struct ata_eh_info *ehi = &ap->link.eh_info;
  792. ehi->err_mask |= AC_ERR_HSM;
  793. ehi->action |= ATA_EH_SOFTRESET;
  794. ata_port_freeze(ap);
  795. return;
  796. }
  797. /* spurious interrupts are expected if PCIX_IRQ_WOC */
  798. if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
  799. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  800. "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
  801. slot_stat, ap->link.active_tag, ap->link.sactive);
  802. }
  803. static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
  804. {
  805. struct ata_host *host = dev_instance;
  806. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  807. unsigned handled = 0;
  808. u32 status;
  809. int i;
  810. status = readl(host_base + HOST_IRQ_STAT);
  811. if (status == 0xffffffff) {
  812. printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
  813. "PCI fault or device removal?\n");
  814. goto out;
  815. }
  816. if (!(status & IRQ_STAT_4PORTS))
  817. goto out;
  818. spin_lock(&host->lock);
  819. for (i = 0; i < host->n_ports; i++)
  820. if (status & (1 << i)) {
  821. struct ata_port *ap = host->ports[i];
  822. if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
  823. sil24_host_intr(ap);
  824. handled++;
  825. } else
  826. printk(KERN_ERR DRV_NAME
  827. ": interrupt from disabled port %d\n", i);
  828. }
  829. spin_unlock(&host->lock);
  830. out:
  831. return IRQ_RETVAL(handled);
  832. }
  833. static void sil24_error_handler(struct ata_port *ap)
  834. {
  835. struct ata_eh_context *ehc = &ap->link.eh_context;
  836. if (sil24_init_port(ap)) {
  837. ata_eh_freeze_port(ap);
  838. ehc->i.action |= ATA_EH_HARDRESET;
  839. }
  840. /* perform recovery */
  841. ata_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset,
  842. ata_std_postreset);
  843. }
  844. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
  845. {
  846. struct ata_port *ap = qc->ap;
  847. /* make DMA engine forget about the failed command */
  848. if (qc->flags & ATA_QCFLAG_FAILED)
  849. sil24_init_port(ap);
  850. }
  851. static int sil24_port_start(struct ata_port *ap)
  852. {
  853. struct device *dev = ap->host->dev;
  854. struct sil24_port_priv *pp;
  855. union sil24_cmd_block *cb;
  856. size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
  857. dma_addr_t cb_dma;
  858. int rc;
  859. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  860. if (!pp)
  861. return -ENOMEM;
  862. pp->tf.command = ATA_DRDY;
  863. cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
  864. if (!cb)
  865. return -ENOMEM;
  866. memset(cb, 0, cb_size);
  867. rc = ata_pad_alloc(ap, dev);
  868. if (rc)
  869. return rc;
  870. pp->cmd_block = cb;
  871. pp->cmd_block_dma = cb_dma;
  872. ap->private_data = pp;
  873. return 0;
  874. }
  875. static void sil24_init_controller(struct ata_host *host)
  876. {
  877. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  878. void __iomem *port_base = host->iomap[SIL24_PORT_BAR];
  879. u32 tmp;
  880. int i;
  881. /* GPIO off */
  882. writel(0, host_base + HOST_FLASH_CMD);
  883. /* clear global reset & mask interrupts during initialization */
  884. writel(0, host_base + HOST_CTRL);
  885. /* init ports */
  886. for (i = 0; i < host->n_ports; i++) {
  887. void __iomem *port = port_base + i * PORT_REGS_SIZE;
  888. /* Initial PHY setting */
  889. writel(0x20c, port + PORT_PHY_CFG);
  890. /* Clear port RST */
  891. tmp = readl(port + PORT_CTRL_STAT);
  892. if (tmp & PORT_CS_PORT_RST) {
  893. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  894. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  895. PORT_CS_PORT_RST,
  896. PORT_CS_PORT_RST, 10, 100);
  897. if (tmp & PORT_CS_PORT_RST)
  898. dev_printk(KERN_ERR, host->dev,
  899. "failed to clear port RST\n");
  900. }
  901. /* Configure IRQ WoC */
  902. if (host->ports[0]->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  903. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
  904. else
  905. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
  906. /* Zero error counters. */
  907. writel(0x8000, port + PORT_DECODE_ERR_THRESH);
  908. writel(0x8000, port + PORT_CRC_ERR_THRESH);
  909. writel(0x8000, port + PORT_HSHK_ERR_THRESH);
  910. writel(0x0000, port + PORT_DECODE_ERR_CNT);
  911. writel(0x0000, port + PORT_CRC_ERR_CNT);
  912. writel(0x0000, port + PORT_HSHK_ERR_CNT);
  913. /* Always use 64bit activation */
  914. writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
  915. /* Clear port multiplier enable and resume bits */
  916. writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME,
  917. port + PORT_CTRL_CLR);
  918. }
  919. /* Turn on interrupts */
  920. writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
  921. }
  922. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  923. {
  924. static int printed_version = 0;
  925. struct ata_port_info pi = sil24_port_info[ent->driver_data];
  926. const struct ata_port_info *ppi[] = { &pi, NULL };
  927. void __iomem * const *iomap;
  928. struct ata_host *host;
  929. int i, rc;
  930. u32 tmp;
  931. if (!printed_version++)
  932. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  933. /* acquire resources */
  934. rc = pcim_enable_device(pdev);
  935. if (rc)
  936. return rc;
  937. rc = pcim_iomap_regions(pdev,
  938. (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
  939. DRV_NAME);
  940. if (rc)
  941. return rc;
  942. iomap = pcim_iomap_table(pdev);
  943. /* apply workaround for completion IRQ loss on PCI-X errata */
  944. if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
  945. tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
  946. if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
  947. dev_printk(KERN_INFO, &pdev->dev,
  948. "Applying completion IRQ loss on PCI-X "
  949. "errata fix\n");
  950. else
  951. pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
  952. }
  953. /* allocate and fill host */
  954. host = ata_host_alloc_pinfo(&pdev->dev, ppi,
  955. SIL24_FLAG2NPORTS(ppi[0]->flags));
  956. if (!host)
  957. return -ENOMEM;
  958. host->iomap = iomap;
  959. for (i = 0; i < host->n_ports; i++) {
  960. struct ata_port *ap = host->ports[i];
  961. size_t offset = ap->port_no * PORT_REGS_SIZE;
  962. void __iomem *port = iomap[SIL24_PORT_BAR] + offset;
  963. host->ports[i]->ioaddr.cmd_addr = port;
  964. host->ports[i]->ioaddr.scr_addr = port + PORT_SCONTROL;
  965. ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
  966. ata_port_pbar_desc(ap, SIL24_PORT_BAR, offset, "port");
  967. }
  968. /* configure and activate the device */
  969. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  970. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  971. if (rc) {
  972. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  973. if (rc) {
  974. dev_printk(KERN_ERR, &pdev->dev,
  975. "64-bit DMA enable failed\n");
  976. return rc;
  977. }
  978. }
  979. } else {
  980. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  981. if (rc) {
  982. dev_printk(KERN_ERR, &pdev->dev,
  983. "32-bit DMA enable failed\n");
  984. return rc;
  985. }
  986. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  987. if (rc) {
  988. dev_printk(KERN_ERR, &pdev->dev,
  989. "32-bit consistent DMA enable failed\n");
  990. return rc;
  991. }
  992. }
  993. sil24_init_controller(host);
  994. pci_set_master(pdev);
  995. return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
  996. &sil24_sht);
  997. }
  998. #ifdef CONFIG_PM
  999. static int sil24_pci_device_resume(struct pci_dev *pdev)
  1000. {
  1001. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1002. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1003. int rc;
  1004. rc = ata_pci_device_do_resume(pdev);
  1005. if (rc)
  1006. return rc;
  1007. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
  1008. writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
  1009. sil24_init_controller(host);
  1010. ata_host_resume(host);
  1011. return 0;
  1012. }
  1013. #endif
  1014. static int __init sil24_init(void)
  1015. {
  1016. return pci_register_driver(&sil24_pci_driver);
  1017. }
  1018. static void __exit sil24_exit(void)
  1019. {
  1020. pci_unregister_driver(&sil24_pci_driver);
  1021. }
  1022. MODULE_AUTHOR("Tejun Heo");
  1023. MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
  1024. MODULE_LICENSE("GPL");
  1025. MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
  1026. module_init(sil24_init);
  1027. module_exit(sil24_exit);