intel_ringbuffer.h 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269
  1. #ifndef _INTEL_RINGBUFFER_H_
  2. #define _INTEL_RINGBUFFER_H_
  3. /*
  4. * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
  5. * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
  6. * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
  7. *
  8. * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
  9. * cacheline, the Head Pointer must not be greater than the Tail
  10. * Pointer."
  11. */
  12. #define I915_RING_FREE_SPACE 64
  13. struct intel_hw_status_page {
  14. u32 *page_addr;
  15. unsigned int gfx_addr;
  16. struct drm_i915_gem_object *obj;
  17. };
  18. #define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
  19. #define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
  20. #define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
  21. #define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
  22. #define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base))
  23. #define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
  24. #define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
  25. #define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
  26. #define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
  27. #define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
  28. #define I915_READ_NOPID(ring) I915_READ(RING_NOPID((ring)->mmio_base))
  29. #define I915_READ_SYNC_0(ring) I915_READ(RING_SYNC_0((ring)->mmio_base))
  30. #define I915_READ_SYNC_1(ring) I915_READ(RING_SYNC_1((ring)->mmio_base))
  31. struct intel_ring_hangcheck {
  32. bool deadlock;
  33. u32 seqno;
  34. u32 acthd;
  35. int score;
  36. };
  37. struct intel_ring_buffer {
  38. const char *name;
  39. enum intel_ring_id {
  40. RCS = 0x0,
  41. VCS,
  42. BCS,
  43. VECS,
  44. } id;
  45. #define I915_NUM_RINGS 4
  46. u32 mmio_base;
  47. void __iomem *virtual_start;
  48. struct drm_device *dev;
  49. struct drm_i915_gem_object *obj;
  50. u32 head;
  51. u32 tail;
  52. int space;
  53. int size;
  54. int effective_size;
  55. struct intel_hw_status_page status_page;
  56. /** We track the position of the requests in the ring buffer, and
  57. * when each is retired we increment last_retired_head as the GPU
  58. * must have finished processing the request and so we know we
  59. * can advance the ringbuffer up to that position.
  60. *
  61. * last_retired_head is set to -1 after the value is consumed so
  62. * we can detect new retirements.
  63. */
  64. u32 last_retired_head;
  65. struct {
  66. u32 gt; /* protected by dev_priv->irq_lock */
  67. u32 pm; /* protected by dev_priv->rps.lock (sucks) */
  68. } irq_refcount;
  69. u32 irq_enable_mask; /* bitmask to enable ring interrupt */
  70. u32 trace_irq_seqno;
  71. u32 sync_seqno[I915_NUM_RINGS-1];
  72. bool __must_check (*irq_get)(struct intel_ring_buffer *ring);
  73. void (*irq_put)(struct intel_ring_buffer *ring);
  74. int (*init)(struct intel_ring_buffer *ring);
  75. void (*write_tail)(struct intel_ring_buffer *ring,
  76. u32 value);
  77. int __must_check (*flush)(struct intel_ring_buffer *ring,
  78. u32 invalidate_domains,
  79. u32 flush_domains);
  80. int (*add_request)(struct intel_ring_buffer *ring);
  81. /* Some chipsets are not quite as coherent as advertised and need
  82. * an expensive kick to force a true read of the up-to-date seqno.
  83. * However, the up-to-date seqno is not always required and the last
  84. * seen value is good enough. Note that the seqno will always be
  85. * monotonic, even if not coherent.
  86. */
  87. u32 (*get_seqno)(struct intel_ring_buffer *ring,
  88. bool lazy_coherency);
  89. void (*set_seqno)(struct intel_ring_buffer *ring,
  90. u32 seqno);
  91. int (*dispatch_execbuffer)(struct intel_ring_buffer *ring,
  92. u32 offset, u32 length,
  93. unsigned flags);
  94. #define I915_DISPATCH_SECURE 0x1
  95. #define I915_DISPATCH_PINNED 0x2
  96. void (*cleanup)(struct intel_ring_buffer *ring);
  97. int (*sync_to)(struct intel_ring_buffer *ring,
  98. struct intel_ring_buffer *to,
  99. u32 seqno);
  100. /* our mbox written by others */
  101. u32 semaphore_register[I915_NUM_RINGS];
  102. /* mboxes this ring signals to */
  103. u32 signal_mbox[I915_NUM_RINGS];
  104. /**
  105. * List of objects currently involved in rendering from the
  106. * ringbuffer.
  107. *
  108. * Includes buffers having the contents of their GPU caches
  109. * flushed, not necessarily primitives. last_rendering_seqno
  110. * represents when the rendering involved will be completed.
  111. *
  112. * A reference is held on the buffer while on this list.
  113. */
  114. struct list_head active_list;
  115. /**
  116. * List of breadcrumbs associated with GPU requests currently
  117. * outstanding.
  118. */
  119. struct list_head request_list;
  120. /**
  121. * Do we have some not yet emitted requests outstanding?
  122. */
  123. u32 outstanding_lazy_request;
  124. bool gpu_caches_dirty;
  125. bool fbc_dirty;
  126. wait_queue_head_t irq_queue;
  127. /**
  128. * Do an explicit TLB flush before MI_SET_CONTEXT
  129. */
  130. bool itlb_before_ctx_switch;
  131. struct i915_hw_context *default_context;
  132. struct i915_hw_context *last_context;
  133. struct intel_ring_hangcheck hangcheck;
  134. void *private;
  135. };
  136. static inline bool
  137. intel_ring_initialized(struct intel_ring_buffer *ring)
  138. {
  139. return ring->obj != NULL;
  140. }
  141. static inline unsigned
  142. intel_ring_flag(struct intel_ring_buffer *ring)
  143. {
  144. return 1 << ring->id;
  145. }
  146. static inline u32
  147. intel_ring_sync_index(struct intel_ring_buffer *ring,
  148. struct intel_ring_buffer *other)
  149. {
  150. int idx;
  151. /*
  152. * cs -> 0 = vcs, 1 = bcs
  153. * vcs -> 0 = bcs, 1 = cs,
  154. * bcs -> 0 = cs, 1 = vcs.
  155. */
  156. idx = (other - ring) - 1;
  157. if (idx < 0)
  158. idx += I915_NUM_RINGS;
  159. return idx;
  160. }
  161. static inline u32
  162. intel_read_status_page(struct intel_ring_buffer *ring,
  163. int reg)
  164. {
  165. /* Ensure that the compiler doesn't optimize away the load. */
  166. barrier();
  167. return ring->status_page.page_addr[reg];
  168. }
  169. static inline void
  170. intel_write_status_page(struct intel_ring_buffer *ring,
  171. int reg, u32 value)
  172. {
  173. ring->status_page.page_addr[reg] = value;
  174. }
  175. /**
  176. * Reads a dword out of the status page, which is written to from the command
  177. * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
  178. * MI_STORE_DATA_IMM.
  179. *
  180. * The following dwords have a reserved meaning:
  181. * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
  182. * 0x04: ring 0 head pointer
  183. * 0x05: ring 1 head pointer (915-class)
  184. * 0x06: ring 2 head pointer (915-class)
  185. * 0x10-0x1b: Context status DWords (GM45)
  186. * 0x1f: Last written status offset. (GM45)
  187. *
  188. * The area from dword 0x20 to 0x3ff is available for driver usage.
  189. */
  190. #define I915_GEM_HWS_INDEX 0x20
  191. #define I915_GEM_HWS_SCRATCH_INDEX 0x30
  192. #define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
  193. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring);
  194. int __must_check intel_ring_begin(struct intel_ring_buffer *ring, int n);
  195. static inline void intel_ring_emit(struct intel_ring_buffer *ring,
  196. u32 data)
  197. {
  198. iowrite32(data, ring->virtual_start + ring->tail);
  199. ring->tail += 4;
  200. }
  201. void intel_ring_advance(struct intel_ring_buffer *ring);
  202. int __must_check intel_ring_idle(struct intel_ring_buffer *ring);
  203. void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno);
  204. int intel_ring_flush_all_caches(struct intel_ring_buffer *ring);
  205. int intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring);
  206. int intel_init_render_ring_buffer(struct drm_device *dev);
  207. int intel_init_bsd_ring_buffer(struct drm_device *dev);
  208. int intel_init_blt_ring_buffer(struct drm_device *dev);
  209. int intel_init_vebox_ring_buffer(struct drm_device *dev);
  210. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring);
  211. void intel_ring_setup_status_page(struct intel_ring_buffer *ring);
  212. static inline u32 intel_ring_get_tail(struct intel_ring_buffer *ring)
  213. {
  214. return ring->tail;
  215. }
  216. static inline u32 intel_ring_get_seqno(struct intel_ring_buffer *ring)
  217. {
  218. BUG_ON(ring->outstanding_lazy_request == 0);
  219. return ring->outstanding_lazy_request;
  220. }
  221. static inline void i915_trace_irq_get(struct intel_ring_buffer *ring, u32 seqno)
  222. {
  223. if (ring->trace_irq_seqno == 0 && ring->irq_get(ring))
  224. ring->trace_irq_seqno = seqno;
  225. }
  226. /* DRI warts */
  227. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size);
  228. #endif /* _INTEL_RINGBUFFER_H_ */