wm8994.c 122 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009-12 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. #define WM1811_JACKDET_MODE_NONE 0x0000
  38. #define WM1811_JACKDET_MODE_JACK 0x0100
  39. #define WM1811_JACKDET_MODE_MIC 0x0080
  40. #define WM1811_JACKDET_MODE_AUDIO 0x0180
  41. #define WM8994_NUM_DRC 3
  42. #define WM8994_NUM_EQ 3
  43. static struct {
  44. unsigned int reg;
  45. unsigned int mask;
  46. } wm8994_vu_bits[] = {
  47. { WM8994_LEFT_LINE_INPUT_1_2_VOLUME, WM8994_IN1_VU },
  48. { WM8994_RIGHT_LINE_INPUT_1_2_VOLUME, WM8994_IN1_VU },
  49. { WM8994_LEFT_LINE_INPUT_3_4_VOLUME, WM8994_IN2_VU },
  50. { WM8994_RIGHT_LINE_INPUT_3_4_VOLUME, WM8994_IN2_VU },
  51. { WM8994_SPEAKER_VOLUME_LEFT, WM8994_SPKOUT_VU },
  52. { WM8994_SPEAKER_VOLUME_RIGHT, WM8994_SPKOUT_VU },
  53. { WM8994_LEFT_OUTPUT_VOLUME, WM8994_HPOUT1_VU },
  54. { WM8994_RIGHT_OUTPUT_VOLUME, WM8994_HPOUT1_VU },
  55. { WM8994_LEFT_OPGA_VOLUME, WM8994_MIXOUT_VU },
  56. { WM8994_RIGHT_OPGA_VOLUME, WM8994_MIXOUT_VU },
  57. { WM8994_AIF1_DAC1_LEFT_VOLUME, WM8994_AIF1DAC1_VU },
  58. { WM8994_AIF1_DAC1_RIGHT_VOLUME, WM8994_AIF1DAC1_VU },
  59. { WM8994_AIF1_DAC2_LEFT_VOLUME, WM8994_AIF1DAC2_VU },
  60. { WM8994_AIF1_DAC2_RIGHT_VOLUME, WM8994_AIF1DAC2_VU },
  61. { WM8994_AIF2_DAC_LEFT_VOLUME, WM8994_AIF2DAC_VU },
  62. { WM8994_AIF2_DAC_RIGHT_VOLUME, WM8994_AIF2DAC_VU },
  63. { WM8994_AIF1_ADC1_LEFT_VOLUME, WM8994_AIF1ADC1_VU },
  64. { WM8994_AIF1_ADC1_RIGHT_VOLUME, WM8994_AIF1ADC1_VU },
  65. { WM8994_AIF1_ADC2_LEFT_VOLUME, WM8994_AIF1ADC2_VU },
  66. { WM8994_AIF1_ADC2_RIGHT_VOLUME, WM8994_AIF1ADC2_VU },
  67. { WM8994_AIF2_ADC_LEFT_VOLUME, WM8994_AIF2ADC_VU },
  68. { WM8994_AIF2_ADC_RIGHT_VOLUME, WM8994_AIF1ADC2_VU },
  69. { WM8994_DAC1_LEFT_VOLUME, WM8994_DAC1_VU },
  70. { WM8994_DAC1_RIGHT_VOLUME, WM8994_DAC1_VU },
  71. { WM8994_DAC2_LEFT_VOLUME, WM8994_DAC2_VU },
  72. { WM8994_DAC2_RIGHT_VOLUME, WM8994_DAC2_VU },
  73. };
  74. static int wm8994_drc_base[] = {
  75. WM8994_AIF1_DRC1_1,
  76. WM8994_AIF1_DRC2_1,
  77. WM8994_AIF2_DRC_1,
  78. };
  79. static int wm8994_retune_mobile_base[] = {
  80. WM8994_AIF1_DAC1_EQ_GAINS_1,
  81. WM8994_AIF1_DAC2_EQ_GAINS_1,
  82. WM8994_AIF2_EQ_GAINS_1,
  83. };
  84. static const struct wm8958_micd_rate micdet_rates[] = {
  85. { 32768, true, 1, 4 },
  86. { 32768, false, 1, 1 },
  87. { 44100 * 256, true, 7, 10 },
  88. { 44100 * 256, false, 7, 10 },
  89. };
  90. static const struct wm8958_micd_rate jackdet_rates[] = {
  91. { 32768, true, 0, 1 },
  92. { 32768, false, 0, 1 },
  93. { 44100 * 256, true, 10, 10 },
  94. { 44100 * 256, false, 7, 8 },
  95. };
  96. static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
  97. {
  98. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  99. struct wm8994 *control = wm8994->wm8994;
  100. int best, i, sysclk, val;
  101. bool idle;
  102. const struct wm8958_micd_rate *rates;
  103. int num_rates;
  104. idle = !wm8994->jack_mic;
  105. sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
  106. if (sysclk & WM8994_SYSCLK_SRC)
  107. sysclk = wm8994->aifclk[1];
  108. else
  109. sysclk = wm8994->aifclk[0];
  110. if (control->pdata.micd_rates) {
  111. rates = control->pdata.micd_rates;
  112. num_rates = control->pdata.num_micd_rates;
  113. } else if (wm8994->jackdet) {
  114. rates = jackdet_rates;
  115. num_rates = ARRAY_SIZE(jackdet_rates);
  116. } else {
  117. rates = micdet_rates;
  118. num_rates = ARRAY_SIZE(micdet_rates);
  119. }
  120. best = 0;
  121. for (i = 0; i < num_rates; i++) {
  122. if (rates[i].idle != idle)
  123. continue;
  124. if (abs(rates[i].sysclk - sysclk) <
  125. abs(rates[best].sysclk - sysclk))
  126. best = i;
  127. else if (rates[best].idle != idle)
  128. best = i;
  129. }
  130. val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
  131. | rates[best].rate << WM8958_MICD_RATE_SHIFT;
  132. dev_dbg(codec->dev, "MICD rate %d,%d for %dHz %s\n",
  133. rates[best].start, rates[best].rate, sysclk,
  134. idle ? "idle" : "active");
  135. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  136. WM8958_MICD_BIAS_STARTTIME_MASK |
  137. WM8958_MICD_RATE_MASK, val);
  138. }
  139. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  140. {
  141. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  142. int rate;
  143. int reg1 = 0;
  144. int offset;
  145. if (aif)
  146. offset = 4;
  147. else
  148. offset = 0;
  149. switch (wm8994->sysclk[aif]) {
  150. case WM8994_SYSCLK_MCLK1:
  151. rate = wm8994->mclk[0];
  152. break;
  153. case WM8994_SYSCLK_MCLK2:
  154. reg1 |= 0x8;
  155. rate = wm8994->mclk[1];
  156. break;
  157. case WM8994_SYSCLK_FLL1:
  158. reg1 |= 0x10;
  159. rate = wm8994->fll[0].out;
  160. break;
  161. case WM8994_SYSCLK_FLL2:
  162. reg1 |= 0x18;
  163. rate = wm8994->fll[1].out;
  164. break;
  165. default:
  166. return -EINVAL;
  167. }
  168. if (rate >= 13500000) {
  169. rate /= 2;
  170. reg1 |= WM8994_AIF1CLK_DIV;
  171. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  172. aif + 1, rate);
  173. }
  174. wm8994->aifclk[aif] = rate;
  175. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  176. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  177. reg1);
  178. return 0;
  179. }
  180. static int configure_clock(struct snd_soc_codec *codec)
  181. {
  182. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  183. int change, new;
  184. /* Bring up the AIF clocks first */
  185. configure_aif_clock(codec, 0);
  186. configure_aif_clock(codec, 1);
  187. /* Then switch CLK_SYS over to the higher of them; a change
  188. * can only happen as a result of a clocking change which can
  189. * only be made outside of DAPM so we can safely redo the
  190. * clocking.
  191. */
  192. /* If they're equal it doesn't matter which is used */
  193. if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
  194. wm8958_micd_set_rate(codec);
  195. return 0;
  196. }
  197. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  198. new = WM8994_SYSCLK_SRC;
  199. else
  200. new = 0;
  201. change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  202. WM8994_SYSCLK_SRC, new);
  203. if (change)
  204. snd_soc_dapm_sync(&codec->dapm);
  205. wm8958_micd_set_rate(codec);
  206. return 0;
  207. }
  208. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  209. struct snd_soc_dapm_widget *sink)
  210. {
  211. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  212. const char *clk;
  213. /* Check what we're currently using for CLK_SYS */
  214. if (reg & WM8994_SYSCLK_SRC)
  215. clk = "AIF2CLK";
  216. else
  217. clk = "AIF1CLK";
  218. return strcmp(source->name, clk) == 0;
  219. }
  220. static const char *sidetone_hpf_text[] = {
  221. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  222. };
  223. static const struct soc_enum sidetone_hpf =
  224. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  225. static const char *adc_hpf_text[] = {
  226. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  227. };
  228. static const struct soc_enum aif1adc1_hpf =
  229. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  230. static const struct soc_enum aif1adc2_hpf =
  231. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  232. static const struct soc_enum aif2adc_hpf =
  233. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  234. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  235. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  236. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  237. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  238. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  239. static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
  240. static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
  241. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  242. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  243. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  244. .put = wm8994_put_drc_sw, \
  245. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  246. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  247. struct snd_ctl_elem_value *ucontrol)
  248. {
  249. struct soc_mixer_control *mc =
  250. (struct soc_mixer_control *)kcontrol->private_value;
  251. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  252. int mask, ret;
  253. /* Can't enable both ADC and DAC paths simultaneously */
  254. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  255. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  256. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  257. else
  258. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  259. ret = snd_soc_read(codec, mc->reg);
  260. if (ret < 0)
  261. return ret;
  262. if (ret & mask)
  263. return -EINVAL;
  264. return snd_soc_put_volsw(kcontrol, ucontrol);
  265. }
  266. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  267. {
  268. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  269. struct wm8994 *control = wm8994->wm8994;
  270. struct wm8994_pdata *pdata = &control->pdata;
  271. int base = wm8994_drc_base[drc];
  272. int cfg = wm8994->drc_cfg[drc];
  273. int save, i;
  274. /* Save any enables; the configuration should clear them. */
  275. save = snd_soc_read(codec, base);
  276. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  277. WM8994_AIF1ADC1R_DRC_ENA;
  278. for (i = 0; i < WM8994_DRC_REGS; i++)
  279. snd_soc_update_bits(codec, base + i, 0xffff,
  280. pdata->drc_cfgs[cfg].regs[i]);
  281. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  282. WM8994_AIF1ADC1L_DRC_ENA |
  283. WM8994_AIF1ADC1R_DRC_ENA, save);
  284. }
  285. /* Icky as hell but saves code duplication */
  286. static int wm8994_get_drc(const char *name)
  287. {
  288. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  289. return 0;
  290. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  291. return 1;
  292. if (strcmp(name, "AIF2DRC Mode") == 0)
  293. return 2;
  294. return -EINVAL;
  295. }
  296. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  297. struct snd_ctl_elem_value *ucontrol)
  298. {
  299. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  300. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  301. struct wm8994 *control = wm8994->wm8994;
  302. struct wm8994_pdata *pdata = &control->pdata;
  303. int drc = wm8994_get_drc(kcontrol->id.name);
  304. int value = ucontrol->value.integer.value[0];
  305. if (drc < 0)
  306. return drc;
  307. if (value >= pdata->num_drc_cfgs)
  308. return -EINVAL;
  309. wm8994->drc_cfg[drc] = value;
  310. wm8994_set_drc(codec, drc);
  311. return 0;
  312. }
  313. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  314. struct snd_ctl_elem_value *ucontrol)
  315. {
  316. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  317. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  318. int drc = wm8994_get_drc(kcontrol->id.name);
  319. if (drc < 0)
  320. return drc;
  321. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  322. return 0;
  323. }
  324. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  325. {
  326. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  327. struct wm8994 *control = wm8994->wm8994;
  328. struct wm8994_pdata *pdata = &control->pdata;
  329. int base = wm8994_retune_mobile_base[block];
  330. int iface, best, best_val, save, i, cfg;
  331. if (!pdata || !wm8994->num_retune_mobile_texts)
  332. return;
  333. switch (block) {
  334. case 0:
  335. case 1:
  336. iface = 0;
  337. break;
  338. case 2:
  339. iface = 1;
  340. break;
  341. default:
  342. return;
  343. }
  344. /* Find the version of the currently selected configuration
  345. * with the nearest sample rate. */
  346. cfg = wm8994->retune_mobile_cfg[block];
  347. best = 0;
  348. best_val = INT_MAX;
  349. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  350. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  351. wm8994->retune_mobile_texts[cfg]) == 0 &&
  352. abs(pdata->retune_mobile_cfgs[i].rate
  353. - wm8994->dac_rates[iface]) < best_val) {
  354. best = i;
  355. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  356. - wm8994->dac_rates[iface]);
  357. }
  358. }
  359. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  360. block,
  361. pdata->retune_mobile_cfgs[best].name,
  362. pdata->retune_mobile_cfgs[best].rate,
  363. wm8994->dac_rates[iface]);
  364. /* The EQ will be disabled while reconfiguring it, remember the
  365. * current configuration.
  366. */
  367. save = snd_soc_read(codec, base);
  368. save &= WM8994_AIF1DAC1_EQ_ENA;
  369. for (i = 0; i < WM8994_EQ_REGS; i++)
  370. snd_soc_update_bits(codec, base + i, 0xffff,
  371. pdata->retune_mobile_cfgs[best].regs[i]);
  372. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  373. }
  374. /* Icky as hell but saves code duplication */
  375. static int wm8994_get_retune_mobile_block(const char *name)
  376. {
  377. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  378. return 0;
  379. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  380. return 1;
  381. if (strcmp(name, "AIF2 EQ Mode") == 0)
  382. return 2;
  383. return -EINVAL;
  384. }
  385. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  386. struct snd_ctl_elem_value *ucontrol)
  387. {
  388. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  389. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  390. struct wm8994 *control = wm8994->wm8994;
  391. struct wm8994_pdata *pdata = &control->pdata;
  392. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  393. int value = ucontrol->value.integer.value[0];
  394. if (block < 0)
  395. return block;
  396. if (value >= pdata->num_retune_mobile_cfgs)
  397. return -EINVAL;
  398. wm8994->retune_mobile_cfg[block] = value;
  399. wm8994_set_retune_mobile(codec, block);
  400. return 0;
  401. }
  402. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  403. struct snd_ctl_elem_value *ucontrol)
  404. {
  405. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  406. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  407. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  408. if (block < 0)
  409. return block;
  410. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  411. return 0;
  412. }
  413. static const char *aif_chan_src_text[] = {
  414. "Left", "Right"
  415. };
  416. static const struct soc_enum aif1adcl_src =
  417. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  418. static const struct soc_enum aif1adcr_src =
  419. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  420. static const struct soc_enum aif2adcl_src =
  421. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  422. static const struct soc_enum aif2adcr_src =
  423. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  424. static const struct soc_enum aif1dacl_src =
  425. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  426. static const struct soc_enum aif1dacr_src =
  427. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  428. static const struct soc_enum aif2dacl_src =
  429. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  430. static const struct soc_enum aif2dacr_src =
  431. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  432. static const char *osr_text[] = {
  433. "Low Power", "High Performance",
  434. };
  435. static const struct soc_enum dac_osr =
  436. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  437. static const struct soc_enum adc_osr =
  438. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  439. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  440. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  441. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  442. 1, 119, 0, digital_tlv),
  443. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  444. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  445. 1, 119, 0, digital_tlv),
  446. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  447. WM8994_AIF2_ADC_RIGHT_VOLUME,
  448. 1, 119, 0, digital_tlv),
  449. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  450. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  451. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  452. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  453. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  454. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  455. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  456. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  457. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  458. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  459. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  460. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  461. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  462. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  463. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  464. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  465. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  466. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  467. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  468. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  469. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  470. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  471. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  472. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  473. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  474. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  475. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  476. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  477. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  478. 5, 12, 0, st_tlv),
  479. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  480. 0, 12, 0, st_tlv),
  481. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  482. 5, 12, 0, st_tlv),
  483. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  484. 0, 12, 0, st_tlv),
  485. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  486. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  487. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  488. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  489. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  490. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  491. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  492. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  493. SOC_ENUM("ADC OSR", adc_osr),
  494. SOC_ENUM("DAC OSR", dac_osr),
  495. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  496. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  497. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  498. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  499. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  500. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  501. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  502. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  503. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  504. 6, 1, 1, wm_hubs_spkmix_tlv),
  505. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  506. 2, 1, 1, wm_hubs_spkmix_tlv),
  507. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  508. 6, 1, 1, wm_hubs_spkmix_tlv),
  509. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  510. 2, 1, 1, wm_hubs_spkmix_tlv),
  511. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  512. 10, 15, 0, wm8994_3d_tlv),
  513. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  514. 8, 1, 0),
  515. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  516. 10, 15, 0, wm8994_3d_tlv),
  517. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  518. 8, 1, 0),
  519. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  520. 10, 15, 0, wm8994_3d_tlv),
  521. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  522. 8, 1, 0),
  523. };
  524. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  525. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  526. eq_tlv),
  527. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  528. eq_tlv),
  529. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  530. eq_tlv),
  531. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  532. eq_tlv),
  533. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  534. eq_tlv),
  535. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  536. eq_tlv),
  537. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  538. eq_tlv),
  539. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  540. eq_tlv),
  541. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  542. eq_tlv),
  543. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  544. eq_tlv),
  545. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  546. eq_tlv),
  547. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  548. eq_tlv),
  549. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  550. eq_tlv),
  551. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  552. eq_tlv),
  553. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  554. eq_tlv),
  555. };
  556. static const struct snd_kcontrol_new wm8994_drc_controls[] = {
  557. SND_SOC_BYTES_MASK("AIF1.1 DRC", WM8994_AIF1_DRC1_1, 5,
  558. WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  559. WM8994_AIF1ADC1R_DRC_ENA),
  560. SND_SOC_BYTES_MASK("AIF1.2 DRC", WM8994_AIF1_DRC2_1, 5,
  561. WM8994_AIF1DAC2_DRC_ENA | WM8994_AIF1ADC2L_DRC_ENA |
  562. WM8994_AIF1ADC2R_DRC_ENA),
  563. SND_SOC_BYTES_MASK("AIF2 DRC", WM8994_AIF2_DRC_1, 5,
  564. WM8994_AIF2DAC_DRC_ENA | WM8994_AIF2ADCL_DRC_ENA |
  565. WM8994_AIF2ADCR_DRC_ENA),
  566. };
  567. static const char *wm8958_ng_text[] = {
  568. "30ms", "125ms", "250ms", "500ms",
  569. };
  570. static const struct soc_enum wm8958_aif1dac1_ng_hold =
  571. SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
  572. WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
  573. static const struct soc_enum wm8958_aif1dac2_ng_hold =
  574. SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
  575. WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
  576. static const struct soc_enum wm8958_aif2dac_ng_hold =
  577. SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
  578. WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
  579. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  580. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  581. SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
  582. WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
  583. SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
  584. SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
  585. WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
  586. 7, 1, ng_tlv),
  587. SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
  588. WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
  589. SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
  590. SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
  591. WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
  592. 7, 1, ng_tlv),
  593. SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
  594. WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
  595. SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
  596. SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
  597. WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
  598. 7, 1, ng_tlv),
  599. };
  600. static const struct snd_kcontrol_new wm1811_snd_controls[] = {
  601. SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
  602. mixin_boost_tlv),
  603. SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
  604. mixin_boost_tlv),
  605. };
  606. /* We run all mode setting through a function to enforce audio mode */
  607. static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
  608. {
  609. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  610. if (!wm8994->jackdet || !wm8994->micdet[0].jack)
  611. return;
  612. if (wm8994->active_refcount)
  613. mode = WM1811_JACKDET_MODE_AUDIO;
  614. if (mode == wm8994->jackdet_mode)
  615. return;
  616. wm8994->jackdet_mode = mode;
  617. /* Always use audio mode to detect while the system is active */
  618. if (mode != WM1811_JACKDET_MODE_NONE)
  619. mode = WM1811_JACKDET_MODE_AUDIO;
  620. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  621. WM1811_JACKDET_MODE_MASK, mode);
  622. }
  623. static void active_reference(struct snd_soc_codec *codec)
  624. {
  625. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  626. mutex_lock(&wm8994->accdet_lock);
  627. wm8994->active_refcount++;
  628. dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
  629. wm8994->active_refcount);
  630. /* If we're using jack detection go into audio mode */
  631. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_AUDIO);
  632. mutex_unlock(&wm8994->accdet_lock);
  633. }
  634. static void active_dereference(struct snd_soc_codec *codec)
  635. {
  636. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  637. u16 mode;
  638. mutex_lock(&wm8994->accdet_lock);
  639. wm8994->active_refcount--;
  640. dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
  641. wm8994->active_refcount);
  642. if (wm8994->active_refcount == 0) {
  643. /* Go into appropriate detection only mode */
  644. if (wm8994->jack_mic || wm8994->mic_detecting)
  645. mode = WM1811_JACKDET_MODE_MIC;
  646. else
  647. mode = WM1811_JACKDET_MODE_JACK;
  648. wm1811_jackdet_set_mode(codec, mode);
  649. }
  650. mutex_unlock(&wm8994->accdet_lock);
  651. }
  652. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  653. struct snd_kcontrol *kcontrol, int event)
  654. {
  655. struct snd_soc_codec *codec = w->codec;
  656. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  657. switch (event) {
  658. case SND_SOC_DAPM_PRE_PMU:
  659. return configure_clock(codec);
  660. case SND_SOC_DAPM_POST_PMU:
  661. /*
  662. * JACKDET won't run until we start the clock and it
  663. * only reports deltas, make sure we notify the state
  664. * up the stack on startup. Use a *very* generous
  665. * timeout for paranoia, there's no urgency and we
  666. * don't want false reports.
  667. */
  668. if (wm8994->jackdet && !wm8994->clk_has_run) {
  669. schedule_delayed_work(&wm8994->jackdet_bootstrap,
  670. msecs_to_jiffies(1000));
  671. wm8994->clk_has_run = true;
  672. }
  673. break;
  674. case SND_SOC_DAPM_POST_PMD:
  675. configure_clock(codec);
  676. break;
  677. }
  678. return 0;
  679. }
  680. static void vmid_reference(struct snd_soc_codec *codec)
  681. {
  682. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  683. pm_runtime_get_sync(codec->dev);
  684. wm8994->vmid_refcount++;
  685. dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
  686. wm8994->vmid_refcount);
  687. if (wm8994->vmid_refcount == 1) {
  688. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  689. WM8994_LINEOUT1_DISCH |
  690. WM8994_LINEOUT2_DISCH, 0);
  691. wm_hubs_vmid_ena(codec);
  692. switch (wm8994->vmid_mode) {
  693. default:
  694. WARN_ON(NULL == "Invalid VMID mode");
  695. case WM8994_VMID_NORMAL:
  696. /* Startup bias, VMID ramp & buffer */
  697. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  698. WM8994_BIAS_SRC |
  699. WM8994_VMID_DISCH |
  700. WM8994_STARTUP_BIAS_ENA |
  701. WM8994_VMID_BUF_ENA |
  702. WM8994_VMID_RAMP_MASK,
  703. WM8994_BIAS_SRC |
  704. WM8994_STARTUP_BIAS_ENA |
  705. WM8994_VMID_BUF_ENA |
  706. (0x2 << WM8994_VMID_RAMP_SHIFT));
  707. /* Main bias enable, VMID=2x40k */
  708. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  709. WM8994_BIAS_ENA |
  710. WM8994_VMID_SEL_MASK,
  711. WM8994_BIAS_ENA | 0x2);
  712. msleep(300);
  713. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  714. WM8994_VMID_RAMP_MASK |
  715. WM8994_BIAS_SRC,
  716. 0);
  717. break;
  718. case WM8994_VMID_FORCE:
  719. /* Startup bias, slow VMID ramp & buffer */
  720. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  721. WM8994_BIAS_SRC |
  722. WM8994_VMID_DISCH |
  723. WM8994_STARTUP_BIAS_ENA |
  724. WM8994_VMID_BUF_ENA |
  725. WM8994_VMID_RAMP_MASK,
  726. WM8994_BIAS_SRC |
  727. WM8994_STARTUP_BIAS_ENA |
  728. WM8994_VMID_BUF_ENA |
  729. (0x2 << WM8994_VMID_RAMP_SHIFT));
  730. /* Main bias enable, VMID=2x40k */
  731. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  732. WM8994_BIAS_ENA |
  733. WM8994_VMID_SEL_MASK,
  734. WM8994_BIAS_ENA | 0x2);
  735. msleep(400);
  736. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  737. WM8994_VMID_RAMP_MASK |
  738. WM8994_BIAS_SRC,
  739. 0);
  740. break;
  741. }
  742. }
  743. }
  744. static void vmid_dereference(struct snd_soc_codec *codec)
  745. {
  746. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  747. wm8994->vmid_refcount--;
  748. dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
  749. wm8994->vmid_refcount);
  750. if (wm8994->vmid_refcount == 0) {
  751. if (wm8994->hubs.lineout1_se)
  752. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  753. WM8994_LINEOUT1N_ENA |
  754. WM8994_LINEOUT1P_ENA,
  755. WM8994_LINEOUT1N_ENA |
  756. WM8994_LINEOUT1P_ENA);
  757. if (wm8994->hubs.lineout2_se)
  758. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  759. WM8994_LINEOUT2N_ENA |
  760. WM8994_LINEOUT2P_ENA,
  761. WM8994_LINEOUT2N_ENA |
  762. WM8994_LINEOUT2P_ENA);
  763. /* Start discharging VMID */
  764. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  765. WM8994_BIAS_SRC |
  766. WM8994_VMID_DISCH,
  767. WM8994_BIAS_SRC |
  768. WM8994_VMID_DISCH);
  769. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  770. WM8994_VMID_SEL_MASK, 0);
  771. msleep(400);
  772. /* Active discharge */
  773. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  774. WM8994_LINEOUT1_DISCH |
  775. WM8994_LINEOUT2_DISCH,
  776. WM8994_LINEOUT1_DISCH |
  777. WM8994_LINEOUT2_DISCH);
  778. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  779. WM8994_LINEOUT1N_ENA |
  780. WM8994_LINEOUT1P_ENA |
  781. WM8994_LINEOUT2N_ENA |
  782. WM8994_LINEOUT2P_ENA, 0);
  783. /* Switch off startup biases */
  784. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  785. WM8994_BIAS_SRC |
  786. WM8994_STARTUP_BIAS_ENA |
  787. WM8994_VMID_BUF_ENA |
  788. WM8994_VMID_RAMP_MASK, 0);
  789. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  790. WM8994_VMID_SEL_MASK, 0);
  791. }
  792. pm_runtime_put(codec->dev);
  793. }
  794. static int vmid_event(struct snd_soc_dapm_widget *w,
  795. struct snd_kcontrol *kcontrol, int event)
  796. {
  797. struct snd_soc_codec *codec = w->codec;
  798. switch (event) {
  799. case SND_SOC_DAPM_PRE_PMU:
  800. vmid_reference(codec);
  801. break;
  802. case SND_SOC_DAPM_POST_PMD:
  803. vmid_dereference(codec);
  804. break;
  805. }
  806. return 0;
  807. }
  808. static bool wm8994_check_class_w_digital(struct snd_soc_codec *codec)
  809. {
  810. int source = 0; /* GCC flow analysis can't track enable */
  811. int reg, reg_r;
  812. /* We also need the same AIF source for L/R and only one path */
  813. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  814. switch (reg) {
  815. case WM8994_AIF2DACL_TO_DAC1L:
  816. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  817. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  818. break;
  819. case WM8994_AIF1DAC2L_TO_DAC1L:
  820. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  821. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  822. break;
  823. case WM8994_AIF1DAC1L_TO_DAC1L:
  824. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  825. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  826. break;
  827. default:
  828. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  829. return false;
  830. }
  831. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  832. if (reg_r != reg) {
  833. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  834. return false;
  835. }
  836. /* Set the source up */
  837. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  838. WM8994_CP_DYN_SRC_SEL_MASK, source);
  839. return true;
  840. }
  841. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  842. struct snd_kcontrol *kcontrol, int event)
  843. {
  844. struct snd_soc_codec *codec = w->codec;
  845. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  846. struct wm8994 *control = wm8994->wm8994;
  847. int mask = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC1R_ENA;
  848. int i;
  849. int dac;
  850. int adc;
  851. int val;
  852. switch (control->type) {
  853. case WM8994:
  854. case WM8958:
  855. mask |= WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA;
  856. break;
  857. default:
  858. break;
  859. }
  860. switch (event) {
  861. case SND_SOC_DAPM_PRE_PMU:
  862. /* Don't enable timeslot 2 if not in use */
  863. if (wm8994->channels[0] <= 2)
  864. mask &= ~(WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA);
  865. val = snd_soc_read(codec, WM8994_AIF1_CONTROL_1);
  866. if ((val & WM8994_AIF1ADCL_SRC) &&
  867. (val & WM8994_AIF1ADCR_SRC))
  868. adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA;
  869. else if (!(val & WM8994_AIF1ADCL_SRC) &&
  870. !(val & WM8994_AIF1ADCR_SRC))
  871. adc = WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
  872. else
  873. adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA |
  874. WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
  875. val = snd_soc_read(codec, WM8994_AIF1_CONTROL_2);
  876. if ((val & WM8994_AIF1DACL_SRC) &&
  877. (val & WM8994_AIF1DACR_SRC))
  878. dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA;
  879. else if (!(val & WM8994_AIF1DACL_SRC) &&
  880. !(val & WM8994_AIF1DACR_SRC))
  881. dac = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
  882. else
  883. dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA |
  884. WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
  885. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  886. mask, adc);
  887. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  888. mask, dac);
  889. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  890. WM8994_AIF1DSPCLK_ENA |
  891. WM8994_SYSDSPCLK_ENA,
  892. WM8994_AIF1DSPCLK_ENA |
  893. WM8994_SYSDSPCLK_ENA);
  894. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4, mask,
  895. WM8994_AIF1ADC1R_ENA |
  896. WM8994_AIF1ADC1L_ENA |
  897. WM8994_AIF1ADC2R_ENA |
  898. WM8994_AIF1ADC2L_ENA);
  899. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5, mask,
  900. WM8994_AIF1DAC1R_ENA |
  901. WM8994_AIF1DAC1L_ENA |
  902. WM8994_AIF1DAC2R_ENA |
  903. WM8994_AIF1DAC2L_ENA);
  904. break;
  905. case SND_SOC_DAPM_POST_PMU:
  906. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  907. snd_soc_write(codec, wm8994_vu_bits[i].reg,
  908. snd_soc_read(codec,
  909. wm8994_vu_bits[i].reg));
  910. break;
  911. case SND_SOC_DAPM_PRE_PMD:
  912. case SND_SOC_DAPM_POST_PMD:
  913. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  914. mask, 0);
  915. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  916. mask, 0);
  917. val = snd_soc_read(codec, WM8994_CLOCKING_1);
  918. if (val & WM8994_AIF2DSPCLK_ENA)
  919. val = WM8994_SYSDSPCLK_ENA;
  920. else
  921. val = 0;
  922. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  923. WM8994_SYSDSPCLK_ENA |
  924. WM8994_AIF1DSPCLK_ENA, val);
  925. break;
  926. }
  927. return 0;
  928. }
  929. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  930. struct snd_kcontrol *kcontrol, int event)
  931. {
  932. struct snd_soc_codec *codec = w->codec;
  933. int i;
  934. int dac;
  935. int adc;
  936. int val;
  937. switch (event) {
  938. case SND_SOC_DAPM_PRE_PMU:
  939. val = snd_soc_read(codec, WM8994_AIF2_CONTROL_1);
  940. if ((val & WM8994_AIF2ADCL_SRC) &&
  941. (val & WM8994_AIF2ADCR_SRC))
  942. adc = WM8994_AIF2ADCR_ENA;
  943. else if (!(val & WM8994_AIF2ADCL_SRC) &&
  944. !(val & WM8994_AIF2ADCR_SRC))
  945. adc = WM8994_AIF2ADCL_ENA;
  946. else
  947. adc = WM8994_AIF2ADCL_ENA | WM8994_AIF2ADCR_ENA;
  948. val = snd_soc_read(codec, WM8994_AIF2_CONTROL_2);
  949. if ((val & WM8994_AIF2DACL_SRC) &&
  950. (val & WM8994_AIF2DACR_SRC))
  951. dac = WM8994_AIF2DACR_ENA;
  952. else if (!(val & WM8994_AIF2DACL_SRC) &&
  953. !(val & WM8994_AIF2DACR_SRC))
  954. dac = WM8994_AIF2DACL_ENA;
  955. else
  956. dac = WM8994_AIF2DACL_ENA | WM8994_AIF2DACR_ENA;
  957. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  958. WM8994_AIF2ADCL_ENA |
  959. WM8994_AIF2ADCR_ENA, adc);
  960. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  961. WM8994_AIF2DACL_ENA |
  962. WM8994_AIF2DACR_ENA, dac);
  963. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  964. WM8994_AIF2DSPCLK_ENA |
  965. WM8994_SYSDSPCLK_ENA,
  966. WM8994_AIF2DSPCLK_ENA |
  967. WM8994_SYSDSPCLK_ENA);
  968. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  969. WM8994_AIF2ADCL_ENA |
  970. WM8994_AIF2ADCR_ENA,
  971. WM8994_AIF2ADCL_ENA |
  972. WM8994_AIF2ADCR_ENA);
  973. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  974. WM8994_AIF2DACL_ENA |
  975. WM8994_AIF2DACR_ENA,
  976. WM8994_AIF2DACL_ENA |
  977. WM8994_AIF2DACR_ENA);
  978. break;
  979. case SND_SOC_DAPM_POST_PMU:
  980. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  981. snd_soc_write(codec, wm8994_vu_bits[i].reg,
  982. snd_soc_read(codec,
  983. wm8994_vu_bits[i].reg));
  984. break;
  985. case SND_SOC_DAPM_PRE_PMD:
  986. case SND_SOC_DAPM_POST_PMD:
  987. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  988. WM8994_AIF2DACL_ENA |
  989. WM8994_AIF2DACR_ENA, 0);
  990. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  991. WM8994_AIF2ADCL_ENA |
  992. WM8994_AIF2ADCR_ENA, 0);
  993. val = snd_soc_read(codec, WM8994_CLOCKING_1);
  994. if (val & WM8994_AIF1DSPCLK_ENA)
  995. val = WM8994_SYSDSPCLK_ENA;
  996. else
  997. val = 0;
  998. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  999. WM8994_SYSDSPCLK_ENA |
  1000. WM8994_AIF2DSPCLK_ENA, val);
  1001. break;
  1002. }
  1003. return 0;
  1004. }
  1005. static int aif1clk_late_ev(struct snd_soc_dapm_widget *w,
  1006. struct snd_kcontrol *kcontrol, int event)
  1007. {
  1008. struct snd_soc_codec *codec = w->codec;
  1009. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1010. switch (event) {
  1011. case SND_SOC_DAPM_PRE_PMU:
  1012. wm8994->aif1clk_enable = 1;
  1013. break;
  1014. case SND_SOC_DAPM_POST_PMD:
  1015. wm8994->aif1clk_disable = 1;
  1016. break;
  1017. }
  1018. return 0;
  1019. }
  1020. static int aif2clk_late_ev(struct snd_soc_dapm_widget *w,
  1021. struct snd_kcontrol *kcontrol, int event)
  1022. {
  1023. struct snd_soc_codec *codec = w->codec;
  1024. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1025. switch (event) {
  1026. case SND_SOC_DAPM_PRE_PMU:
  1027. wm8994->aif2clk_enable = 1;
  1028. break;
  1029. case SND_SOC_DAPM_POST_PMD:
  1030. wm8994->aif2clk_disable = 1;
  1031. break;
  1032. }
  1033. return 0;
  1034. }
  1035. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  1036. struct snd_kcontrol *kcontrol, int event)
  1037. {
  1038. struct snd_soc_codec *codec = w->codec;
  1039. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1040. switch (event) {
  1041. case SND_SOC_DAPM_PRE_PMU:
  1042. if (wm8994->aif1clk_enable) {
  1043. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
  1044. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1045. WM8994_AIF1CLK_ENA_MASK,
  1046. WM8994_AIF1CLK_ENA);
  1047. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
  1048. wm8994->aif1clk_enable = 0;
  1049. }
  1050. if (wm8994->aif2clk_enable) {
  1051. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
  1052. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1053. WM8994_AIF2CLK_ENA_MASK,
  1054. WM8994_AIF2CLK_ENA);
  1055. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
  1056. wm8994->aif2clk_enable = 0;
  1057. }
  1058. break;
  1059. }
  1060. /* We may also have postponed startup of DSP, handle that. */
  1061. wm8958_aif_ev(w, kcontrol, event);
  1062. return 0;
  1063. }
  1064. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  1065. struct snd_kcontrol *kcontrol, int event)
  1066. {
  1067. struct snd_soc_codec *codec = w->codec;
  1068. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1069. switch (event) {
  1070. case SND_SOC_DAPM_POST_PMD:
  1071. if (wm8994->aif1clk_disable) {
  1072. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
  1073. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1074. WM8994_AIF1CLK_ENA_MASK, 0);
  1075. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
  1076. wm8994->aif1clk_disable = 0;
  1077. }
  1078. if (wm8994->aif2clk_disable) {
  1079. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
  1080. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1081. WM8994_AIF2CLK_ENA_MASK, 0);
  1082. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
  1083. wm8994->aif2clk_disable = 0;
  1084. }
  1085. break;
  1086. }
  1087. return 0;
  1088. }
  1089. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  1090. struct snd_kcontrol *kcontrol, int event)
  1091. {
  1092. late_enable_ev(w, kcontrol, event);
  1093. return 0;
  1094. }
  1095. static int micbias_ev(struct snd_soc_dapm_widget *w,
  1096. struct snd_kcontrol *kcontrol, int event)
  1097. {
  1098. late_enable_ev(w, kcontrol, event);
  1099. return 0;
  1100. }
  1101. static int dac_ev(struct snd_soc_dapm_widget *w,
  1102. struct snd_kcontrol *kcontrol, int event)
  1103. {
  1104. struct snd_soc_codec *codec = w->codec;
  1105. unsigned int mask = 1 << w->shift;
  1106. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  1107. mask, mask);
  1108. return 0;
  1109. }
  1110. static const char *adc_mux_text[] = {
  1111. "ADC",
  1112. "DMIC",
  1113. };
  1114. static const struct soc_enum adc_enum =
  1115. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  1116. static const struct snd_kcontrol_new adcl_mux =
  1117. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  1118. static const struct snd_kcontrol_new adcr_mux =
  1119. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  1120. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  1121. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  1122. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  1123. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  1124. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  1125. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  1126. };
  1127. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  1128. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  1129. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  1130. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  1131. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  1132. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  1133. };
  1134. /* Debugging; dump chip status after DAPM transitions */
  1135. static int post_ev(struct snd_soc_dapm_widget *w,
  1136. struct snd_kcontrol *kcontrol, int event)
  1137. {
  1138. struct snd_soc_codec *codec = w->codec;
  1139. dev_dbg(codec->dev, "SRC status: %x\n",
  1140. snd_soc_read(codec,
  1141. WM8994_RATE_STATUS));
  1142. return 0;
  1143. }
  1144. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  1145. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  1146. 1, 1, 0),
  1147. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  1148. 0, 1, 0),
  1149. };
  1150. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  1151. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1152. 1, 1, 0),
  1153. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1154. 0, 1, 0),
  1155. };
  1156. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  1157. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1158. 1, 1, 0),
  1159. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1160. 0, 1, 0),
  1161. };
  1162. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  1163. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1164. 1, 1, 0),
  1165. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1166. 0, 1, 0),
  1167. };
  1168. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  1169. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1170. 5, 1, 0),
  1171. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1172. 4, 1, 0),
  1173. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1174. 2, 1, 0),
  1175. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1176. 1, 1, 0),
  1177. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1178. 0, 1, 0),
  1179. };
  1180. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  1181. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1182. 5, 1, 0),
  1183. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1184. 4, 1, 0),
  1185. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1186. 2, 1, 0),
  1187. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1188. 1, 1, 0),
  1189. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1190. 0, 1, 0),
  1191. };
  1192. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  1193. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  1194. .info = snd_soc_info_volsw, \
  1195. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  1196. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  1197. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  1198. struct snd_ctl_elem_value *ucontrol)
  1199. {
  1200. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  1201. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  1202. struct snd_soc_codec *codec = w->codec;
  1203. int ret;
  1204. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  1205. wm_hubs_update_class_w(codec);
  1206. return ret;
  1207. }
  1208. static const struct snd_kcontrol_new dac1l_mix[] = {
  1209. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1210. 5, 1, 0),
  1211. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1212. 4, 1, 0),
  1213. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1214. 2, 1, 0),
  1215. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1216. 1, 1, 0),
  1217. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1218. 0, 1, 0),
  1219. };
  1220. static const struct snd_kcontrol_new dac1r_mix[] = {
  1221. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1222. 5, 1, 0),
  1223. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1224. 4, 1, 0),
  1225. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1226. 2, 1, 0),
  1227. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1228. 1, 1, 0),
  1229. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1230. 0, 1, 0),
  1231. };
  1232. static const char *sidetone_text[] = {
  1233. "ADC/DMIC1", "DMIC2",
  1234. };
  1235. static const struct soc_enum sidetone1_enum =
  1236. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  1237. static const struct snd_kcontrol_new sidetone1_mux =
  1238. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  1239. static const struct soc_enum sidetone2_enum =
  1240. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  1241. static const struct snd_kcontrol_new sidetone2_mux =
  1242. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  1243. static const char *aif1dac_text[] = {
  1244. "AIF1DACDAT", "AIF3DACDAT",
  1245. };
  1246. static const struct soc_enum aif1dac_enum =
  1247. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  1248. static const struct snd_kcontrol_new aif1dac_mux =
  1249. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  1250. static const char *aif2dac_text[] = {
  1251. "AIF2DACDAT", "AIF3DACDAT",
  1252. };
  1253. static const struct soc_enum aif2dac_enum =
  1254. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  1255. static const struct snd_kcontrol_new aif2dac_mux =
  1256. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  1257. static const char *aif2adc_text[] = {
  1258. "AIF2ADCDAT", "AIF3DACDAT",
  1259. };
  1260. static const struct soc_enum aif2adc_enum =
  1261. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  1262. static const struct snd_kcontrol_new aif2adc_mux =
  1263. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  1264. static const char *aif3adc_text[] = {
  1265. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  1266. };
  1267. static const struct soc_enum wm8994_aif3adc_enum =
  1268. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  1269. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  1270. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  1271. static const struct soc_enum wm8958_aif3adc_enum =
  1272. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  1273. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  1274. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  1275. static const char *mono_pcm_out_text[] = {
  1276. "None", "AIF2ADCL", "AIF2ADCR",
  1277. };
  1278. static const struct soc_enum mono_pcm_out_enum =
  1279. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  1280. static const struct snd_kcontrol_new mono_pcm_out_mux =
  1281. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  1282. static const char *aif2dac_src_text[] = {
  1283. "AIF2", "AIF3",
  1284. };
  1285. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  1286. static const struct soc_enum aif2dacl_src_enum =
  1287. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  1288. static const struct snd_kcontrol_new aif2dacl_src_mux =
  1289. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  1290. static const struct soc_enum aif2dacr_src_enum =
  1291. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  1292. static const struct snd_kcontrol_new aif2dacr_src_mux =
  1293. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  1294. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  1295. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_late_ev,
  1296. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1297. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_late_ev,
  1298. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1299. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1300. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1301. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1302. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1303. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1304. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1305. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1306. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1307. SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
  1308. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1309. SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1310. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
  1311. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1312. SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1313. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
  1314. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1315. SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux,
  1316. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1317. SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux,
  1318. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1319. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  1320. };
  1321. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  1322. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, aif1clk_ev,
  1323. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1324. SND_SOC_DAPM_PRE_PMD),
  1325. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, aif2clk_ev,
  1326. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1327. SND_SOC_DAPM_PRE_PMD),
  1328. SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
  1329. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1330. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1331. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1332. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1333. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux),
  1334. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux),
  1335. };
  1336. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  1337. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  1338. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1339. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  1340. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1341. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  1342. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1343. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  1344. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1345. };
  1346. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  1347. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1348. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1349. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1350. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1351. };
  1352. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  1353. SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  1354. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1355. SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  1356. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1357. };
  1358. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  1359. SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1360. SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1361. };
  1362. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1363. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1364. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1365. SND_SOC_DAPM_INPUT("Clock"),
  1366. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  1367. SND_SOC_DAPM_PRE_PMU),
  1368. SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
  1369. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1370. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1371. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1372. SND_SOC_DAPM_PRE_PMD),
  1373. SND_SOC_DAPM_SUPPLY("DSP1CLK", SND_SOC_NOPM, 3, 0, NULL, 0),
  1374. SND_SOC_DAPM_SUPPLY("DSP2CLK", SND_SOC_NOPM, 2, 0, NULL, 0),
  1375. SND_SOC_DAPM_SUPPLY("DSPINTCLK", SND_SOC_NOPM, 1, 0, NULL, 0),
  1376. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  1377. 0, SND_SOC_NOPM, 9, 0),
  1378. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  1379. 0, SND_SOC_NOPM, 8, 0),
  1380. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1381. SND_SOC_NOPM, 9, 0, wm8958_aif_ev,
  1382. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1383. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1384. SND_SOC_NOPM, 8, 0, wm8958_aif_ev,
  1385. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1386. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1387. 0, SND_SOC_NOPM, 11, 0),
  1388. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1389. 0, SND_SOC_NOPM, 10, 0),
  1390. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1391. SND_SOC_NOPM, 11, 0, wm8958_aif_ev,
  1392. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1393. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1394. SND_SOC_NOPM, 10, 0, wm8958_aif_ev,
  1395. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1396. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1397. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1398. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1399. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1400. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1401. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1402. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1403. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1404. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1405. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1406. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1407. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1408. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1409. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1410. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1411. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1412. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1413. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1414. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1415. SND_SOC_NOPM, 13, 0),
  1416. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1417. SND_SOC_NOPM, 12, 0),
  1418. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1419. SND_SOC_NOPM, 13, 0, wm8958_aif_ev,
  1420. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1421. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1422. SND_SOC_NOPM, 12, 0, wm8958_aif_ev,
  1423. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1424. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1425. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1426. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1427. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1428. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1429. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1430. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1431. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1432. SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1433. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1434. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1435. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1436. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1437. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1438. /* Power is done with the muxes since the ADC power also controls the
  1439. * downsampling chain, the chip will automatically manage the analogue
  1440. * specific portions.
  1441. */
  1442. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1443. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1444. SND_SOC_DAPM_POST("Debug log", post_ev),
  1445. };
  1446. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1447. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1448. };
  1449. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1450. SND_SOC_DAPM_SUPPLY("AIF3", WM8994_POWER_MANAGEMENT_6, 5, 1, NULL, 0),
  1451. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1452. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1453. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1454. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1455. };
  1456. static const struct snd_soc_dapm_route intercon[] = {
  1457. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1458. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1459. { "DSP1CLK", NULL, "CLK_SYS" },
  1460. { "DSP2CLK", NULL, "CLK_SYS" },
  1461. { "DSPINTCLK", NULL, "CLK_SYS" },
  1462. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1463. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1464. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1465. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1466. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1467. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1468. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1469. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1470. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1471. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1472. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1473. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1474. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1475. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1476. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1477. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1478. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1479. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1480. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1481. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1482. { "AIF2ADCL", NULL, "AIF2CLK" },
  1483. { "AIF2ADCL", NULL, "DSP2CLK" },
  1484. { "AIF2ADCR", NULL, "AIF2CLK" },
  1485. { "AIF2ADCR", NULL, "DSP2CLK" },
  1486. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1487. { "AIF2DACL", NULL, "AIF2CLK" },
  1488. { "AIF2DACL", NULL, "DSP2CLK" },
  1489. { "AIF2DACR", NULL, "AIF2CLK" },
  1490. { "AIF2DACR", NULL, "DSP2CLK" },
  1491. { "AIF2DACR", NULL, "DSPINTCLK" },
  1492. { "DMIC1L", NULL, "DMIC1DAT" },
  1493. { "DMIC1L", NULL, "CLK_SYS" },
  1494. { "DMIC1R", NULL, "DMIC1DAT" },
  1495. { "DMIC1R", NULL, "CLK_SYS" },
  1496. { "DMIC2L", NULL, "DMIC2DAT" },
  1497. { "DMIC2L", NULL, "CLK_SYS" },
  1498. { "DMIC2R", NULL, "DMIC2DAT" },
  1499. { "DMIC2R", NULL, "CLK_SYS" },
  1500. { "ADCL", NULL, "AIF1CLK" },
  1501. { "ADCL", NULL, "DSP1CLK" },
  1502. { "ADCL", NULL, "DSPINTCLK" },
  1503. { "ADCR", NULL, "AIF1CLK" },
  1504. { "ADCR", NULL, "DSP1CLK" },
  1505. { "ADCR", NULL, "DSPINTCLK" },
  1506. { "ADCL Mux", "ADC", "ADCL" },
  1507. { "ADCL Mux", "DMIC", "DMIC1L" },
  1508. { "ADCR Mux", "ADC", "ADCR" },
  1509. { "ADCR Mux", "DMIC", "DMIC1R" },
  1510. { "DAC1L", NULL, "AIF1CLK" },
  1511. { "DAC1L", NULL, "DSP1CLK" },
  1512. { "DAC1L", NULL, "DSPINTCLK" },
  1513. { "DAC1R", NULL, "AIF1CLK" },
  1514. { "DAC1R", NULL, "DSP1CLK" },
  1515. { "DAC1R", NULL, "DSPINTCLK" },
  1516. { "DAC2L", NULL, "AIF2CLK" },
  1517. { "DAC2L", NULL, "DSP2CLK" },
  1518. { "DAC2L", NULL, "DSPINTCLK" },
  1519. { "DAC2R", NULL, "AIF2DACR" },
  1520. { "DAC2R", NULL, "AIF2CLK" },
  1521. { "DAC2R", NULL, "DSP2CLK" },
  1522. { "DAC2R", NULL, "DSPINTCLK" },
  1523. { "TOCLK", NULL, "CLK_SYS" },
  1524. { "AIF1DACDAT", NULL, "AIF1 Playback" },
  1525. { "AIF2DACDAT", NULL, "AIF2 Playback" },
  1526. { "AIF3DACDAT", NULL, "AIF3 Playback" },
  1527. { "AIF1 Capture", NULL, "AIF1ADCDAT" },
  1528. { "AIF2 Capture", NULL, "AIF2ADCDAT" },
  1529. { "AIF3 Capture", NULL, "AIF3ADCDAT" },
  1530. /* AIF1 outputs */
  1531. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1532. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1533. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1534. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1535. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1536. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1537. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1538. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1539. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1540. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1541. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1542. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1543. /* Pin level routing for AIF3 */
  1544. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1545. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1546. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1547. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1548. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1549. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1550. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1551. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1552. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1553. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1554. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1555. /* DAC1 inputs */
  1556. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1557. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1558. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1559. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1560. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1561. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1562. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1563. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1564. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1565. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1566. /* DAC2/AIF2 outputs */
  1567. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1568. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1569. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1570. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1571. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1572. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1573. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1574. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1575. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1576. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1577. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1578. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1579. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1580. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1581. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1582. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1583. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1584. /* AIF3 output */
  1585. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1586. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1587. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1588. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1589. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1590. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1591. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1592. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1593. /* Sidetone */
  1594. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1595. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1596. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1597. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1598. /* Output stages */
  1599. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1600. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1601. { "SPKL", "DAC1 Switch", "DAC1L" },
  1602. { "SPKL", "DAC2 Switch", "DAC2L" },
  1603. { "SPKR", "DAC1 Switch", "DAC1R" },
  1604. { "SPKR", "DAC2 Switch", "DAC2R" },
  1605. { "Left Headphone Mux", "DAC", "DAC1L" },
  1606. { "Right Headphone Mux", "DAC", "DAC1R" },
  1607. };
  1608. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1609. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1610. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1611. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1612. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1613. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1614. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1615. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1616. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1617. };
  1618. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1619. { "DAC1L", NULL, "DAC1L Mixer" },
  1620. { "DAC1R", NULL, "DAC1R Mixer" },
  1621. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1622. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1623. };
  1624. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1625. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1626. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1627. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1628. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1629. { "MICBIAS1", NULL, "CLK_SYS" },
  1630. { "MICBIAS1", NULL, "MICBIAS Supply" },
  1631. { "MICBIAS2", NULL, "CLK_SYS" },
  1632. { "MICBIAS2", NULL, "MICBIAS Supply" },
  1633. };
  1634. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1635. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1636. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1637. { "MICBIAS1", NULL, "VMID" },
  1638. { "MICBIAS2", NULL, "VMID" },
  1639. };
  1640. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1641. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1642. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1643. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1644. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1645. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1646. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1647. { "AIF3DACDAT", NULL, "AIF3" },
  1648. { "AIF3ADCDAT", NULL, "AIF3" },
  1649. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1650. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1651. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1652. };
  1653. /* The size in bits of the FLL divide multiplied by 10
  1654. * to allow rounding later */
  1655. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1656. struct fll_div {
  1657. u16 outdiv;
  1658. u16 n;
  1659. u16 k;
  1660. u16 clk_ref_div;
  1661. u16 fll_fratio;
  1662. };
  1663. static int wm8994_get_fll_config(struct fll_div *fll,
  1664. int freq_in, int freq_out)
  1665. {
  1666. u64 Kpart;
  1667. unsigned int K, Ndiv, Nmod;
  1668. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1669. /* Scale the input frequency down to <= 13.5MHz */
  1670. fll->clk_ref_div = 0;
  1671. while (freq_in > 13500000) {
  1672. fll->clk_ref_div++;
  1673. freq_in /= 2;
  1674. if (fll->clk_ref_div > 3)
  1675. return -EINVAL;
  1676. }
  1677. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1678. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1679. fll->outdiv = 3;
  1680. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1681. fll->outdiv++;
  1682. if (fll->outdiv > 63)
  1683. return -EINVAL;
  1684. }
  1685. freq_out *= fll->outdiv + 1;
  1686. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1687. if (freq_in > 1000000) {
  1688. fll->fll_fratio = 0;
  1689. } else if (freq_in > 256000) {
  1690. fll->fll_fratio = 1;
  1691. freq_in *= 2;
  1692. } else if (freq_in > 128000) {
  1693. fll->fll_fratio = 2;
  1694. freq_in *= 4;
  1695. } else if (freq_in > 64000) {
  1696. fll->fll_fratio = 3;
  1697. freq_in *= 8;
  1698. } else {
  1699. fll->fll_fratio = 4;
  1700. freq_in *= 16;
  1701. }
  1702. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1703. /* Now, calculate N.K */
  1704. Ndiv = freq_out / freq_in;
  1705. fll->n = Ndiv;
  1706. Nmod = freq_out % freq_in;
  1707. pr_debug("Nmod=%d\n", Nmod);
  1708. /* Calculate fractional part - scale up so we can round. */
  1709. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1710. do_div(Kpart, freq_in);
  1711. K = Kpart & 0xFFFFFFFF;
  1712. if ((K % 10) >= 5)
  1713. K += 5;
  1714. /* Move down to proper range now rounding is done */
  1715. fll->k = K / 10;
  1716. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1717. return 0;
  1718. }
  1719. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1720. unsigned int freq_in, unsigned int freq_out)
  1721. {
  1722. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1723. struct wm8994 *control = wm8994->wm8994;
  1724. int reg_offset, ret;
  1725. struct fll_div fll;
  1726. u16 reg, clk1, aif_reg, aif_src;
  1727. unsigned long timeout;
  1728. bool was_enabled;
  1729. switch (id) {
  1730. case WM8994_FLL1:
  1731. reg_offset = 0;
  1732. id = 0;
  1733. aif_src = 0x10;
  1734. break;
  1735. case WM8994_FLL2:
  1736. reg_offset = 0x20;
  1737. id = 1;
  1738. aif_src = 0x18;
  1739. break;
  1740. default:
  1741. return -EINVAL;
  1742. }
  1743. reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
  1744. was_enabled = reg & WM8994_FLL1_ENA;
  1745. switch (src) {
  1746. case 0:
  1747. /* Allow no source specification when stopping */
  1748. if (freq_out)
  1749. return -EINVAL;
  1750. src = wm8994->fll[id].src;
  1751. break;
  1752. case WM8994_FLL_SRC_MCLK1:
  1753. case WM8994_FLL_SRC_MCLK2:
  1754. case WM8994_FLL_SRC_LRCLK:
  1755. case WM8994_FLL_SRC_BCLK:
  1756. break;
  1757. case WM8994_FLL_SRC_INTERNAL:
  1758. freq_in = 12000000;
  1759. freq_out = 12000000;
  1760. break;
  1761. default:
  1762. return -EINVAL;
  1763. }
  1764. /* Are we changing anything? */
  1765. if (wm8994->fll[id].src == src &&
  1766. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1767. return 0;
  1768. /* If we're stopping the FLL redo the old config - no
  1769. * registers will actually be written but we avoid GCC flow
  1770. * analysis bugs spewing warnings.
  1771. */
  1772. if (freq_out)
  1773. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1774. else
  1775. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1776. wm8994->fll[id].out);
  1777. if (ret < 0)
  1778. return ret;
  1779. /* Make sure that we're not providing SYSCLK right now */
  1780. clk1 = snd_soc_read(codec, WM8994_CLOCKING_1);
  1781. if (clk1 & WM8994_SYSCLK_SRC)
  1782. aif_reg = WM8994_AIF2_CLOCKING_1;
  1783. else
  1784. aif_reg = WM8994_AIF1_CLOCKING_1;
  1785. reg = snd_soc_read(codec, aif_reg);
  1786. if ((reg & WM8994_AIF1CLK_ENA) &&
  1787. (reg & WM8994_AIF1CLK_SRC_MASK) == aif_src) {
  1788. dev_err(codec->dev, "FLL%d is currently providing SYSCLK\n",
  1789. id + 1);
  1790. return -EBUSY;
  1791. }
  1792. /* We always need to disable the FLL while reconfiguring */
  1793. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1794. WM8994_FLL1_ENA, 0);
  1795. if (wm8994->fll_byp && src == WM8994_FLL_SRC_BCLK &&
  1796. freq_in == freq_out && freq_out) {
  1797. dev_dbg(codec->dev, "Bypassing FLL%d\n", id + 1);
  1798. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1799. WM8958_FLL1_BYP, WM8958_FLL1_BYP);
  1800. goto out;
  1801. }
  1802. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1803. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1804. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1805. WM8994_FLL1_OUTDIV_MASK |
  1806. WM8994_FLL1_FRATIO_MASK, reg);
  1807. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_3 + reg_offset,
  1808. WM8994_FLL1_K_MASK, fll.k);
  1809. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1810. WM8994_FLL1_N_MASK,
  1811. fll.n << WM8994_FLL1_N_SHIFT);
  1812. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1813. WM8994_FLL1_FRC_NCO | WM8958_FLL1_BYP |
  1814. WM8994_FLL1_REFCLK_DIV_MASK |
  1815. WM8994_FLL1_REFCLK_SRC_MASK,
  1816. ((src == WM8994_FLL_SRC_INTERNAL)
  1817. << WM8994_FLL1_FRC_NCO_SHIFT) |
  1818. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1819. (src - 1));
  1820. /* Clear any pending completion from a previous failure */
  1821. try_wait_for_completion(&wm8994->fll_locked[id]);
  1822. /* Enable (with fractional mode if required) */
  1823. if (freq_out) {
  1824. /* Enable VMID if we need it */
  1825. if (!was_enabled) {
  1826. active_reference(codec);
  1827. switch (control->type) {
  1828. case WM8994:
  1829. vmid_reference(codec);
  1830. break;
  1831. case WM8958:
  1832. if (control->revision < 1)
  1833. vmid_reference(codec);
  1834. break;
  1835. default:
  1836. break;
  1837. }
  1838. }
  1839. reg = WM8994_FLL1_ENA;
  1840. if (fll.k)
  1841. reg |= WM8994_FLL1_FRAC;
  1842. if (src == WM8994_FLL_SRC_INTERNAL)
  1843. reg |= WM8994_FLL1_OSC_ENA;
  1844. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1845. WM8994_FLL1_ENA | WM8994_FLL1_OSC_ENA |
  1846. WM8994_FLL1_FRAC, reg);
  1847. if (wm8994->fll_locked_irq) {
  1848. timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
  1849. msecs_to_jiffies(10));
  1850. if (timeout == 0)
  1851. dev_warn(codec->dev,
  1852. "Timed out waiting for FLL lock\n");
  1853. } else {
  1854. msleep(5);
  1855. }
  1856. } else {
  1857. if (was_enabled) {
  1858. switch (control->type) {
  1859. case WM8994:
  1860. vmid_dereference(codec);
  1861. break;
  1862. case WM8958:
  1863. if (control->revision < 1)
  1864. vmid_dereference(codec);
  1865. break;
  1866. default:
  1867. break;
  1868. }
  1869. active_dereference(codec);
  1870. }
  1871. }
  1872. out:
  1873. wm8994->fll[id].in = freq_in;
  1874. wm8994->fll[id].out = freq_out;
  1875. wm8994->fll[id].src = src;
  1876. configure_clock(codec);
  1877. /*
  1878. * If SYSCLK will be less than 50kHz adjust AIFnCLK dividers
  1879. * for detection.
  1880. */
  1881. if (max(wm8994->aifclk[0], wm8994->aifclk[1]) < 50000) {
  1882. dev_dbg(codec->dev, "Configuring AIFs for 128fs\n");
  1883. wm8994->aifdiv[0] = snd_soc_read(codec, WM8994_AIF1_RATE)
  1884. & WM8994_AIF1CLK_RATE_MASK;
  1885. wm8994->aifdiv[1] = snd_soc_read(codec, WM8994_AIF2_RATE)
  1886. & WM8994_AIF1CLK_RATE_MASK;
  1887. snd_soc_update_bits(codec, WM8994_AIF1_RATE,
  1888. WM8994_AIF1CLK_RATE_MASK, 0x1);
  1889. snd_soc_update_bits(codec, WM8994_AIF2_RATE,
  1890. WM8994_AIF2CLK_RATE_MASK, 0x1);
  1891. } else if (wm8994->aifdiv[0]) {
  1892. snd_soc_update_bits(codec, WM8994_AIF1_RATE,
  1893. WM8994_AIF1CLK_RATE_MASK,
  1894. wm8994->aifdiv[0]);
  1895. snd_soc_update_bits(codec, WM8994_AIF2_RATE,
  1896. WM8994_AIF2CLK_RATE_MASK,
  1897. wm8994->aifdiv[1]);
  1898. wm8994->aifdiv[0] = 0;
  1899. wm8994->aifdiv[1] = 0;
  1900. }
  1901. return 0;
  1902. }
  1903. static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
  1904. {
  1905. struct completion *completion = data;
  1906. complete(completion);
  1907. return IRQ_HANDLED;
  1908. }
  1909. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1910. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1911. unsigned int freq_in, unsigned int freq_out)
  1912. {
  1913. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1914. }
  1915. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1916. int clk_id, unsigned int freq, int dir)
  1917. {
  1918. struct snd_soc_codec *codec = dai->codec;
  1919. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1920. int i;
  1921. switch (dai->id) {
  1922. case 1:
  1923. case 2:
  1924. break;
  1925. default:
  1926. /* AIF3 shares clocking with AIF1/2 */
  1927. return -EINVAL;
  1928. }
  1929. switch (clk_id) {
  1930. case WM8994_SYSCLK_MCLK1:
  1931. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1932. wm8994->mclk[0] = freq;
  1933. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1934. dai->id, freq);
  1935. break;
  1936. case WM8994_SYSCLK_MCLK2:
  1937. /* TODO: Set GPIO AF */
  1938. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1939. wm8994->mclk[1] = freq;
  1940. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1941. dai->id, freq);
  1942. break;
  1943. case WM8994_SYSCLK_FLL1:
  1944. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1945. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1946. break;
  1947. case WM8994_SYSCLK_FLL2:
  1948. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1949. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1950. break;
  1951. case WM8994_SYSCLK_OPCLK:
  1952. /* Special case - a division (times 10) is given and
  1953. * no effect on main clocking.
  1954. */
  1955. if (freq) {
  1956. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1957. if (opclk_divs[i] == freq)
  1958. break;
  1959. if (i == ARRAY_SIZE(opclk_divs))
  1960. return -EINVAL;
  1961. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1962. WM8994_OPCLK_DIV_MASK, i);
  1963. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1964. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1965. } else {
  1966. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1967. WM8994_OPCLK_ENA, 0);
  1968. }
  1969. default:
  1970. return -EINVAL;
  1971. }
  1972. configure_clock(codec);
  1973. /*
  1974. * If SYSCLK will be less than 50kHz adjust AIFnCLK dividers
  1975. * for detection.
  1976. */
  1977. if (max(wm8994->aifclk[0], wm8994->aifclk[1]) < 50000) {
  1978. dev_dbg(codec->dev, "Configuring AIFs for 128fs\n");
  1979. wm8994->aifdiv[0] = snd_soc_read(codec, WM8994_AIF1_RATE)
  1980. & WM8994_AIF1CLK_RATE_MASK;
  1981. wm8994->aifdiv[1] = snd_soc_read(codec, WM8994_AIF2_RATE)
  1982. & WM8994_AIF1CLK_RATE_MASK;
  1983. snd_soc_update_bits(codec, WM8994_AIF1_RATE,
  1984. WM8994_AIF1CLK_RATE_MASK, 0x1);
  1985. snd_soc_update_bits(codec, WM8994_AIF2_RATE,
  1986. WM8994_AIF2CLK_RATE_MASK, 0x1);
  1987. } else if (wm8994->aifdiv[0]) {
  1988. snd_soc_update_bits(codec, WM8994_AIF1_RATE,
  1989. WM8994_AIF1CLK_RATE_MASK,
  1990. wm8994->aifdiv[0]);
  1991. snd_soc_update_bits(codec, WM8994_AIF2_RATE,
  1992. WM8994_AIF2CLK_RATE_MASK,
  1993. wm8994->aifdiv[1]);
  1994. wm8994->aifdiv[0] = 0;
  1995. wm8994->aifdiv[1] = 0;
  1996. }
  1997. return 0;
  1998. }
  1999. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  2000. enum snd_soc_bias_level level)
  2001. {
  2002. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2003. struct wm8994 *control = wm8994->wm8994;
  2004. wm_hubs_set_bias_level(codec, level);
  2005. switch (level) {
  2006. case SND_SOC_BIAS_ON:
  2007. break;
  2008. case SND_SOC_BIAS_PREPARE:
  2009. /* MICBIAS into regulating mode */
  2010. switch (control->type) {
  2011. case WM8958:
  2012. case WM1811:
  2013. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  2014. WM8958_MICB1_MODE, 0);
  2015. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2016. WM8958_MICB2_MODE, 0);
  2017. break;
  2018. default:
  2019. break;
  2020. }
  2021. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  2022. active_reference(codec);
  2023. break;
  2024. case SND_SOC_BIAS_STANDBY:
  2025. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  2026. switch (control->type) {
  2027. case WM8958:
  2028. if (control->revision == 0) {
  2029. /* Optimise performance for rev A */
  2030. snd_soc_update_bits(codec,
  2031. WM8958_CHARGE_PUMP_2,
  2032. WM8958_CP_DISCH,
  2033. WM8958_CP_DISCH);
  2034. }
  2035. break;
  2036. default:
  2037. break;
  2038. }
  2039. /* Discharge LINEOUT1 & 2 */
  2040. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  2041. WM8994_LINEOUT1_DISCH |
  2042. WM8994_LINEOUT2_DISCH,
  2043. WM8994_LINEOUT1_DISCH |
  2044. WM8994_LINEOUT2_DISCH);
  2045. }
  2046. if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
  2047. active_dereference(codec);
  2048. /* MICBIAS into bypass mode on newer devices */
  2049. switch (control->type) {
  2050. case WM8958:
  2051. case WM1811:
  2052. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  2053. WM8958_MICB1_MODE,
  2054. WM8958_MICB1_MODE);
  2055. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2056. WM8958_MICB2_MODE,
  2057. WM8958_MICB2_MODE);
  2058. break;
  2059. default:
  2060. break;
  2061. }
  2062. break;
  2063. case SND_SOC_BIAS_OFF:
  2064. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  2065. wm8994->cur_fw = NULL;
  2066. break;
  2067. }
  2068. codec->dapm.bias_level = level;
  2069. return 0;
  2070. }
  2071. int wm8994_vmid_mode(struct snd_soc_codec *codec, enum wm8994_vmid_mode mode)
  2072. {
  2073. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2074. switch (mode) {
  2075. case WM8994_VMID_NORMAL:
  2076. if (wm8994->hubs.lineout1_se) {
  2077. snd_soc_dapm_disable_pin(&codec->dapm,
  2078. "LINEOUT1N Driver");
  2079. snd_soc_dapm_disable_pin(&codec->dapm,
  2080. "LINEOUT1P Driver");
  2081. }
  2082. if (wm8994->hubs.lineout2_se) {
  2083. snd_soc_dapm_disable_pin(&codec->dapm,
  2084. "LINEOUT2N Driver");
  2085. snd_soc_dapm_disable_pin(&codec->dapm,
  2086. "LINEOUT2P Driver");
  2087. }
  2088. /* Do the sync with the old mode to allow it to clean up */
  2089. snd_soc_dapm_sync(&codec->dapm);
  2090. wm8994->vmid_mode = mode;
  2091. break;
  2092. case WM8994_VMID_FORCE:
  2093. if (wm8994->hubs.lineout1_se) {
  2094. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2095. "LINEOUT1N Driver");
  2096. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2097. "LINEOUT1P Driver");
  2098. }
  2099. if (wm8994->hubs.lineout2_se) {
  2100. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2101. "LINEOUT2N Driver");
  2102. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2103. "LINEOUT2P Driver");
  2104. }
  2105. wm8994->vmid_mode = mode;
  2106. snd_soc_dapm_sync(&codec->dapm);
  2107. break;
  2108. default:
  2109. return -EINVAL;
  2110. }
  2111. return 0;
  2112. }
  2113. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2114. {
  2115. struct snd_soc_codec *codec = dai->codec;
  2116. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2117. struct wm8994 *control = wm8994->wm8994;
  2118. int ms_reg;
  2119. int aif1_reg;
  2120. int ms = 0;
  2121. int aif1 = 0;
  2122. switch (dai->id) {
  2123. case 1:
  2124. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  2125. aif1_reg = WM8994_AIF1_CONTROL_1;
  2126. break;
  2127. case 2:
  2128. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  2129. aif1_reg = WM8994_AIF2_CONTROL_1;
  2130. break;
  2131. default:
  2132. return -EINVAL;
  2133. }
  2134. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  2135. case SND_SOC_DAIFMT_CBS_CFS:
  2136. break;
  2137. case SND_SOC_DAIFMT_CBM_CFM:
  2138. ms = WM8994_AIF1_MSTR;
  2139. break;
  2140. default:
  2141. return -EINVAL;
  2142. }
  2143. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  2144. case SND_SOC_DAIFMT_DSP_B:
  2145. aif1 |= WM8994_AIF1_LRCLK_INV;
  2146. case SND_SOC_DAIFMT_DSP_A:
  2147. aif1 |= 0x18;
  2148. break;
  2149. case SND_SOC_DAIFMT_I2S:
  2150. aif1 |= 0x10;
  2151. break;
  2152. case SND_SOC_DAIFMT_RIGHT_J:
  2153. break;
  2154. case SND_SOC_DAIFMT_LEFT_J:
  2155. aif1 |= 0x8;
  2156. break;
  2157. default:
  2158. return -EINVAL;
  2159. }
  2160. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  2161. case SND_SOC_DAIFMT_DSP_A:
  2162. case SND_SOC_DAIFMT_DSP_B:
  2163. /* frame inversion not valid for DSP modes */
  2164. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2165. case SND_SOC_DAIFMT_NB_NF:
  2166. break;
  2167. case SND_SOC_DAIFMT_IB_NF:
  2168. aif1 |= WM8994_AIF1_BCLK_INV;
  2169. break;
  2170. default:
  2171. return -EINVAL;
  2172. }
  2173. break;
  2174. case SND_SOC_DAIFMT_I2S:
  2175. case SND_SOC_DAIFMT_RIGHT_J:
  2176. case SND_SOC_DAIFMT_LEFT_J:
  2177. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2178. case SND_SOC_DAIFMT_NB_NF:
  2179. break;
  2180. case SND_SOC_DAIFMT_IB_IF:
  2181. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  2182. break;
  2183. case SND_SOC_DAIFMT_IB_NF:
  2184. aif1 |= WM8994_AIF1_BCLK_INV;
  2185. break;
  2186. case SND_SOC_DAIFMT_NB_IF:
  2187. aif1 |= WM8994_AIF1_LRCLK_INV;
  2188. break;
  2189. default:
  2190. return -EINVAL;
  2191. }
  2192. break;
  2193. default:
  2194. return -EINVAL;
  2195. }
  2196. /* The AIF2 format configuration needs to be mirrored to AIF3
  2197. * on WM8958 if it's in use so just do it all the time. */
  2198. switch (control->type) {
  2199. case WM1811:
  2200. case WM8958:
  2201. if (dai->id == 2)
  2202. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  2203. WM8994_AIF1_LRCLK_INV |
  2204. WM8958_AIF3_FMT_MASK, aif1);
  2205. break;
  2206. default:
  2207. break;
  2208. }
  2209. snd_soc_update_bits(codec, aif1_reg,
  2210. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  2211. WM8994_AIF1_FMT_MASK,
  2212. aif1);
  2213. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  2214. ms);
  2215. return 0;
  2216. }
  2217. static struct {
  2218. int val, rate;
  2219. } srs[] = {
  2220. { 0, 8000 },
  2221. { 1, 11025 },
  2222. { 2, 12000 },
  2223. { 3, 16000 },
  2224. { 4, 22050 },
  2225. { 5, 24000 },
  2226. { 6, 32000 },
  2227. { 7, 44100 },
  2228. { 8, 48000 },
  2229. { 9, 88200 },
  2230. { 10, 96000 },
  2231. };
  2232. static int fs_ratios[] = {
  2233. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  2234. };
  2235. static int bclk_divs[] = {
  2236. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  2237. 640, 880, 960, 1280, 1760, 1920
  2238. };
  2239. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  2240. struct snd_pcm_hw_params *params,
  2241. struct snd_soc_dai *dai)
  2242. {
  2243. struct snd_soc_codec *codec = dai->codec;
  2244. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2245. struct wm8994 *control = wm8994->wm8994;
  2246. struct wm8994_pdata *pdata = &control->pdata;
  2247. int aif1_reg;
  2248. int aif2_reg;
  2249. int bclk_reg;
  2250. int lrclk_reg;
  2251. int rate_reg;
  2252. int aif1 = 0;
  2253. int aif2 = 0;
  2254. int bclk = 0;
  2255. int lrclk = 0;
  2256. int rate_val = 0;
  2257. int id = dai->id - 1;
  2258. int i, cur_val, best_val, bclk_rate, best;
  2259. switch (dai->id) {
  2260. case 1:
  2261. aif1_reg = WM8994_AIF1_CONTROL_1;
  2262. aif2_reg = WM8994_AIF1_CONTROL_2;
  2263. bclk_reg = WM8994_AIF1_BCLK;
  2264. rate_reg = WM8994_AIF1_RATE;
  2265. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2266. wm8994->lrclk_shared[0]) {
  2267. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  2268. } else {
  2269. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  2270. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  2271. }
  2272. break;
  2273. case 2:
  2274. aif1_reg = WM8994_AIF2_CONTROL_1;
  2275. aif2_reg = WM8994_AIF2_CONTROL_2;
  2276. bclk_reg = WM8994_AIF2_BCLK;
  2277. rate_reg = WM8994_AIF2_RATE;
  2278. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2279. wm8994->lrclk_shared[1]) {
  2280. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  2281. } else {
  2282. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  2283. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  2284. }
  2285. break;
  2286. default:
  2287. return -EINVAL;
  2288. }
  2289. bclk_rate = params_rate(params);
  2290. switch (params_format(params)) {
  2291. case SNDRV_PCM_FORMAT_S16_LE:
  2292. bclk_rate *= 16;
  2293. break;
  2294. case SNDRV_PCM_FORMAT_S20_3LE:
  2295. bclk_rate *= 20;
  2296. aif1 |= 0x20;
  2297. break;
  2298. case SNDRV_PCM_FORMAT_S24_LE:
  2299. bclk_rate *= 24;
  2300. aif1 |= 0x40;
  2301. break;
  2302. case SNDRV_PCM_FORMAT_S32_LE:
  2303. bclk_rate *= 32;
  2304. aif1 |= 0x60;
  2305. break;
  2306. default:
  2307. return -EINVAL;
  2308. }
  2309. wm8994->channels[id] = params_channels(params);
  2310. if (pdata->max_channels_clocked[id] &&
  2311. wm8994->channels[id] > pdata->max_channels_clocked[id]) {
  2312. dev_dbg(dai->dev, "Constraining channels to %d from %d\n",
  2313. pdata->max_channels_clocked[id], wm8994->channels[id]);
  2314. wm8994->channels[id] = pdata->max_channels_clocked[id];
  2315. }
  2316. switch (wm8994->channels[id]) {
  2317. case 1:
  2318. case 2:
  2319. bclk_rate *= 2;
  2320. break;
  2321. default:
  2322. bclk_rate *= 4;
  2323. break;
  2324. }
  2325. /* Try to find an appropriate sample rate; look for an exact match. */
  2326. for (i = 0; i < ARRAY_SIZE(srs); i++)
  2327. if (srs[i].rate == params_rate(params))
  2328. break;
  2329. if (i == ARRAY_SIZE(srs))
  2330. return -EINVAL;
  2331. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  2332. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  2333. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  2334. dai->id, wm8994->aifclk[id], bclk_rate);
  2335. if (wm8994->channels[id] == 1 &&
  2336. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  2337. aif2 |= WM8994_AIF1_MONO;
  2338. if (wm8994->aifclk[id] == 0) {
  2339. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  2340. return -EINVAL;
  2341. }
  2342. /* AIFCLK/fs ratio; look for a close match in either direction */
  2343. best = 0;
  2344. best_val = abs((fs_ratios[0] * params_rate(params))
  2345. - wm8994->aifclk[id]);
  2346. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  2347. cur_val = abs((fs_ratios[i] * params_rate(params))
  2348. - wm8994->aifclk[id]);
  2349. if (cur_val >= best_val)
  2350. continue;
  2351. best = i;
  2352. best_val = cur_val;
  2353. }
  2354. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  2355. dai->id, fs_ratios[best]);
  2356. rate_val |= best;
  2357. /* We may not get quite the right frequency if using
  2358. * approximate clocks so look for the closest match that is
  2359. * higher than the target (we need to ensure that there enough
  2360. * BCLKs to clock out the samples).
  2361. */
  2362. best = 0;
  2363. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  2364. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  2365. if (cur_val < 0) /* BCLK table is sorted */
  2366. break;
  2367. best = i;
  2368. }
  2369. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  2370. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  2371. bclk_divs[best], bclk_rate);
  2372. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  2373. lrclk = bclk_rate / params_rate(params);
  2374. if (!lrclk) {
  2375. dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
  2376. bclk_rate);
  2377. return -EINVAL;
  2378. }
  2379. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  2380. lrclk, bclk_rate / lrclk);
  2381. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2382. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  2383. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  2384. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  2385. lrclk);
  2386. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  2387. WM8994_AIF1CLK_RATE_MASK, rate_val);
  2388. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2389. switch (dai->id) {
  2390. case 1:
  2391. wm8994->dac_rates[0] = params_rate(params);
  2392. wm8994_set_retune_mobile(codec, 0);
  2393. wm8994_set_retune_mobile(codec, 1);
  2394. break;
  2395. case 2:
  2396. wm8994->dac_rates[1] = params_rate(params);
  2397. wm8994_set_retune_mobile(codec, 2);
  2398. break;
  2399. }
  2400. }
  2401. return 0;
  2402. }
  2403. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  2404. struct snd_pcm_hw_params *params,
  2405. struct snd_soc_dai *dai)
  2406. {
  2407. struct snd_soc_codec *codec = dai->codec;
  2408. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2409. struct wm8994 *control = wm8994->wm8994;
  2410. int aif1_reg;
  2411. int aif1 = 0;
  2412. switch (dai->id) {
  2413. case 3:
  2414. switch (control->type) {
  2415. case WM1811:
  2416. case WM8958:
  2417. aif1_reg = WM8958_AIF3_CONTROL_1;
  2418. break;
  2419. default:
  2420. return 0;
  2421. }
  2422. break;
  2423. default:
  2424. return 0;
  2425. }
  2426. switch (params_format(params)) {
  2427. case SNDRV_PCM_FORMAT_S16_LE:
  2428. break;
  2429. case SNDRV_PCM_FORMAT_S20_3LE:
  2430. aif1 |= 0x20;
  2431. break;
  2432. case SNDRV_PCM_FORMAT_S24_LE:
  2433. aif1 |= 0x40;
  2434. break;
  2435. case SNDRV_PCM_FORMAT_S32_LE:
  2436. aif1 |= 0x60;
  2437. break;
  2438. default:
  2439. return -EINVAL;
  2440. }
  2441. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2442. }
  2443. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  2444. {
  2445. struct snd_soc_codec *codec = codec_dai->codec;
  2446. int mute_reg;
  2447. int reg;
  2448. switch (codec_dai->id) {
  2449. case 1:
  2450. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  2451. break;
  2452. case 2:
  2453. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  2454. break;
  2455. default:
  2456. return -EINVAL;
  2457. }
  2458. if (mute)
  2459. reg = WM8994_AIF1DAC1_MUTE;
  2460. else
  2461. reg = 0;
  2462. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  2463. return 0;
  2464. }
  2465. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  2466. {
  2467. struct snd_soc_codec *codec = codec_dai->codec;
  2468. int reg, val, mask;
  2469. switch (codec_dai->id) {
  2470. case 1:
  2471. reg = WM8994_AIF1_MASTER_SLAVE;
  2472. mask = WM8994_AIF1_TRI;
  2473. break;
  2474. case 2:
  2475. reg = WM8994_AIF2_MASTER_SLAVE;
  2476. mask = WM8994_AIF2_TRI;
  2477. break;
  2478. default:
  2479. return -EINVAL;
  2480. }
  2481. if (tristate)
  2482. val = mask;
  2483. else
  2484. val = 0;
  2485. return snd_soc_update_bits(codec, reg, mask, val);
  2486. }
  2487. static int wm8994_aif2_probe(struct snd_soc_dai *dai)
  2488. {
  2489. struct snd_soc_codec *codec = dai->codec;
  2490. /* Disable the pulls on the AIF if we're using it to save power. */
  2491. snd_soc_update_bits(codec, WM8994_GPIO_3,
  2492. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2493. snd_soc_update_bits(codec, WM8994_GPIO_4,
  2494. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2495. snd_soc_update_bits(codec, WM8994_GPIO_5,
  2496. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2497. return 0;
  2498. }
  2499. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  2500. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  2501. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  2502. static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  2503. .set_sysclk = wm8994_set_dai_sysclk,
  2504. .set_fmt = wm8994_set_dai_fmt,
  2505. .hw_params = wm8994_hw_params,
  2506. .digital_mute = wm8994_aif_mute,
  2507. .set_pll = wm8994_set_fll,
  2508. .set_tristate = wm8994_set_tristate,
  2509. };
  2510. static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2511. .set_sysclk = wm8994_set_dai_sysclk,
  2512. .set_fmt = wm8994_set_dai_fmt,
  2513. .hw_params = wm8994_hw_params,
  2514. .digital_mute = wm8994_aif_mute,
  2515. .set_pll = wm8994_set_fll,
  2516. .set_tristate = wm8994_set_tristate,
  2517. };
  2518. static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2519. .hw_params = wm8994_aif3_hw_params,
  2520. };
  2521. static struct snd_soc_dai_driver wm8994_dai[] = {
  2522. {
  2523. .name = "wm8994-aif1",
  2524. .id = 1,
  2525. .playback = {
  2526. .stream_name = "AIF1 Playback",
  2527. .channels_min = 1,
  2528. .channels_max = 2,
  2529. .rates = WM8994_RATES,
  2530. .formats = WM8994_FORMATS,
  2531. .sig_bits = 24,
  2532. },
  2533. .capture = {
  2534. .stream_name = "AIF1 Capture",
  2535. .channels_min = 1,
  2536. .channels_max = 2,
  2537. .rates = WM8994_RATES,
  2538. .formats = WM8994_FORMATS,
  2539. .sig_bits = 24,
  2540. },
  2541. .ops = &wm8994_aif1_dai_ops,
  2542. },
  2543. {
  2544. .name = "wm8994-aif2",
  2545. .id = 2,
  2546. .playback = {
  2547. .stream_name = "AIF2 Playback",
  2548. .channels_min = 1,
  2549. .channels_max = 2,
  2550. .rates = WM8994_RATES,
  2551. .formats = WM8994_FORMATS,
  2552. .sig_bits = 24,
  2553. },
  2554. .capture = {
  2555. .stream_name = "AIF2 Capture",
  2556. .channels_min = 1,
  2557. .channels_max = 2,
  2558. .rates = WM8994_RATES,
  2559. .formats = WM8994_FORMATS,
  2560. .sig_bits = 24,
  2561. },
  2562. .probe = wm8994_aif2_probe,
  2563. .ops = &wm8994_aif2_dai_ops,
  2564. },
  2565. {
  2566. .name = "wm8994-aif3",
  2567. .id = 3,
  2568. .playback = {
  2569. .stream_name = "AIF3 Playback",
  2570. .channels_min = 1,
  2571. .channels_max = 2,
  2572. .rates = WM8994_RATES,
  2573. .formats = WM8994_FORMATS,
  2574. .sig_bits = 24,
  2575. },
  2576. .capture = {
  2577. .stream_name = "AIF3 Capture",
  2578. .channels_min = 1,
  2579. .channels_max = 2,
  2580. .rates = WM8994_RATES,
  2581. .formats = WM8994_FORMATS,
  2582. .sig_bits = 24,
  2583. },
  2584. .ops = &wm8994_aif3_dai_ops,
  2585. }
  2586. };
  2587. #ifdef CONFIG_PM
  2588. static int wm8994_codec_suspend(struct snd_soc_codec *codec)
  2589. {
  2590. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2591. int i, ret;
  2592. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2593. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2594. sizeof(struct wm8994_fll_config));
  2595. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2596. if (ret < 0)
  2597. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2598. i + 1, ret);
  2599. }
  2600. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2601. return 0;
  2602. }
  2603. static int wm8994_codec_resume(struct snd_soc_codec *codec)
  2604. {
  2605. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2606. struct wm8994 *control = wm8994->wm8994;
  2607. int i, ret;
  2608. unsigned int val, mask;
  2609. if (control->revision < 4) {
  2610. /* force a HW read */
  2611. ret = regmap_read(control->regmap,
  2612. WM8994_POWER_MANAGEMENT_5, &val);
  2613. /* modify the cache only */
  2614. codec->cache_only = 1;
  2615. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2616. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2617. val &= mask;
  2618. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2619. mask, val);
  2620. codec->cache_only = 0;
  2621. }
  2622. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2623. if (!wm8994->fll_suspend[i].out)
  2624. continue;
  2625. ret = _wm8994_set_fll(codec, i + 1,
  2626. wm8994->fll_suspend[i].src,
  2627. wm8994->fll_suspend[i].in,
  2628. wm8994->fll_suspend[i].out);
  2629. if (ret < 0)
  2630. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2631. i + 1, ret);
  2632. }
  2633. return 0;
  2634. }
  2635. #else
  2636. #define wm8994_codec_suspend NULL
  2637. #define wm8994_codec_resume NULL
  2638. #endif
  2639. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2640. {
  2641. struct snd_soc_codec *codec = wm8994->hubs.codec;
  2642. struct wm8994 *control = wm8994->wm8994;
  2643. struct wm8994_pdata *pdata = &control->pdata;
  2644. struct snd_kcontrol_new controls[] = {
  2645. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2646. wm8994->retune_mobile_enum,
  2647. wm8994_get_retune_mobile_enum,
  2648. wm8994_put_retune_mobile_enum),
  2649. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2650. wm8994->retune_mobile_enum,
  2651. wm8994_get_retune_mobile_enum,
  2652. wm8994_put_retune_mobile_enum),
  2653. SOC_ENUM_EXT("AIF2 EQ Mode",
  2654. wm8994->retune_mobile_enum,
  2655. wm8994_get_retune_mobile_enum,
  2656. wm8994_put_retune_mobile_enum),
  2657. };
  2658. int ret, i, j;
  2659. const char **t;
  2660. /* We need an array of texts for the enum API but the number
  2661. * of texts is likely to be less than the number of
  2662. * configurations due to the sample rate dependency of the
  2663. * configurations. */
  2664. wm8994->num_retune_mobile_texts = 0;
  2665. wm8994->retune_mobile_texts = NULL;
  2666. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2667. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2668. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2669. wm8994->retune_mobile_texts[j]) == 0)
  2670. break;
  2671. }
  2672. if (j != wm8994->num_retune_mobile_texts)
  2673. continue;
  2674. /* Expand the array... */
  2675. t = krealloc(wm8994->retune_mobile_texts,
  2676. sizeof(char *) *
  2677. (wm8994->num_retune_mobile_texts + 1),
  2678. GFP_KERNEL);
  2679. if (t == NULL)
  2680. continue;
  2681. /* ...store the new entry... */
  2682. t[wm8994->num_retune_mobile_texts] =
  2683. pdata->retune_mobile_cfgs[i].name;
  2684. /* ...and remember the new version. */
  2685. wm8994->num_retune_mobile_texts++;
  2686. wm8994->retune_mobile_texts = t;
  2687. }
  2688. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2689. wm8994->num_retune_mobile_texts);
  2690. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2691. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2692. ret = snd_soc_add_codec_controls(wm8994->hubs.codec, controls,
  2693. ARRAY_SIZE(controls));
  2694. if (ret != 0)
  2695. dev_err(wm8994->hubs.codec->dev,
  2696. "Failed to add ReTune Mobile controls: %d\n", ret);
  2697. }
  2698. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2699. {
  2700. struct snd_soc_codec *codec = wm8994->hubs.codec;
  2701. struct wm8994 *control = wm8994->wm8994;
  2702. struct wm8994_pdata *pdata = &control->pdata;
  2703. int ret, i;
  2704. if (!pdata)
  2705. return;
  2706. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2707. pdata->lineout2_diff,
  2708. pdata->lineout1fb,
  2709. pdata->lineout2fb,
  2710. pdata->jd_scthr,
  2711. pdata->jd_thr,
  2712. pdata->micb1_delay,
  2713. pdata->micb2_delay,
  2714. pdata->micbias1_lvl,
  2715. pdata->micbias2_lvl);
  2716. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2717. if (pdata->num_drc_cfgs) {
  2718. struct snd_kcontrol_new controls[] = {
  2719. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2720. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2721. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2722. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2723. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2724. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2725. };
  2726. /* We need an array of texts for the enum API */
  2727. wm8994->drc_texts = devm_kzalloc(wm8994->hubs.codec->dev,
  2728. sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
  2729. if (!wm8994->drc_texts) {
  2730. dev_err(wm8994->hubs.codec->dev,
  2731. "Failed to allocate %d DRC config texts\n",
  2732. pdata->num_drc_cfgs);
  2733. return;
  2734. }
  2735. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2736. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2737. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2738. wm8994->drc_enum.texts = wm8994->drc_texts;
  2739. ret = snd_soc_add_codec_controls(wm8994->hubs.codec, controls,
  2740. ARRAY_SIZE(controls));
  2741. for (i = 0; i < WM8994_NUM_DRC; i++)
  2742. wm8994_set_drc(codec, i);
  2743. } else {
  2744. ret = snd_soc_add_codec_controls(wm8994->hubs.codec,
  2745. wm8994_drc_controls,
  2746. ARRAY_SIZE(wm8994_drc_controls));
  2747. }
  2748. if (ret != 0)
  2749. dev_err(wm8994->hubs.codec->dev,
  2750. "Failed to add DRC mode controls: %d\n", ret);
  2751. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2752. pdata->num_retune_mobile_cfgs);
  2753. if (pdata->num_retune_mobile_cfgs)
  2754. wm8994_handle_retune_mobile_pdata(wm8994);
  2755. else
  2756. snd_soc_add_codec_controls(wm8994->hubs.codec, wm8994_eq_controls,
  2757. ARRAY_SIZE(wm8994_eq_controls));
  2758. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2759. if (pdata->micbias[i]) {
  2760. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2761. pdata->micbias[i] & 0xffff);
  2762. }
  2763. }
  2764. }
  2765. /**
  2766. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2767. *
  2768. * @codec: WM8994 codec
  2769. * @jack: jack to report detection events on
  2770. * @micbias: microphone bias to detect on
  2771. *
  2772. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2773. * being used to bring out signals to the processor then only platform
  2774. * data configuration is needed for WM8994 and processor GPIOs should
  2775. * be configured using snd_soc_jack_add_gpios() instead.
  2776. *
  2777. * Configuration of detection levels is available via the micbias1_lvl
  2778. * and micbias2_lvl platform data members.
  2779. */
  2780. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2781. int micbias)
  2782. {
  2783. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2784. struct wm8994_micdet *micdet;
  2785. struct wm8994 *control = wm8994->wm8994;
  2786. int reg, ret;
  2787. if (control->type != WM8994) {
  2788. dev_warn(codec->dev, "Not a WM8994\n");
  2789. return -EINVAL;
  2790. }
  2791. switch (micbias) {
  2792. case 1:
  2793. micdet = &wm8994->micdet[0];
  2794. if (jack)
  2795. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2796. "MICBIAS1");
  2797. else
  2798. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2799. "MICBIAS1");
  2800. break;
  2801. case 2:
  2802. micdet = &wm8994->micdet[1];
  2803. if (jack)
  2804. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2805. "MICBIAS1");
  2806. else
  2807. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2808. "MICBIAS1");
  2809. break;
  2810. default:
  2811. dev_warn(codec->dev, "Invalid MICBIAS %d\n", micbias);
  2812. return -EINVAL;
  2813. }
  2814. if (ret != 0)
  2815. dev_warn(codec->dev, "Failed to configure MICBIAS%d: %d\n",
  2816. micbias, ret);
  2817. dev_dbg(codec->dev, "Configuring microphone detection on %d %p\n",
  2818. micbias, jack);
  2819. /* Store the configuration */
  2820. micdet->jack = jack;
  2821. micdet->detecting = true;
  2822. /* If either of the jacks is set up then enable detection */
  2823. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2824. reg = WM8994_MICD_ENA;
  2825. else
  2826. reg = 0;
  2827. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2828. /* enable MICDET and MICSHRT deboune */
  2829. snd_soc_update_bits(codec, WM8994_IRQ_DEBOUNCE,
  2830. WM8994_MIC1_DET_DB_MASK | WM8994_MIC1_SHRT_DB_MASK |
  2831. WM8994_MIC2_DET_DB_MASK | WM8994_MIC2_SHRT_DB_MASK,
  2832. WM8994_MIC1_DET_DB | WM8994_MIC1_SHRT_DB);
  2833. snd_soc_dapm_sync(&codec->dapm);
  2834. return 0;
  2835. }
  2836. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2837. static void wm8994_mic_work(struct work_struct *work)
  2838. {
  2839. struct wm8994_priv *priv = container_of(work,
  2840. struct wm8994_priv,
  2841. mic_work.work);
  2842. struct regmap *regmap = priv->wm8994->regmap;
  2843. struct device *dev = priv->wm8994->dev;
  2844. unsigned int reg;
  2845. int ret;
  2846. int report;
  2847. pm_runtime_get_sync(dev);
  2848. ret = regmap_read(regmap, WM8994_INTERRUPT_RAW_STATUS_2, &reg);
  2849. if (ret < 0) {
  2850. dev_err(dev, "Failed to read microphone status: %d\n",
  2851. ret);
  2852. pm_runtime_put(dev);
  2853. return;
  2854. }
  2855. dev_dbg(dev, "Microphone status: %x\n", reg);
  2856. report = 0;
  2857. if (reg & WM8994_MIC1_DET_STS) {
  2858. if (priv->micdet[0].detecting)
  2859. report = SND_JACK_HEADSET;
  2860. }
  2861. if (reg & WM8994_MIC1_SHRT_STS) {
  2862. if (priv->micdet[0].detecting)
  2863. report = SND_JACK_HEADPHONE;
  2864. else
  2865. report |= SND_JACK_BTN_0;
  2866. }
  2867. if (report)
  2868. priv->micdet[0].detecting = false;
  2869. else
  2870. priv->micdet[0].detecting = true;
  2871. snd_soc_jack_report(priv->micdet[0].jack, report,
  2872. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2873. report = 0;
  2874. if (reg & WM8994_MIC2_DET_STS) {
  2875. if (priv->micdet[1].detecting)
  2876. report = SND_JACK_HEADSET;
  2877. }
  2878. if (reg & WM8994_MIC2_SHRT_STS) {
  2879. if (priv->micdet[1].detecting)
  2880. report = SND_JACK_HEADPHONE;
  2881. else
  2882. report |= SND_JACK_BTN_0;
  2883. }
  2884. if (report)
  2885. priv->micdet[1].detecting = false;
  2886. else
  2887. priv->micdet[1].detecting = true;
  2888. snd_soc_jack_report(priv->micdet[1].jack, report,
  2889. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2890. pm_runtime_put(dev);
  2891. }
  2892. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2893. {
  2894. struct wm8994_priv *priv = data;
  2895. struct snd_soc_codec *codec = priv->hubs.codec;
  2896. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2897. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2898. #endif
  2899. pm_wakeup_event(codec->dev, 300);
  2900. schedule_delayed_work(&priv->mic_work, msecs_to_jiffies(250));
  2901. return IRQ_HANDLED;
  2902. }
  2903. static void wm1811_micd_stop(struct snd_soc_codec *codec)
  2904. {
  2905. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2906. if (!wm8994->jackdet)
  2907. return;
  2908. mutex_lock(&wm8994->accdet_lock);
  2909. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1, WM8958_MICD_ENA, 0);
  2910. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
  2911. mutex_unlock(&wm8994->accdet_lock);
  2912. if (wm8994->wm8994->pdata.jd_ext_cap)
  2913. snd_soc_dapm_disable_pin(&codec->dapm,
  2914. "MICBIAS2");
  2915. }
  2916. static void wm8958_button_det(struct snd_soc_codec *codec, u16 status)
  2917. {
  2918. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2919. int report;
  2920. report = 0;
  2921. if (status & 0x4)
  2922. report |= SND_JACK_BTN_0;
  2923. if (status & 0x8)
  2924. report |= SND_JACK_BTN_1;
  2925. if (status & 0x10)
  2926. report |= SND_JACK_BTN_2;
  2927. if (status & 0x20)
  2928. report |= SND_JACK_BTN_3;
  2929. if (status & 0x40)
  2930. report |= SND_JACK_BTN_4;
  2931. if (status & 0x80)
  2932. report |= SND_JACK_BTN_5;
  2933. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2934. wm8994->btn_mask);
  2935. }
  2936. static void wm8958_mic_id(void *data, u16 status)
  2937. {
  2938. struct snd_soc_codec *codec = data;
  2939. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2940. /* Either nothing present or just starting detection */
  2941. if (!(status & WM8958_MICD_STS)) {
  2942. /* If nothing present then clear our statuses */
  2943. dev_dbg(codec->dev, "Detected open circuit\n");
  2944. wm8994->jack_mic = false;
  2945. wm8994->mic_detecting = true;
  2946. wm1811_micd_stop(codec);
  2947. wm8958_micd_set_rate(codec);
  2948. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2949. wm8994->btn_mask |
  2950. SND_JACK_HEADSET);
  2951. return;
  2952. }
  2953. /* If the measurement is showing a high impedence we've got a
  2954. * microphone.
  2955. */
  2956. if (status & 0x600) {
  2957. dev_dbg(codec->dev, "Detected microphone\n");
  2958. wm8994->mic_detecting = false;
  2959. wm8994->jack_mic = true;
  2960. wm8958_micd_set_rate(codec);
  2961. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
  2962. SND_JACK_HEADSET);
  2963. }
  2964. if (status & 0xfc) {
  2965. dev_dbg(codec->dev, "Detected headphone\n");
  2966. wm8994->mic_detecting = false;
  2967. wm8958_micd_set_rate(codec);
  2968. /* If we have jackdet that will detect removal */
  2969. wm1811_micd_stop(codec);
  2970. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
  2971. SND_JACK_HEADSET);
  2972. }
  2973. }
  2974. /* Deferred mic detection to allow for extra settling time */
  2975. static void wm1811_mic_work(struct work_struct *work)
  2976. {
  2977. struct wm8994_priv *wm8994 = container_of(work, struct wm8994_priv,
  2978. mic_work.work);
  2979. struct wm8994 *control = wm8994->wm8994;
  2980. struct snd_soc_codec *codec = wm8994->hubs.codec;
  2981. pm_runtime_get_sync(codec->dev);
  2982. /* If required for an external cap force MICBIAS on */
  2983. if (control->pdata.jd_ext_cap) {
  2984. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2985. "MICBIAS2");
  2986. snd_soc_dapm_sync(&codec->dapm);
  2987. }
  2988. mutex_lock(&wm8994->accdet_lock);
  2989. dev_dbg(codec->dev, "Starting mic detection\n");
  2990. /* Use a user-supplied callback if we have one */
  2991. if (wm8994->micd_cb) {
  2992. wm8994->micd_cb(wm8994->micd_cb_data);
  2993. } else {
  2994. /*
  2995. * Start off measument of microphone impedence to find out
  2996. * what's actually there.
  2997. */
  2998. wm8994->mic_detecting = true;
  2999. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
  3000. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3001. WM8958_MICD_ENA, WM8958_MICD_ENA);
  3002. }
  3003. mutex_unlock(&wm8994->accdet_lock);
  3004. pm_runtime_put(codec->dev);
  3005. }
  3006. static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
  3007. {
  3008. struct wm8994_priv *wm8994 = data;
  3009. struct wm8994 *control = wm8994->wm8994;
  3010. struct snd_soc_codec *codec = wm8994->hubs.codec;
  3011. int reg, delay;
  3012. bool present;
  3013. pm_runtime_get_sync(codec->dev);
  3014. mutex_lock(&wm8994->accdet_lock);
  3015. reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
  3016. if (reg < 0) {
  3017. dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
  3018. mutex_unlock(&wm8994->accdet_lock);
  3019. pm_runtime_put(codec->dev);
  3020. return IRQ_NONE;
  3021. }
  3022. dev_dbg(codec->dev, "JACKDET %x\n", reg);
  3023. present = reg & WM1811_JACKDET_LVL;
  3024. if (present) {
  3025. dev_dbg(codec->dev, "Jack detected\n");
  3026. wm8958_micd_set_rate(codec);
  3027. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3028. WM8958_MICB2_DISCH, 0);
  3029. /* Disable debounce while inserted */
  3030. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  3031. WM1811_JACKDET_DB, 0);
  3032. delay = control->pdata.micdet_delay;
  3033. schedule_delayed_work(&wm8994->mic_work,
  3034. msecs_to_jiffies(delay));
  3035. } else {
  3036. dev_dbg(codec->dev, "Jack not detected\n");
  3037. cancel_delayed_work_sync(&wm8994->mic_work);
  3038. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3039. WM8958_MICB2_DISCH, WM8958_MICB2_DISCH);
  3040. /* Enable debounce while removed */
  3041. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  3042. WM1811_JACKDET_DB, WM1811_JACKDET_DB);
  3043. wm8994->mic_detecting = false;
  3044. wm8994->jack_mic = false;
  3045. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3046. WM8958_MICD_ENA, 0);
  3047. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
  3048. }
  3049. mutex_unlock(&wm8994->accdet_lock);
  3050. /* Turn off MICBIAS if it was on for an external cap */
  3051. if (control->pdata.jd_ext_cap && !present)
  3052. snd_soc_dapm_disable_pin(&codec->dapm, "MICBIAS2");
  3053. if (present)
  3054. snd_soc_jack_report(wm8994->micdet[0].jack,
  3055. SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
  3056. else
  3057. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  3058. SND_JACK_MECHANICAL | SND_JACK_HEADSET |
  3059. wm8994->btn_mask);
  3060. /* Since we only report deltas force an update, ensures we
  3061. * avoid bootstrapping issues with the core. */
  3062. snd_soc_jack_report(wm8994->micdet[0].jack, 0, 0);
  3063. pm_runtime_put(codec->dev);
  3064. return IRQ_HANDLED;
  3065. }
  3066. static void wm1811_jackdet_bootstrap(struct work_struct *work)
  3067. {
  3068. struct wm8994_priv *wm8994 = container_of(work,
  3069. struct wm8994_priv,
  3070. jackdet_bootstrap.work);
  3071. wm1811_jackdet_irq(0, wm8994);
  3072. }
  3073. /**
  3074. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  3075. *
  3076. * @codec: WM8958 codec
  3077. * @jack: jack to report detection events on
  3078. *
  3079. * Enable microphone detection functionality for the WM8958. By
  3080. * default simple detection which supports the detection of up to 6
  3081. * buttons plus video and microphone functionality is supported.
  3082. *
  3083. * The WM8958 has an advanced jack detection facility which is able to
  3084. * support complex accessory detection, especially when used in
  3085. * conjunction with external circuitry. In order to provide maximum
  3086. * flexiblity a callback is provided which allows a completely custom
  3087. * detection algorithm.
  3088. */
  3089. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  3090. wm1811_micdet_cb det_cb, void *det_cb_data,
  3091. wm1811_mic_id_cb id_cb, void *id_cb_data)
  3092. {
  3093. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3094. struct wm8994 *control = wm8994->wm8994;
  3095. u16 micd_lvl_sel;
  3096. switch (control->type) {
  3097. case WM1811:
  3098. case WM8958:
  3099. break;
  3100. default:
  3101. return -EINVAL;
  3102. }
  3103. if (jack) {
  3104. snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
  3105. snd_soc_dapm_sync(&codec->dapm);
  3106. wm8994->micdet[0].jack = jack;
  3107. if (det_cb) {
  3108. wm8994->micd_cb = det_cb;
  3109. wm8994->micd_cb_data = det_cb_data;
  3110. } else {
  3111. wm8994->mic_detecting = true;
  3112. wm8994->jack_mic = false;
  3113. }
  3114. if (id_cb) {
  3115. wm8994->mic_id_cb = id_cb;
  3116. wm8994->mic_id_cb_data = id_cb_data;
  3117. } else {
  3118. wm8994->mic_id_cb = wm8958_mic_id;
  3119. wm8994->mic_id_cb_data = codec;
  3120. }
  3121. wm8958_micd_set_rate(codec);
  3122. /* Detect microphones and short circuits by default */
  3123. if (control->pdata.micd_lvl_sel)
  3124. micd_lvl_sel = control->pdata.micd_lvl_sel;
  3125. else
  3126. micd_lvl_sel = 0x41;
  3127. wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
  3128. SND_JACK_BTN_2 | SND_JACK_BTN_3 |
  3129. SND_JACK_BTN_4 | SND_JACK_BTN_5;
  3130. snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
  3131. WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
  3132. WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
  3133. /*
  3134. * If we can use jack detection start off with that,
  3135. * otherwise jump straight to microphone detection.
  3136. */
  3137. if (wm8994->jackdet) {
  3138. /* Disable debounce for the initial detect */
  3139. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  3140. WM1811_JACKDET_DB, 0);
  3141. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3142. WM8958_MICB2_DISCH,
  3143. WM8958_MICB2_DISCH);
  3144. snd_soc_update_bits(codec, WM8994_LDO_1,
  3145. WM8994_LDO1_DISCH, 0);
  3146. wm1811_jackdet_set_mode(codec,
  3147. WM1811_JACKDET_MODE_JACK);
  3148. } else {
  3149. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3150. WM8958_MICD_ENA, WM8958_MICD_ENA);
  3151. }
  3152. } else {
  3153. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3154. WM8958_MICD_ENA, 0);
  3155. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_NONE);
  3156. snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
  3157. snd_soc_dapm_sync(&codec->dapm);
  3158. }
  3159. return 0;
  3160. }
  3161. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  3162. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  3163. {
  3164. struct wm8994_priv *wm8994 = data;
  3165. struct snd_soc_codec *codec = wm8994->hubs.codec;
  3166. int reg, count, ret;
  3167. /*
  3168. * Jack detection may have detected a removal simulataneously
  3169. * with an update of the MICDET status; if so it will have
  3170. * stopped detection and we can ignore this interrupt.
  3171. */
  3172. if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA))
  3173. return IRQ_HANDLED;
  3174. pm_runtime_get_sync(codec->dev);
  3175. /* We may occasionally read a detection without an impedence
  3176. * range being provided - if that happens loop again.
  3177. */
  3178. count = 10;
  3179. do {
  3180. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  3181. if (reg < 0) {
  3182. dev_err(codec->dev,
  3183. "Failed to read mic detect status: %d\n",
  3184. reg);
  3185. pm_runtime_put(codec->dev);
  3186. return IRQ_NONE;
  3187. }
  3188. if (!(reg & WM8958_MICD_VALID)) {
  3189. dev_dbg(codec->dev, "Mic detect data not valid\n");
  3190. goto out;
  3191. }
  3192. if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
  3193. break;
  3194. msleep(1);
  3195. } while (count--);
  3196. if (count == 0)
  3197. dev_warn(codec->dev, "No impedance range reported for jack\n");
  3198. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  3199. trace_snd_soc_jack_irq(dev_name(codec->dev));
  3200. #endif
  3201. /* Avoid a transient report when the accessory is being removed */
  3202. if (wm8994->jackdet) {
  3203. ret = snd_soc_read(codec, WM1811_JACKDET_CTRL);
  3204. if (ret < 0) {
  3205. dev_err(codec->dev, "Failed to read jack status: %d\n",
  3206. ret);
  3207. } else if (!(ret & WM1811_JACKDET_LVL)) {
  3208. dev_dbg(codec->dev, "Ignoring removed jack\n");
  3209. return IRQ_HANDLED;
  3210. }
  3211. } else if (!(reg & WM8958_MICD_STS)) {
  3212. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  3213. SND_JACK_MECHANICAL | SND_JACK_HEADSET |
  3214. wm8994->btn_mask);
  3215. goto out;
  3216. }
  3217. if (wm8994->mic_detecting)
  3218. wm8994->mic_id_cb(wm8994->mic_id_cb_data, reg);
  3219. else
  3220. wm8958_button_det(codec, reg);
  3221. out:
  3222. pm_runtime_put(codec->dev);
  3223. return IRQ_HANDLED;
  3224. }
  3225. static irqreturn_t wm8994_fifo_error(int irq, void *data)
  3226. {
  3227. struct snd_soc_codec *codec = data;
  3228. dev_err(codec->dev, "FIFO error\n");
  3229. return IRQ_HANDLED;
  3230. }
  3231. static irqreturn_t wm8994_temp_warn(int irq, void *data)
  3232. {
  3233. struct snd_soc_codec *codec = data;
  3234. dev_err(codec->dev, "Thermal warning\n");
  3235. return IRQ_HANDLED;
  3236. }
  3237. static irqreturn_t wm8994_temp_shut(int irq, void *data)
  3238. {
  3239. struct snd_soc_codec *codec = data;
  3240. dev_crit(codec->dev, "Thermal shutdown\n");
  3241. return IRQ_HANDLED;
  3242. }
  3243. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  3244. {
  3245. struct wm8994 *control = dev_get_drvdata(codec->dev->parent);
  3246. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3247. struct snd_soc_dapm_context *dapm = &codec->dapm;
  3248. unsigned int reg;
  3249. int ret, i;
  3250. wm8994->hubs.codec = codec;
  3251. codec->control_data = control->regmap;
  3252. snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
  3253. mutex_init(&wm8994->accdet_lock);
  3254. INIT_DELAYED_WORK(&wm8994->jackdet_bootstrap,
  3255. wm1811_jackdet_bootstrap);
  3256. switch (control->type) {
  3257. case WM8994:
  3258. INIT_DELAYED_WORK(&wm8994->mic_work, wm8994_mic_work);
  3259. break;
  3260. case WM1811:
  3261. INIT_DELAYED_WORK(&wm8994->mic_work, wm1811_mic_work);
  3262. break;
  3263. default:
  3264. break;
  3265. }
  3266. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3267. init_completion(&wm8994->fll_locked[i]);
  3268. wm8994->micdet_irq = control->pdata.micdet_irq;
  3269. pm_runtime_enable(codec->dev);
  3270. pm_runtime_idle(codec->dev);
  3271. /* By default use idle_bias_off, will override for WM8994 */
  3272. codec->dapm.idle_bias_off = 1;
  3273. /* Set revision-specific configuration */
  3274. switch (control->type) {
  3275. case WM8994:
  3276. /* Single ended line outputs should have VMID on. */
  3277. if (!control->pdata.lineout1_diff ||
  3278. !control->pdata.lineout2_diff)
  3279. codec->dapm.idle_bias_off = 0;
  3280. switch (control->revision) {
  3281. case 2:
  3282. case 3:
  3283. wm8994->hubs.dcs_codes_l = -5;
  3284. wm8994->hubs.dcs_codes_r = -5;
  3285. wm8994->hubs.hp_startup_mode = 1;
  3286. wm8994->hubs.dcs_readback_mode = 1;
  3287. wm8994->hubs.series_startup = 1;
  3288. break;
  3289. default:
  3290. wm8994->hubs.dcs_readback_mode = 2;
  3291. break;
  3292. }
  3293. break;
  3294. case WM8958:
  3295. wm8994->hubs.dcs_readback_mode = 1;
  3296. wm8994->hubs.hp_startup_mode = 1;
  3297. switch (control->revision) {
  3298. case 0:
  3299. break;
  3300. default:
  3301. wm8994->fll_byp = true;
  3302. break;
  3303. }
  3304. break;
  3305. case WM1811:
  3306. wm8994->hubs.dcs_readback_mode = 2;
  3307. wm8994->hubs.no_series_update = 1;
  3308. wm8994->hubs.hp_startup_mode = 1;
  3309. wm8994->hubs.no_cache_dac_hp_direct = true;
  3310. wm8994->fll_byp = true;
  3311. wm8994->hubs.dcs_codes_l = -9;
  3312. wm8994->hubs.dcs_codes_r = -7;
  3313. snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
  3314. WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
  3315. break;
  3316. default:
  3317. break;
  3318. }
  3319. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
  3320. wm8994_fifo_error, "FIFO error", codec);
  3321. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
  3322. wm8994_temp_warn, "Thermal warning", codec);
  3323. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
  3324. wm8994_temp_shut, "Thermal shutdown", codec);
  3325. ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3326. wm_hubs_dcs_done, "DC servo done",
  3327. &wm8994->hubs);
  3328. if (ret == 0)
  3329. wm8994->hubs.dcs_done_irq = true;
  3330. switch (control->type) {
  3331. case WM8994:
  3332. if (wm8994->micdet_irq) {
  3333. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3334. wm8994_mic_irq,
  3335. IRQF_TRIGGER_RISING,
  3336. "Mic1 detect",
  3337. wm8994);
  3338. if (ret != 0)
  3339. dev_warn(codec->dev,
  3340. "Failed to request Mic1 detect IRQ: %d\n",
  3341. ret);
  3342. }
  3343. ret = wm8994_request_irq(wm8994->wm8994,
  3344. WM8994_IRQ_MIC1_SHRT,
  3345. wm8994_mic_irq, "Mic 1 short",
  3346. wm8994);
  3347. if (ret != 0)
  3348. dev_warn(codec->dev,
  3349. "Failed to request Mic1 short IRQ: %d\n",
  3350. ret);
  3351. ret = wm8994_request_irq(wm8994->wm8994,
  3352. WM8994_IRQ_MIC2_DET,
  3353. wm8994_mic_irq, "Mic 2 detect",
  3354. wm8994);
  3355. if (ret != 0)
  3356. dev_warn(codec->dev,
  3357. "Failed to request Mic2 detect IRQ: %d\n",
  3358. ret);
  3359. ret = wm8994_request_irq(wm8994->wm8994,
  3360. WM8994_IRQ_MIC2_SHRT,
  3361. wm8994_mic_irq, "Mic 2 short",
  3362. wm8994);
  3363. if (ret != 0)
  3364. dev_warn(codec->dev,
  3365. "Failed to request Mic2 short IRQ: %d\n",
  3366. ret);
  3367. break;
  3368. case WM8958:
  3369. case WM1811:
  3370. if (wm8994->micdet_irq) {
  3371. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3372. wm8958_mic_irq,
  3373. IRQF_TRIGGER_RISING,
  3374. "Mic detect",
  3375. wm8994);
  3376. if (ret != 0)
  3377. dev_warn(codec->dev,
  3378. "Failed to request Mic detect IRQ: %d\n",
  3379. ret);
  3380. } else {
  3381. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3382. wm8958_mic_irq, "Mic detect",
  3383. wm8994);
  3384. }
  3385. }
  3386. switch (control->type) {
  3387. case WM1811:
  3388. if (control->cust_id > 1 || control->revision > 1) {
  3389. ret = wm8994_request_irq(wm8994->wm8994,
  3390. WM8994_IRQ_GPIO(6),
  3391. wm1811_jackdet_irq, "JACKDET",
  3392. wm8994);
  3393. if (ret == 0)
  3394. wm8994->jackdet = true;
  3395. }
  3396. break;
  3397. default:
  3398. break;
  3399. }
  3400. wm8994->fll_locked_irq = true;
  3401. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
  3402. ret = wm8994_request_irq(wm8994->wm8994,
  3403. WM8994_IRQ_FLL1_LOCK + i,
  3404. wm8994_fll_locked_irq, "FLL lock",
  3405. &wm8994->fll_locked[i]);
  3406. if (ret != 0)
  3407. wm8994->fll_locked_irq = false;
  3408. }
  3409. /* Make sure we can read from the GPIOs if they're inputs */
  3410. pm_runtime_get_sync(codec->dev);
  3411. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  3412. * configured on init - if a system wants to do this dynamically
  3413. * at runtime we can deal with that then.
  3414. */
  3415. ret = regmap_read(control->regmap, WM8994_GPIO_1, &reg);
  3416. if (ret < 0) {
  3417. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  3418. goto err_irq;
  3419. }
  3420. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3421. wm8994->lrclk_shared[0] = 1;
  3422. wm8994_dai[0].symmetric_rates = 1;
  3423. } else {
  3424. wm8994->lrclk_shared[0] = 0;
  3425. }
  3426. ret = regmap_read(control->regmap, WM8994_GPIO_6, &reg);
  3427. if (ret < 0) {
  3428. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  3429. goto err_irq;
  3430. }
  3431. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3432. wm8994->lrclk_shared[1] = 1;
  3433. wm8994_dai[1].symmetric_rates = 1;
  3434. } else {
  3435. wm8994->lrclk_shared[1] = 0;
  3436. }
  3437. pm_runtime_put(codec->dev);
  3438. /* Latch volume update bits */
  3439. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  3440. snd_soc_update_bits(codec, wm8994_vu_bits[i].reg,
  3441. wm8994_vu_bits[i].mask,
  3442. wm8994_vu_bits[i].mask);
  3443. /* Set the low bit of the 3D stereo depth so TLV matches */
  3444. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  3445. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  3446. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  3447. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  3448. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  3449. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  3450. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  3451. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  3452. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  3453. /* Unconditionally enable AIF1 ADC TDM mode on chips which can
  3454. * use this; it only affects behaviour on idle TDM clock
  3455. * cycles. */
  3456. switch (control->type) {
  3457. case WM8994:
  3458. case WM8958:
  3459. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  3460. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  3461. break;
  3462. default:
  3463. break;
  3464. }
  3465. /* Put MICBIAS into bypass mode by default on newer devices */
  3466. switch (control->type) {
  3467. case WM8958:
  3468. case WM1811:
  3469. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  3470. WM8958_MICB1_MODE, WM8958_MICB1_MODE);
  3471. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3472. WM8958_MICB2_MODE, WM8958_MICB2_MODE);
  3473. break;
  3474. default:
  3475. break;
  3476. }
  3477. wm8994->hubs.check_class_w_digital = wm8994_check_class_w_digital;
  3478. wm_hubs_update_class_w(codec);
  3479. wm8994_handle_pdata(wm8994);
  3480. wm_hubs_add_analogue_controls(codec);
  3481. snd_soc_add_codec_controls(codec, wm8994_snd_controls,
  3482. ARRAY_SIZE(wm8994_snd_controls));
  3483. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  3484. ARRAY_SIZE(wm8994_dapm_widgets));
  3485. switch (control->type) {
  3486. case WM8994:
  3487. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  3488. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  3489. if (control->revision < 4) {
  3490. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3491. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3492. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3493. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3494. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3495. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3496. } else {
  3497. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3498. ARRAY_SIZE(wm8994_lateclk_widgets));
  3499. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3500. ARRAY_SIZE(wm8994_adc_widgets));
  3501. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3502. ARRAY_SIZE(wm8994_dac_widgets));
  3503. }
  3504. break;
  3505. case WM8958:
  3506. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3507. ARRAY_SIZE(wm8958_snd_controls));
  3508. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3509. ARRAY_SIZE(wm8958_dapm_widgets));
  3510. if (control->revision < 1) {
  3511. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3512. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3513. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3514. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3515. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3516. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3517. } else {
  3518. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3519. ARRAY_SIZE(wm8994_lateclk_widgets));
  3520. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3521. ARRAY_SIZE(wm8994_adc_widgets));
  3522. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3523. ARRAY_SIZE(wm8994_dac_widgets));
  3524. }
  3525. break;
  3526. case WM1811:
  3527. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3528. ARRAY_SIZE(wm8958_snd_controls));
  3529. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3530. ARRAY_SIZE(wm8958_dapm_widgets));
  3531. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3532. ARRAY_SIZE(wm8994_lateclk_widgets));
  3533. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3534. ARRAY_SIZE(wm8994_adc_widgets));
  3535. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3536. ARRAY_SIZE(wm8994_dac_widgets));
  3537. break;
  3538. }
  3539. wm_hubs_add_analogue_routes(codec, 0, 0);
  3540. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  3541. switch (control->type) {
  3542. case WM8994:
  3543. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3544. ARRAY_SIZE(wm8994_intercon));
  3545. if (control->revision < 4) {
  3546. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3547. ARRAY_SIZE(wm8994_revd_intercon));
  3548. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3549. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3550. } else {
  3551. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3552. ARRAY_SIZE(wm8994_lateclk_intercon));
  3553. }
  3554. break;
  3555. case WM8958:
  3556. if (control->revision < 1) {
  3557. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3558. ARRAY_SIZE(wm8994_intercon));
  3559. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3560. ARRAY_SIZE(wm8994_revd_intercon));
  3561. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3562. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3563. } else {
  3564. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3565. ARRAY_SIZE(wm8994_lateclk_intercon));
  3566. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3567. ARRAY_SIZE(wm8958_intercon));
  3568. }
  3569. wm8958_dsp2_init(codec);
  3570. break;
  3571. case WM1811:
  3572. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3573. ARRAY_SIZE(wm8994_lateclk_intercon));
  3574. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3575. ARRAY_SIZE(wm8958_intercon));
  3576. break;
  3577. }
  3578. return 0;
  3579. err_irq:
  3580. if (wm8994->jackdet)
  3581. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3582. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
  3583. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
  3584. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
  3585. if (wm8994->micdet_irq)
  3586. free_irq(wm8994->micdet_irq, wm8994);
  3587. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3588. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3589. &wm8994->fll_locked[i]);
  3590. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3591. &wm8994->hubs);
  3592. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3593. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3594. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3595. return ret;
  3596. }
  3597. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  3598. {
  3599. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3600. struct wm8994 *control = wm8994->wm8994;
  3601. int i;
  3602. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  3603. pm_runtime_disable(codec->dev);
  3604. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3605. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3606. &wm8994->fll_locked[i]);
  3607. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3608. &wm8994->hubs);
  3609. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3610. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3611. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3612. if (wm8994->jackdet)
  3613. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3614. switch (control->type) {
  3615. case WM8994:
  3616. if (wm8994->micdet_irq)
  3617. free_irq(wm8994->micdet_irq, wm8994);
  3618. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
  3619. wm8994);
  3620. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
  3621. wm8994);
  3622. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3623. wm8994);
  3624. break;
  3625. case WM1811:
  3626. case WM8958:
  3627. if (wm8994->micdet_irq)
  3628. free_irq(wm8994->micdet_irq, wm8994);
  3629. break;
  3630. }
  3631. release_firmware(wm8994->mbc);
  3632. release_firmware(wm8994->mbc_vss);
  3633. release_firmware(wm8994->enh_eq);
  3634. kfree(wm8994->retune_mobile_texts);
  3635. return 0;
  3636. }
  3637. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  3638. .probe = wm8994_codec_probe,
  3639. .remove = wm8994_codec_remove,
  3640. .suspend = wm8994_codec_suspend,
  3641. .resume = wm8994_codec_resume,
  3642. .set_bias_level = wm8994_set_bias_level,
  3643. };
  3644. static int wm8994_probe(struct platform_device *pdev)
  3645. {
  3646. struct wm8994_priv *wm8994;
  3647. wm8994 = devm_kzalloc(&pdev->dev, sizeof(struct wm8994_priv),
  3648. GFP_KERNEL);
  3649. if (wm8994 == NULL)
  3650. return -ENOMEM;
  3651. platform_set_drvdata(pdev, wm8994);
  3652. wm8994->wm8994 = dev_get_drvdata(pdev->dev.parent);
  3653. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  3654. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  3655. }
  3656. static int wm8994_remove(struct platform_device *pdev)
  3657. {
  3658. snd_soc_unregister_codec(&pdev->dev);
  3659. return 0;
  3660. }
  3661. #ifdef CONFIG_PM_SLEEP
  3662. static int wm8994_suspend(struct device *dev)
  3663. {
  3664. struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
  3665. /* Drop down to power saving mode when system is suspended */
  3666. if (wm8994->jackdet && !wm8994->active_refcount)
  3667. regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
  3668. WM1811_JACKDET_MODE_MASK,
  3669. wm8994->jackdet_mode);
  3670. return 0;
  3671. }
  3672. static int wm8994_resume(struct device *dev)
  3673. {
  3674. struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
  3675. if (wm8994->jackdet && wm8994->jackdet_mode)
  3676. regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
  3677. WM1811_JACKDET_MODE_MASK,
  3678. WM1811_JACKDET_MODE_AUDIO);
  3679. return 0;
  3680. }
  3681. #endif
  3682. static const struct dev_pm_ops wm8994_pm_ops = {
  3683. SET_SYSTEM_SLEEP_PM_OPS(wm8994_suspend, wm8994_resume)
  3684. };
  3685. static struct platform_driver wm8994_codec_driver = {
  3686. .driver = {
  3687. .name = "wm8994-codec",
  3688. .owner = THIS_MODULE,
  3689. .pm = &wm8994_pm_ops,
  3690. },
  3691. .probe = wm8994_probe,
  3692. .remove = wm8994_remove,
  3693. };
  3694. module_platform_driver(wm8994_codec_driver);
  3695. MODULE_DESCRIPTION("ASoC WM8994 driver");
  3696. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  3697. MODULE_LICENSE("GPL");
  3698. MODULE_ALIAS("platform:wm8994-codec");