atombios_dp.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. * Jerome Glisse
  26. */
  27. #include <drm/drmP.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon.h"
  30. #include "atom.h"
  31. #include "atom-bits.h"
  32. #include <drm/drm_dp_helper.h>
  33. /* move these to drm_dp_helper.c/h */
  34. #define DP_LINK_CONFIGURATION_SIZE 9
  35. #define DP_DPCD_SIZE DP_RECEIVER_CAP_SIZE
  36. static char *voltage_names[] = {
  37. "0.4V", "0.6V", "0.8V", "1.2V"
  38. };
  39. static char *pre_emph_names[] = {
  40. "0dB", "3.5dB", "6dB", "9.5dB"
  41. };
  42. /***** radeon AUX functions *****/
  43. /* Atom needs data in little endian format
  44. * so swap as appropriate when copying data to
  45. * or from atom. Note that atom operates on
  46. * dw units.
  47. */
  48. static void radeon_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le)
  49. {
  50. #ifdef __BIG_ENDIAN
  51. u8 src_tmp[20], dst_tmp[20]; /* used for byteswapping */
  52. u32 *dst32, *src32;
  53. int i;
  54. memcpy(src_tmp, src, num_bytes);
  55. src32 = (u32 *)src_tmp;
  56. dst32 = (u32 *)dst_tmp;
  57. if (to_le) {
  58. for (i = 0; i < ((num_bytes + 3) / 4); i++)
  59. dst32[i] = cpu_to_le32(src32[i]);
  60. memcpy(dst, dst_tmp, num_bytes);
  61. } else {
  62. u8 dws = num_bytes & ~3;
  63. for (i = 0; i < ((num_bytes + 3) / 4); i++)
  64. dst32[i] = le32_to_cpu(src32[i]);
  65. memcpy(dst, dst_tmp, dws);
  66. if (num_bytes % 4) {
  67. for (i = 0; i < (num_bytes % 4); i++)
  68. dst[dws+i] = dst_tmp[dws+i];
  69. }
  70. }
  71. #else
  72. memcpy(dst, src, num_bytes);
  73. #endif
  74. }
  75. union aux_channel_transaction {
  76. PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION v1;
  77. PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 v2;
  78. };
  79. static int radeon_process_aux_ch(struct radeon_i2c_chan *chan,
  80. u8 *send, int send_bytes,
  81. u8 *recv, int recv_size,
  82. u8 delay, u8 *ack)
  83. {
  84. struct drm_device *dev = chan->dev;
  85. struct radeon_device *rdev = dev->dev_private;
  86. union aux_channel_transaction args;
  87. int index = GetIndexIntoMasterTable(COMMAND, ProcessAuxChannelTransaction);
  88. unsigned char *base;
  89. int recv_bytes;
  90. memset(&args, 0, sizeof(args));
  91. base = (unsigned char *)(rdev->mode_info.atom_context->scratch + 1);
  92. radeon_copy_swap(base, send, send_bytes, true);
  93. args.v1.lpAuxRequest = cpu_to_le16((u16)(0 + 4));
  94. args.v1.lpDataOut = cpu_to_le16((u16)(16 + 4));
  95. args.v1.ucDataOutLen = 0;
  96. args.v1.ucChannelID = chan->rec.i2c_id;
  97. args.v1.ucDelay = delay / 10;
  98. if (ASIC_IS_DCE4(rdev))
  99. args.v2.ucHPD_ID = chan->rec.hpd;
  100. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  101. *ack = args.v1.ucReplyStatus;
  102. /* timeout */
  103. if (args.v1.ucReplyStatus == 1) {
  104. DRM_DEBUG_KMS("dp_aux_ch timeout\n");
  105. return -ETIMEDOUT;
  106. }
  107. /* flags not zero */
  108. if (args.v1.ucReplyStatus == 2) {
  109. DRM_DEBUG_KMS("dp_aux_ch flags not zero\n");
  110. return -EBUSY;
  111. }
  112. /* error */
  113. if (args.v1.ucReplyStatus == 3) {
  114. DRM_DEBUG_KMS("dp_aux_ch error\n");
  115. return -EIO;
  116. }
  117. recv_bytes = args.v1.ucDataOutLen;
  118. if (recv_bytes > recv_size)
  119. recv_bytes = recv_size;
  120. if (recv && recv_size)
  121. radeon_copy_swap(recv, base + 16, recv_bytes, false);
  122. return recv_bytes;
  123. }
  124. static int radeon_dp_aux_native_write(struct radeon_connector *radeon_connector,
  125. u16 address, u8 *send, u8 send_bytes, u8 delay)
  126. {
  127. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  128. int ret;
  129. u8 msg[20];
  130. int msg_bytes = send_bytes + 4;
  131. u8 ack;
  132. unsigned retry;
  133. if (send_bytes > 16)
  134. return -1;
  135. msg[0] = address;
  136. msg[1] = address >> 8;
  137. msg[2] = AUX_NATIVE_WRITE << 4;
  138. msg[3] = (msg_bytes << 4) | (send_bytes - 1);
  139. memcpy(&msg[4], send, send_bytes);
  140. for (retry = 0; retry < 4; retry++) {
  141. ret = radeon_process_aux_ch(dig_connector->dp_i2c_bus,
  142. msg, msg_bytes, NULL, 0, delay, &ack);
  143. if (ret == -EBUSY)
  144. continue;
  145. else if (ret < 0)
  146. return ret;
  147. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
  148. return send_bytes;
  149. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  150. udelay(400);
  151. else
  152. return -EIO;
  153. }
  154. return -EIO;
  155. }
  156. static int radeon_dp_aux_native_read(struct radeon_connector *radeon_connector,
  157. u16 address, u8 *recv, int recv_bytes, u8 delay)
  158. {
  159. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  160. u8 msg[4];
  161. int msg_bytes = 4;
  162. u8 ack;
  163. int ret;
  164. unsigned retry;
  165. msg[0] = address;
  166. msg[1] = address >> 8;
  167. msg[2] = AUX_NATIVE_READ << 4;
  168. msg[3] = (msg_bytes << 4) | (recv_bytes - 1);
  169. for (retry = 0; retry < 4; retry++) {
  170. ret = radeon_process_aux_ch(dig_connector->dp_i2c_bus,
  171. msg, msg_bytes, recv, recv_bytes, delay, &ack);
  172. if (ret == -EBUSY)
  173. continue;
  174. else if (ret < 0)
  175. return ret;
  176. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
  177. return ret;
  178. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  179. udelay(400);
  180. else if (ret == 0)
  181. return -EPROTO;
  182. else
  183. return -EIO;
  184. }
  185. return -EIO;
  186. }
  187. static void radeon_write_dpcd_reg(struct radeon_connector *radeon_connector,
  188. u16 reg, u8 val)
  189. {
  190. radeon_dp_aux_native_write(radeon_connector, reg, &val, 1, 0);
  191. }
  192. static u8 radeon_read_dpcd_reg(struct radeon_connector *radeon_connector,
  193. u16 reg)
  194. {
  195. u8 val = 0;
  196. radeon_dp_aux_native_read(radeon_connector, reg, &val, 1, 0);
  197. return val;
  198. }
  199. int radeon_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
  200. u8 write_byte, u8 *read_byte)
  201. {
  202. struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
  203. struct radeon_i2c_chan *auxch = (struct radeon_i2c_chan *)adapter;
  204. u16 address = algo_data->address;
  205. u8 msg[5];
  206. u8 reply[2];
  207. unsigned retry;
  208. int msg_bytes;
  209. int reply_bytes = 1;
  210. int ret;
  211. u8 ack;
  212. /* Set up the command byte */
  213. if (mode & MODE_I2C_READ)
  214. msg[2] = AUX_I2C_READ << 4;
  215. else
  216. msg[2] = AUX_I2C_WRITE << 4;
  217. if (!(mode & MODE_I2C_STOP))
  218. msg[2] |= AUX_I2C_MOT << 4;
  219. msg[0] = address;
  220. msg[1] = address >> 8;
  221. switch (mode) {
  222. case MODE_I2C_WRITE:
  223. msg_bytes = 5;
  224. msg[3] = msg_bytes << 4;
  225. msg[4] = write_byte;
  226. break;
  227. case MODE_I2C_READ:
  228. msg_bytes = 4;
  229. msg[3] = msg_bytes << 4;
  230. break;
  231. default:
  232. msg_bytes = 4;
  233. msg[3] = 3 << 4;
  234. break;
  235. }
  236. for (retry = 0; retry < 4; retry++) {
  237. ret = radeon_process_aux_ch(auxch,
  238. msg, msg_bytes, reply, reply_bytes, 0, &ack);
  239. if (ret == -EBUSY)
  240. continue;
  241. else if (ret < 0) {
  242. DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
  243. return ret;
  244. }
  245. switch (ack & AUX_NATIVE_REPLY_MASK) {
  246. case AUX_NATIVE_REPLY_ACK:
  247. /* I2C-over-AUX Reply field is only valid
  248. * when paired with AUX ACK.
  249. */
  250. break;
  251. case AUX_NATIVE_REPLY_NACK:
  252. DRM_DEBUG_KMS("aux_ch native nack\n");
  253. return -EREMOTEIO;
  254. case AUX_NATIVE_REPLY_DEFER:
  255. DRM_DEBUG_KMS("aux_ch native defer\n");
  256. udelay(400);
  257. continue;
  258. default:
  259. DRM_ERROR("aux_ch invalid native reply 0x%02x\n", ack);
  260. return -EREMOTEIO;
  261. }
  262. switch (ack & AUX_I2C_REPLY_MASK) {
  263. case AUX_I2C_REPLY_ACK:
  264. if (mode == MODE_I2C_READ)
  265. *read_byte = reply[0];
  266. return ret;
  267. case AUX_I2C_REPLY_NACK:
  268. DRM_DEBUG_KMS("aux_i2c nack\n");
  269. return -EREMOTEIO;
  270. case AUX_I2C_REPLY_DEFER:
  271. DRM_DEBUG_KMS("aux_i2c defer\n");
  272. udelay(400);
  273. break;
  274. default:
  275. DRM_ERROR("aux_i2c invalid reply 0x%02x\n", ack);
  276. return -EREMOTEIO;
  277. }
  278. }
  279. DRM_DEBUG_KMS("aux i2c too many retries, giving up\n");
  280. return -EREMOTEIO;
  281. }
  282. /***** general DP utility functions *****/
  283. #define DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_1200
  284. #define DP_PRE_EMPHASIS_MAX DP_TRAIN_PRE_EMPHASIS_9_5
  285. static void dp_get_adjust_train(u8 link_status[DP_LINK_STATUS_SIZE],
  286. int lane_count,
  287. u8 train_set[4])
  288. {
  289. u8 v = 0;
  290. u8 p = 0;
  291. int lane;
  292. for (lane = 0; lane < lane_count; lane++) {
  293. u8 this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
  294. u8 this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
  295. DRM_DEBUG_KMS("requested signal parameters: lane %d voltage %s pre_emph %s\n",
  296. lane,
  297. voltage_names[this_v >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
  298. pre_emph_names[this_p >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
  299. if (this_v > v)
  300. v = this_v;
  301. if (this_p > p)
  302. p = this_p;
  303. }
  304. if (v >= DP_VOLTAGE_MAX)
  305. v |= DP_TRAIN_MAX_SWING_REACHED;
  306. if (p >= DP_PRE_EMPHASIS_MAX)
  307. p |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  308. DRM_DEBUG_KMS("using signal parameters: voltage %s pre_emph %s\n",
  309. voltage_names[(v & DP_TRAIN_VOLTAGE_SWING_MASK) >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
  310. pre_emph_names[(p & DP_TRAIN_PRE_EMPHASIS_MASK) >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
  311. for (lane = 0; lane < 4; lane++)
  312. train_set[lane] = v | p;
  313. }
  314. /* convert bits per color to bits per pixel */
  315. /* get bpc from the EDID */
  316. static int convert_bpc_to_bpp(int bpc)
  317. {
  318. if (bpc == 0)
  319. return 24;
  320. else
  321. return bpc * 3;
  322. }
  323. /* get the max pix clock supported by the link rate and lane num */
  324. static int dp_get_max_dp_pix_clock(int link_rate,
  325. int lane_num,
  326. int bpp)
  327. {
  328. return (link_rate * lane_num * 8) / bpp;
  329. }
  330. /***** radeon specific DP functions *****/
  331. /* First get the min lane# when low rate is used according to pixel clock
  332. * (prefer low rate), second check max lane# supported by DP panel,
  333. * if the max lane# < low rate lane# then use max lane# instead.
  334. */
  335. static int radeon_dp_get_dp_lane_number(struct drm_connector *connector,
  336. u8 dpcd[DP_DPCD_SIZE],
  337. int pix_clock)
  338. {
  339. int bpp = convert_bpc_to_bpp(radeon_get_monitor_bpc(connector));
  340. int max_link_rate = drm_dp_max_link_rate(dpcd);
  341. int max_lane_num = drm_dp_max_lane_count(dpcd);
  342. int lane_num;
  343. int max_dp_pix_clock;
  344. for (lane_num = 1; lane_num < max_lane_num; lane_num <<= 1) {
  345. max_dp_pix_clock = dp_get_max_dp_pix_clock(max_link_rate, lane_num, bpp);
  346. if (pix_clock <= max_dp_pix_clock)
  347. break;
  348. }
  349. return lane_num;
  350. }
  351. static int radeon_dp_get_dp_link_clock(struct drm_connector *connector,
  352. u8 dpcd[DP_DPCD_SIZE],
  353. int pix_clock)
  354. {
  355. int bpp = convert_bpc_to_bpp(radeon_get_monitor_bpc(connector));
  356. int lane_num, max_pix_clock;
  357. if (radeon_connector_encoder_get_dp_bridge_encoder_id(connector) ==
  358. ENCODER_OBJECT_ID_NUTMEG)
  359. return 270000;
  360. lane_num = radeon_dp_get_dp_lane_number(connector, dpcd, pix_clock);
  361. max_pix_clock = dp_get_max_dp_pix_clock(162000, lane_num, bpp);
  362. if (pix_clock <= max_pix_clock)
  363. return 162000;
  364. max_pix_clock = dp_get_max_dp_pix_clock(270000, lane_num, bpp);
  365. if (pix_clock <= max_pix_clock)
  366. return 270000;
  367. if (radeon_connector_is_dp12_capable(connector)) {
  368. max_pix_clock = dp_get_max_dp_pix_clock(540000, lane_num, bpp);
  369. if (pix_clock <= max_pix_clock)
  370. return 540000;
  371. }
  372. return drm_dp_max_link_rate(dpcd);
  373. }
  374. static u8 radeon_dp_encoder_service(struct radeon_device *rdev,
  375. int action, int dp_clock,
  376. u8 ucconfig, u8 lane_num)
  377. {
  378. DP_ENCODER_SERVICE_PARAMETERS args;
  379. int index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
  380. memset(&args, 0, sizeof(args));
  381. args.ucLinkClock = dp_clock / 10;
  382. args.ucConfig = ucconfig;
  383. args.ucAction = action;
  384. args.ucLaneNum = lane_num;
  385. args.ucStatus = 0;
  386. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  387. return args.ucStatus;
  388. }
  389. u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector)
  390. {
  391. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  392. struct drm_device *dev = radeon_connector->base.dev;
  393. struct radeon_device *rdev = dev->dev_private;
  394. return radeon_dp_encoder_service(rdev, ATOM_DP_ACTION_GET_SINK_TYPE, 0,
  395. dig_connector->dp_i2c_bus->rec.i2c_id, 0);
  396. }
  397. static void radeon_dp_probe_oui(struct radeon_connector *radeon_connector)
  398. {
  399. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  400. u8 buf[3];
  401. if (!(dig_connector->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
  402. return;
  403. if (radeon_dp_aux_native_read(radeon_connector, DP_SINK_OUI, buf, 3, 0))
  404. DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
  405. buf[0], buf[1], buf[2]);
  406. if (radeon_dp_aux_native_read(radeon_connector, DP_BRANCH_OUI, buf, 3, 0))
  407. DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
  408. buf[0], buf[1], buf[2]);
  409. }
  410. bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector)
  411. {
  412. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  413. u8 msg[DP_DPCD_SIZE];
  414. int ret, i;
  415. ret = radeon_dp_aux_native_read(radeon_connector, DP_DPCD_REV, msg,
  416. DP_DPCD_SIZE, 0);
  417. if (ret > 0) {
  418. memcpy(dig_connector->dpcd, msg, DP_DPCD_SIZE);
  419. DRM_DEBUG_KMS("DPCD: ");
  420. for (i = 0; i < DP_DPCD_SIZE; i++)
  421. DRM_DEBUG_KMS("%02x ", msg[i]);
  422. DRM_DEBUG_KMS("\n");
  423. radeon_dp_probe_oui(radeon_connector);
  424. return true;
  425. }
  426. dig_connector->dpcd[0] = 0;
  427. return false;
  428. }
  429. int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
  430. struct drm_connector *connector)
  431. {
  432. struct drm_device *dev = encoder->dev;
  433. struct radeon_device *rdev = dev->dev_private;
  434. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  435. int panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  436. u16 dp_bridge = radeon_connector_encoder_get_dp_bridge_encoder_id(connector);
  437. u8 tmp;
  438. if (!ASIC_IS_DCE4(rdev))
  439. return panel_mode;
  440. if (dp_bridge != ENCODER_OBJECT_ID_NONE) {
  441. /* DP bridge chips */
  442. tmp = radeon_read_dpcd_reg(radeon_connector, DP_EDP_CONFIGURATION_CAP);
  443. if (tmp & 1)
  444. panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
  445. else if ((dp_bridge == ENCODER_OBJECT_ID_NUTMEG) ||
  446. (dp_bridge == ENCODER_OBJECT_ID_TRAVIS))
  447. panel_mode = DP_PANEL_MODE_INTERNAL_DP1_MODE;
  448. else
  449. panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  450. } else if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  451. /* eDP */
  452. tmp = radeon_read_dpcd_reg(radeon_connector, DP_EDP_CONFIGURATION_CAP);
  453. if (tmp & 1)
  454. panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
  455. }
  456. return panel_mode;
  457. }
  458. void radeon_dp_set_link_config(struct drm_connector *connector,
  459. const struct drm_display_mode *mode)
  460. {
  461. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  462. struct radeon_connector_atom_dig *dig_connector;
  463. if (!radeon_connector->con_priv)
  464. return;
  465. dig_connector = radeon_connector->con_priv;
  466. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  467. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
  468. dig_connector->dp_clock =
  469. radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
  470. dig_connector->dp_lane_count =
  471. radeon_dp_get_dp_lane_number(connector, dig_connector->dpcd, mode->clock);
  472. }
  473. }
  474. int radeon_dp_mode_valid_helper(struct drm_connector *connector,
  475. struct drm_display_mode *mode)
  476. {
  477. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  478. struct radeon_connector_atom_dig *dig_connector;
  479. int dp_clock;
  480. if (!radeon_connector->con_priv)
  481. return MODE_CLOCK_HIGH;
  482. dig_connector = radeon_connector->con_priv;
  483. dp_clock =
  484. radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
  485. if ((dp_clock == 540000) &&
  486. (!radeon_connector_is_dp12_capable(connector)))
  487. return MODE_CLOCK_HIGH;
  488. return MODE_OK;
  489. }
  490. static bool radeon_dp_get_link_status(struct radeon_connector *radeon_connector,
  491. u8 link_status[DP_LINK_STATUS_SIZE])
  492. {
  493. int ret;
  494. ret = radeon_dp_aux_native_read(radeon_connector, DP_LANE0_1_STATUS,
  495. link_status, DP_LINK_STATUS_SIZE, 100);
  496. if (ret <= 0) {
  497. return false;
  498. }
  499. DRM_DEBUG_KMS("link status %*ph\n", 6, link_status);
  500. return true;
  501. }
  502. bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector)
  503. {
  504. u8 link_status[DP_LINK_STATUS_SIZE];
  505. struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
  506. if (!radeon_dp_get_link_status(radeon_connector, link_status))
  507. return false;
  508. if (drm_dp_channel_eq_ok(link_status, dig->dp_lane_count))
  509. return false;
  510. return true;
  511. }
  512. struct radeon_dp_link_train_info {
  513. struct radeon_device *rdev;
  514. struct drm_encoder *encoder;
  515. struct drm_connector *connector;
  516. struct radeon_connector *radeon_connector;
  517. int enc_id;
  518. int dp_clock;
  519. int dp_lane_count;
  520. bool tp3_supported;
  521. u8 dpcd[DP_RECEIVER_CAP_SIZE];
  522. u8 train_set[4];
  523. u8 link_status[DP_LINK_STATUS_SIZE];
  524. u8 tries;
  525. bool use_dpencoder;
  526. };
  527. static void radeon_dp_update_vs_emph(struct radeon_dp_link_train_info *dp_info)
  528. {
  529. /* set the initial vs/emph on the source */
  530. atombios_dig_transmitter_setup(dp_info->encoder,
  531. ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH,
  532. 0, dp_info->train_set[0]); /* sets all lanes at once */
  533. /* set the vs/emph on the sink */
  534. radeon_dp_aux_native_write(dp_info->radeon_connector, DP_TRAINING_LANE0_SET,
  535. dp_info->train_set, dp_info->dp_lane_count, 0);
  536. }
  537. static void radeon_dp_set_tp(struct radeon_dp_link_train_info *dp_info, int tp)
  538. {
  539. int rtp = 0;
  540. /* set training pattern on the source */
  541. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder) {
  542. switch (tp) {
  543. case DP_TRAINING_PATTERN_1:
  544. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1;
  545. break;
  546. case DP_TRAINING_PATTERN_2:
  547. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2;
  548. break;
  549. case DP_TRAINING_PATTERN_3:
  550. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3;
  551. break;
  552. }
  553. atombios_dig_encoder_setup(dp_info->encoder, rtp, 0);
  554. } else {
  555. switch (tp) {
  556. case DP_TRAINING_PATTERN_1:
  557. rtp = 0;
  558. break;
  559. case DP_TRAINING_PATTERN_2:
  560. rtp = 1;
  561. break;
  562. }
  563. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_PATTERN_SEL,
  564. dp_info->dp_clock, dp_info->enc_id, rtp);
  565. }
  566. /* enable training pattern on the sink */
  567. radeon_write_dpcd_reg(dp_info->radeon_connector, DP_TRAINING_PATTERN_SET, tp);
  568. }
  569. static int radeon_dp_link_train_init(struct radeon_dp_link_train_info *dp_info)
  570. {
  571. struct radeon_encoder *radeon_encoder = to_radeon_encoder(dp_info->encoder);
  572. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  573. u8 tmp;
  574. /* power up the sink */
  575. if (dp_info->dpcd[0] >= 0x11)
  576. radeon_write_dpcd_reg(dp_info->radeon_connector,
  577. DP_SET_POWER, DP_SET_POWER_D0);
  578. /* possibly enable downspread on the sink */
  579. if (dp_info->dpcd[3] & 0x1)
  580. radeon_write_dpcd_reg(dp_info->radeon_connector,
  581. DP_DOWNSPREAD_CTRL, DP_SPREAD_AMP_0_5);
  582. else
  583. radeon_write_dpcd_reg(dp_info->radeon_connector,
  584. DP_DOWNSPREAD_CTRL, 0);
  585. if ((dp_info->connector->connector_type == DRM_MODE_CONNECTOR_eDP) &&
  586. (dig->panel_mode == DP_PANEL_MODE_INTERNAL_DP2_MODE)) {
  587. radeon_write_dpcd_reg(dp_info->radeon_connector, DP_EDP_CONFIGURATION_SET, 1);
  588. }
  589. /* set the lane count on the sink */
  590. tmp = dp_info->dp_lane_count;
  591. if (dp_info->dpcd[DP_DPCD_REV] >= 0x11 &&
  592. dp_info->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)
  593. tmp |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  594. radeon_write_dpcd_reg(dp_info->radeon_connector, DP_LANE_COUNT_SET, tmp);
  595. /* set the link rate on the sink */
  596. tmp = drm_dp_link_rate_to_bw_code(dp_info->dp_clock);
  597. radeon_write_dpcd_reg(dp_info->radeon_connector, DP_LINK_BW_SET, tmp);
  598. /* start training on the source */
  599. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
  600. atombios_dig_encoder_setup(dp_info->encoder,
  601. ATOM_ENCODER_CMD_DP_LINK_TRAINING_START, 0);
  602. else
  603. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_START,
  604. dp_info->dp_clock, dp_info->enc_id, 0);
  605. /* disable the training pattern on the sink */
  606. radeon_write_dpcd_reg(dp_info->radeon_connector,
  607. DP_TRAINING_PATTERN_SET,
  608. DP_TRAINING_PATTERN_DISABLE);
  609. return 0;
  610. }
  611. static int radeon_dp_link_train_finish(struct radeon_dp_link_train_info *dp_info)
  612. {
  613. udelay(400);
  614. /* disable the training pattern on the sink */
  615. radeon_write_dpcd_reg(dp_info->radeon_connector,
  616. DP_TRAINING_PATTERN_SET,
  617. DP_TRAINING_PATTERN_DISABLE);
  618. /* disable the training pattern on the source */
  619. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
  620. atombios_dig_encoder_setup(dp_info->encoder,
  621. ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE, 0);
  622. else
  623. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_COMPLETE,
  624. dp_info->dp_clock, dp_info->enc_id, 0);
  625. return 0;
  626. }
  627. static int radeon_dp_link_train_cr(struct radeon_dp_link_train_info *dp_info)
  628. {
  629. bool clock_recovery;
  630. u8 voltage;
  631. int i;
  632. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_1);
  633. memset(dp_info->train_set, 0, 4);
  634. radeon_dp_update_vs_emph(dp_info);
  635. udelay(400);
  636. /* clock recovery loop */
  637. clock_recovery = false;
  638. dp_info->tries = 0;
  639. voltage = 0xff;
  640. while (1) {
  641. drm_dp_link_train_clock_recovery_delay(dp_info->dpcd);
  642. if (!radeon_dp_get_link_status(dp_info->radeon_connector, dp_info->link_status)) {
  643. DRM_ERROR("displayport link status failed\n");
  644. break;
  645. }
  646. if (drm_dp_clock_recovery_ok(dp_info->link_status, dp_info->dp_lane_count)) {
  647. clock_recovery = true;
  648. break;
  649. }
  650. for (i = 0; i < dp_info->dp_lane_count; i++) {
  651. if ((dp_info->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
  652. break;
  653. }
  654. if (i == dp_info->dp_lane_count) {
  655. DRM_ERROR("clock recovery reached max voltage\n");
  656. break;
  657. }
  658. if ((dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
  659. ++dp_info->tries;
  660. if (dp_info->tries == 5) {
  661. DRM_ERROR("clock recovery tried 5 times\n");
  662. break;
  663. }
  664. } else
  665. dp_info->tries = 0;
  666. voltage = dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  667. /* Compute new train_set as requested by sink */
  668. dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
  669. radeon_dp_update_vs_emph(dp_info);
  670. }
  671. if (!clock_recovery) {
  672. DRM_ERROR("clock recovery failed\n");
  673. return -1;
  674. } else {
  675. DRM_DEBUG_KMS("clock recovery at voltage %d pre-emphasis %d\n",
  676. dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
  677. (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) >>
  678. DP_TRAIN_PRE_EMPHASIS_SHIFT);
  679. return 0;
  680. }
  681. }
  682. static int radeon_dp_link_train_ce(struct radeon_dp_link_train_info *dp_info)
  683. {
  684. bool channel_eq;
  685. if (dp_info->tp3_supported)
  686. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_3);
  687. else
  688. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_2);
  689. /* channel equalization loop */
  690. dp_info->tries = 0;
  691. channel_eq = false;
  692. while (1) {
  693. drm_dp_link_train_channel_eq_delay(dp_info->dpcd);
  694. if (!radeon_dp_get_link_status(dp_info->radeon_connector, dp_info->link_status)) {
  695. DRM_ERROR("displayport link status failed\n");
  696. break;
  697. }
  698. if (drm_dp_channel_eq_ok(dp_info->link_status, dp_info->dp_lane_count)) {
  699. channel_eq = true;
  700. break;
  701. }
  702. /* Try 5 times */
  703. if (dp_info->tries > 5) {
  704. DRM_ERROR("channel eq failed: 5 tries\n");
  705. break;
  706. }
  707. /* Compute new train_set as requested by sink */
  708. dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
  709. radeon_dp_update_vs_emph(dp_info);
  710. dp_info->tries++;
  711. }
  712. if (!channel_eq) {
  713. DRM_ERROR("channel eq failed\n");
  714. return -1;
  715. } else {
  716. DRM_DEBUG_KMS("channel eq at voltage %d pre-emphasis %d\n",
  717. dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
  718. (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK)
  719. >> DP_TRAIN_PRE_EMPHASIS_SHIFT);
  720. return 0;
  721. }
  722. }
  723. void radeon_dp_link_train(struct drm_encoder *encoder,
  724. struct drm_connector *connector)
  725. {
  726. struct drm_device *dev = encoder->dev;
  727. struct radeon_device *rdev = dev->dev_private;
  728. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  729. struct radeon_encoder_atom_dig *dig;
  730. struct radeon_connector *radeon_connector;
  731. struct radeon_connector_atom_dig *dig_connector;
  732. struct radeon_dp_link_train_info dp_info;
  733. int index;
  734. u8 tmp, frev, crev;
  735. if (!radeon_encoder->enc_priv)
  736. return;
  737. dig = radeon_encoder->enc_priv;
  738. radeon_connector = to_radeon_connector(connector);
  739. if (!radeon_connector->con_priv)
  740. return;
  741. dig_connector = radeon_connector->con_priv;
  742. if ((dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT) &&
  743. (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_eDP))
  744. return;
  745. /* DPEncoderService newer than 1.1 can't program properly the
  746. * training pattern. When facing such version use the
  747. * DIGXEncoderControl (X== 1 | 2)
  748. */
  749. dp_info.use_dpencoder = true;
  750. index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
  751. if (atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev)) {
  752. if (crev > 1) {
  753. dp_info.use_dpencoder = false;
  754. }
  755. }
  756. dp_info.enc_id = 0;
  757. if (dig->dig_encoder)
  758. dp_info.enc_id |= ATOM_DP_CONFIG_DIG2_ENCODER;
  759. else
  760. dp_info.enc_id |= ATOM_DP_CONFIG_DIG1_ENCODER;
  761. if (dig->linkb)
  762. dp_info.enc_id |= ATOM_DP_CONFIG_LINK_B;
  763. else
  764. dp_info.enc_id |= ATOM_DP_CONFIG_LINK_A;
  765. tmp = radeon_read_dpcd_reg(radeon_connector, DP_MAX_LANE_COUNT);
  766. if (ASIC_IS_DCE5(rdev) && (tmp & DP_TPS3_SUPPORTED))
  767. dp_info.tp3_supported = true;
  768. else
  769. dp_info.tp3_supported = false;
  770. memcpy(dp_info.dpcd, dig_connector->dpcd, DP_RECEIVER_CAP_SIZE);
  771. dp_info.rdev = rdev;
  772. dp_info.encoder = encoder;
  773. dp_info.connector = connector;
  774. dp_info.radeon_connector = radeon_connector;
  775. dp_info.dp_lane_count = dig_connector->dp_lane_count;
  776. dp_info.dp_clock = dig_connector->dp_clock;
  777. if (radeon_dp_link_train_init(&dp_info))
  778. goto done;
  779. if (radeon_dp_link_train_cr(&dp_info))
  780. goto done;
  781. if (radeon_dp_link_train_ce(&dp_info))
  782. goto done;
  783. done:
  784. if (radeon_dp_link_train_finish(&dp_info))
  785. return;
  786. }