i915_irq.c 103 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include <drm/drmP.h>
  32. #include <drm/i915_drm.h>
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. static const u32 hpd_ibx[] = {
  37. [HPD_CRT] = SDE_CRT_HOTPLUG,
  38. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
  39. [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
  40. [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
  41. [HPD_PORT_D] = SDE_PORTD_HOTPLUG
  42. };
  43. static const u32 hpd_cpt[] = {
  44. [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
  45. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
  46. [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
  47. [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
  48. [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
  49. };
  50. static const u32 hpd_mask_i915[] = {
  51. [HPD_CRT] = CRT_HOTPLUG_INT_EN,
  52. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
  53. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
  54. [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
  55. [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
  56. [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
  57. };
  58. static const u32 hpd_status_gen4[] = {
  59. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  60. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
  61. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
  62. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  63. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  64. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  65. };
  66. static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
  67. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  68. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
  69. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
  70. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  71. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  72. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  73. };
  74. /* For display hotplug interrupt */
  75. static void
  76. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  77. {
  78. assert_spin_locked(&dev_priv->irq_lock);
  79. if ((dev_priv->irq_mask & mask) != 0) {
  80. dev_priv->irq_mask &= ~mask;
  81. I915_WRITE(DEIMR, dev_priv->irq_mask);
  82. POSTING_READ(DEIMR);
  83. }
  84. }
  85. static void
  86. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  87. {
  88. assert_spin_locked(&dev_priv->irq_lock);
  89. if ((dev_priv->irq_mask & mask) != mask) {
  90. dev_priv->irq_mask |= mask;
  91. I915_WRITE(DEIMR, dev_priv->irq_mask);
  92. POSTING_READ(DEIMR);
  93. }
  94. }
  95. static bool ivb_can_enable_err_int(struct drm_device *dev)
  96. {
  97. struct drm_i915_private *dev_priv = dev->dev_private;
  98. struct intel_crtc *crtc;
  99. enum pipe pipe;
  100. assert_spin_locked(&dev_priv->irq_lock);
  101. for_each_pipe(pipe) {
  102. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  103. if (crtc->cpu_fifo_underrun_disabled)
  104. return false;
  105. }
  106. return true;
  107. }
  108. static bool cpt_can_enable_serr_int(struct drm_device *dev)
  109. {
  110. struct drm_i915_private *dev_priv = dev->dev_private;
  111. enum pipe pipe;
  112. struct intel_crtc *crtc;
  113. for_each_pipe(pipe) {
  114. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  115. if (crtc->pch_fifo_underrun_disabled)
  116. return false;
  117. }
  118. return true;
  119. }
  120. static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
  121. enum pipe pipe, bool enable)
  122. {
  123. struct drm_i915_private *dev_priv = dev->dev_private;
  124. uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
  125. DE_PIPEB_FIFO_UNDERRUN;
  126. if (enable)
  127. ironlake_enable_display_irq(dev_priv, bit);
  128. else
  129. ironlake_disable_display_irq(dev_priv, bit);
  130. }
  131. static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
  132. bool enable)
  133. {
  134. struct drm_i915_private *dev_priv = dev->dev_private;
  135. if (enable) {
  136. if (!ivb_can_enable_err_int(dev))
  137. return;
  138. I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN_A |
  139. ERR_INT_FIFO_UNDERRUN_B |
  140. ERR_INT_FIFO_UNDERRUN_C);
  141. ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
  142. } else {
  143. ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
  144. }
  145. }
  146. static void ibx_set_fifo_underrun_reporting(struct intel_crtc *crtc,
  147. bool enable)
  148. {
  149. struct drm_device *dev = crtc->base.dev;
  150. struct drm_i915_private *dev_priv = dev->dev_private;
  151. uint32_t bit = (crtc->pipe == PIPE_A) ? SDE_TRANSA_FIFO_UNDER :
  152. SDE_TRANSB_FIFO_UNDER;
  153. if (enable)
  154. I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~bit);
  155. else
  156. I915_WRITE(SDEIMR, I915_READ(SDEIMR) | bit);
  157. POSTING_READ(SDEIMR);
  158. }
  159. static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
  160. enum transcoder pch_transcoder,
  161. bool enable)
  162. {
  163. struct drm_i915_private *dev_priv = dev->dev_private;
  164. if (enable) {
  165. if (!cpt_can_enable_serr_int(dev))
  166. return;
  167. I915_WRITE(SERR_INT, SERR_INT_TRANS_A_FIFO_UNDERRUN |
  168. SERR_INT_TRANS_B_FIFO_UNDERRUN |
  169. SERR_INT_TRANS_C_FIFO_UNDERRUN);
  170. I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~SDE_ERROR_CPT);
  171. } else {
  172. I915_WRITE(SDEIMR, I915_READ(SDEIMR) | SDE_ERROR_CPT);
  173. }
  174. POSTING_READ(SDEIMR);
  175. }
  176. /**
  177. * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
  178. * @dev: drm device
  179. * @pipe: pipe
  180. * @enable: true if we want to report FIFO underrun errors, false otherwise
  181. *
  182. * This function makes us disable or enable CPU fifo underruns for a specific
  183. * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
  184. * reporting for one pipe may also disable all the other CPU error interruts for
  185. * the other pipes, due to the fact that there's just one interrupt mask/enable
  186. * bit for all the pipes.
  187. *
  188. * Returns the previous state of underrun reporting.
  189. */
  190. bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
  191. enum pipe pipe, bool enable)
  192. {
  193. struct drm_i915_private *dev_priv = dev->dev_private;
  194. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  195. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  196. unsigned long flags;
  197. bool ret;
  198. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  199. ret = !intel_crtc->cpu_fifo_underrun_disabled;
  200. if (enable == ret)
  201. goto done;
  202. intel_crtc->cpu_fifo_underrun_disabled = !enable;
  203. if (IS_GEN5(dev) || IS_GEN6(dev))
  204. ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
  205. else if (IS_GEN7(dev))
  206. ivybridge_set_fifo_underrun_reporting(dev, enable);
  207. done:
  208. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  209. return ret;
  210. }
  211. /**
  212. * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
  213. * @dev: drm device
  214. * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
  215. * @enable: true if we want to report FIFO underrun errors, false otherwise
  216. *
  217. * This function makes us disable or enable PCH fifo underruns for a specific
  218. * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
  219. * underrun reporting for one transcoder may also disable all the other PCH
  220. * error interruts for the other transcoders, due to the fact that there's just
  221. * one interrupt mask/enable bit for all the transcoders.
  222. *
  223. * Returns the previous state of underrun reporting.
  224. */
  225. bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
  226. enum transcoder pch_transcoder,
  227. bool enable)
  228. {
  229. struct drm_i915_private *dev_priv = dev->dev_private;
  230. enum pipe p;
  231. struct drm_crtc *crtc;
  232. struct intel_crtc *intel_crtc;
  233. unsigned long flags;
  234. bool ret;
  235. if (HAS_PCH_LPT(dev)) {
  236. crtc = NULL;
  237. for_each_pipe(p) {
  238. struct drm_crtc *c = dev_priv->pipe_to_crtc_mapping[p];
  239. if (intel_pipe_has_type(c, INTEL_OUTPUT_ANALOG)) {
  240. crtc = c;
  241. break;
  242. }
  243. }
  244. if (!crtc) {
  245. DRM_ERROR("PCH FIFO underrun, but no CRTC using the PCH found\n");
  246. return false;
  247. }
  248. } else {
  249. crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
  250. }
  251. intel_crtc = to_intel_crtc(crtc);
  252. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  253. ret = !intel_crtc->pch_fifo_underrun_disabled;
  254. if (enable == ret)
  255. goto done;
  256. intel_crtc->pch_fifo_underrun_disabled = !enable;
  257. if (HAS_PCH_IBX(dev))
  258. ibx_set_fifo_underrun_reporting(intel_crtc, enable);
  259. else
  260. cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
  261. done:
  262. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  263. return ret;
  264. }
  265. void
  266. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  267. {
  268. u32 reg = PIPESTAT(pipe);
  269. u32 pipestat = I915_READ(reg) & 0x7fff0000;
  270. if ((pipestat & mask) == mask)
  271. return;
  272. /* Enable the interrupt, clear any pending status */
  273. pipestat |= mask | (mask >> 16);
  274. I915_WRITE(reg, pipestat);
  275. POSTING_READ(reg);
  276. }
  277. void
  278. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  279. {
  280. u32 reg = PIPESTAT(pipe);
  281. u32 pipestat = I915_READ(reg) & 0x7fff0000;
  282. if ((pipestat & mask) == 0)
  283. return;
  284. pipestat &= ~mask;
  285. I915_WRITE(reg, pipestat);
  286. POSTING_READ(reg);
  287. }
  288. /**
  289. * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
  290. */
  291. static void i915_enable_asle_pipestat(struct drm_device *dev)
  292. {
  293. drm_i915_private_t *dev_priv = dev->dev_private;
  294. unsigned long irqflags;
  295. if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
  296. return;
  297. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  298. i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE);
  299. if (INTEL_INFO(dev)->gen >= 4)
  300. i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE);
  301. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  302. }
  303. /**
  304. * i915_pipe_enabled - check if a pipe is enabled
  305. * @dev: DRM device
  306. * @pipe: pipe to check
  307. *
  308. * Reading certain registers when the pipe is disabled can hang the chip.
  309. * Use this routine to make sure the PLL is running and the pipe is active
  310. * before reading such registers if unsure.
  311. */
  312. static int
  313. i915_pipe_enabled(struct drm_device *dev, int pipe)
  314. {
  315. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  316. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  317. /* Locking is horribly broken here, but whatever. */
  318. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  319. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  320. return intel_crtc->active;
  321. } else {
  322. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  323. }
  324. }
  325. /* Called from drm generic code, passed a 'crtc', which
  326. * we use as a pipe index
  327. */
  328. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  329. {
  330. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  331. unsigned long high_frame;
  332. unsigned long low_frame;
  333. u32 high1, high2, low;
  334. if (!i915_pipe_enabled(dev, pipe)) {
  335. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  336. "pipe %c\n", pipe_name(pipe));
  337. return 0;
  338. }
  339. high_frame = PIPEFRAME(pipe);
  340. low_frame = PIPEFRAMEPIXEL(pipe);
  341. /*
  342. * High & low register fields aren't synchronized, so make sure
  343. * we get a low value that's stable across two reads of the high
  344. * register.
  345. */
  346. do {
  347. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  348. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  349. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  350. } while (high1 != high2);
  351. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  352. low >>= PIPE_FRAME_LOW_SHIFT;
  353. return (high1 << 8) | low;
  354. }
  355. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  356. {
  357. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  358. int reg = PIPE_FRMCOUNT_GM45(pipe);
  359. if (!i915_pipe_enabled(dev, pipe)) {
  360. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  361. "pipe %c\n", pipe_name(pipe));
  362. return 0;
  363. }
  364. return I915_READ(reg);
  365. }
  366. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  367. int *vpos, int *hpos)
  368. {
  369. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  370. u32 vbl = 0, position = 0;
  371. int vbl_start, vbl_end, htotal, vtotal;
  372. bool in_vbl = true;
  373. int ret = 0;
  374. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  375. pipe);
  376. if (!i915_pipe_enabled(dev, pipe)) {
  377. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  378. "pipe %c\n", pipe_name(pipe));
  379. return 0;
  380. }
  381. /* Get vtotal. */
  382. vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  383. if (INTEL_INFO(dev)->gen >= 4) {
  384. /* No obvious pixelcount register. Only query vertical
  385. * scanout position from Display scan line register.
  386. */
  387. position = I915_READ(PIPEDSL(pipe));
  388. /* Decode into vertical scanout position. Don't have
  389. * horizontal scanout position.
  390. */
  391. *vpos = position & 0x1fff;
  392. *hpos = 0;
  393. } else {
  394. /* Have access to pixelcount since start of frame.
  395. * We can split this into vertical and horizontal
  396. * scanout position.
  397. */
  398. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  399. htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  400. *vpos = position / htotal;
  401. *hpos = position - (*vpos * htotal);
  402. }
  403. /* Query vblank area. */
  404. vbl = I915_READ(VBLANK(cpu_transcoder));
  405. /* Test position against vblank region. */
  406. vbl_start = vbl & 0x1fff;
  407. vbl_end = (vbl >> 16) & 0x1fff;
  408. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  409. in_vbl = false;
  410. /* Inside "upper part" of vblank area? Apply corrective offset: */
  411. if (in_vbl && (*vpos >= vbl_start))
  412. *vpos = *vpos - vtotal;
  413. /* Readouts valid? */
  414. if (vbl > 0)
  415. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  416. /* In vblank? */
  417. if (in_vbl)
  418. ret |= DRM_SCANOUTPOS_INVBL;
  419. return ret;
  420. }
  421. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  422. int *max_error,
  423. struct timeval *vblank_time,
  424. unsigned flags)
  425. {
  426. struct drm_crtc *crtc;
  427. if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
  428. DRM_ERROR("Invalid crtc %d\n", pipe);
  429. return -EINVAL;
  430. }
  431. /* Get drm_crtc to timestamp: */
  432. crtc = intel_get_crtc_for_pipe(dev, pipe);
  433. if (crtc == NULL) {
  434. DRM_ERROR("Invalid crtc %d\n", pipe);
  435. return -EINVAL;
  436. }
  437. if (!crtc->enabled) {
  438. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  439. return -EBUSY;
  440. }
  441. /* Helper routine in DRM core does all the work: */
  442. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  443. vblank_time, flags,
  444. crtc);
  445. }
  446. static int intel_hpd_irq_event(struct drm_device *dev, struct drm_connector *connector)
  447. {
  448. enum drm_connector_status old_status;
  449. WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
  450. old_status = connector->status;
  451. connector->status = connector->funcs->detect(connector, false);
  452. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %d to %d\n",
  453. connector->base.id,
  454. drm_get_connector_name(connector),
  455. old_status, connector->status);
  456. return (old_status != connector->status);
  457. }
  458. /*
  459. * Handle hotplug events outside the interrupt handler proper.
  460. */
  461. #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
  462. static void i915_hotplug_work_func(struct work_struct *work)
  463. {
  464. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  465. hotplug_work);
  466. struct drm_device *dev = dev_priv->dev;
  467. struct drm_mode_config *mode_config = &dev->mode_config;
  468. struct intel_connector *intel_connector;
  469. struct intel_encoder *intel_encoder;
  470. struct drm_connector *connector;
  471. unsigned long irqflags;
  472. bool hpd_disabled = false;
  473. bool changed = false;
  474. u32 hpd_event_bits;
  475. /* HPD irq before everything is fully set up. */
  476. if (!dev_priv->enable_hotplug_processing)
  477. return;
  478. mutex_lock(&mode_config->mutex);
  479. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  480. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  481. hpd_event_bits = dev_priv->hpd_event_bits;
  482. dev_priv->hpd_event_bits = 0;
  483. list_for_each_entry(connector, &mode_config->connector_list, head) {
  484. intel_connector = to_intel_connector(connector);
  485. intel_encoder = intel_connector->encoder;
  486. if (intel_encoder->hpd_pin > HPD_NONE &&
  487. dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
  488. connector->polled == DRM_CONNECTOR_POLL_HPD) {
  489. DRM_INFO("HPD interrupt storm detected on connector %s: "
  490. "switching from hotplug detection to polling\n",
  491. drm_get_connector_name(connector));
  492. dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
  493. connector->polled = DRM_CONNECTOR_POLL_CONNECT
  494. | DRM_CONNECTOR_POLL_DISCONNECT;
  495. hpd_disabled = true;
  496. }
  497. if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
  498. DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
  499. drm_get_connector_name(connector), intel_encoder->hpd_pin);
  500. }
  501. }
  502. /* if there were no outputs to poll, poll was disabled,
  503. * therefore make sure it's enabled when disabling HPD on
  504. * some connectors */
  505. if (hpd_disabled) {
  506. drm_kms_helper_poll_enable(dev);
  507. mod_timer(&dev_priv->hotplug_reenable_timer,
  508. jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
  509. }
  510. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  511. list_for_each_entry(connector, &mode_config->connector_list, head) {
  512. intel_connector = to_intel_connector(connector);
  513. intel_encoder = intel_connector->encoder;
  514. if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
  515. if (intel_encoder->hot_plug)
  516. intel_encoder->hot_plug(intel_encoder);
  517. if (intel_hpd_irq_event(dev, connector))
  518. changed = true;
  519. }
  520. }
  521. mutex_unlock(&mode_config->mutex);
  522. if (changed)
  523. drm_kms_helper_hotplug_event(dev);
  524. }
  525. static void ironlake_handle_rps_change(struct drm_device *dev)
  526. {
  527. drm_i915_private_t *dev_priv = dev->dev_private;
  528. u32 busy_up, busy_down, max_avg, min_avg;
  529. u8 new_delay;
  530. unsigned long flags;
  531. spin_lock_irqsave(&mchdev_lock, flags);
  532. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  533. new_delay = dev_priv->ips.cur_delay;
  534. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  535. busy_up = I915_READ(RCPREVBSYTUPAVG);
  536. busy_down = I915_READ(RCPREVBSYTDNAVG);
  537. max_avg = I915_READ(RCBMAXAVG);
  538. min_avg = I915_READ(RCBMINAVG);
  539. /* Handle RCS change request from hw */
  540. if (busy_up > max_avg) {
  541. if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
  542. new_delay = dev_priv->ips.cur_delay - 1;
  543. if (new_delay < dev_priv->ips.max_delay)
  544. new_delay = dev_priv->ips.max_delay;
  545. } else if (busy_down < min_avg) {
  546. if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
  547. new_delay = dev_priv->ips.cur_delay + 1;
  548. if (new_delay > dev_priv->ips.min_delay)
  549. new_delay = dev_priv->ips.min_delay;
  550. }
  551. if (ironlake_set_drps(dev, new_delay))
  552. dev_priv->ips.cur_delay = new_delay;
  553. spin_unlock_irqrestore(&mchdev_lock, flags);
  554. return;
  555. }
  556. static void notify_ring(struct drm_device *dev,
  557. struct intel_ring_buffer *ring)
  558. {
  559. struct drm_i915_private *dev_priv = dev->dev_private;
  560. if (ring->obj == NULL)
  561. return;
  562. trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
  563. wake_up_all(&ring->irq_queue);
  564. if (i915_enable_hangcheck) {
  565. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  566. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  567. }
  568. }
  569. static void gen6_pm_rps_work(struct work_struct *work)
  570. {
  571. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  572. rps.work);
  573. u32 pm_iir, pm_imr;
  574. u8 new_delay;
  575. spin_lock_irq(&dev_priv->rps.lock);
  576. pm_iir = dev_priv->rps.pm_iir;
  577. dev_priv->rps.pm_iir = 0;
  578. pm_imr = I915_READ(GEN6_PMIMR);
  579. /* Make sure not to corrupt PMIMR state used by ringbuffer code */
  580. I915_WRITE(GEN6_PMIMR, pm_imr & ~GEN6_PM_RPS_EVENTS);
  581. spin_unlock_irq(&dev_priv->rps.lock);
  582. if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
  583. return;
  584. mutex_lock(&dev_priv->rps.hw_lock);
  585. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
  586. new_delay = dev_priv->rps.cur_delay + 1;
  587. /*
  588. * For better performance, jump directly
  589. * to RPe if we're below it.
  590. */
  591. if (IS_VALLEYVIEW(dev_priv->dev) &&
  592. dev_priv->rps.cur_delay < dev_priv->rps.rpe_delay)
  593. new_delay = dev_priv->rps.rpe_delay;
  594. } else
  595. new_delay = dev_priv->rps.cur_delay - 1;
  596. /* sysfs frequency interfaces may have snuck in while servicing the
  597. * interrupt
  598. */
  599. if (new_delay >= dev_priv->rps.min_delay &&
  600. new_delay <= dev_priv->rps.max_delay) {
  601. if (IS_VALLEYVIEW(dev_priv->dev))
  602. valleyview_set_rps(dev_priv->dev, new_delay);
  603. else
  604. gen6_set_rps(dev_priv->dev, new_delay);
  605. }
  606. if (IS_VALLEYVIEW(dev_priv->dev)) {
  607. /*
  608. * On VLV, when we enter RC6 we may not be at the minimum
  609. * voltage level, so arm a timer to check. It should only
  610. * fire when there's activity or once after we've entered
  611. * RC6, and then won't be re-armed until the next RPS interrupt.
  612. */
  613. mod_delayed_work(dev_priv->wq, &dev_priv->rps.vlv_work,
  614. msecs_to_jiffies(100));
  615. }
  616. mutex_unlock(&dev_priv->rps.hw_lock);
  617. }
  618. /**
  619. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  620. * occurred.
  621. * @work: workqueue struct
  622. *
  623. * Doesn't actually do anything except notify userspace. As a consequence of
  624. * this event, userspace should try to remap the bad rows since statistically
  625. * it is likely the same row is more likely to go bad again.
  626. */
  627. static void ivybridge_parity_work(struct work_struct *work)
  628. {
  629. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  630. l3_parity.error_work);
  631. u32 error_status, row, bank, subbank;
  632. char *parity_event[5];
  633. uint32_t misccpctl;
  634. unsigned long flags;
  635. /* We must turn off DOP level clock gating to access the L3 registers.
  636. * In order to prevent a get/put style interface, acquire struct mutex
  637. * any time we access those registers.
  638. */
  639. mutex_lock(&dev_priv->dev->struct_mutex);
  640. misccpctl = I915_READ(GEN7_MISCCPCTL);
  641. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  642. POSTING_READ(GEN7_MISCCPCTL);
  643. error_status = I915_READ(GEN7_L3CDERRST1);
  644. row = GEN7_PARITY_ERROR_ROW(error_status);
  645. bank = GEN7_PARITY_ERROR_BANK(error_status);
  646. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  647. I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
  648. GEN7_L3CDERRST1_ENABLE);
  649. POSTING_READ(GEN7_L3CDERRST1);
  650. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  651. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  652. dev_priv->gt_irq_mask &= ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  653. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  654. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  655. mutex_unlock(&dev_priv->dev->struct_mutex);
  656. parity_event[0] = "L3_PARITY_ERROR=1";
  657. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  658. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  659. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  660. parity_event[4] = NULL;
  661. kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
  662. KOBJ_CHANGE, parity_event);
  663. DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
  664. row, bank, subbank);
  665. kfree(parity_event[3]);
  666. kfree(parity_event[2]);
  667. kfree(parity_event[1]);
  668. }
  669. static void ivybridge_handle_parity_error(struct drm_device *dev)
  670. {
  671. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  672. unsigned long flags;
  673. if (!HAS_L3_GPU_CACHE(dev))
  674. return;
  675. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  676. dev_priv->gt_irq_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  677. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  678. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  679. queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
  680. }
  681. static void snb_gt_irq_handler(struct drm_device *dev,
  682. struct drm_i915_private *dev_priv,
  683. u32 gt_iir)
  684. {
  685. if (gt_iir &
  686. (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
  687. notify_ring(dev, &dev_priv->ring[RCS]);
  688. if (gt_iir & GT_BSD_USER_INTERRUPT)
  689. notify_ring(dev, &dev_priv->ring[VCS]);
  690. if (gt_iir & GT_BLT_USER_INTERRUPT)
  691. notify_ring(dev, &dev_priv->ring[BCS]);
  692. if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
  693. GT_BSD_CS_ERROR_INTERRUPT |
  694. GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
  695. DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
  696. i915_handle_error(dev, false);
  697. }
  698. if (gt_iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
  699. ivybridge_handle_parity_error(dev);
  700. }
  701. /* Legacy way of handling PM interrupts */
  702. static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
  703. u32 pm_iir)
  704. {
  705. unsigned long flags;
  706. /*
  707. * IIR bits should never already be set because IMR should
  708. * prevent an interrupt from being shown in IIR. The warning
  709. * displays a case where we've unsafely cleared
  710. * dev_priv->rps.pm_iir. Although missing an interrupt of the same
  711. * type is not a problem, it displays a problem in the logic.
  712. *
  713. * The mask bit in IMR is cleared by dev_priv->rps.work.
  714. */
  715. spin_lock_irqsave(&dev_priv->rps.lock, flags);
  716. dev_priv->rps.pm_iir |= pm_iir;
  717. I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
  718. POSTING_READ(GEN6_PMIMR);
  719. spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
  720. queue_work(dev_priv->wq, &dev_priv->rps.work);
  721. }
  722. #define HPD_STORM_DETECT_PERIOD 1000
  723. #define HPD_STORM_THRESHOLD 5
  724. static inline void intel_hpd_irq_handler(struct drm_device *dev,
  725. u32 hotplug_trigger,
  726. const u32 *hpd)
  727. {
  728. drm_i915_private_t *dev_priv = dev->dev_private;
  729. int i;
  730. bool storm_detected = false;
  731. if (!hotplug_trigger)
  732. return;
  733. spin_lock(&dev_priv->irq_lock);
  734. for (i = 1; i < HPD_NUM_PINS; i++) {
  735. if (!(hpd[i] & hotplug_trigger) ||
  736. dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
  737. continue;
  738. dev_priv->hpd_event_bits |= (1 << i);
  739. if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
  740. dev_priv->hpd_stats[i].hpd_last_jiffies
  741. + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
  742. dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
  743. dev_priv->hpd_stats[i].hpd_cnt = 0;
  744. } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
  745. dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
  746. dev_priv->hpd_event_bits &= ~(1 << i);
  747. DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
  748. storm_detected = true;
  749. } else {
  750. dev_priv->hpd_stats[i].hpd_cnt++;
  751. }
  752. }
  753. if (storm_detected)
  754. dev_priv->display.hpd_irq_setup(dev);
  755. spin_unlock(&dev_priv->irq_lock);
  756. queue_work(dev_priv->wq,
  757. &dev_priv->hotplug_work);
  758. }
  759. static void gmbus_irq_handler(struct drm_device *dev)
  760. {
  761. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  762. wake_up_all(&dev_priv->gmbus_wait_queue);
  763. }
  764. static void dp_aux_irq_handler(struct drm_device *dev)
  765. {
  766. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  767. wake_up_all(&dev_priv->gmbus_wait_queue);
  768. }
  769. /* Unlike gen6_queue_rps_work() from which this function is originally derived,
  770. * we must be able to deal with other PM interrupts. This is complicated because
  771. * of the way in which we use the masks to defer the RPS work (which for
  772. * posterity is necessary because of forcewake).
  773. */
  774. static void hsw_pm_irq_handler(struct drm_i915_private *dev_priv,
  775. u32 pm_iir)
  776. {
  777. unsigned long flags;
  778. spin_lock_irqsave(&dev_priv->rps.lock, flags);
  779. dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
  780. if (dev_priv->rps.pm_iir) {
  781. I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
  782. /* never want to mask useful interrupts. (also posting read) */
  783. WARN_ON(I915_READ_NOTRACE(GEN6_PMIMR) & ~GEN6_PM_RPS_EVENTS);
  784. /* TODO: if queue_work is slow, move it out of the spinlock */
  785. queue_work(dev_priv->wq, &dev_priv->rps.work);
  786. }
  787. spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
  788. if (pm_iir & ~GEN6_PM_RPS_EVENTS) {
  789. if (pm_iir & PM_VEBOX_USER_INTERRUPT)
  790. notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
  791. if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
  792. DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir);
  793. i915_handle_error(dev_priv->dev, false);
  794. }
  795. }
  796. }
  797. static irqreturn_t valleyview_irq_handler(int irq, void *arg)
  798. {
  799. struct drm_device *dev = (struct drm_device *) arg;
  800. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  801. u32 iir, gt_iir, pm_iir;
  802. irqreturn_t ret = IRQ_NONE;
  803. unsigned long irqflags;
  804. int pipe;
  805. u32 pipe_stats[I915_MAX_PIPES];
  806. atomic_inc(&dev_priv->irq_received);
  807. while (true) {
  808. iir = I915_READ(VLV_IIR);
  809. gt_iir = I915_READ(GTIIR);
  810. pm_iir = I915_READ(GEN6_PMIIR);
  811. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  812. goto out;
  813. ret = IRQ_HANDLED;
  814. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  815. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  816. for_each_pipe(pipe) {
  817. int reg = PIPESTAT(pipe);
  818. pipe_stats[pipe] = I915_READ(reg);
  819. /*
  820. * Clear the PIPE*STAT regs before the IIR
  821. */
  822. if (pipe_stats[pipe] & 0x8000ffff) {
  823. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  824. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  825. pipe_name(pipe));
  826. I915_WRITE(reg, pipe_stats[pipe]);
  827. }
  828. }
  829. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  830. for_each_pipe(pipe) {
  831. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  832. drm_handle_vblank(dev, pipe);
  833. if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
  834. intel_prepare_page_flip(dev, pipe);
  835. intel_finish_page_flip(dev, pipe);
  836. }
  837. }
  838. /* Consume port. Then clear IIR or we'll miss events */
  839. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  840. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  841. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
  842. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  843. hotplug_status);
  844. intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
  845. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  846. I915_READ(PORT_HOTPLUG_STAT);
  847. }
  848. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  849. gmbus_irq_handler(dev);
  850. if (pm_iir & GEN6_PM_RPS_EVENTS)
  851. gen6_queue_rps_work(dev_priv, pm_iir);
  852. I915_WRITE(GTIIR, gt_iir);
  853. I915_WRITE(GEN6_PMIIR, pm_iir);
  854. I915_WRITE(VLV_IIR, iir);
  855. }
  856. out:
  857. return ret;
  858. }
  859. static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
  860. {
  861. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  862. int pipe;
  863. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
  864. intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
  865. if (pch_iir & SDE_AUDIO_POWER_MASK) {
  866. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
  867. SDE_AUDIO_POWER_SHIFT);
  868. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  869. port_name(port));
  870. }
  871. if (pch_iir & SDE_AUX_MASK)
  872. dp_aux_irq_handler(dev);
  873. if (pch_iir & SDE_GMBUS)
  874. gmbus_irq_handler(dev);
  875. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  876. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  877. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  878. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  879. if (pch_iir & SDE_POISON)
  880. DRM_ERROR("PCH poison interrupt\n");
  881. if (pch_iir & SDE_FDI_MASK)
  882. for_each_pipe(pipe)
  883. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  884. pipe_name(pipe),
  885. I915_READ(FDI_RX_IIR(pipe)));
  886. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  887. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  888. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  889. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  890. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  891. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
  892. false))
  893. DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
  894. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  895. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
  896. false))
  897. DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
  898. }
  899. static void ivb_err_int_handler(struct drm_device *dev)
  900. {
  901. struct drm_i915_private *dev_priv = dev->dev_private;
  902. u32 err_int = I915_READ(GEN7_ERR_INT);
  903. if (err_int & ERR_INT_POISON)
  904. DRM_ERROR("Poison interrupt\n");
  905. if (err_int & ERR_INT_FIFO_UNDERRUN_A)
  906. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
  907. DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
  908. if (err_int & ERR_INT_FIFO_UNDERRUN_B)
  909. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
  910. DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
  911. if (err_int & ERR_INT_FIFO_UNDERRUN_C)
  912. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false))
  913. DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n");
  914. I915_WRITE(GEN7_ERR_INT, err_int);
  915. }
  916. static void cpt_serr_int_handler(struct drm_device *dev)
  917. {
  918. struct drm_i915_private *dev_priv = dev->dev_private;
  919. u32 serr_int = I915_READ(SERR_INT);
  920. if (serr_int & SERR_INT_POISON)
  921. DRM_ERROR("PCH poison interrupt\n");
  922. if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
  923. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
  924. false))
  925. DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
  926. if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
  927. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
  928. false))
  929. DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
  930. if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
  931. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
  932. false))
  933. DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
  934. I915_WRITE(SERR_INT, serr_int);
  935. }
  936. static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
  937. {
  938. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  939. int pipe;
  940. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
  941. intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
  942. if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
  943. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
  944. SDE_AUDIO_POWER_SHIFT_CPT);
  945. DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
  946. port_name(port));
  947. }
  948. if (pch_iir & SDE_AUX_MASK_CPT)
  949. dp_aux_irq_handler(dev);
  950. if (pch_iir & SDE_GMBUS_CPT)
  951. gmbus_irq_handler(dev);
  952. if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
  953. DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
  954. if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
  955. DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
  956. if (pch_iir & SDE_FDI_MASK_CPT)
  957. for_each_pipe(pipe)
  958. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  959. pipe_name(pipe),
  960. I915_READ(FDI_RX_IIR(pipe)));
  961. if (pch_iir & SDE_ERROR_CPT)
  962. cpt_serr_int_handler(dev);
  963. }
  964. static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
  965. {
  966. struct drm_device *dev = (struct drm_device *) arg;
  967. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  968. u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0;
  969. irqreturn_t ret = IRQ_NONE;
  970. int i;
  971. atomic_inc(&dev_priv->irq_received);
  972. /* We get interrupts on unclaimed registers, so check for this before we
  973. * do any I915_{READ,WRITE}. */
  974. if (IS_HASWELL(dev) &&
  975. (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
  976. DRM_ERROR("Unclaimed register before interrupt\n");
  977. I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  978. }
  979. /* disable master interrupt before clearing iir */
  980. de_ier = I915_READ(DEIER);
  981. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  982. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  983. * interrupts will will be stored on its back queue, and then we'll be
  984. * able to process them after we restore SDEIER (as soon as we restore
  985. * it, we'll get an interrupt if SDEIIR still has something to process
  986. * due to its back queue). */
  987. if (!HAS_PCH_NOP(dev)) {
  988. sde_ier = I915_READ(SDEIER);
  989. I915_WRITE(SDEIER, 0);
  990. POSTING_READ(SDEIER);
  991. }
  992. /* On Haswell, also mask ERR_INT because we don't want to risk
  993. * generating "unclaimed register" interrupts from inside the interrupt
  994. * handler. */
  995. if (IS_HASWELL(dev)) {
  996. spin_lock(&dev_priv->irq_lock);
  997. ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
  998. spin_unlock(&dev_priv->irq_lock);
  999. }
  1000. gt_iir = I915_READ(GTIIR);
  1001. if (gt_iir) {
  1002. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  1003. I915_WRITE(GTIIR, gt_iir);
  1004. ret = IRQ_HANDLED;
  1005. }
  1006. de_iir = I915_READ(DEIIR);
  1007. if (de_iir) {
  1008. if (de_iir & DE_ERR_INT_IVB)
  1009. ivb_err_int_handler(dev);
  1010. if (de_iir & DE_AUX_CHANNEL_A_IVB)
  1011. dp_aux_irq_handler(dev);
  1012. if (de_iir & DE_GSE_IVB)
  1013. intel_opregion_asle_intr(dev);
  1014. for (i = 0; i < 3; i++) {
  1015. if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
  1016. drm_handle_vblank(dev, i);
  1017. if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
  1018. intel_prepare_page_flip(dev, i);
  1019. intel_finish_page_flip_plane(dev, i);
  1020. }
  1021. }
  1022. /* check event from PCH */
  1023. if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
  1024. u32 pch_iir = I915_READ(SDEIIR);
  1025. cpt_irq_handler(dev, pch_iir);
  1026. /* clear PCH hotplug event before clear CPU irq */
  1027. I915_WRITE(SDEIIR, pch_iir);
  1028. }
  1029. I915_WRITE(DEIIR, de_iir);
  1030. ret = IRQ_HANDLED;
  1031. }
  1032. pm_iir = I915_READ(GEN6_PMIIR);
  1033. if (pm_iir) {
  1034. if (IS_HASWELL(dev))
  1035. hsw_pm_irq_handler(dev_priv, pm_iir);
  1036. else if (pm_iir & GEN6_PM_RPS_EVENTS)
  1037. gen6_queue_rps_work(dev_priv, pm_iir);
  1038. I915_WRITE(GEN6_PMIIR, pm_iir);
  1039. ret = IRQ_HANDLED;
  1040. }
  1041. if (IS_HASWELL(dev)) {
  1042. spin_lock(&dev_priv->irq_lock);
  1043. if (ivb_can_enable_err_int(dev))
  1044. ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
  1045. spin_unlock(&dev_priv->irq_lock);
  1046. }
  1047. I915_WRITE(DEIER, de_ier);
  1048. POSTING_READ(DEIER);
  1049. if (!HAS_PCH_NOP(dev)) {
  1050. I915_WRITE(SDEIER, sde_ier);
  1051. POSTING_READ(SDEIER);
  1052. }
  1053. return ret;
  1054. }
  1055. static void ilk_gt_irq_handler(struct drm_device *dev,
  1056. struct drm_i915_private *dev_priv,
  1057. u32 gt_iir)
  1058. {
  1059. if (gt_iir &
  1060. (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
  1061. notify_ring(dev, &dev_priv->ring[RCS]);
  1062. if (gt_iir & ILK_BSD_USER_INTERRUPT)
  1063. notify_ring(dev, &dev_priv->ring[VCS]);
  1064. }
  1065. static irqreturn_t ironlake_irq_handler(int irq, void *arg)
  1066. {
  1067. struct drm_device *dev = (struct drm_device *) arg;
  1068. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1069. int ret = IRQ_NONE;
  1070. u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
  1071. atomic_inc(&dev_priv->irq_received);
  1072. /* disable master interrupt before clearing iir */
  1073. de_ier = I915_READ(DEIER);
  1074. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  1075. POSTING_READ(DEIER);
  1076. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  1077. * interrupts will will be stored on its back queue, and then we'll be
  1078. * able to process them after we restore SDEIER (as soon as we restore
  1079. * it, we'll get an interrupt if SDEIIR still has something to process
  1080. * due to its back queue). */
  1081. sde_ier = I915_READ(SDEIER);
  1082. I915_WRITE(SDEIER, 0);
  1083. POSTING_READ(SDEIER);
  1084. de_iir = I915_READ(DEIIR);
  1085. gt_iir = I915_READ(GTIIR);
  1086. pm_iir = I915_READ(GEN6_PMIIR);
  1087. if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
  1088. goto done;
  1089. ret = IRQ_HANDLED;
  1090. if (IS_GEN5(dev))
  1091. ilk_gt_irq_handler(dev, dev_priv, gt_iir);
  1092. else
  1093. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  1094. if (de_iir & DE_AUX_CHANNEL_A)
  1095. dp_aux_irq_handler(dev);
  1096. if (de_iir & DE_GSE)
  1097. intel_opregion_asle_intr(dev);
  1098. if (de_iir & DE_PIPEA_VBLANK)
  1099. drm_handle_vblank(dev, 0);
  1100. if (de_iir & DE_PIPEB_VBLANK)
  1101. drm_handle_vblank(dev, 1);
  1102. if (de_iir & DE_POISON)
  1103. DRM_ERROR("Poison interrupt\n");
  1104. if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
  1105. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
  1106. DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
  1107. if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
  1108. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
  1109. DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
  1110. if (de_iir & DE_PLANEA_FLIP_DONE) {
  1111. intel_prepare_page_flip(dev, 0);
  1112. intel_finish_page_flip_plane(dev, 0);
  1113. }
  1114. if (de_iir & DE_PLANEB_FLIP_DONE) {
  1115. intel_prepare_page_flip(dev, 1);
  1116. intel_finish_page_flip_plane(dev, 1);
  1117. }
  1118. /* check event from PCH */
  1119. if (de_iir & DE_PCH_EVENT) {
  1120. u32 pch_iir = I915_READ(SDEIIR);
  1121. if (HAS_PCH_CPT(dev))
  1122. cpt_irq_handler(dev, pch_iir);
  1123. else
  1124. ibx_irq_handler(dev, pch_iir);
  1125. /* should clear PCH hotplug event before clear CPU irq */
  1126. I915_WRITE(SDEIIR, pch_iir);
  1127. }
  1128. if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
  1129. ironlake_handle_rps_change(dev);
  1130. if (IS_GEN6(dev) && pm_iir & GEN6_PM_RPS_EVENTS)
  1131. gen6_queue_rps_work(dev_priv, pm_iir);
  1132. I915_WRITE(GTIIR, gt_iir);
  1133. I915_WRITE(DEIIR, de_iir);
  1134. I915_WRITE(GEN6_PMIIR, pm_iir);
  1135. done:
  1136. I915_WRITE(DEIER, de_ier);
  1137. POSTING_READ(DEIER);
  1138. I915_WRITE(SDEIER, sde_ier);
  1139. POSTING_READ(SDEIER);
  1140. return ret;
  1141. }
  1142. /**
  1143. * i915_error_work_func - do process context error handling work
  1144. * @work: work struct
  1145. *
  1146. * Fire an error uevent so userspace can see that a hang or error
  1147. * was detected.
  1148. */
  1149. static void i915_error_work_func(struct work_struct *work)
  1150. {
  1151. struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
  1152. work);
  1153. drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
  1154. gpu_error);
  1155. struct drm_device *dev = dev_priv->dev;
  1156. struct intel_ring_buffer *ring;
  1157. char *error_event[] = { "ERROR=1", NULL };
  1158. char *reset_event[] = { "RESET=1", NULL };
  1159. char *reset_done_event[] = { "ERROR=0", NULL };
  1160. int i, ret;
  1161. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  1162. /*
  1163. * Note that there's only one work item which does gpu resets, so we
  1164. * need not worry about concurrent gpu resets potentially incrementing
  1165. * error->reset_counter twice. We only need to take care of another
  1166. * racing irq/hangcheck declaring the gpu dead for a second time. A
  1167. * quick check for that is good enough: schedule_work ensures the
  1168. * correct ordering between hang detection and this work item, and since
  1169. * the reset in-progress bit is only ever set by code outside of this
  1170. * work we don't need to worry about any other races.
  1171. */
  1172. if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
  1173. DRM_DEBUG_DRIVER("resetting chip\n");
  1174. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
  1175. reset_event);
  1176. ret = i915_reset(dev);
  1177. if (ret == 0) {
  1178. /*
  1179. * After all the gem state is reset, increment the reset
  1180. * counter and wake up everyone waiting for the reset to
  1181. * complete.
  1182. *
  1183. * Since unlock operations are a one-sided barrier only,
  1184. * we need to insert a barrier here to order any seqno
  1185. * updates before
  1186. * the counter increment.
  1187. */
  1188. smp_mb__before_atomic_inc();
  1189. atomic_inc(&dev_priv->gpu_error.reset_counter);
  1190. kobject_uevent_env(&dev->primary->kdev.kobj,
  1191. KOBJ_CHANGE, reset_done_event);
  1192. } else {
  1193. atomic_set(&error->reset_counter, I915_WEDGED);
  1194. }
  1195. for_each_ring(ring, dev_priv, i)
  1196. wake_up_all(&ring->irq_queue);
  1197. intel_display_handle_reset(dev);
  1198. wake_up_all(&dev_priv->gpu_error.reset_queue);
  1199. }
  1200. }
  1201. /* NB: please notice the memset */
  1202. static void i915_get_extra_instdone(struct drm_device *dev,
  1203. uint32_t *instdone)
  1204. {
  1205. struct drm_i915_private *dev_priv = dev->dev_private;
  1206. memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
  1207. switch(INTEL_INFO(dev)->gen) {
  1208. case 2:
  1209. case 3:
  1210. instdone[0] = I915_READ(INSTDONE);
  1211. break;
  1212. case 4:
  1213. case 5:
  1214. case 6:
  1215. instdone[0] = I915_READ(INSTDONE_I965);
  1216. instdone[1] = I915_READ(INSTDONE1);
  1217. break;
  1218. default:
  1219. WARN_ONCE(1, "Unsupported platform\n");
  1220. case 7:
  1221. instdone[0] = I915_READ(GEN7_INSTDONE_1);
  1222. instdone[1] = I915_READ(GEN7_SC_INSTDONE);
  1223. instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
  1224. instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
  1225. break;
  1226. }
  1227. }
  1228. #ifdef CONFIG_DEBUG_FS
  1229. static struct drm_i915_error_object *
  1230. i915_error_object_create_sized(struct drm_i915_private *dev_priv,
  1231. struct drm_i915_gem_object *src,
  1232. const int num_pages)
  1233. {
  1234. struct drm_i915_error_object *dst;
  1235. int i;
  1236. u32 reloc_offset;
  1237. if (src == NULL || src->pages == NULL)
  1238. return NULL;
  1239. dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
  1240. if (dst == NULL)
  1241. return NULL;
  1242. reloc_offset = src->gtt_offset;
  1243. for (i = 0; i < num_pages; i++) {
  1244. unsigned long flags;
  1245. void *d;
  1246. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  1247. if (d == NULL)
  1248. goto unwind;
  1249. local_irq_save(flags);
  1250. if (reloc_offset < dev_priv->gtt.mappable_end &&
  1251. src->has_global_gtt_mapping) {
  1252. void __iomem *s;
  1253. /* Simply ignore tiling or any overlapping fence.
  1254. * It's part of the error state, and this hopefully
  1255. * captures what the GPU read.
  1256. */
  1257. s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
  1258. reloc_offset);
  1259. memcpy_fromio(d, s, PAGE_SIZE);
  1260. io_mapping_unmap_atomic(s);
  1261. } else if (src->stolen) {
  1262. unsigned long offset;
  1263. offset = dev_priv->mm.stolen_base;
  1264. offset += src->stolen->start;
  1265. offset += i << PAGE_SHIFT;
  1266. memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
  1267. } else {
  1268. struct page *page;
  1269. void *s;
  1270. page = i915_gem_object_get_page(src, i);
  1271. drm_clflush_pages(&page, 1);
  1272. s = kmap_atomic(page);
  1273. memcpy(d, s, PAGE_SIZE);
  1274. kunmap_atomic(s);
  1275. drm_clflush_pages(&page, 1);
  1276. }
  1277. local_irq_restore(flags);
  1278. dst->pages[i] = d;
  1279. reloc_offset += PAGE_SIZE;
  1280. }
  1281. dst->page_count = num_pages;
  1282. dst->gtt_offset = src->gtt_offset;
  1283. return dst;
  1284. unwind:
  1285. while (i--)
  1286. kfree(dst->pages[i]);
  1287. kfree(dst);
  1288. return NULL;
  1289. }
  1290. #define i915_error_object_create(dev_priv, src) \
  1291. i915_error_object_create_sized((dev_priv), (src), \
  1292. (src)->base.size>>PAGE_SHIFT)
  1293. static void
  1294. i915_error_object_free(struct drm_i915_error_object *obj)
  1295. {
  1296. int page;
  1297. if (obj == NULL)
  1298. return;
  1299. for (page = 0; page < obj->page_count; page++)
  1300. kfree(obj->pages[page]);
  1301. kfree(obj);
  1302. }
  1303. void
  1304. i915_error_state_free(struct kref *error_ref)
  1305. {
  1306. struct drm_i915_error_state *error = container_of(error_ref,
  1307. typeof(*error), ref);
  1308. int i;
  1309. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  1310. i915_error_object_free(error->ring[i].batchbuffer);
  1311. i915_error_object_free(error->ring[i].ringbuffer);
  1312. i915_error_object_free(error->ring[i].ctx);
  1313. kfree(error->ring[i].requests);
  1314. }
  1315. kfree(error->active_bo);
  1316. kfree(error->overlay);
  1317. kfree(error->display);
  1318. kfree(error);
  1319. }
  1320. static void capture_bo(struct drm_i915_error_buffer *err,
  1321. struct drm_i915_gem_object *obj)
  1322. {
  1323. err->size = obj->base.size;
  1324. err->name = obj->base.name;
  1325. err->rseqno = obj->last_read_seqno;
  1326. err->wseqno = obj->last_write_seqno;
  1327. err->gtt_offset = obj->gtt_offset;
  1328. err->read_domains = obj->base.read_domains;
  1329. err->write_domain = obj->base.write_domain;
  1330. err->fence_reg = obj->fence_reg;
  1331. err->pinned = 0;
  1332. if (obj->pin_count > 0)
  1333. err->pinned = 1;
  1334. if (obj->user_pin_count > 0)
  1335. err->pinned = -1;
  1336. err->tiling = obj->tiling_mode;
  1337. err->dirty = obj->dirty;
  1338. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  1339. err->ring = obj->ring ? obj->ring->id : -1;
  1340. err->cache_level = obj->cache_level;
  1341. }
  1342. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  1343. int count, struct list_head *head)
  1344. {
  1345. struct drm_i915_gem_object *obj;
  1346. int i = 0;
  1347. list_for_each_entry(obj, head, mm_list) {
  1348. capture_bo(err++, obj);
  1349. if (++i == count)
  1350. break;
  1351. }
  1352. return i;
  1353. }
  1354. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  1355. int count, struct list_head *head)
  1356. {
  1357. struct drm_i915_gem_object *obj;
  1358. int i = 0;
  1359. list_for_each_entry(obj, head, global_list) {
  1360. if (obj->pin_count == 0)
  1361. continue;
  1362. capture_bo(err++, obj);
  1363. if (++i == count)
  1364. break;
  1365. }
  1366. return i;
  1367. }
  1368. static void i915_gem_record_fences(struct drm_device *dev,
  1369. struct drm_i915_error_state *error)
  1370. {
  1371. struct drm_i915_private *dev_priv = dev->dev_private;
  1372. int i;
  1373. /* Fences */
  1374. switch (INTEL_INFO(dev)->gen) {
  1375. case 7:
  1376. case 6:
  1377. for (i = 0; i < dev_priv->num_fence_regs; i++)
  1378. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  1379. break;
  1380. case 5:
  1381. case 4:
  1382. for (i = 0; i < 16; i++)
  1383. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  1384. break;
  1385. case 3:
  1386. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  1387. for (i = 0; i < 8; i++)
  1388. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  1389. case 2:
  1390. for (i = 0; i < 8; i++)
  1391. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  1392. break;
  1393. default:
  1394. BUG();
  1395. }
  1396. }
  1397. static struct drm_i915_error_object *
  1398. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  1399. struct intel_ring_buffer *ring)
  1400. {
  1401. struct drm_i915_gem_object *obj;
  1402. u32 seqno;
  1403. if (!ring->get_seqno)
  1404. return NULL;
  1405. if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
  1406. u32 acthd = I915_READ(ACTHD);
  1407. if (WARN_ON(ring->id != RCS))
  1408. return NULL;
  1409. obj = ring->private;
  1410. if (acthd >= obj->gtt_offset &&
  1411. acthd < obj->gtt_offset + obj->base.size)
  1412. return i915_error_object_create(dev_priv, obj);
  1413. }
  1414. seqno = ring->get_seqno(ring, false);
  1415. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  1416. if (obj->ring != ring)
  1417. continue;
  1418. if (i915_seqno_passed(seqno, obj->last_read_seqno))
  1419. continue;
  1420. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  1421. continue;
  1422. /* We need to copy these to an anonymous buffer as the simplest
  1423. * method to avoid being overwritten by userspace.
  1424. */
  1425. return i915_error_object_create(dev_priv, obj);
  1426. }
  1427. return NULL;
  1428. }
  1429. static void i915_record_ring_state(struct drm_device *dev,
  1430. struct drm_i915_error_state *error,
  1431. struct intel_ring_buffer *ring)
  1432. {
  1433. struct drm_i915_private *dev_priv = dev->dev_private;
  1434. if (INTEL_INFO(dev)->gen >= 6) {
  1435. error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
  1436. error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
  1437. error->semaphore_mboxes[ring->id][0]
  1438. = I915_READ(RING_SYNC_0(ring->mmio_base));
  1439. error->semaphore_mboxes[ring->id][1]
  1440. = I915_READ(RING_SYNC_1(ring->mmio_base));
  1441. error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
  1442. error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
  1443. }
  1444. if (INTEL_INFO(dev)->gen >= 4) {
  1445. error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
  1446. error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
  1447. error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
  1448. error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
  1449. error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
  1450. if (ring->id == RCS)
  1451. error->bbaddr = I915_READ64(BB_ADDR);
  1452. } else {
  1453. error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
  1454. error->ipeir[ring->id] = I915_READ(IPEIR);
  1455. error->ipehr[ring->id] = I915_READ(IPEHR);
  1456. error->instdone[ring->id] = I915_READ(INSTDONE);
  1457. }
  1458. error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
  1459. error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
  1460. error->seqno[ring->id] = ring->get_seqno(ring, false);
  1461. error->acthd[ring->id] = intel_ring_get_active_head(ring);
  1462. error->head[ring->id] = I915_READ_HEAD(ring);
  1463. error->tail[ring->id] = I915_READ_TAIL(ring);
  1464. error->ctl[ring->id] = I915_READ_CTL(ring);
  1465. error->cpu_ring_head[ring->id] = ring->head;
  1466. error->cpu_ring_tail[ring->id] = ring->tail;
  1467. }
  1468. static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
  1469. struct drm_i915_error_state *error,
  1470. struct drm_i915_error_ring *ering)
  1471. {
  1472. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1473. struct drm_i915_gem_object *obj;
  1474. /* Currently render ring is the only HW context user */
  1475. if (ring->id != RCS || !error->ccid)
  1476. return;
  1477. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  1478. if ((error->ccid & PAGE_MASK) == obj->gtt_offset) {
  1479. ering->ctx = i915_error_object_create_sized(dev_priv,
  1480. obj, 1);
  1481. }
  1482. }
  1483. }
  1484. static void i915_gem_record_rings(struct drm_device *dev,
  1485. struct drm_i915_error_state *error)
  1486. {
  1487. struct drm_i915_private *dev_priv = dev->dev_private;
  1488. struct intel_ring_buffer *ring;
  1489. struct drm_i915_gem_request *request;
  1490. int i, count;
  1491. for_each_ring(ring, dev_priv, i) {
  1492. i915_record_ring_state(dev, error, ring);
  1493. error->ring[i].batchbuffer =
  1494. i915_error_first_batchbuffer(dev_priv, ring);
  1495. error->ring[i].ringbuffer =
  1496. i915_error_object_create(dev_priv, ring->obj);
  1497. i915_gem_record_active_context(ring, error, &error->ring[i]);
  1498. count = 0;
  1499. list_for_each_entry(request, &ring->request_list, list)
  1500. count++;
  1501. error->ring[i].num_requests = count;
  1502. error->ring[i].requests =
  1503. kmalloc(count*sizeof(struct drm_i915_error_request),
  1504. GFP_ATOMIC);
  1505. if (error->ring[i].requests == NULL) {
  1506. error->ring[i].num_requests = 0;
  1507. continue;
  1508. }
  1509. count = 0;
  1510. list_for_each_entry(request, &ring->request_list, list) {
  1511. struct drm_i915_error_request *erq;
  1512. erq = &error->ring[i].requests[count++];
  1513. erq->seqno = request->seqno;
  1514. erq->jiffies = request->emitted_jiffies;
  1515. erq->tail = request->tail;
  1516. }
  1517. }
  1518. }
  1519. /**
  1520. * i915_capture_error_state - capture an error record for later analysis
  1521. * @dev: drm device
  1522. *
  1523. * Should be called when an error is detected (either a hang or an error
  1524. * interrupt) to capture error state from the time of the error. Fills
  1525. * out a structure which becomes available in debugfs for user level tools
  1526. * to pick up.
  1527. */
  1528. static void i915_capture_error_state(struct drm_device *dev)
  1529. {
  1530. struct drm_i915_private *dev_priv = dev->dev_private;
  1531. struct drm_i915_gem_object *obj;
  1532. struct drm_i915_error_state *error;
  1533. unsigned long flags;
  1534. int i, pipe;
  1535. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1536. error = dev_priv->gpu_error.first_error;
  1537. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1538. if (error)
  1539. return;
  1540. /* Account for pipe specific data like PIPE*STAT */
  1541. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  1542. if (!error) {
  1543. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  1544. return;
  1545. }
  1546. DRM_INFO("capturing error event; look for more information in "
  1547. "/sys/kernel/debug/dri/%d/i915_error_state\n",
  1548. dev->primary->index);
  1549. kref_init(&error->ref);
  1550. error->eir = I915_READ(EIR);
  1551. error->pgtbl_er = I915_READ(PGTBL_ER);
  1552. if (HAS_HW_CONTEXTS(dev))
  1553. error->ccid = I915_READ(CCID);
  1554. if (HAS_PCH_SPLIT(dev))
  1555. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  1556. else if (IS_VALLEYVIEW(dev))
  1557. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  1558. else if (IS_GEN2(dev))
  1559. error->ier = I915_READ16(IER);
  1560. else
  1561. error->ier = I915_READ(IER);
  1562. if (INTEL_INFO(dev)->gen >= 6)
  1563. error->derrmr = I915_READ(DERRMR);
  1564. if (IS_VALLEYVIEW(dev))
  1565. error->forcewake = I915_READ(FORCEWAKE_VLV);
  1566. else if (INTEL_INFO(dev)->gen >= 7)
  1567. error->forcewake = I915_READ(FORCEWAKE_MT);
  1568. else if (INTEL_INFO(dev)->gen == 6)
  1569. error->forcewake = I915_READ(FORCEWAKE);
  1570. if (!HAS_PCH_SPLIT(dev))
  1571. for_each_pipe(pipe)
  1572. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  1573. if (INTEL_INFO(dev)->gen >= 6) {
  1574. error->error = I915_READ(ERROR_GEN6);
  1575. error->done_reg = I915_READ(DONE_REG);
  1576. }
  1577. if (INTEL_INFO(dev)->gen == 7)
  1578. error->err_int = I915_READ(GEN7_ERR_INT);
  1579. i915_get_extra_instdone(dev, error->extra_instdone);
  1580. i915_gem_record_fences(dev, error);
  1581. i915_gem_record_rings(dev, error);
  1582. /* Record buffers on the active and pinned lists. */
  1583. error->active_bo = NULL;
  1584. error->pinned_bo = NULL;
  1585. i = 0;
  1586. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  1587. i++;
  1588. error->active_bo_count = i;
  1589. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
  1590. if (obj->pin_count)
  1591. i++;
  1592. error->pinned_bo_count = i - error->active_bo_count;
  1593. error->active_bo = NULL;
  1594. error->pinned_bo = NULL;
  1595. if (i) {
  1596. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  1597. GFP_ATOMIC);
  1598. if (error->active_bo)
  1599. error->pinned_bo =
  1600. error->active_bo + error->active_bo_count;
  1601. }
  1602. if (error->active_bo)
  1603. error->active_bo_count =
  1604. capture_active_bo(error->active_bo,
  1605. error->active_bo_count,
  1606. &dev_priv->mm.active_list);
  1607. if (error->pinned_bo)
  1608. error->pinned_bo_count =
  1609. capture_pinned_bo(error->pinned_bo,
  1610. error->pinned_bo_count,
  1611. &dev_priv->mm.bound_list);
  1612. do_gettimeofday(&error->time);
  1613. error->overlay = intel_overlay_capture_error_state(dev);
  1614. error->display = intel_display_capture_error_state(dev);
  1615. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1616. if (dev_priv->gpu_error.first_error == NULL) {
  1617. dev_priv->gpu_error.first_error = error;
  1618. error = NULL;
  1619. }
  1620. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1621. if (error)
  1622. i915_error_state_free(&error->ref);
  1623. }
  1624. void i915_destroy_error_state(struct drm_device *dev)
  1625. {
  1626. struct drm_i915_private *dev_priv = dev->dev_private;
  1627. struct drm_i915_error_state *error;
  1628. unsigned long flags;
  1629. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1630. error = dev_priv->gpu_error.first_error;
  1631. dev_priv->gpu_error.first_error = NULL;
  1632. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1633. if (error)
  1634. kref_put(&error->ref, i915_error_state_free);
  1635. }
  1636. #else
  1637. #define i915_capture_error_state(x)
  1638. #endif
  1639. static void i915_report_and_clear_eir(struct drm_device *dev)
  1640. {
  1641. struct drm_i915_private *dev_priv = dev->dev_private;
  1642. uint32_t instdone[I915_NUM_INSTDONE_REG];
  1643. u32 eir = I915_READ(EIR);
  1644. int pipe, i;
  1645. if (!eir)
  1646. return;
  1647. pr_err("render error detected, EIR: 0x%08x\n", eir);
  1648. i915_get_extra_instdone(dev, instdone);
  1649. if (IS_G4X(dev)) {
  1650. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  1651. u32 ipeir = I915_READ(IPEIR_I965);
  1652. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1653. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1654. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1655. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1656. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1657. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1658. I915_WRITE(IPEIR_I965, ipeir);
  1659. POSTING_READ(IPEIR_I965);
  1660. }
  1661. if (eir & GM45_ERROR_PAGE_TABLE) {
  1662. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1663. pr_err("page table error\n");
  1664. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1665. I915_WRITE(PGTBL_ER, pgtbl_err);
  1666. POSTING_READ(PGTBL_ER);
  1667. }
  1668. }
  1669. if (!IS_GEN2(dev)) {
  1670. if (eir & I915_ERROR_PAGE_TABLE) {
  1671. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1672. pr_err("page table error\n");
  1673. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1674. I915_WRITE(PGTBL_ER, pgtbl_err);
  1675. POSTING_READ(PGTBL_ER);
  1676. }
  1677. }
  1678. if (eir & I915_ERROR_MEMORY_REFRESH) {
  1679. pr_err("memory refresh error:\n");
  1680. for_each_pipe(pipe)
  1681. pr_err("pipe %c stat: 0x%08x\n",
  1682. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  1683. /* pipestat has already been acked */
  1684. }
  1685. if (eir & I915_ERROR_INSTRUCTION) {
  1686. pr_err("instruction error\n");
  1687. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  1688. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1689. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1690. if (INTEL_INFO(dev)->gen < 4) {
  1691. u32 ipeir = I915_READ(IPEIR);
  1692. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  1693. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  1694. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  1695. I915_WRITE(IPEIR, ipeir);
  1696. POSTING_READ(IPEIR);
  1697. } else {
  1698. u32 ipeir = I915_READ(IPEIR_I965);
  1699. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1700. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1701. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1702. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1703. I915_WRITE(IPEIR_I965, ipeir);
  1704. POSTING_READ(IPEIR_I965);
  1705. }
  1706. }
  1707. I915_WRITE(EIR, eir);
  1708. POSTING_READ(EIR);
  1709. eir = I915_READ(EIR);
  1710. if (eir) {
  1711. /*
  1712. * some errors might have become stuck,
  1713. * mask them.
  1714. */
  1715. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  1716. I915_WRITE(EMR, I915_READ(EMR) | eir);
  1717. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1718. }
  1719. }
  1720. /**
  1721. * i915_handle_error - handle an error interrupt
  1722. * @dev: drm device
  1723. *
  1724. * Do some basic checking of regsiter state at error interrupt time and
  1725. * dump it to the syslog. Also call i915_capture_error_state() to make
  1726. * sure we get a record and make it available in debugfs. Fire a uevent
  1727. * so userspace knows something bad happened (should trigger collection
  1728. * of a ring dump etc.).
  1729. */
  1730. void i915_handle_error(struct drm_device *dev, bool wedged)
  1731. {
  1732. struct drm_i915_private *dev_priv = dev->dev_private;
  1733. struct intel_ring_buffer *ring;
  1734. int i;
  1735. i915_capture_error_state(dev);
  1736. i915_report_and_clear_eir(dev);
  1737. if (wedged) {
  1738. atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
  1739. &dev_priv->gpu_error.reset_counter);
  1740. /*
  1741. * Wakeup waiting processes so that the reset work item
  1742. * doesn't deadlock trying to grab various locks.
  1743. */
  1744. for_each_ring(ring, dev_priv, i)
  1745. wake_up_all(&ring->irq_queue);
  1746. }
  1747. queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
  1748. }
  1749. static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  1750. {
  1751. drm_i915_private_t *dev_priv = dev->dev_private;
  1752. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1753. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1754. struct drm_i915_gem_object *obj;
  1755. struct intel_unpin_work *work;
  1756. unsigned long flags;
  1757. bool stall_detected;
  1758. /* Ignore early vblank irqs */
  1759. if (intel_crtc == NULL)
  1760. return;
  1761. spin_lock_irqsave(&dev->event_lock, flags);
  1762. work = intel_crtc->unpin_work;
  1763. if (work == NULL ||
  1764. atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
  1765. !work->enable_stall_check) {
  1766. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1767. spin_unlock_irqrestore(&dev->event_lock, flags);
  1768. return;
  1769. }
  1770. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1771. obj = work->pending_flip_obj;
  1772. if (INTEL_INFO(dev)->gen >= 4) {
  1773. int dspsurf = DSPSURF(intel_crtc->plane);
  1774. stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
  1775. obj->gtt_offset;
  1776. } else {
  1777. int dspaddr = DSPADDR(intel_crtc->plane);
  1778. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1779. crtc->y * crtc->fb->pitches[0] +
  1780. crtc->x * crtc->fb->bits_per_pixel/8);
  1781. }
  1782. spin_unlock_irqrestore(&dev->event_lock, flags);
  1783. if (stall_detected) {
  1784. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1785. intel_prepare_page_flip(dev, intel_crtc->plane);
  1786. }
  1787. }
  1788. /* Called from drm generic code, passed 'crtc' which
  1789. * we use as a pipe index
  1790. */
  1791. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1792. {
  1793. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1794. unsigned long irqflags;
  1795. if (!i915_pipe_enabled(dev, pipe))
  1796. return -EINVAL;
  1797. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1798. if (INTEL_INFO(dev)->gen >= 4)
  1799. i915_enable_pipestat(dev_priv, pipe,
  1800. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1801. else
  1802. i915_enable_pipestat(dev_priv, pipe,
  1803. PIPE_VBLANK_INTERRUPT_ENABLE);
  1804. /* maintain vblank delivery even in deep C-states */
  1805. if (dev_priv->info->gen == 3)
  1806. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
  1807. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1808. return 0;
  1809. }
  1810. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1811. {
  1812. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1813. unsigned long irqflags;
  1814. if (!i915_pipe_enabled(dev, pipe))
  1815. return -EINVAL;
  1816. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1817. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1818. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1819. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1820. return 0;
  1821. }
  1822. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1823. {
  1824. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1825. unsigned long irqflags;
  1826. if (!i915_pipe_enabled(dev, pipe))
  1827. return -EINVAL;
  1828. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1829. ironlake_enable_display_irq(dev_priv,
  1830. DE_PIPEA_VBLANK_IVB << (5 * pipe));
  1831. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1832. return 0;
  1833. }
  1834. static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
  1835. {
  1836. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1837. unsigned long irqflags;
  1838. u32 imr;
  1839. if (!i915_pipe_enabled(dev, pipe))
  1840. return -EINVAL;
  1841. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1842. imr = I915_READ(VLV_IMR);
  1843. if (pipe == 0)
  1844. imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1845. else
  1846. imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1847. I915_WRITE(VLV_IMR, imr);
  1848. i915_enable_pipestat(dev_priv, pipe,
  1849. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1850. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1851. return 0;
  1852. }
  1853. /* Called from drm generic code, passed 'crtc' which
  1854. * we use as a pipe index
  1855. */
  1856. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1857. {
  1858. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1859. unsigned long irqflags;
  1860. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1861. if (dev_priv->info->gen == 3)
  1862. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
  1863. i915_disable_pipestat(dev_priv, pipe,
  1864. PIPE_VBLANK_INTERRUPT_ENABLE |
  1865. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1866. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1867. }
  1868. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1869. {
  1870. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1871. unsigned long irqflags;
  1872. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1873. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1874. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1875. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1876. }
  1877. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1878. {
  1879. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1880. unsigned long irqflags;
  1881. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1882. ironlake_disable_display_irq(dev_priv,
  1883. DE_PIPEA_VBLANK_IVB << (pipe * 5));
  1884. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1885. }
  1886. static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
  1887. {
  1888. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1889. unsigned long irqflags;
  1890. u32 imr;
  1891. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1892. i915_disable_pipestat(dev_priv, pipe,
  1893. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1894. imr = I915_READ(VLV_IMR);
  1895. if (pipe == 0)
  1896. imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1897. else
  1898. imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1899. I915_WRITE(VLV_IMR, imr);
  1900. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1901. }
  1902. static u32
  1903. ring_last_seqno(struct intel_ring_buffer *ring)
  1904. {
  1905. return list_entry(ring->request_list.prev,
  1906. struct drm_i915_gem_request, list)->seqno;
  1907. }
  1908. static bool
  1909. ring_idle(struct intel_ring_buffer *ring, u32 seqno)
  1910. {
  1911. return (list_empty(&ring->request_list) ||
  1912. i915_seqno_passed(seqno, ring_last_seqno(ring)));
  1913. }
  1914. static struct intel_ring_buffer *
  1915. semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
  1916. {
  1917. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1918. u32 cmd, ipehr, acthd, acthd_min;
  1919. ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
  1920. if ((ipehr & ~(0x3 << 16)) !=
  1921. (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
  1922. return NULL;
  1923. /* ACTHD is likely pointing to the dword after the actual command,
  1924. * so scan backwards until we find the MBOX.
  1925. */
  1926. acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
  1927. acthd_min = max((int)acthd - 3 * 4, 0);
  1928. do {
  1929. cmd = ioread32(ring->virtual_start + acthd);
  1930. if (cmd == ipehr)
  1931. break;
  1932. acthd -= 4;
  1933. if (acthd < acthd_min)
  1934. return NULL;
  1935. } while (1);
  1936. *seqno = ioread32(ring->virtual_start+acthd+4)+1;
  1937. return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
  1938. }
  1939. static int semaphore_passed(struct intel_ring_buffer *ring)
  1940. {
  1941. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1942. struct intel_ring_buffer *signaller;
  1943. u32 seqno, ctl;
  1944. ring->hangcheck.deadlock = true;
  1945. signaller = semaphore_waits_for(ring, &seqno);
  1946. if (signaller == NULL || signaller->hangcheck.deadlock)
  1947. return -1;
  1948. /* cursory check for an unkickable deadlock */
  1949. ctl = I915_READ_CTL(signaller);
  1950. if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
  1951. return -1;
  1952. return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
  1953. }
  1954. static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
  1955. {
  1956. struct intel_ring_buffer *ring;
  1957. int i;
  1958. for_each_ring(ring, dev_priv, i)
  1959. ring->hangcheck.deadlock = false;
  1960. }
  1961. static enum intel_ring_hangcheck_action
  1962. ring_stuck(struct intel_ring_buffer *ring, u32 acthd)
  1963. {
  1964. struct drm_device *dev = ring->dev;
  1965. struct drm_i915_private *dev_priv = dev->dev_private;
  1966. u32 tmp;
  1967. if (ring->hangcheck.acthd != acthd)
  1968. return active;
  1969. if (IS_GEN2(dev))
  1970. return hung;
  1971. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1972. * If so we can simply poke the RB_WAIT bit
  1973. * and break the hang. This should work on
  1974. * all but the second generation chipsets.
  1975. */
  1976. tmp = I915_READ_CTL(ring);
  1977. if (tmp & RING_WAIT) {
  1978. DRM_ERROR("Kicking stuck wait on %s\n",
  1979. ring->name);
  1980. I915_WRITE_CTL(ring, tmp);
  1981. return kick;
  1982. }
  1983. if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
  1984. switch (semaphore_passed(ring)) {
  1985. default:
  1986. return hung;
  1987. case 1:
  1988. DRM_ERROR("Kicking stuck semaphore on %s\n",
  1989. ring->name);
  1990. I915_WRITE_CTL(ring, tmp);
  1991. return kick;
  1992. case 0:
  1993. return wait;
  1994. }
  1995. }
  1996. return hung;
  1997. }
  1998. /**
  1999. * This is called when the chip hasn't reported back with completed
  2000. * batchbuffers in a long time. We keep track per ring seqno progress and
  2001. * if there are no progress, hangcheck score for that ring is increased.
  2002. * Further, acthd is inspected to see if the ring is stuck. On stuck case
  2003. * we kick the ring. If we see no progress on three subsequent calls
  2004. * we assume chip is wedged and try to fix it by resetting the chip.
  2005. */
  2006. void i915_hangcheck_elapsed(unsigned long data)
  2007. {
  2008. struct drm_device *dev = (struct drm_device *)data;
  2009. drm_i915_private_t *dev_priv = dev->dev_private;
  2010. struct intel_ring_buffer *ring;
  2011. int i;
  2012. int busy_count = 0, rings_hung = 0;
  2013. bool stuck[I915_NUM_RINGS] = { 0 };
  2014. #define BUSY 1
  2015. #define KICK 5
  2016. #define HUNG 20
  2017. #define FIRE 30
  2018. if (!i915_enable_hangcheck)
  2019. return;
  2020. for_each_ring(ring, dev_priv, i) {
  2021. u32 seqno, acthd;
  2022. bool busy = true;
  2023. semaphore_clear_deadlocks(dev_priv);
  2024. seqno = ring->get_seqno(ring, false);
  2025. acthd = intel_ring_get_active_head(ring);
  2026. if (ring->hangcheck.seqno == seqno) {
  2027. if (ring_idle(ring, seqno)) {
  2028. if (waitqueue_active(&ring->irq_queue)) {
  2029. /* Issue a wake-up to catch stuck h/w. */
  2030. DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
  2031. ring->name);
  2032. wake_up_all(&ring->irq_queue);
  2033. ring->hangcheck.score += HUNG;
  2034. } else
  2035. busy = false;
  2036. } else {
  2037. int score;
  2038. /* We always increment the hangcheck score
  2039. * if the ring is busy and still processing
  2040. * the same request, so that no single request
  2041. * can run indefinitely (such as a chain of
  2042. * batches). The only time we do not increment
  2043. * the hangcheck score on this ring, if this
  2044. * ring is in a legitimate wait for another
  2045. * ring. In that case the waiting ring is a
  2046. * victim and we want to be sure we catch the
  2047. * right culprit. Then every time we do kick
  2048. * the ring, add a small increment to the
  2049. * score so that we can catch a batch that is
  2050. * being repeatedly kicked and so responsible
  2051. * for stalling the machine.
  2052. */
  2053. ring->hangcheck.action = ring_stuck(ring,
  2054. acthd);
  2055. switch (ring->hangcheck.action) {
  2056. case wait:
  2057. score = 0;
  2058. break;
  2059. case active:
  2060. score = BUSY;
  2061. break;
  2062. case kick:
  2063. score = KICK;
  2064. break;
  2065. case hung:
  2066. score = HUNG;
  2067. stuck[i] = true;
  2068. break;
  2069. }
  2070. ring->hangcheck.score += score;
  2071. }
  2072. } else {
  2073. /* Gradually reduce the count so that we catch DoS
  2074. * attempts across multiple batches.
  2075. */
  2076. if (ring->hangcheck.score > 0)
  2077. ring->hangcheck.score--;
  2078. }
  2079. ring->hangcheck.seqno = seqno;
  2080. ring->hangcheck.acthd = acthd;
  2081. busy_count += busy;
  2082. }
  2083. for_each_ring(ring, dev_priv, i) {
  2084. if (ring->hangcheck.score > FIRE) {
  2085. DRM_ERROR("%s on %s\n",
  2086. stuck[i] ? "stuck" : "no progress",
  2087. ring->name);
  2088. rings_hung++;
  2089. }
  2090. }
  2091. if (rings_hung)
  2092. return i915_handle_error(dev, true);
  2093. if (busy_count)
  2094. /* Reset timer case chip hangs without another request
  2095. * being added */
  2096. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  2097. round_jiffies_up(jiffies +
  2098. DRM_I915_HANGCHECK_JIFFIES));
  2099. }
  2100. static void ibx_irq_preinstall(struct drm_device *dev)
  2101. {
  2102. struct drm_i915_private *dev_priv = dev->dev_private;
  2103. if (HAS_PCH_NOP(dev))
  2104. return;
  2105. /* south display irq */
  2106. I915_WRITE(SDEIMR, 0xffffffff);
  2107. /*
  2108. * SDEIER is also touched by the interrupt handler to work around missed
  2109. * PCH interrupts. Hence we can't update it after the interrupt handler
  2110. * is enabled - instead we unconditionally enable all PCH interrupt
  2111. * sources here, but then only unmask them as needed with SDEIMR.
  2112. */
  2113. I915_WRITE(SDEIER, 0xffffffff);
  2114. POSTING_READ(SDEIER);
  2115. }
  2116. /* drm_dma.h hooks
  2117. */
  2118. static void ironlake_irq_preinstall(struct drm_device *dev)
  2119. {
  2120. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2121. atomic_set(&dev_priv->irq_received, 0);
  2122. I915_WRITE(HWSTAM, 0xeffe);
  2123. /* XXX hotplug from PCH */
  2124. I915_WRITE(DEIMR, 0xffffffff);
  2125. I915_WRITE(DEIER, 0x0);
  2126. POSTING_READ(DEIER);
  2127. /* and GT */
  2128. I915_WRITE(GTIMR, 0xffffffff);
  2129. I915_WRITE(GTIER, 0x0);
  2130. POSTING_READ(GTIER);
  2131. ibx_irq_preinstall(dev);
  2132. }
  2133. static void ivybridge_irq_preinstall(struct drm_device *dev)
  2134. {
  2135. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2136. atomic_set(&dev_priv->irq_received, 0);
  2137. I915_WRITE(HWSTAM, 0xeffe);
  2138. /* XXX hotplug from PCH */
  2139. I915_WRITE(DEIMR, 0xffffffff);
  2140. I915_WRITE(DEIER, 0x0);
  2141. POSTING_READ(DEIER);
  2142. /* and GT */
  2143. I915_WRITE(GTIMR, 0xffffffff);
  2144. I915_WRITE(GTIER, 0x0);
  2145. POSTING_READ(GTIER);
  2146. /* Power management */
  2147. I915_WRITE(GEN6_PMIMR, 0xffffffff);
  2148. I915_WRITE(GEN6_PMIER, 0x0);
  2149. POSTING_READ(GEN6_PMIER);
  2150. ibx_irq_preinstall(dev);
  2151. }
  2152. static void valleyview_irq_preinstall(struct drm_device *dev)
  2153. {
  2154. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2155. int pipe;
  2156. atomic_set(&dev_priv->irq_received, 0);
  2157. /* VLV magic */
  2158. I915_WRITE(VLV_IMR, 0);
  2159. I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
  2160. I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
  2161. I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
  2162. /* and GT */
  2163. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2164. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2165. I915_WRITE(GTIMR, 0xffffffff);
  2166. I915_WRITE(GTIER, 0x0);
  2167. POSTING_READ(GTIER);
  2168. I915_WRITE(DPINVGTT, 0xff);
  2169. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2170. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2171. for_each_pipe(pipe)
  2172. I915_WRITE(PIPESTAT(pipe), 0xffff);
  2173. I915_WRITE(VLV_IIR, 0xffffffff);
  2174. I915_WRITE(VLV_IMR, 0xffffffff);
  2175. I915_WRITE(VLV_IER, 0x0);
  2176. POSTING_READ(VLV_IER);
  2177. }
  2178. static void ibx_hpd_irq_setup(struct drm_device *dev)
  2179. {
  2180. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2181. struct drm_mode_config *mode_config = &dev->mode_config;
  2182. struct intel_encoder *intel_encoder;
  2183. u32 mask = ~I915_READ(SDEIMR);
  2184. u32 hotplug;
  2185. if (HAS_PCH_IBX(dev)) {
  2186. mask &= ~SDE_HOTPLUG_MASK;
  2187. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  2188. if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
  2189. mask |= hpd_ibx[intel_encoder->hpd_pin];
  2190. } else {
  2191. mask &= ~SDE_HOTPLUG_MASK_CPT;
  2192. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  2193. if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
  2194. mask |= hpd_cpt[intel_encoder->hpd_pin];
  2195. }
  2196. I915_WRITE(SDEIMR, ~mask);
  2197. /*
  2198. * Enable digital hotplug on the PCH, and configure the DP short pulse
  2199. * duration to 2ms (which is the minimum in the Display Port spec)
  2200. *
  2201. * This register is the same on all known PCH chips.
  2202. */
  2203. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  2204. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  2205. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  2206. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  2207. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  2208. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  2209. }
  2210. static void ibx_irq_postinstall(struct drm_device *dev)
  2211. {
  2212. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2213. u32 mask;
  2214. if (HAS_PCH_NOP(dev))
  2215. return;
  2216. if (HAS_PCH_IBX(dev)) {
  2217. mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
  2218. SDE_TRANSA_FIFO_UNDER | SDE_POISON;
  2219. } else {
  2220. mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
  2221. I915_WRITE(SERR_INT, I915_READ(SERR_INT));
  2222. }
  2223. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  2224. I915_WRITE(SDEIMR, ~mask);
  2225. }
  2226. static int ironlake_irq_postinstall(struct drm_device *dev)
  2227. {
  2228. unsigned long irqflags;
  2229. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2230. /* enable kind of interrupts always enabled */
  2231. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  2232. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
  2233. DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN |
  2234. DE_PIPEA_FIFO_UNDERRUN | DE_POISON;
  2235. u32 gt_irqs;
  2236. dev_priv->irq_mask = ~display_mask;
  2237. /* should always can generate irq */
  2238. I915_WRITE(DEIIR, I915_READ(DEIIR));
  2239. I915_WRITE(DEIMR, dev_priv->irq_mask);
  2240. I915_WRITE(DEIER, display_mask |
  2241. DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT);
  2242. POSTING_READ(DEIER);
  2243. dev_priv->gt_irq_mask = ~0;
  2244. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2245. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  2246. gt_irqs = GT_RENDER_USER_INTERRUPT;
  2247. if (IS_GEN6(dev))
  2248. gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
  2249. else
  2250. gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
  2251. ILK_BSD_USER_INTERRUPT;
  2252. I915_WRITE(GTIER, gt_irqs);
  2253. POSTING_READ(GTIER);
  2254. ibx_irq_postinstall(dev);
  2255. if (IS_IRONLAKE_M(dev)) {
  2256. /* Enable PCU event interrupts
  2257. *
  2258. * spinlocking not required here for correctness since interrupt
  2259. * setup is guaranteed to run in single-threaded context. But we
  2260. * need it to make the assert_spin_locked happy. */
  2261. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2262. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  2263. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2264. }
  2265. return 0;
  2266. }
  2267. static int ivybridge_irq_postinstall(struct drm_device *dev)
  2268. {
  2269. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2270. /* enable kind of interrupts always enabled */
  2271. u32 display_mask =
  2272. DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
  2273. DE_PLANEC_FLIP_DONE_IVB |
  2274. DE_PLANEB_FLIP_DONE_IVB |
  2275. DE_PLANEA_FLIP_DONE_IVB |
  2276. DE_AUX_CHANNEL_A_IVB |
  2277. DE_ERR_INT_IVB;
  2278. u32 pm_irqs = GEN6_PM_RPS_EVENTS;
  2279. u32 gt_irqs;
  2280. dev_priv->irq_mask = ~display_mask;
  2281. /* should always can generate irq */
  2282. I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
  2283. I915_WRITE(DEIIR, I915_READ(DEIIR));
  2284. I915_WRITE(DEIMR, dev_priv->irq_mask);
  2285. I915_WRITE(DEIER,
  2286. display_mask |
  2287. DE_PIPEC_VBLANK_IVB |
  2288. DE_PIPEB_VBLANK_IVB |
  2289. DE_PIPEA_VBLANK_IVB);
  2290. POSTING_READ(DEIER);
  2291. dev_priv->gt_irq_mask = ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  2292. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2293. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  2294. gt_irqs = GT_RENDER_USER_INTERRUPT | GT_BSD_USER_INTERRUPT |
  2295. GT_BLT_USER_INTERRUPT | GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  2296. I915_WRITE(GTIER, gt_irqs);
  2297. POSTING_READ(GTIER);
  2298. I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
  2299. if (HAS_VEBOX(dev))
  2300. pm_irqs |= PM_VEBOX_USER_INTERRUPT |
  2301. PM_VEBOX_CS_ERROR_INTERRUPT;
  2302. /* Our enable/disable rps functions may touch these registers so
  2303. * make sure to set a known state for only the non-RPS bits.
  2304. * The RMW is extra paranoia since this should be called after being set
  2305. * to a known state in preinstall.
  2306. * */
  2307. I915_WRITE(GEN6_PMIMR,
  2308. (I915_READ(GEN6_PMIMR) | ~GEN6_PM_RPS_EVENTS) & ~pm_irqs);
  2309. I915_WRITE(GEN6_PMIER,
  2310. (I915_READ(GEN6_PMIER) & GEN6_PM_RPS_EVENTS) | pm_irqs);
  2311. POSTING_READ(GEN6_PMIER);
  2312. ibx_irq_postinstall(dev);
  2313. return 0;
  2314. }
  2315. static int valleyview_irq_postinstall(struct drm_device *dev)
  2316. {
  2317. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2318. u32 gt_irqs;
  2319. u32 enable_mask;
  2320. u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
  2321. enable_mask = I915_DISPLAY_PORT_INTERRUPT;
  2322. enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2323. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  2324. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2325. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  2326. /*
  2327. *Leave vblank interrupts masked initially. enable/disable will
  2328. * toggle them based on usage.
  2329. */
  2330. dev_priv->irq_mask = (~enable_mask) |
  2331. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  2332. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  2333. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2334. POSTING_READ(PORT_HOTPLUG_EN);
  2335. I915_WRITE(VLV_IMR, dev_priv->irq_mask);
  2336. I915_WRITE(VLV_IER, enable_mask);
  2337. I915_WRITE(VLV_IIR, 0xffffffff);
  2338. I915_WRITE(PIPESTAT(0), 0xffff);
  2339. I915_WRITE(PIPESTAT(1), 0xffff);
  2340. POSTING_READ(VLV_IER);
  2341. i915_enable_pipestat(dev_priv, 0, pipestat_enable);
  2342. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  2343. i915_enable_pipestat(dev_priv, 1, pipestat_enable);
  2344. I915_WRITE(VLV_IIR, 0xffffffff);
  2345. I915_WRITE(VLV_IIR, 0xffffffff);
  2346. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2347. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  2348. gt_irqs = GT_RENDER_USER_INTERRUPT | GT_BSD_USER_INTERRUPT |
  2349. GT_BLT_USER_INTERRUPT;
  2350. I915_WRITE(GTIER, gt_irqs);
  2351. POSTING_READ(GTIER);
  2352. /* ack & enable invalid PTE error interrupts */
  2353. #if 0 /* FIXME: add support to irq handler for checking these bits */
  2354. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  2355. I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
  2356. #endif
  2357. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  2358. return 0;
  2359. }
  2360. static void valleyview_irq_uninstall(struct drm_device *dev)
  2361. {
  2362. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2363. int pipe;
  2364. if (!dev_priv)
  2365. return;
  2366. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2367. for_each_pipe(pipe)
  2368. I915_WRITE(PIPESTAT(pipe), 0xffff);
  2369. I915_WRITE(HWSTAM, 0xffffffff);
  2370. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2371. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2372. for_each_pipe(pipe)
  2373. I915_WRITE(PIPESTAT(pipe), 0xffff);
  2374. I915_WRITE(VLV_IIR, 0xffffffff);
  2375. I915_WRITE(VLV_IMR, 0xffffffff);
  2376. I915_WRITE(VLV_IER, 0x0);
  2377. POSTING_READ(VLV_IER);
  2378. }
  2379. static void ironlake_irq_uninstall(struct drm_device *dev)
  2380. {
  2381. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2382. if (!dev_priv)
  2383. return;
  2384. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2385. I915_WRITE(HWSTAM, 0xffffffff);
  2386. I915_WRITE(DEIMR, 0xffffffff);
  2387. I915_WRITE(DEIER, 0x0);
  2388. I915_WRITE(DEIIR, I915_READ(DEIIR));
  2389. if (IS_GEN7(dev))
  2390. I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
  2391. I915_WRITE(GTIMR, 0xffffffff);
  2392. I915_WRITE(GTIER, 0x0);
  2393. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2394. if (HAS_PCH_NOP(dev))
  2395. return;
  2396. I915_WRITE(SDEIMR, 0xffffffff);
  2397. I915_WRITE(SDEIER, 0x0);
  2398. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  2399. if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
  2400. I915_WRITE(SERR_INT, I915_READ(SERR_INT));
  2401. }
  2402. static void i8xx_irq_preinstall(struct drm_device * dev)
  2403. {
  2404. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2405. int pipe;
  2406. atomic_set(&dev_priv->irq_received, 0);
  2407. for_each_pipe(pipe)
  2408. I915_WRITE(PIPESTAT(pipe), 0);
  2409. I915_WRITE16(IMR, 0xffff);
  2410. I915_WRITE16(IER, 0x0);
  2411. POSTING_READ16(IER);
  2412. }
  2413. static int i8xx_irq_postinstall(struct drm_device *dev)
  2414. {
  2415. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2416. I915_WRITE16(EMR,
  2417. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  2418. /* Unmask the interrupts that we always want on. */
  2419. dev_priv->irq_mask =
  2420. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2421. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2422. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2423. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2424. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2425. I915_WRITE16(IMR, dev_priv->irq_mask);
  2426. I915_WRITE16(IER,
  2427. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2428. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2429. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  2430. I915_USER_INTERRUPT);
  2431. POSTING_READ16(IER);
  2432. return 0;
  2433. }
  2434. /*
  2435. * Returns true when a page flip has completed.
  2436. */
  2437. static bool i8xx_handle_vblank(struct drm_device *dev,
  2438. int pipe, u16 iir)
  2439. {
  2440. drm_i915_private_t *dev_priv = dev->dev_private;
  2441. u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
  2442. if (!drm_handle_vblank(dev, pipe))
  2443. return false;
  2444. if ((iir & flip_pending) == 0)
  2445. return false;
  2446. intel_prepare_page_flip(dev, pipe);
  2447. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  2448. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  2449. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  2450. * the flip is completed (no longer pending). Since this doesn't raise
  2451. * an interrupt per se, we watch for the change at vblank.
  2452. */
  2453. if (I915_READ16(ISR) & flip_pending)
  2454. return false;
  2455. intel_finish_page_flip(dev, pipe);
  2456. return true;
  2457. }
  2458. static irqreturn_t i8xx_irq_handler(int irq, void *arg)
  2459. {
  2460. struct drm_device *dev = (struct drm_device *) arg;
  2461. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2462. u16 iir, new_iir;
  2463. u32 pipe_stats[2];
  2464. unsigned long irqflags;
  2465. int irq_received;
  2466. int pipe;
  2467. u16 flip_mask =
  2468. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2469. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2470. atomic_inc(&dev_priv->irq_received);
  2471. iir = I915_READ16(IIR);
  2472. if (iir == 0)
  2473. return IRQ_NONE;
  2474. while (iir & ~flip_mask) {
  2475. /* Can't rely on pipestat interrupt bit in iir as it might
  2476. * have been cleared after the pipestat interrupt was received.
  2477. * It doesn't set the bit in iir again, but it still produces
  2478. * interrupts (for non-MSI).
  2479. */
  2480. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2481. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2482. i915_handle_error(dev, false);
  2483. for_each_pipe(pipe) {
  2484. int reg = PIPESTAT(pipe);
  2485. pipe_stats[pipe] = I915_READ(reg);
  2486. /*
  2487. * Clear the PIPE*STAT regs before the IIR
  2488. */
  2489. if (pipe_stats[pipe] & 0x8000ffff) {
  2490. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2491. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2492. pipe_name(pipe));
  2493. I915_WRITE(reg, pipe_stats[pipe]);
  2494. irq_received = 1;
  2495. }
  2496. }
  2497. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2498. I915_WRITE16(IIR, iir & ~flip_mask);
  2499. new_iir = I915_READ16(IIR); /* Flush posted writes */
  2500. i915_update_dri1_breadcrumb(dev);
  2501. if (iir & I915_USER_INTERRUPT)
  2502. notify_ring(dev, &dev_priv->ring[RCS]);
  2503. if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2504. i8xx_handle_vblank(dev, 0, iir))
  2505. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
  2506. if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2507. i8xx_handle_vblank(dev, 1, iir))
  2508. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
  2509. iir = new_iir;
  2510. }
  2511. return IRQ_HANDLED;
  2512. }
  2513. static void i8xx_irq_uninstall(struct drm_device * dev)
  2514. {
  2515. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2516. int pipe;
  2517. for_each_pipe(pipe) {
  2518. /* Clear enable bits; then clear status bits */
  2519. I915_WRITE(PIPESTAT(pipe), 0);
  2520. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  2521. }
  2522. I915_WRITE16(IMR, 0xffff);
  2523. I915_WRITE16(IER, 0x0);
  2524. I915_WRITE16(IIR, I915_READ16(IIR));
  2525. }
  2526. static void i915_irq_preinstall(struct drm_device * dev)
  2527. {
  2528. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2529. int pipe;
  2530. atomic_set(&dev_priv->irq_received, 0);
  2531. if (I915_HAS_HOTPLUG(dev)) {
  2532. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2533. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2534. }
  2535. I915_WRITE16(HWSTAM, 0xeffe);
  2536. for_each_pipe(pipe)
  2537. I915_WRITE(PIPESTAT(pipe), 0);
  2538. I915_WRITE(IMR, 0xffffffff);
  2539. I915_WRITE(IER, 0x0);
  2540. POSTING_READ(IER);
  2541. }
  2542. static int i915_irq_postinstall(struct drm_device *dev)
  2543. {
  2544. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2545. u32 enable_mask;
  2546. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  2547. /* Unmask the interrupts that we always want on. */
  2548. dev_priv->irq_mask =
  2549. ~(I915_ASLE_INTERRUPT |
  2550. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2551. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2552. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2553. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2554. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2555. enable_mask =
  2556. I915_ASLE_INTERRUPT |
  2557. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2558. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2559. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  2560. I915_USER_INTERRUPT;
  2561. if (I915_HAS_HOTPLUG(dev)) {
  2562. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2563. POSTING_READ(PORT_HOTPLUG_EN);
  2564. /* Enable in IER... */
  2565. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  2566. /* and unmask in IMR */
  2567. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  2568. }
  2569. I915_WRITE(IMR, dev_priv->irq_mask);
  2570. I915_WRITE(IER, enable_mask);
  2571. POSTING_READ(IER);
  2572. i915_enable_asle_pipestat(dev);
  2573. return 0;
  2574. }
  2575. /*
  2576. * Returns true when a page flip has completed.
  2577. */
  2578. static bool i915_handle_vblank(struct drm_device *dev,
  2579. int plane, int pipe, u32 iir)
  2580. {
  2581. drm_i915_private_t *dev_priv = dev->dev_private;
  2582. u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
  2583. if (!drm_handle_vblank(dev, pipe))
  2584. return false;
  2585. if ((iir & flip_pending) == 0)
  2586. return false;
  2587. intel_prepare_page_flip(dev, plane);
  2588. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  2589. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  2590. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  2591. * the flip is completed (no longer pending). Since this doesn't raise
  2592. * an interrupt per se, we watch for the change at vblank.
  2593. */
  2594. if (I915_READ(ISR) & flip_pending)
  2595. return false;
  2596. intel_finish_page_flip(dev, pipe);
  2597. return true;
  2598. }
  2599. static irqreturn_t i915_irq_handler(int irq, void *arg)
  2600. {
  2601. struct drm_device *dev = (struct drm_device *) arg;
  2602. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2603. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  2604. unsigned long irqflags;
  2605. u32 flip_mask =
  2606. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2607. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2608. int pipe, ret = IRQ_NONE;
  2609. atomic_inc(&dev_priv->irq_received);
  2610. iir = I915_READ(IIR);
  2611. do {
  2612. bool irq_received = (iir & ~flip_mask) != 0;
  2613. bool blc_event = false;
  2614. /* Can't rely on pipestat interrupt bit in iir as it might
  2615. * have been cleared after the pipestat interrupt was received.
  2616. * It doesn't set the bit in iir again, but it still produces
  2617. * interrupts (for non-MSI).
  2618. */
  2619. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2620. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2621. i915_handle_error(dev, false);
  2622. for_each_pipe(pipe) {
  2623. int reg = PIPESTAT(pipe);
  2624. pipe_stats[pipe] = I915_READ(reg);
  2625. /* Clear the PIPE*STAT regs before the IIR */
  2626. if (pipe_stats[pipe] & 0x8000ffff) {
  2627. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2628. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2629. pipe_name(pipe));
  2630. I915_WRITE(reg, pipe_stats[pipe]);
  2631. irq_received = true;
  2632. }
  2633. }
  2634. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2635. if (!irq_received)
  2636. break;
  2637. /* Consume port. Then clear IIR or we'll miss events */
  2638. if ((I915_HAS_HOTPLUG(dev)) &&
  2639. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  2640. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2641. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
  2642. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2643. hotplug_status);
  2644. intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
  2645. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2646. POSTING_READ(PORT_HOTPLUG_STAT);
  2647. }
  2648. I915_WRITE(IIR, iir & ~flip_mask);
  2649. new_iir = I915_READ(IIR); /* Flush posted writes */
  2650. if (iir & I915_USER_INTERRUPT)
  2651. notify_ring(dev, &dev_priv->ring[RCS]);
  2652. for_each_pipe(pipe) {
  2653. int plane = pipe;
  2654. if (IS_MOBILE(dev))
  2655. plane = !plane;
  2656. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2657. i915_handle_vblank(dev, plane, pipe, iir))
  2658. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
  2659. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2660. blc_event = true;
  2661. }
  2662. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2663. intel_opregion_asle_intr(dev);
  2664. /* With MSI, interrupts are only generated when iir
  2665. * transitions from zero to nonzero. If another bit got
  2666. * set while we were handling the existing iir bits, then
  2667. * we would never get another interrupt.
  2668. *
  2669. * This is fine on non-MSI as well, as if we hit this path
  2670. * we avoid exiting the interrupt handler only to generate
  2671. * another one.
  2672. *
  2673. * Note that for MSI this could cause a stray interrupt report
  2674. * if an interrupt landed in the time between writing IIR and
  2675. * the posting read. This should be rare enough to never
  2676. * trigger the 99% of 100,000 interrupts test for disabling
  2677. * stray interrupts.
  2678. */
  2679. ret = IRQ_HANDLED;
  2680. iir = new_iir;
  2681. } while (iir & ~flip_mask);
  2682. i915_update_dri1_breadcrumb(dev);
  2683. return ret;
  2684. }
  2685. static void i915_irq_uninstall(struct drm_device * dev)
  2686. {
  2687. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2688. int pipe;
  2689. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2690. if (I915_HAS_HOTPLUG(dev)) {
  2691. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2692. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2693. }
  2694. I915_WRITE16(HWSTAM, 0xffff);
  2695. for_each_pipe(pipe) {
  2696. /* Clear enable bits; then clear status bits */
  2697. I915_WRITE(PIPESTAT(pipe), 0);
  2698. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  2699. }
  2700. I915_WRITE(IMR, 0xffffffff);
  2701. I915_WRITE(IER, 0x0);
  2702. I915_WRITE(IIR, I915_READ(IIR));
  2703. }
  2704. static void i965_irq_preinstall(struct drm_device * dev)
  2705. {
  2706. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2707. int pipe;
  2708. atomic_set(&dev_priv->irq_received, 0);
  2709. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2710. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2711. I915_WRITE(HWSTAM, 0xeffe);
  2712. for_each_pipe(pipe)
  2713. I915_WRITE(PIPESTAT(pipe), 0);
  2714. I915_WRITE(IMR, 0xffffffff);
  2715. I915_WRITE(IER, 0x0);
  2716. POSTING_READ(IER);
  2717. }
  2718. static int i965_irq_postinstall(struct drm_device *dev)
  2719. {
  2720. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2721. u32 enable_mask;
  2722. u32 error_mask;
  2723. /* Unmask the interrupts that we always want on. */
  2724. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  2725. I915_DISPLAY_PORT_INTERRUPT |
  2726. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2727. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2728. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2729. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2730. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2731. enable_mask = ~dev_priv->irq_mask;
  2732. enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2733. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
  2734. enable_mask |= I915_USER_INTERRUPT;
  2735. if (IS_G4X(dev))
  2736. enable_mask |= I915_BSD_USER_INTERRUPT;
  2737. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  2738. /*
  2739. * Enable some error detection, note the instruction error mask
  2740. * bit is reserved, so we leave it masked.
  2741. */
  2742. if (IS_G4X(dev)) {
  2743. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  2744. GM45_ERROR_MEM_PRIV |
  2745. GM45_ERROR_CP_PRIV |
  2746. I915_ERROR_MEMORY_REFRESH);
  2747. } else {
  2748. error_mask = ~(I915_ERROR_PAGE_TABLE |
  2749. I915_ERROR_MEMORY_REFRESH);
  2750. }
  2751. I915_WRITE(EMR, error_mask);
  2752. I915_WRITE(IMR, dev_priv->irq_mask);
  2753. I915_WRITE(IER, enable_mask);
  2754. POSTING_READ(IER);
  2755. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2756. POSTING_READ(PORT_HOTPLUG_EN);
  2757. i915_enable_asle_pipestat(dev);
  2758. return 0;
  2759. }
  2760. static void i915_hpd_irq_setup(struct drm_device *dev)
  2761. {
  2762. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2763. struct drm_mode_config *mode_config = &dev->mode_config;
  2764. struct intel_encoder *intel_encoder;
  2765. u32 hotplug_en;
  2766. assert_spin_locked(&dev_priv->irq_lock);
  2767. if (I915_HAS_HOTPLUG(dev)) {
  2768. hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  2769. hotplug_en &= ~HOTPLUG_INT_EN_MASK;
  2770. /* Note HDMI and DP share hotplug bits */
  2771. /* enable bits are the same for all generations */
  2772. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  2773. if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
  2774. hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
  2775. /* Programming the CRT detection parameters tends
  2776. to generate a spurious hotplug event about three
  2777. seconds later. So just do it once.
  2778. */
  2779. if (IS_G4X(dev))
  2780. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  2781. hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
  2782. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  2783. /* Ignore TV since it's buggy */
  2784. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  2785. }
  2786. }
  2787. static irqreturn_t i965_irq_handler(int irq, void *arg)
  2788. {
  2789. struct drm_device *dev = (struct drm_device *) arg;
  2790. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2791. u32 iir, new_iir;
  2792. u32 pipe_stats[I915_MAX_PIPES];
  2793. unsigned long irqflags;
  2794. int irq_received;
  2795. int ret = IRQ_NONE, pipe;
  2796. u32 flip_mask =
  2797. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2798. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2799. atomic_inc(&dev_priv->irq_received);
  2800. iir = I915_READ(IIR);
  2801. for (;;) {
  2802. bool blc_event = false;
  2803. irq_received = (iir & ~flip_mask) != 0;
  2804. /* Can't rely on pipestat interrupt bit in iir as it might
  2805. * have been cleared after the pipestat interrupt was received.
  2806. * It doesn't set the bit in iir again, but it still produces
  2807. * interrupts (for non-MSI).
  2808. */
  2809. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2810. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2811. i915_handle_error(dev, false);
  2812. for_each_pipe(pipe) {
  2813. int reg = PIPESTAT(pipe);
  2814. pipe_stats[pipe] = I915_READ(reg);
  2815. /*
  2816. * Clear the PIPE*STAT regs before the IIR
  2817. */
  2818. if (pipe_stats[pipe] & 0x8000ffff) {
  2819. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2820. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2821. pipe_name(pipe));
  2822. I915_WRITE(reg, pipe_stats[pipe]);
  2823. irq_received = 1;
  2824. }
  2825. }
  2826. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2827. if (!irq_received)
  2828. break;
  2829. ret = IRQ_HANDLED;
  2830. /* Consume port. Then clear IIR or we'll miss events */
  2831. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  2832. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2833. u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
  2834. HOTPLUG_INT_STATUS_G4X :
  2835. HOTPLUG_INT_STATUS_I915);
  2836. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2837. hotplug_status);
  2838. intel_hpd_irq_handler(dev, hotplug_trigger,
  2839. IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i915);
  2840. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2841. I915_READ(PORT_HOTPLUG_STAT);
  2842. }
  2843. I915_WRITE(IIR, iir & ~flip_mask);
  2844. new_iir = I915_READ(IIR); /* Flush posted writes */
  2845. if (iir & I915_USER_INTERRUPT)
  2846. notify_ring(dev, &dev_priv->ring[RCS]);
  2847. if (iir & I915_BSD_USER_INTERRUPT)
  2848. notify_ring(dev, &dev_priv->ring[VCS]);
  2849. for_each_pipe(pipe) {
  2850. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  2851. i915_handle_vblank(dev, pipe, pipe, iir))
  2852. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
  2853. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2854. blc_event = true;
  2855. }
  2856. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2857. intel_opregion_asle_intr(dev);
  2858. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  2859. gmbus_irq_handler(dev);
  2860. /* With MSI, interrupts are only generated when iir
  2861. * transitions from zero to nonzero. If another bit got
  2862. * set while we were handling the existing iir bits, then
  2863. * we would never get another interrupt.
  2864. *
  2865. * This is fine on non-MSI as well, as if we hit this path
  2866. * we avoid exiting the interrupt handler only to generate
  2867. * another one.
  2868. *
  2869. * Note that for MSI this could cause a stray interrupt report
  2870. * if an interrupt landed in the time between writing IIR and
  2871. * the posting read. This should be rare enough to never
  2872. * trigger the 99% of 100,000 interrupts test for disabling
  2873. * stray interrupts.
  2874. */
  2875. iir = new_iir;
  2876. }
  2877. i915_update_dri1_breadcrumb(dev);
  2878. return ret;
  2879. }
  2880. static void i965_irq_uninstall(struct drm_device * dev)
  2881. {
  2882. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2883. int pipe;
  2884. if (!dev_priv)
  2885. return;
  2886. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2887. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2888. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2889. I915_WRITE(HWSTAM, 0xffffffff);
  2890. for_each_pipe(pipe)
  2891. I915_WRITE(PIPESTAT(pipe), 0);
  2892. I915_WRITE(IMR, 0xffffffff);
  2893. I915_WRITE(IER, 0x0);
  2894. for_each_pipe(pipe)
  2895. I915_WRITE(PIPESTAT(pipe),
  2896. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  2897. I915_WRITE(IIR, I915_READ(IIR));
  2898. }
  2899. static void i915_reenable_hotplug_timer_func(unsigned long data)
  2900. {
  2901. drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
  2902. struct drm_device *dev = dev_priv->dev;
  2903. struct drm_mode_config *mode_config = &dev->mode_config;
  2904. unsigned long irqflags;
  2905. int i;
  2906. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2907. for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
  2908. struct drm_connector *connector;
  2909. if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
  2910. continue;
  2911. dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
  2912. list_for_each_entry(connector, &mode_config->connector_list, head) {
  2913. struct intel_connector *intel_connector = to_intel_connector(connector);
  2914. if (intel_connector->encoder->hpd_pin == i) {
  2915. if (connector->polled != intel_connector->polled)
  2916. DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
  2917. drm_get_connector_name(connector));
  2918. connector->polled = intel_connector->polled;
  2919. if (!connector->polled)
  2920. connector->polled = DRM_CONNECTOR_POLL_HPD;
  2921. }
  2922. }
  2923. }
  2924. if (dev_priv->display.hpd_irq_setup)
  2925. dev_priv->display.hpd_irq_setup(dev);
  2926. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2927. }
  2928. void intel_irq_init(struct drm_device *dev)
  2929. {
  2930. struct drm_i915_private *dev_priv = dev->dev_private;
  2931. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  2932. INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
  2933. INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
  2934. INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
  2935. setup_timer(&dev_priv->gpu_error.hangcheck_timer,
  2936. i915_hangcheck_elapsed,
  2937. (unsigned long) dev);
  2938. setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
  2939. (unsigned long) dev_priv);
  2940. pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
  2941. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  2942. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  2943. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  2944. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  2945. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  2946. }
  2947. if (drm_core_check_feature(dev, DRIVER_MODESET))
  2948. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  2949. else
  2950. dev->driver->get_vblank_timestamp = NULL;
  2951. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  2952. if (IS_VALLEYVIEW(dev)) {
  2953. dev->driver->irq_handler = valleyview_irq_handler;
  2954. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  2955. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  2956. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  2957. dev->driver->enable_vblank = valleyview_enable_vblank;
  2958. dev->driver->disable_vblank = valleyview_disable_vblank;
  2959. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2960. } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  2961. /* Share uninstall handlers with ILK/SNB */
  2962. dev->driver->irq_handler = ivybridge_irq_handler;
  2963. dev->driver->irq_preinstall = ivybridge_irq_preinstall;
  2964. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2965. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2966. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2967. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2968. dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
  2969. } else if (HAS_PCH_SPLIT(dev)) {
  2970. dev->driver->irq_handler = ironlake_irq_handler;
  2971. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2972. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  2973. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2974. dev->driver->enable_vblank = ironlake_enable_vblank;
  2975. dev->driver->disable_vblank = ironlake_disable_vblank;
  2976. dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
  2977. } else {
  2978. if (INTEL_INFO(dev)->gen == 2) {
  2979. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  2980. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  2981. dev->driver->irq_handler = i8xx_irq_handler;
  2982. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  2983. } else if (INTEL_INFO(dev)->gen == 3) {
  2984. dev->driver->irq_preinstall = i915_irq_preinstall;
  2985. dev->driver->irq_postinstall = i915_irq_postinstall;
  2986. dev->driver->irq_uninstall = i915_irq_uninstall;
  2987. dev->driver->irq_handler = i915_irq_handler;
  2988. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2989. } else {
  2990. dev->driver->irq_preinstall = i965_irq_preinstall;
  2991. dev->driver->irq_postinstall = i965_irq_postinstall;
  2992. dev->driver->irq_uninstall = i965_irq_uninstall;
  2993. dev->driver->irq_handler = i965_irq_handler;
  2994. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2995. }
  2996. dev->driver->enable_vblank = i915_enable_vblank;
  2997. dev->driver->disable_vblank = i915_disable_vblank;
  2998. }
  2999. }
  3000. void intel_hpd_init(struct drm_device *dev)
  3001. {
  3002. struct drm_i915_private *dev_priv = dev->dev_private;
  3003. struct drm_mode_config *mode_config = &dev->mode_config;
  3004. struct drm_connector *connector;
  3005. unsigned long irqflags;
  3006. int i;
  3007. for (i = 1; i < HPD_NUM_PINS; i++) {
  3008. dev_priv->hpd_stats[i].hpd_cnt = 0;
  3009. dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
  3010. }
  3011. list_for_each_entry(connector, &mode_config->connector_list, head) {
  3012. struct intel_connector *intel_connector = to_intel_connector(connector);
  3013. connector->polled = intel_connector->polled;
  3014. if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
  3015. connector->polled = DRM_CONNECTOR_POLL_HPD;
  3016. }
  3017. /* Interrupt setup is already guaranteed to be single-threaded, this is
  3018. * just to make the assert_spin_locked checks happy. */
  3019. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  3020. if (dev_priv->display.hpd_irq_setup)
  3021. dev_priv->display.hpd_irq_setup(dev);
  3022. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  3023. }