i915_drv.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include <drm/drmP.h>
  31. #include <drm/i915_drm.h>
  32. #include "i915_drv.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include <drm/drm_crtc_helper.h>
  38. static int i915_modeset __read_mostly = -1;
  39. module_param_named(modeset, i915_modeset, int, 0400);
  40. MODULE_PARM_DESC(modeset,
  41. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  42. "1=on, -1=force vga console preference [default])");
  43. unsigned int i915_fbpercrtc __always_unused = 0;
  44. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  45. int i915_panel_ignore_lid __read_mostly = 1;
  46. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  47. MODULE_PARM_DESC(panel_ignore_lid,
  48. "Override lid status (0=autodetect, 1=autodetect disabled [default], "
  49. "-1=force lid closed, -2=force lid open)");
  50. unsigned int i915_powersave __read_mostly = 1;
  51. module_param_named(powersave, i915_powersave, int, 0600);
  52. MODULE_PARM_DESC(powersave,
  53. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  54. int i915_semaphores __read_mostly = -1;
  55. module_param_named(semaphores, i915_semaphores, int, 0600);
  56. MODULE_PARM_DESC(semaphores,
  57. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  58. int i915_enable_rc6 __read_mostly = -1;
  59. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
  60. MODULE_PARM_DESC(i915_enable_rc6,
  61. "Enable power-saving render C-state 6. "
  62. "Different stages can be selected via bitmask values "
  63. "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
  64. "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
  65. "default: -1 (use per-chip default)");
  66. int i915_enable_fbc __read_mostly = -1;
  67. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  68. MODULE_PARM_DESC(i915_enable_fbc,
  69. "Enable frame buffer compression for power savings "
  70. "(default: -1 (use per-chip default))");
  71. unsigned int i915_lvds_downclock __read_mostly = 0;
  72. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  73. MODULE_PARM_DESC(lvds_downclock,
  74. "Use panel (LVDS/eDP) downclocking for power savings "
  75. "(default: false)");
  76. int i915_lvds_channel_mode __read_mostly;
  77. module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
  78. MODULE_PARM_DESC(lvds_channel_mode,
  79. "Specify LVDS channel mode "
  80. "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
  81. int i915_panel_use_ssc __read_mostly = -1;
  82. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  83. MODULE_PARM_DESC(lvds_use_ssc,
  84. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  85. "(default: auto from VBT)");
  86. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  87. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  88. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  89. "Override/Ignore selection of SDVO panel mode in the VBT "
  90. "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
  91. static bool i915_try_reset __read_mostly = true;
  92. module_param_named(reset, i915_try_reset, bool, 0600);
  93. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  94. bool i915_enable_hangcheck __read_mostly = true;
  95. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  96. MODULE_PARM_DESC(enable_hangcheck,
  97. "Periodically check GPU activity for detecting hangs. "
  98. "WARNING: Disabling this can cause system wide hangs. "
  99. "(default: true)");
  100. int i915_enable_ppgtt __read_mostly = -1;
  101. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
  102. MODULE_PARM_DESC(i915_enable_ppgtt,
  103. "Enable PPGTT (default: true)");
  104. unsigned int i915_preliminary_hw_support __read_mostly = 0;
  105. module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
  106. MODULE_PARM_DESC(preliminary_hw_support,
  107. "Enable preliminary hardware support. (default: false)");
  108. int i915_disable_power_well __read_mostly = 1;
  109. module_param_named(disable_power_well, i915_disable_power_well, int, 0600);
  110. MODULE_PARM_DESC(disable_power_well,
  111. "Disable the power well when possible (default: true)");
  112. int i915_enable_ips __read_mostly = 1;
  113. module_param_named(enable_ips, i915_enable_ips, int, 0600);
  114. MODULE_PARM_DESC(enable_ips, "Enable IPS (default: true)");
  115. static struct drm_driver driver;
  116. extern int intel_agp_enabled;
  117. #define INTEL_VGA_DEVICE(id, info) { \
  118. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  119. .class_mask = 0xff0000, \
  120. .vendor = 0x8086, \
  121. .device = id, \
  122. .subvendor = PCI_ANY_ID, \
  123. .subdevice = PCI_ANY_ID, \
  124. .driver_data = (unsigned long) info }
  125. #define INTEL_QUANTA_VGA_DEVICE(info) { \
  126. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  127. .class_mask = 0xff0000, \
  128. .vendor = 0x8086, \
  129. .device = 0x16a, \
  130. .subvendor = 0x152d, \
  131. .subdevice = 0x8990, \
  132. .driver_data = (unsigned long) info }
  133. static const struct intel_device_info intel_i830_info = {
  134. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  135. .has_overlay = 1, .overlay_needs_physical = 1,
  136. };
  137. static const struct intel_device_info intel_845g_info = {
  138. .gen = 2, .num_pipes = 1,
  139. .has_overlay = 1, .overlay_needs_physical = 1,
  140. };
  141. static const struct intel_device_info intel_i85x_info = {
  142. .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
  143. .cursor_needs_physical = 1,
  144. .has_overlay = 1, .overlay_needs_physical = 1,
  145. };
  146. static const struct intel_device_info intel_i865g_info = {
  147. .gen = 2, .num_pipes = 1,
  148. .has_overlay = 1, .overlay_needs_physical = 1,
  149. };
  150. static const struct intel_device_info intel_i915g_info = {
  151. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  152. .has_overlay = 1, .overlay_needs_physical = 1,
  153. };
  154. static const struct intel_device_info intel_i915gm_info = {
  155. .gen = 3, .is_mobile = 1, .num_pipes = 2,
  156. .cursor_needs_physical = 1,
  157. .has_overlay = 1, .overlay_needs_physical = 1,
  158. .supports_tv = 1,
  159. };
  160. static const struct intel_device_info intel_i945g_info = {
  161. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  162. .has_overlay = 1, .overlay_needs_physical = 1,
  163. };
  164. static const struct intel_device_info intel_i945gm_info = {
  165. .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
  166. .has_hotplug = 1, .cursor_needs_physical = 1,
  167. .has_overlay = 1, .overlay_needs_physical = 1,
  168. .supports_tv = 1,
  169. };
  170. static const struct intel_device_info intel_i965g_info = {
  171. .gen = 4, .is_broadwater = 1, .num_pipes = 2,
  172. .has_hotplug = 1,
  173. .has_overlay = 1,
  174. };
  175. static const struct intel_device_info intel_i965gm_info = {
  176. .gen = 4, .is_crestline = 1, .num_pipes = 2,
  177. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  178. .has_overlay = 1,
  179. .supports_tv = 1,
  180. };
  181. static const struct intel_device_info intel_g33_info = {
  182. .gen = 3, .is_g33 = 1, .num_pipes = 2,
  183. .need_gfx_hws = 1, .has_hotplug = 1,
  184. .has_overlay = 1,
  185. };
  186. static const struct intel_device_info intel_g45_info = {
  187. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
  188. .has_pipe_cxsr = 1, .has_hotplug = 1,
  189. .has_bsd_ring = 1,
  190. };
  191. static const struct intel_device_info intel_gm45_info = {
  192. .gen = 4, .is_g4x = 1, .num_pipes = 2,
  193. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  194. .has_pipe_cxsr = 1, .has_hotplug = 1,
  195. .supports_tv = 1,
  196. .has_bsd_ring = 1,
  197. };
  198. static const struct intel_device_info intel_pineview_info = {
  199. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
  200. .need_gfx_hws = 1, .has_hotplug = 1,
  201. .has_overlay = 1,
  202. };
  203. static const struct intel_device_info intel_ironlake_d_info = {
  204. .gen = 5, .num_pipes = 2,
  205. .need_gfx_hws = 1, .has_hotplug = 1,
  206. .has_bsd_ring = 1,
  207. };
  208. static const struct intel_device_info intel_ironlake_m_info = {
  209. .gen = 5, .is_mobile = 1, .num_pipes = 2,
  210. .need_gfx_hws = 1, .has_hotplug = 1,
  211. .has_fbc = 1,
  212. .has_bsd_ring = 1,
  213. };
  214. static const struct intel_device_info intel_sandybridge_d_info = {
  215. .gen = 6, .num_pipes = 2,
  216. .need_gfx_hws = 1, .has_hotplug = 1,
  217. .has_bsd_ring = 1,
  218. .has_blt_ring = 1,
  219. .has_llc = 1,
  220. .has_force_wake = 1,
  221. };
  222. static const struct intel_device_info intel_sandybridge_m_info = {
  223. .gen = 6, .is_mobile = 1, .num_pipes = 2,
  224. .need_gfx_hws = 1, .has_hotplug = 1,
  225. .has_fbc = 1,
  226. .has_bsd_ring = 1,
  227. .has_blt_ring = 1,
  228. .has_llc = 1,
  229. .has_force_wake = 1,
  230. };
  231. #define GEN7_FEATURES \
  232. .gen = 7, .num_pipes = 3, \
  233. .need_gfx_hws = 1, .has_hotplug = 1, \
  234. .has_bsd_ring = 1, \
  235. .has_blt_ring = 1, \
  236. .has_llc = 1, \
  237. .has_force_wake = 1
  238. static const struct intel_device_info intel_ivybridge_d_info = {
  239. GEN7_FEATURES,
  240. .is_ivybridge = 1,
  241. };
  242. static const struct intel_device_info intel_ivybridge_m_info = {
  243. GEN7_FEATURES,
  244. .is_ivybridge = 1,
  245. .is_mobile = 1,
  246. .has_fbc = 1,
  247. };
  248. static const struct intel_device_info intel_ivybridge_q_info = {
  249. GEN7_FEATURES,
  250. .is_ivybridge = 1,
  251. .num_pipes = 0, /* legal, last one wins */
  252. };
  253. static const struct intel_device_info intel_valleyview_m_info = {
  254. GEN7_FEATURES,
  255. .is_mobile = 1,
  256. .num_pipes = 2,
  257. .is_valleyview = 1,
  258. .display_mmio_offset = VLV_DISPLAY_BASE,
  259. .has_llc = 0, /* legal, last one wins */
  260. };
  261. static const struct intel_device_info intel_valleyview_d_info = {
  262. GEN7_FEATURES,
  263. .num_pipes = 2,
  264. .is_valleyview = 1,
  265. .display_mmio_offset = VLV_DISPLAY_BASE,
  266. .has_llc = 0, /* legal, last one wins */
  267. };
  268. static const struct intel_device_info intel_haswell_d_info = {
  269. GEN7_FEATURES,
  270. .is_haswell = 1,
  271. .has_ddi = 1,
  272. .has_fpga_dbg = 1,
  273. .has_vebox_ring = 1,
  274. };
  275. static const struct intel_device_info intel_haswell_m_info = {
  276. GEN7_FEATURES,
  277. .is_haswell = 1,
  278. .is_mobile = 1,
  279. .has_ddi = 1,
  280. .has_fpga_dbg = 1,
  281. .has_fbc = 1,
  282. .has_vebox_ring = 1,
  283. };
  284. static const struct pci_device_id pciidlist[] = { /* aka */
  285. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  286. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  287. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  288. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  289. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  290. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  291. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  292. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  293. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  294. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  295. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  296. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  297. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  298. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  299. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  300. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  301. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  302. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  303. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  304. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  305. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  306. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  307. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  308. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  309. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  310. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  311. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  312. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  313. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  314. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  315. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  316. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  317. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  318. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  319. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  320. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  321. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  322. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  323. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  324. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  325. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  326. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  327. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  328. INTEL_QUANTA_VGA_DEVICE(&intel_ivybridge_q_info), /* Quanta transcode */
  329. INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
  330. INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
  331. INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
  332. INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT3 desktop */
  333. INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
  334. INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
  335. INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT3 server */
  336. INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
  337. INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
  338. INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
  339. INTEL_VGA_DEVICE(0x040B, &intel_haswell_d_info), /* GT1 reserved */
  340. INTEL_VGA_DEVICE(0x041B, &intel_haswell_d_info), /* GT2 reserved */
  341. INTEL_VGA_DEVICE(0x042B, &intel_haswell_d_info), /* GT3 reserved */
  342. INTEL_VGA_DEVICE(0x040E, &intel_haswell_d_info), /* GT1 reserved */
  343. INTEL_VGA_DEVICE(0x041E, &intel_haswell_d_info), /* GT2 reserved */
  344. INTEL_VGA_DEVICE(0x042E, &intel_haswell_d_info), /* GT3 reserved */
  345. INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
  346. INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
  347. INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT3 desktop */
  348. INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
  349. INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
  350. INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT3 server */
  351. INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
  352. INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
  353. INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT3 mobile */
  354. INTEL_VGA_DEVICE(0x0C0B, &intel_haswell_d_info), /* SDV GT1 reserved */
  355. INTEL_VGA_DEVICE(0x0C1B, &intel_haswell_d_info), /* SDV GT2 reserved */
  356. INTEL_VGA_DEVICE(0x0C2B, &intel_haswell_d_info), /* SDV GT3 reserved */
  357. INTEL_VGA_DEVICE(0x0C0E, &intel_haswell_d_info), /* SDV GT1 reserved */
  358. INTEL_VGA_DEVICE(0x0C1E, &intel_haswell_d_info), /* SDV GT2 reserved */
  359. INTEL_VGA_DEVICE(0x0C2E, &intel_haswell_d_info), /* SDV GT3 reserved */
  360. INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
  361. INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
  362. INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT3 desktop */
  363. INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
  364. INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
  365. INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT3 server */
  366. INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
  367. INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
  368. INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT3 mobile */
  369. INTEL_VGA_DEVICE(0x0A0B, &intel_haswell_d_info), /* ULT GT1 reserved */
  370. INTEL_VGA_DEVICE(0x0A1B, &intel_haswell_d_info), /* ULT GT2 reserved */
  371. INTEL_VGA_DEVICE(0x0A2B, &intel_haswell_d_info), /* ULT GT3 reserved */
  372. INTEL_VGA_DEVICE(0x0A0E, &intel_haswell_m_info), /* ULT GT1 reserved */
  373. INTEL_VGA_DEVICE(0x0A1E, &intel_haswell_m_info), /* ULT GT2 reserved */
  374. INTEL_VGA_DEVICE(0x0A2E, &intel_haswell_m_info), /* ULT GT3 reserved */
  375. INTEL_VGA_DEVICE(0x0D02, &intel_haswell_d_info), /* CRW GT1 desktop */
  376. INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT2 desktop */
  377. INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT3 desktop */
  378. INTEL_VGA_DEVICE(0x0D0A, &intel_haswell_d_info), /* CRW GT1 server */
  379. INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT2 server */
  380. INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT3 server */
  381. INTEL_VGA_DEVICE(0x0D06, &intel_haswell_m_info), /* CRW GT1 mobile */
  382. INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT2 mobile */
  383. INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT3 mobile */
  384. INTEL_VGA_DEVICE(0x0D0B, &intel_haswell_d_info), /* CRW GT1 reserved */
  385. INTEL_VGA_DEVICE(0x0D1B, &intel_haswell_d_info), /* CRW GT2 reserved */
  386. INTEL_VGA_DEVICE(0x0D2B, &intel_haswell_d_info), /* CRW GT3 reserved */
  387. INTEL_VGA_DEVICE(0x0D0E, &intel_haswell_d_info), /* CRW GT1 reserved */
  388. INTEL_VGA_DEVICE(0x0D1E, &intel_haswell_d_info), /* CRW GT2 reserved */
  389. INTEL_VGA_DEVICE(0x0D2E, &intel_haswell_d_info), /* CRW GT3 reserved */
  390. INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
  391. INTEL_VGA_DEVICE(0x0f31, &intel_valleyview_m_info),
  392. INTEL_VGA_DEVICE(0x0f32, &intel_valleyview_m_info),
  393. INTEL_VGA_DEVICE(0x0f33, &intel_valleyview_m_info),
  394. INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
  395. INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
  396. {0, 0, 0}
  397. };
  398. #if defined(CONFIG_DRM_I915_KMS)
  399. MODULE_DEVICE_TABLE(pci, pciidlist);
  400. #endif
  401. void intel_detect_pch(struct drm_device *dev)
  402. {
  403. struct drm_i915_private *dev_priv = dev->dev_private;
  404. struct pci_dev *pch;
  405. /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
  406. * (which really amounts to a PCH but no South Display).
  407. */
  408. if (INTEL_INFO(dev)->num_pipes == 0) {
  409. dev_priv->pch_type = PCH_NOP;
  410. return;
  411. }
  412. /*
  413. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  414. * make graphics device passthrough work easy for VMM, that only
  415. * need to expose ISA bridge to let driver know the real hardware
  416. * underneath. This is a requirement from virtualization team.
  417. *
  418. * In some virtualized environments (e.g. XEN), there is irrelevant
  419. * ISA bridge in the system. To work reliably, we should scan trhough
  420. * all the ISA bridge devices and check for the first match, instead
  421. * of only checking the first one.
  422. */
  423. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  424. while (pch) {
  425. struct pci_dev *curr = pch;
  426. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  427. unsigned short id;
  428. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  429. dev_priv->pch_id = id;
  430. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  431. dev_priv->pch_type = PCH_IBX;
  432. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  433. WARN_ON(!IS_GEN5(dev));
  434. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  435. dev_priv->pch_type = PCH_CPT;
  436. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  437. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  438. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  439. /* PantherPoint is CPT compatible */
  440. dev_priv->pch_type = PCH_CPT;
  441. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  442. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  443. } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
  444. dev_priv->pch_type = PCH_LPT;
  445. DRM_DEBUG_KMS("Found LynxPoint PCH\n");
  446. WARN_ON(!IS_HASWELL(dev));
  447. WARN_ON(IS_ULT(dev));
  448. } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  449. dev_priv->pch_type = PCH_LPT;
  450. DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
  451. WARN_ON(!IS_HASWELL(dev));
  452. WARN_ON(!IS_ULT(dev));
  453. } else {
  454. goto check_next;
  455. }
  456. pci_dev_put(pch);
  457. break;
  458. }
  459. check_next:
  460. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, curr);
  461. pci_dev_put(curr);
  462. }
  463. if (!pch)
  464. DRM_DEBUG_KMS("No PCH found?\n");
  465. }
  466. bool i915_semaphore_is_enabled(struct drm_device *dev)
  467. {
  468. if (INTEL_INFO(dev)->gen < 6)
  469. return 0;
  470. if (i915_semaphores >= 0)
  471. return i915_semaphores;
  472. #ifdef CONFIG_INTEL_IOMMU
  473. /* Enable semaphores on SNB when IO remapping is off */
  474. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  475. return false;
  476. #endif
  477. return 1;
  478. }
  479. static int i915_drm_freeze(struct drm_device *dev)
  480. {
  481. struct drm_i915_private *dev_priv = dev->dev_private;
  482. struct drm_crtc *crtc;
  483. /* ignore lid events during suspend */
  484. mutex_lock(&dev_priv->modeset_restore_lock);
  485. dev_priv->modeset_restore = MODESET_SUSPENDED;
  486. mutex_unlock(&dev_priv->modeset_restore_lock);
  487. intel_set_power_well(dev, true);
  488. drm_kms_helper_poll_disable(dev);
  489. pci_save_state(dev->pdev);
  490. /* If KMS is active, we do the leavevt stuff here */
  491. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  492. int error = i915_gem_idle(dev);
  493. if (error) {
  494. dev_err(&dev->pdev->dev,
  495. "GEM idle failed, resume might fail\n");
  496. return error;
  497. }
  498. cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
  499. drm_irq_uninstall(dev);
  500. dev_priv->enable_hotplug_processing = false;
  501. /*
  502. * Disable CRTCs directly since we want to preserve sw state
  503. * for _thaw.
  504. */
  505. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
  506. dev_priv->display.crtc_disable(crtc);
  507. intel_modeset_suspend_hw(dev);
  508. }
  509. i915_save_state(dev);
  510. intel_opregion_fini(dev);
  511. console_lock();
  512. intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
  513. console_unlock();
  514. return 0;
  515. }
  516. int i915_suspend(struct drm_device *dev, pm_message_t state)
  517. {
  518. int error;
  519. if (!dev || !dev->dev_private) {
  520. DRM_ERROR("dev: %p\n", dev);
  521. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  522. return -ENODEV;
  523. }
  524. if (state.event == PM_EVENT_PRETHAW)
  525. return 0;
  526. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  527. return 0;
  528. error = i915_drm_freeze(dev);
  529. if (error)
  530. return error;
  531. if (state.event == PM_EVENT_SUSPEND) {
  532. /* Shut down the device */
  533. pci_disable_device(dev->pdev);
  534. pci_set_power_state(dev->pdev, PCI_D3hot);
  535. }
  536. return 0;
  537. }
  538. void intel_console_resume(struct work_struct *work)
  539. {
  540. struct drm_i915_private *dev_priv =
  541. container_of(work, struct drm_i915_private,
  542. console_resume_work);
  543. struct drm_device *dev = dev_priv->dev;
  544. console_lock();
  545. intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
  546. console_unlock();
  547. }
  548. static void intel_resume_hotplug(struct drm_device *dev)
  549. {
  550. struct drm_mode_config *mode_config = &dev->mode_config;
  551. struct intel_encoder *encoder;
  552. mutex_lock(&mode_config->mutex);
  553. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  554. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  555. if (encoder->hot_plug)
  556. encoder->hot_plug(encoder);
  557. mutex_unlock(&mode_config->mutex);
  558. /* Just fire off a uevent and let userspace tell us what to do */
  559. drm_helper_hpd_irq_event(dev);
  560. }
  561. static int __i915_drm_thaw(struct drm_device *dev)
  562. {
  563. struct drm_i915_private *dev_priv = dev->dev_private;
  564. int error = 0;
  565. i915_restore_state(dev);
  566. intel_opregion_setup(dev);
  567. /* KMS EnterVT equivalent */
  568. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  569. intel_init_pch_refclk(dev);
  570. mutex_lock(&dev->struct_mutex);
  571. dev_priv->mm.suspended = 0;
  572. error = i915_gem_init_hw(dev);
  573. mutex_unlock(&dev->struct_mutex);
  574. /* We need working interrupts for modeset enabling ... */
  575. drm_irq_install(dev);
  576. intel_modeset_init_hw(dev);
  577. drm_modeset_lock_all(dev);
  578. intel_modeset_setup_hw_state(dev, true);
  579. drm_modeset_unlock_all(dev);
  580. /*
  581. * ... but also need to make sure that hotplug processing
  582. * doesn't cause havoc. Like in the driver load code we don't
  583. * bother with the tiny race here where we might loose hotplug
  584. * notifications.
  585. * */
  586. intel_hpd_init(dev);
  587. dev_priv->enable_hotplug_processing = true;
  588. /* Config may have changed between suspend and resume */
  589. intel_resume_hotplug(dev);
  590. }
  591. intel_opregion_init(dev);
  592. /*
  593. * The console lock can be pretty contented on resume due
  594. * to all the printk activity. Try to keep it out of the hot
  595. * path of resume if possible.
  596. */
  597. if (console_trylock()) {
  598. intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
  599. console_unlock();
  600. } else {
  601. schedule_work(&dev_priv->console_resume_work);
  602. }
  603. mutex_lock(&dev_priv->modeset_restore_lock);
  604. dev_priv->modeset_restore = MODESET_DONE;
  605. mutex_unlock(&dev_priv->modeset_restore_lock);
  606. return error;
  607. }
  608. static int i915_drm_thaw(struct drm_device *dev)
  609. {
  610. int error = 0;
  611. intel_gt_sanitize(dev);
  612. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  613. mutex_lock(&dev->struct_mutex);
  614. i915_gem_restore_gtt_mappings(dev);
  615. mutex_unlock(&dev->struct_mutex);
  616. }
  617. __i915_drm_thaw(dev);
  618. return error;
  619. }
  620. int i915_resume(struct drm_device *dev)
  621. {
  622. struct drm_i915_private *dev_priv = dev->dev_private;
  623. int ret;
  624. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  625. return 0;
  626. if (pci_enable_device(dev->pdev))
  627. return -EIO;
  628. pci_set_master(dev->pdev);
  629. intel_gt_sanitize(dev);
  630. /*
  631. * Platforms with opregion should have sane BIOS, older ones (gen3 and
  632. * earlier) need this since the BIOS might clear all our scratch PTEs.
  633. */
  634. if (drm_core_check_feature(dev, DRIVER_MODESET) &&
  635. !dev_priv->opregion.header) {
  636. mutex_lock(&dev->struct_mutex);
  637. i915_gem_restore_gtt_mappings(dev);
  638. mutex_unlock(&dev->struct_mutex);
  639. }
  640. ret = __i915_drm_thaw(dev);
  641. if (ret)
  642. return ret;
  643. drm_kms_helper_poll_enable(dev);
  644. return 0;
  645. }
  646. static int i8xx_do_reset(struct drm_device *dev)
  647. {
  648. struct drm_i915_private *dev_priv = dev->dev_private;
  649. if (IS_I85X(dev))
  650. return -ENODEV;
  651. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  652. POSTING_READ(D_STATE);
  653. if (IS_I830(dev) || IS_845G(dev)) {
  654. I915_WRITE(DEBUG_RESET_I830,
  655. DEBUG_RESET_DISPLAY |
  656. DEBUG_RESET_RENDER |
  657. DEBUG_RESET_FULL);
  658. POSTING_READ(DEBUG_RESET_I830);
  659. msleep(1);
  660. I915_WRITE(DEBUG_RESET_I830, 0);
  661. POSTING_READ(DEBUG_RESET_I830);
  662. }
  663. msleep(1);
  664. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  665. POSTING_READ(D_STATE);
  666. return 0;
  667. }
  668. static int i965_reset_complete(struct drm_device *dev)
  669. {
  670. u8 gdrst;
  671. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  672. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  673. }
  674. static int i965_do_reset(struct drm_device *dev)
  675. {
  676. int ret;
  677. u8 gdrst;
  678. /*
  679. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  680. * well as the reset bit (GR/bit 0). Setting the GR bit
  681. * triggers the reset; when done, the hardware will clear it.
  682. */
  683. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  684. pci_write_config_byte(dev->pdev, I965_GDRST,
  685. gdrst | GRDOM_RENDER |
  686. GRDOM_RESET_ENABLE);
  687. ret = wait_for(i965_reset_complete(dev), 500);
  688. if (ret)
  689. return ret;
  690. /* We can't reset render&media without also resetting display ... */
  691. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  692. pci_write_config_byte(dev->pdev, I965_GDRST,
  693. gdrst | GRDOM_MEDIA |
  694. GRDOM_RESET_ENABLE);
  695. return wait_for(i965_reset_complete(dev), 500);
  696. }
  697. static int ironlake_do_reset(struct drm_device *dev)
  698. {
  699. struct drm_i915_private *dev_priv = dev->dev_private;
  700. u32 gdrst;
  701. int ret;
  702. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  703. gdrst &= ~GRDOM_MASK;
  704. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  705. gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
  706. ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  707. if (ret)
  708. return ret;
  709. /* We can't reset render&media without also resetting display ... */
  710. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  711. gdrst &= ~GRDOM_MASK;
  712. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  713. gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  714. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  715. }
  716. static int gen6_do_reset(struct drm_device *dev)
  717. {
  718. struct drm_i915_private *dev_priv = dev->dev_private;
  719. int ret;
  720. unsigned long irqflags;
  721. /* Hold gt_lock across reset to prevent any register access
  722. * with forcewake not set correctly
  723. */
  724. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  725. /* Reset the chip */
  726. /* GEN6_GDRST is not in the gt power well, no need to check
  727. * for fifo space for the write or forcewake the chip for
  728. * the read
  729. */
  730. I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
  731. /* Spin waiting for the device to ack the reset request */
  732. ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  733. /* If reset with a user forcewake, try to restore, otherwise turn it off */
  734. if (dev_priv->forcewake_count)
  735. dev_priv->gt.force_wake_get(dev_priv);
  736. else
  737. dev_priv->gt.force_wake_put(dev_priv);
  738. /* Restore fifo count */
  739. dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  740. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  741. return ret;
  742. }
  743. int intel_gpu_reset(struct drm_device *dev)
  744. {
  745. switch (INTEL_INFO(dev)->gen) {
  746. case 7:
  747. case 6: return gen6_do_reset(dev);
  748. case 5: return ironlake_do_reset(dev);
  749. case 4: return i965_do_reset(dev);
  750. case 2: return i8xx_do_reset(dev);
  751. default: return -ENODEV;
  752. }
  753. }
  754. /**
  755. * i915_reset - reset chip after a hang
  756. * @dev: drm device to reset
  757. *
  758. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  759. * reset or otherwise an error code.
  760. *
  761. * Procedure is fairly simple:
  762. * - reset the chip using the reset reg
  763. * - re-init context state
  764. * - re-init hardware status page
  765. * - re-init ring buffer
  766. * - re-init interrupt state
  767. * - re-init display
  768. */
  769. int i915_reset(struct drm_device *dev)
  770. {
  771. drm_i915_private_t *dev_priv = dev->dev_private;
  772. bool simulated;
  773. int ret;
  774. if (!i915_try_reset)
  775. return 0;
  776. mutex_lock(&dev->struct_mutex);
  777. i915_gem_reset(dev);
  778. simulated = dev_priv->gpu_error.stop_rings != 0;
  779. if (!simulated && get_seconds() - dev_priv->gpu_error.last_reset < 5) {
  780. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  781. ret = -ENODEV;
  782. } else {
  783. ret = intel_gpu_reset(dev);
  784. /* Also reset the gpu hangman. */
  785. if (simulated) {
  786. DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
  787. dev_priv->gpu_error.stop_rings = 0;
  788. if (ret == -ENODEV) {
  789. DRM_ERROR("Reset not implemented, but ignoring "
  790. "error for simulated gpu hangs\n");
  791. ret = 0;
  792. }
  793. } else
  794. dev_priv->gpu_error.last_reset = get_seconds();
  795. }
  796. if (ret) {
  797. DRM_ERROR("Failed to reset chip.\n");
  798. mutex_unlock(&dev->struct_mutex);
  799. return ret;
  800. }
  801. /* Ok, now get things going again... */
  802. /*
  803. * Everything depends on having the GTT running, so we need to start
  804. * there. Fortunately we don't need to do this unless we reset the
  805. * chip at a PCI level.
  806. *
  807. * Next we need to restore the context, but we don't use those
  808. * yet either...
  809. *
  810. * Ring buffer needs to be re-initialized in the KMS case, or if X
  811. * was running at the time of the reset (i.e. we weren't VT
  812. * switched away).
  813. */
  814. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  815. !dev_priv->mm.suspended) {
  816. struct intel_ring_buffer *ring;
  817. int i;
  818. dev_priv->mm.suspended = 0;
  819. i915_gem_init_swizzling(dev);
  820. for_each_ring(ring, dev_priv, i)
  821. ring->init(ring);
  822. i915_gem_context_init(dev);
  823. if (dev_priv->mm.aliasing_ppgtt) {
  824. ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
  825. if (ret)
  826. i915_gem_cleanup_aliasing_ppgtt(dev);
  827. }
  828. /*
  829. * It would make sense to re-init all the other hw state, at
  830. * least the rps/rc6/emon init done within modeset_init_hw. For
  831. * some unknown reason, this blows up my ilk, so don't.
  832. */
  833. mutex_unlock(&dev->struct_mutex);
  834. drm_irq_uninstall(dev);
  835. drm_irq_install(dev);
  836. intel_hpd_init(dev);
  837. } else {
  838. mutex_unlock(&dev->struct_mutex);
  839. }
  840. return 0;
  841. }
  842. static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  843. {
  844. struct intel_device_info *intel_info =
  845. (struct intel_device_info *) ent->driver_data;
  846. /* Only bind to function 0 of the device. Early generations
  847. * used function 1 as a placeholder for multi-head. This causes
  848. * us confusion instead, especially on the systems where both
  849. * functions have the same PCI-ID!
  850. */
  851. if (PCI_FUNC(pdev->devfn))
  852. return -ENODEV;
  853. /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
  854. * implementation for gen3 (and only gen3) that used legacy drm maps
  855. * (gasp!) to share buffers between X and the client. Hence we need to
  856. * keep around the fake agp stuff for gen3, even when kms is enabled. */
  857. if (intel_info->gen != 3) {
  858. driver.driver_features &=
  859. ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
  860. } else if (!intel_agp_enabled) {
  861. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  862. return -ENODEV;
  863. }
  864. return drm_get_pci_dev(pdev, ent, &driver);
  865. }
  866. static void
  867. i915_pci_remove(struct pci_dev *pdev)
  868. {
  869. struct drm_device *dev = pci_get_drvdata(pdev);
  870. drm_put_dev(dev);
  871. }
  872. static int i915_pm_suspend(struct device *dev)
  873. {
  874. struct pci_dev *pdev = to_pci_dev(dev);
  875. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  876. int error;
  877. if (!drm_dev || !drm_dev->dev_private) {
  878. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  879. return -ENODEV;
  880. }
  881. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  882. return 0;
  883. error = i915_drm_freeze(drm_dev);
  884. if (error)
  885. return error;
  886. pci_disable_device(pdev);
  887. pci_set_power_state(pdev, PCI_D3hot);
  888. return 0;
  889. }
  890. static int i915_pm_resume(struct device *dev)
  891. {
  892. struct pci_dev *pdev = to_pci_dev(dev);
  893. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  894. return i915_resume(drm_dev);
  895. }
  896. static int i915_pm_freeze(struct device *dev)
  897. {
  898. struct pci_dev *pdev = to_pci_dev(dev);
  899. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  900. if (!drm_dev || !drm_dev->dev_private) {
  901. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  902. return -ENODEV;
  903. }
  904. return i915_drm_freeze(drm_dev);
  905. }
  906. static int i915_pm_thaw(struct device *dev)
  907. {
  908. struct pci_dev *pdev = to_pci_dev(dev);
  909. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  910. return i915_drm_thaw(drm_dev);
  911. }
  912. static int i915_pm_poweroff(struct device *dev)
  913. {
  914. struct pci_dev *pdev = to_pci_dev(dev);
  915. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  916. return i915_drm_freeze(drm_dev);
  917. }
  918. static const struct dev_pm_ops i915_pm_ops = {
  919. .suspend = i915_pm_suspend,
  920. .resume = i915_pm_resume,
  921. .freeze = i915_pm_freeze,
  922. .thaw = i915_pm_thaw,
  923. .poweroff = i915_pm_poweroff,
  924. .restore = i915_pm_resume,
  925. };
  926. static const struct vm_operations_struct i915_gem_vm_ops = {
  927. .fault = i915_gem_fault,
  928. .open = drm_gem_vm_open,
  929. .close = drm_gem_vm_close,
  930. };
  931. static const struct file_operations i915_driver_fops = {
  932. .owner = THIS_MODULE,
  933. .open = drm_open,
  934. .release = drm_release,
  935. .unlocked_ioctl = drm_ioctl,
  936. .mmap = drm_gem_mmap,
  937. .poll = drm_poll,
  938. .fasync = drm_fasync,
  939. .read = drm_read,
  940. #ifdef CONFIG_COMPAT
  941. .compat_ioctl = i915_compat_ioctl,
  942. #endif
  943. .llseek = noop_llseek,
  944. };
  945. static struct drm_driver driver = {
  946. /* Don't use MTRRs here; the Xserver or userspace app should
  947. * deal with them for Intel hardware.
  948. */
  949. .driver_features =
  950. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  951. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
  952. .load = i915_driver_load,
  953. .unload = i915_driver_unload,
  954. .open = i915_driver_open,
  955. .lastclose = i915_driver_lastclose,
  956. .preclose = i915_driver_preclose,
  957. .postclose = i915_driver_postclose,
  958. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  959. .suspend = i915_suspend,
  960. .resume = i915_resume,
  961. .device_is_agp = i915_driver_device_is_agp,
  962. .master_create = i915_master_create,
  963. .master_destroy = i915_master_destroy,
  964. #if defined(CONFIG_DEBUG_FS)
  965. .debugfs_init = i915_debugfs_init,
  966. .debugfs_cleanup = i915_debugfs_cleanup,
  967. #endif
  968. .gem_init_object = i915_gem_init_object,
  969. .gem_free_object = i915_gem_free_object,
  970. .gem_vm_ops = &i915_gem_vm_ops,
  971. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  972. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  973. .gem_prime_export = i915_gem_prime_export,
  974. .gem_prime_import = i915_gem_prime_import,
  975. .dumb_create = i915_gem_dumb_create,
  976. .dumb_map_offset = i915_gem_mmap_gtt,
  977. .dumb_destroy = i915_gem_dumb_destroy,
  978. .ioctls = i915_ioctls,
  979. .fops = &i915_driver_fops,
  980. .name = DRIVER_NAME,
  981. .desc = DRIVER_DESC,
  982. .date = DRIVER_DATE,
  983. .major = DRIVER_MAJOR,
  984. .minor = DRIVER_MINOR,
  985. .patchlevel = DRIVER_PATCHLEVEL,
  986. };
  987. static struct pci_driver i915_pci_driver = {
  988. .name = DRIVER_NAME,
  989. .id_table = pciidlist,
  990. .probe = i915_pci_probe,
  991. .remove = i915_pci_remove,
  992. .driver.pm = &i915_pm_ops,
  993. };
  994. static int __init i915_init(void)
  995. {
  996. driver.num_ioctls = i915_max_ioctl;
  997. /*
  998. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  999. * explicitly disabled with the module pararmeter.
  1000. *
  1001. * Otherwise, just follow the parameter (defaulting to off).
  1002. *
  1003. * Allow optional vga_text_mode_force boot option to override
  1004. * the default behavior.
  1005. */
  1006. #if defined(CONFIG_DRM_I915_KMS)
  1007. if (i915_modeset != 0)
  1008. driver.driver_features |= DRIVER_MODESET;
  1009. #endif
  1010. if (i915_modeset == 1)
  1011. driver.driver_features |= DRIVER_MODESET;
  1012. #ifdef CONFIG_VGA_CONSOLE
  1013. if (vgacon_text_force() && i915_modeset == -1)
  1014. driver.driver_features &= ~DRIVER_MODESET;
  1015. #endif
  1016. if (!(driver.driver_features & DRIVER_MODESET))
  1017. driver.get_vblank_timestamp = NULL;
  1018. return drm_pci_init(&driver, &i915_pci_driver);
  1019. }
  1020. static void __exit i915_exit(void)
  1021. {
  1022. drm_pci_exit(&driver, &i915_pci_driver);
  1023. }
  1024. module_init(i915_init);
  1025. module_exit(i915_exit);
  1026. MODULE_AUTHOR(DRIVER_AUTHOR);
  1027. MODULE_DESCRIPTION(DRIVER_DESC);
  1028. MODULE_LICENSE("GPL and additional rights");
  1029. /* We give fast paths for the really cool registers */
  1030. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  1031. ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
  1032. ((reg) < 0x40000) && \
  1033. ((reg) != FORCEWAKE))
  1034. static void
  1035. ilk_dummy_write(struct drm_i915_private *dev_priv)
  1036. {
  1037. /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
  1038. * the chip from rc6 before touching it for real. MI_MODE is masked,
  1039. * hence harmless to write 0 into. */
  1040. I915_WRITE_NOTRACE(MI_MODE, 0);
  1041. }
  1042. static void
  1043. hsw_unclaimed_reg_clear(struct drm_i915_private *dev_priv, u32 reg)
  1044. {
  1045. if (HAS_FPGA_DBG_UNCLAIMED(dev_priv->dev) &&
  1046. (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
  1047. DRM_ERROR("Unknown unclaimed register before writing to %x\n",
  1048. reg);
  1049. I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  1050. }
  1051. }
  1052. static void
  1053. hsw_unclaimed_reg_check(struct drm_i915_private *dev_priv, u32 reg)
  1054. {
  1055. if (HAS_FPGA_DBG_UNCLAIMED(dev_priv->dev) &&
  1056. (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
  1057. DRM_ERROR("Unclaimed write to %x\n", reg);
  1058. I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  1059. }
  1060. }
  1061. #define __i915_read(x, y) \
  1062. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  1063. unsigned long irqflags; \
  1064. u##x val = 0; \
  1065. spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
  1066. if (IS_GEN5(dev_priv->dev)) \
  1067. ilk_dummy_write(dev_priv); \
  1068. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  1069. if (dev_priv->forcewake_count == 0) \
  1070. dev_priv->gt.force_wake_get(dev_priv); \
  1071. val = read##y(dev_priv->regs + reg); \
  1072. if (dev_priv->forcewake_count == 0) \
  1073. dev_priv->gt.force_wake_put(dev_priv); \
  1074. } else { \
  1075. val = read##y(dev_priv->regs + reg); \
  1076. } \
  1077. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
  1078. trace_i915_reg_rw(false, reg, val, sizeof(val)); \
  1079. return val; \
  1080. }
  1081. __i915_read(8, b)
  1082. __i915_read(16, w)
  1083. __i915_read(32, l)
  1084. __i915_read(64, q)
  1085. #undef __i915_read
  1086. #define __i915_write(x, y) \
  1087. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  1088. unsigned long irqflags; \
  1089. u32 __fifo_ret = 0; \
  1090. trace_i915_reg_rw(true, reg, val, sizeof(val)); \
  1091. spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
  1092. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  1093. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  1094. } \
  1095. if (IS_GEN5(dev_priv->dev)) \
  1096. ilk_dummy_write(dev_priv); \
  1097. hsw_unclaimed_reg_clear(dev_priv, reg); \
  1098. write##y(val, dev_priv->regs + reg); \
  1099. if (unlikely(__fifo_ret)) { \
  1100. gen6_gt_check_fifodbg(dev_priv); \
  1101. } \
  1102. hsw_unclaimed_reg_check(dev_priv, reg); \
  1103. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
  1104. }
  1105. __i915_write(8, b)
  1106. __i915_write(16, w)
  1107. __i915_write(32, l)
  1108. __i915_write(64, q)
  1109. #undef __i915_write
  1110. static const struct register_whitelist {
  1111. uint64_t offset;
  1112. uint32_t size;
  1113. uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
  1114. } whitelist[] = {
  1115. { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 },
  1116. };
  1117. int i915_reg_read_ioctl(struct drm_device *dev,
  1118. void *data, struct drm_file *file)
  1119. {
  1120. struct drm_i915_private *dev_priv = dev->dev_private;
  1121. struct drm_i915_reg_read *reg = data;
  1122. struct register_whitelist const *entry = whitelist;
  1123. int i;
  1124. for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
  1125. if (entry->offset == reg->offset &&
  1126. (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
  1127. break;
  1128. }
  1129. if (i == ARRAY_SIZE(whitelist))
  1130. return -EINVAL;
  1131. switch (entry->size) {
  1132. case 8:
  1133. reg->val = I915_READ64(reg->offset);
  1134. break;
  1135. case 4:
  1136. reg->val = I915_READ(reg->offset);
  1137. break;
  1138. case 2:
  1139. reg->val = I915_READ16(reg->offset);
  1140. break;
  1141. case 1:
  1142. reg->val = I915_READ8(reg->offset);
  1143. break;
  1144. default:
  1145. WARN_ON(1);
  1146. return -EINVAL;
  1147. }
  1148. return 0;
  1149. }