marvell,dove-pinctrl.txt 4.5 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889
  1. * Marvell Dove SoC pinctrl driver for mpp
  2. Please refer to marvell,mvebu-pinctrl.txt in this directory for common binding
  3. part and usage.
  4. Required properties:
  5. - compatible: "marvell,dove-pinctrl"
  6. - clocks: (optional) phandle of pdma clock
  7. Available mpp pins/groups and functions:
  8. Note: brackets (x) are not part of the mpp name for marvell,function and given
  9. only for more detailed description in this document.
  10. Note: pmu* also allows for Power Management functions listed below
  11. name pins functions
  12. ================================================================================
  13. mpp0 0 gpio, pmu, uart2(rts), sdio0(cd), lcd0(pwm), pmu*
  14. mpp1 1 gpio, pmu, uart2(cts), sdio0(wp), lcd1(pwm), pmu*
  15. mpp2 2 gpio, pmu, uart2(txd), sdio0(buspwr), sata(prsnt),
  16. uart1(rts), pmu*
  17. mpp3 3 gpio, pmu, uart2(rxd), sdio0(ledctrl), sata(act),
  18. uart1(cts), lcd-spi(cs1), pmu*
  19. mpp4 4 gpio, pmu, uart3(rts), sdio1(cd), spi1(miso), pmu*
  20. mpp5 5 gpio, pmu, uart3(cts), sdio1(wp), spi1(cs), pmu*
  21. mpp6 6 gpio, pmu, uart3(txd), sdio1(buspwr), spi1(mosi), pmu*
  22. mpp7 7 gpio, pmu, uart3(rxd), sdio1(ledctrl), spi1(sck), pmu*
  23. mpp8 8 gpio, pmu, watchdog(rstout), pmu*
  24. mpp9 9 gpio, pmu, pex1(clkreq), pmu*
  25. mpp10 10 gpio, pmu, ssp(sclk), pmu*
  26. mpp11 11 gpio, pmu, sata(prsnt), sata-1(act), sdio0(ledctrl),
  27. sdio1(ledctrl), pex0(clkreq), pmu*
  28. mpp12 12 gpio, pmu, uart2(rts), audio0(extclk), sdio1(cd),
  29. sata(act), pmu*
  30. mpp13 13 gpio, pmu, uart2(cts), audio1(extclk), sdio1(wp),
  31. ssp(extclk), pmu*
  32. mpp14 14 gpio, pmu, uart2(txd), sdio1(buspwr), ssp(rxd), pmu*
  33. mpp15 15 gpio, pmu, uart2(rxd), sdio1(ledctrl), ssp(sfrm), pmu*
  34. mpp16 16 gpio, uart3(rts), sdio0(cd), ac97(sdi1), lcd-spi(cs1)
  35. mpp17 17 gpio, uart3(cts), sdio0(wp), ac97(sdi2), twsi(sda),
  36. ac97-1(sysclko)
  37. mpp18 18 gpio, uart3(txd), sdio0(buspwr), ac97(sdi3), lcd0(pwm)
  38. mpp19 19 gpio, uart3(rxd), sdio0(ledctrl), twsi(sck)
  39. mpp20 20 gpio, sdio0(cd), sdio1(cd), spi1(miso), lcd-spi(miso),
  40. ac97(sysclko)
  41. mpp21 21 gpio, sdio0(wp), sdio1(wp), spi1(cs), lcd-spi(cs0),
  42. uart1(cts), ssp(sfrm)
  43. mpp22 22 gpio, sdio0(buspwr), sdio1(buspwr), spi1(mosi),
  44. lcd-spi(mosi), uart1(cts), ssp(txd)
  45. mpp23 23 gpio, sdio0(ledctrl), sdio1(ledctrl), spi1(sck),
  46. lcd-spi(sck), ssp(sclk)
  47. mpp_camera 24-39 gpio, camera
  48. mpp_sdio0 40-45 gpio, sdio0
  49. mpp_sdio1 46-51 gpio, sdio1
  50. mpp_audio1 52-57 gpio, i2s1/spdifo, i2s1, spdifo, twsi, ssp/spdifo, ssp,
  51. ssp/twsi
  52. mpp_spi0 58-61 gpio, spi0
  53. mpp_uart1 62-63 gpio, uart1
  54. mpp_nand 64-71 gpo, nand
  55. audio0 - i2s, ac97
  56. twsi - none, opt1, opt2, opt3
  57. Power Management functions (pmu*):
  58. pmu-nc Pin not driven by any PM function
  59. pmu-low Pin driven low (0)
  60. pmu-high Pin driven high (1)
  61. pmic(sdi) Pin is used for PMIC SDI
  62. cpu-pwr-down Pin is used for CPU_PWRDWN
  63. standby-pwr-down Pin is used for STBY_PWRDWN
  64. core-pwr-good Pin is used for CORE_PWR_GOOD (Pins 0-7 only)
  65. cpu-pwr-good Pin is used for CPU_PWR_GOOD (Pins 8-15 only)
  66. bat-fault Pin is used for BATTERY_FAULT
  67. ext0-wakeup Pin is used for EXT0_WU
  68. ext1-wakeup Pin is used for EXT0_WU
  69. ext2-wakeup Pin is used for EXT0_WU
  70. pmu-blink Pin is used for blink function
  71. Notes:
  72. * group "mpp_audio1" allows the following functions and gpio pins:
  73. - gpio : gpio on pins 52-57
  74. - i2s1/spdifo : audio1 i2s on pins 52-55 and spdifo on 57, no gpios
  75. - i2s1 : audio1 i2s on pins 52-55, gpio on pins 56,57
  76. - spdifo : spdifo on pin 57, gpio on pins 52-55
  77. - twsi : twsi on pins 56,57, gpio on pins 52-55
  78. - ssp/spdifo : ssp on pins 52-55, spdifo on pin 57, no gpios
  79. - ssp : ssp on pins 52-55, gpio on pins 56,57
  80. - ssp/twsi : ssp on pins 52-55, twsi on pins 56,57, no gpios
  81. * group "audio0" internally muxes i2s0 or ac97 controller to the dedicated
  82. audio0 pins.
  83. * group "twsi" internally muxes twsi controller to the dedicated or option pins.