i915_irq.c 73 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include "intel_drv.h"
  37. /* For display hotplug interrupt */
  38. static void
  39. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  40. {
  41. if ((dev_priv->irq_mask & mask) != 0) {
  42. dev_priv->irq_mask &= ~mask;
  43. I915_WRITE(DEIMR, dev_priv->irq_mask);
  44. POSTING_READ(DEIMR);
  45. }
  46. }
  47. static inline void
  48. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  49. {
  50. if ((dev_priv->irq_mask & mask) != mask) {
  51. dev_priv->irq_mask |= mask;
  52. I915_WRITE(DEIMR, dev_priv->irq_mask);
  53. POSTING_READ(DEIMR);
  54. }
  55. }
  56. void
  57. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  58. {
  59. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  60. u32 reg = PIPESTAT(pipe);
  61. dev_priv->pipestat[pipe] |= mask;
  62. /* Enable the interrupt, clear any pending status */
  63. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  64. POSTING_READ(reg);
  65. }
  66. }
  67. void
  68. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  69. {
  70. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  71. u32 reg = PIPESTAT(pipe);
  72. dev_priv->pipestat[pipe] &= ~mask;
  73. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  74. POSTING_READ(reg);
  75. }
  76. }
  77. /**
  78. * intel_enable_asle - enable ASLE interrupt for OpRegion
  79. */
  80. void intel_enable_asle(struct drm_device *dev)
  81. {
  82. drm_i915_private_t *dev_priv = dev->dev_private;
  83. unsigned long irqflags;
  84. /* FIXME: opregion/asle for VLV */
  85. if (IS_VALLEYVIEW(dev))
  86. return;
  87. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  88. if (HAS_PCH_SPLIT(dev))
  89. ironlake_enable_display_irq(dev_priv, DE_GSE);
  90. else {
  91. i915_enable_pipestat(dev_priv, 1,
  92. PIPE_LEGACY_BLC_EVENT_ENABLE);
  93. if (INTEL_INFO(dev)->gen >= 4)
  94. i915_enable_pipestat(dev_priv, 0,
  95. PIPE_LEGACY_BLC_EVENT_ENABLE);
  96. }
  97. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  98. }
  99. /**
  100. * i915_pipe_enabled - check if a pipe is enabled
  101. * @dev: DRM device
  102. * @pipe: pipe to check
  103. *
  104. * Reading certain registers when the pipe is disabled can hang the chip.
  105. * Use this routine to make sure the PLL is running and the pipe is active
  106. * before reading such registers if unsure.
  107. */
  108. static int
  109. i915_pipe_enabled(struct drm_device *dev, int pipe)
  110. {
  111. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  112. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  113. }
  114. /* Called from drm generic code, passed a 'crtc', which
  115. * we use as a pipe index
  116. */
  117. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  118. {
  119. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  120. unsigned long high_frame;
  121. unsigned long low_frame;
  122. u32 high1, high2, low;
  123. if (!i915_pipe_enabled(dev, pipe)) {
  124. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  125. "pipe %c\n", pipe_name(pipe));
  126. return 0;
  127. }
  128. high_frame = PIPEFRAME(pipe);
  129. low_frame = PIPEFRAMEPIXEL(pipe);
  130. /*
  131. * High & low register fields aren't synchronized, so make sure
  132. * we get a low value that's stable across two reads of the high
  133. * register.
  134. */
  135. do {
  136. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  137. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  138. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  139. } while (high1 != high2);
  140. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  141. low >>= PIPE_FRAME_LOW_SHIFT;
  142. return (high1 << 8) | low;
  143. }
  144. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  145. {
  146. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  147. int reg = PIPE_FRMCOUNT_GM45(pipe);
  148. if (!i915_pipe_enabled(dev, pipe)) {
  149. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  150. "pipe %c\n", pipe_name(pipe));
  151. return 0;
  152. }
  153. return I915_READ(reg);
  154. }
  155. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  156. int *vpos, int *hpos)
  157. {
  158. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  159. u32 vbl = 0, position = 0;
  160. int vbl_start, vbl_end, htotal, vtotal;
  161. bool in_vbl = true;
  162. int ret = 0;
  163. if (!i915_pipe_enabled(dev, pipe)) {
  164. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  165. "pipe %c\n", pipe_name(pipe));
  166. return 0;
  167. }
  168. /* Get vtotal. */
  169. vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
  170. if (INTEL_INFO(dev)->gen >= 4) {
  171. /* No obvious pixelcount register. Only query vertical
  172. * scanout position from Display scan line register.
  173. */
  174. position = I915_READ(PIPEDSL(pipe));
  175. /* Decode into vertical scanout position. Don't have
  176. * horizontal scanout position.
  177. */
  178. *vpos = position & 0x1fff;
  179. *hpos = 0;
  180. } else {
  181. /* Have access to pixelcount since start of frame.
  182. * We can split this into vertical and horizontal
  183. * scanout position.
  184. */
  185. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  186. htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
  187. *vpos = position / htotal;
  188. *hpos = position - (*vpos * htotal);
  189. }
  190. /* Query vblank area. */
  191. vbl = I915_READ(VBLANK(pipe));
  192. /* Test position against vblank region. */
  193. vbl_start = vbl & 0x1fff;
  194. vbl_end = (vbl >> 16) & 0x1fff;
  195. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  196. in_vbl = false;
  197. /* Inside "upper part" of vblank area? Apply corrective offset: */
  198. if (in_vbl && (*vpos >= vbl_start))
  199. *vpos = *vpos - vtotal;
  200. /* Readouts valid? */
  201. if (vbl > 0)
  202. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  203. /* In vblank? */
  204. if (in_vbl)
  205. ret |= DRM_SCANOUTPOS_INVBL;
  206. return ret;
  207. }
  208. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  209. int *max_error,
  210. struct timeval *vblank_time,
  211. unsigned flags)
  212. {
  213. struct drm_i915_private *dev_priv = dev->dev_private;
  214. struct drm_crtc *crtc;
  215. if (pipe < 0 || pipe >= dev_priv->num_pipe) {
  216. DRM_ERROR("Invalid crtc %d\n", pipe);
  217. return -EINVAL;
  218. }
  219. /* Get drm_crtc to timestamp: */
  220. crtc = intel_get_crtc_for_pipe(dev, pipe);
  221. if (crtc == NULL) {
  222. DRM_ERROR("Invalid crtc %d\n", pipe);
  223. return -EINVAL;
  224. }
  225. if (!crtc->enabled) {
  226. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  227. return -EBUSY;
  228. }
  229. /* Helper routine in DRM core does all the work: */
  230. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  231. vblank_time, flags,
  232. crtc);
  233. }
  234. /*
  235. * Handle hotplug events outside the interrupt handler proper.
  236. */
  237. static void i915_hotplug_work_func(struct work_struct *work)
  238. {
  239. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  240. hotplug_work);
  241. struct drm_device *dev = dev_priv->dev;
  242. struct drm_mode_config *mode_config = &dev->mode_config;
  243. struct intel_encoder *encoder;
  244. mutex_lock(&mode_config->mutex);
  245. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  246. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  247. if (encoder->hot_plug)
  248. encoder->hot_plug(encoder);
  249. mutex_unlock(&mode_config->mutex);
  250. /* Just fire off a uevent and let userspace tell us what to do */
  251. drm_helper_hpd_irq_event(dev);
  252. }
  253. static void i915_handle_rps_change(struct drm_device *dev)
  254. {
  255. drm_i915_private_t *dev_priv = dev->dev_private;
  256. u32 busy_up, busy_down, max_avg, min_avg;
  257. u8 new_delay = dev_priv->cur_delay;
  258. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  259. busy_up = I915_READ(RCPREVBSYTUPAVG);
  260. busy_down = I915_READ(RCPREVBSYTDNAVG);
  261. max_avg = I915_READ(RCBMAXAVG);
  262. min_avg = I915_READ(RCBMINAVG);
  263. /* Handle RCS change request from hw */
  264. if (busy_up > max_avg) {
  265. if (dev_priv->cur_delay != dev_priv->max_delay)
  266. new_delay = dev_priv->cur_delay - 1;
  267. if (new_delay < dev_priv->max_delay)
  268. new_delay = dev_priv->max_delay;
  269. } else if (busy_down < min_avg) {
  270. if (dev_priv->cur_delay != dev_priv->min_delay)
  271. new_delay = dev_priv->cur_delay + 1;
  272. if (new_delay > dev_priv->min_delay)
  273. new_delay = dev_priv->min_delay;
  274. }
  275. if (ironlake_set_drps(dev, new_delay))
  276. dev_priv->cur_delay = new_delay;
  277. return;
  278. }
  279. static void notify_ring(struct drm_device *dev,
  280. struct intel_ring_buffer *ring)
  281. {
  282. struct drm_i915_private *dev_priv = dev->dev_private;
  283. if (ring->obj == NULL)
  284. return;
  285. trace_i915_gem_request_complete(ring, ring->get_seqno(ring));
  286. wake_up_all(&ring->irq_queue);
  287. if (i915_enable_hangcheck) {
  288. dev_priv->hangcheck_count = 0;
  289. mod_timer(&dev_priv->hangcheck_timer,
  290. jiffies +
  291. msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  292. }
  293. }
  294. static void gen6_pm_rps_work(struct work_struct *work)
  295. {
  296. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  297. rps_work);
  298. u8 new_delay = dev_priv->cur_delay;
  299. u32 pm_iir, pm_imr;
  300. spin_lock_irq(&dev_priv->rps_lock);
  301. pm_iir = dev_priv->pm_iir;
  302. dev_priv->pm_iir = 0;
  303. pm_imr = I915_READ(GEN6_PMIMR);
  304. I915_WRITE(GEN6_PMIMR, 0);
  305. spin_unlock_irq(&dev_priv->rps_lock);
  306. if (!pm_iir)
  307. return;
  308. mutex_lock(&dev_priv->dev->struct_mutex);
  309. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
  310. if (dev_priv->cur_delay != dev_priv->max_delay)
  311. new_delay = dev_priv->cur_delay + 1;
  312. if (new_delay > dev_priv->max_delay)
  313. new_delay = dev_priv->max_delay;
  314. } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
  315. gen6_gt_force_wake_get(dev_priv);
  316. if (dev_priv->cur_delay != dev_priv->min_delay)
  317. new_delay = dev_priv->cur_delay - 1;
  318. if (new_delay < dev_priv->min_delay) {
  319. new_delay = dev_priv->min_delay;
  320. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  321. I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
  322. ((new_delay << 16) & 0x3f0000));
  323. } else {
  324. /* Make sure we continue to get down interrupts
  325. * until we hit the minimum frequency */
  326. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  327. I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
  328. }
  329. gen6_gt_force_wake_put(dev_priv);
  330. }
  331. gen6_set_rps(dev_priv->dev, new_delay);
  332. dev_priv->cur_delay = new_delay;
  333. /*
  334. * rps_lock not held here because clearing is non-destructive. There is
  335. * an *extremely* unlikely race with gen6_rps_enable() that is prevented
  336. * by holding struct_mutex for the duration of the write.
  337. */
  338. mutex_unlock(&dev_priv->dev->struct_mutex);
  339. }
  340. static void snb_gt_irq_handler(struct drm_device *dev,
  341. struct drm_i915_private *dev_priv,
  342. u32 gt_iir)
  343. {
  344. if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
  345. GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
  346. notify_ring(dev, &dev_priv->ring[RCS]);
  347. if (gt_iir & GEN6_BSD_USER_INTERRUPT)
  348. notify_ring(dev, &dev_priv->ring[VCS]);
  349. if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
  350. notify_ring(dev, &dev_priv->ring[BCS]);
  351. if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  352. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  353. GT_RENDER_CS_ERROR_INTERRUPT)) {
  354. DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
  355. i915_handle_error(dev, false);
  356. }
  357. }
  358. static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
  359. u32 pm_iir)
  360. {
  361. unsigned long flags;
  362. /*
  363. * IIR bits should never already be set because IMR should
  364. * prevent an interrupt from being shown in IIR. The warning
  365. * displays a case where we've unsafely cleared
  366. * dev_priv->pm_iir. Although missing an interrupt of the same
  367. * type is not a problem, it displays a problem in the logic.
  368. *
  369. * The mask bit in IMR is cleared by rps_work.
  370. */
  371. spin_lock_irqsave(&dev_priv->rps_lock, flags);
  372. WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
  373. dev_priv->pm_iir |= pm_iir;
  374. I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
  375. POSTING_READ(GEN6_PMIMR);
  376. spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
  377. queue_work(dev_priv->wq, &dev_priv->rps_work);
  378. }
  379. static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS)
  380. {
  381. struct drm_device *dev = (struct drm_device *) arg;
  382. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  383. u32 iir, gt_iir, pm_iir;
  384. irqreturn_t ret = IRQ_NONE;
  385. unsigned long irqflags;
  386. int pipe;
  387. u32 pipe_stats[I915_MAX_PIPES];
  388. u32 vblank_status;
  389. int vblank = 0;
  390. bool blc_event;
  391. atomic_inc(&dev_priv->irq_received);
  392. vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS |
  393. PIPE_VBLANK_INTERRUPT_STATUS;
  394. while (true) {
  395. iir = I915_READ(VLV_IIR);
  396. gt_iir = I915_READ(GTIIR);
  397. pm_iir = I915_READ(GEN6_PMIIR);
  398. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  399. goto out;
  400. ret = IRQ_HANDLED;
  401. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  402. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  403. for_each_pipe(pipe) {
  404. int reg = PIPESTAT(pipe);
  405. pipe_stats[pipe] = I915_READ(reg);
  406. /*
  407. * Clear the PIPE*STAT regs before the IIR
  408. */
  409. if (pipe_stats[pipe] & 0x8000ffff) {
  410. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  411. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  412. pipe_name(pipe));
  413. I915_WRITE(reg, pipe_stats[pipe]);
  414. }
  415. }
  416. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  417. /* Consume port. Then clear IIR or we'll miss events */
  418. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  419. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  420. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  421. hotplug_status);
  422. if (hotplug_status & dev_priv->hotplug_supported_mask)
  423. queue_work(dev_priv->wq,
  424. &dev_priv->hotplug_work);
  425. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  426. I915_READ(PORT_HOTPLUG_STAT);
  427. }
  428. if (iir & I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT) {
  429. drm_handle_vblank(dev, 0);
  430. vblank++;
  431. intel_finish_page_flip(dev, 0);
  432. }
  433. if (iir & I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT) {
  434. drm_handle_vblank(dev, 1);
  435. vblank++;
  436. intel_finish_page_flip(dev, 0);
  437. }
  438. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  439. blc_event = true;
  440. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  441. gen6_queue_rps_work(dev_priv, pm_iir);
  442. I915_WRITE(GTIIR, gt_iir);
  443. I915_WRITE(GEN6_PMIIR, pm_iir);
  444. I915_WRITE(VLV_IIR, iir);
  445. }
  446. out:
  447. return ret;
  448. }
  449. static void pch_irq_handler(struct drm_device *dev, u32 pch_iir)
  450. {
  451. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  452. int pipe;
  453. if (pch_iir & SDE_AUDIO_POWER_MASK)
  454. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  455. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  456. SDE_AUDIO_POWER_SHIFT);
  457. if (pch_iir & SDE_GMBUS)
  458. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  459. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  460. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  461. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  462. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  463. if (pch_iir & SDE_POISON)
  464. DRM_ERROR("PCH poison interrupt\n");
  465. if (pch_iir & SDE_FDI_MASK)
  466. for_each_pipe(pipe)
  467. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  468. pipe_name(pipe),
  469. I915_READ(FDI_RX_IIR(pipe)));
  470. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  471. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  472. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  473. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  474. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  475. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  476. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  477. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  478. }
  479. static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
  480. {
  481. struct drm_device *dev = (struct drm_device *) arg;
  482. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  483. u32 de_iir, gt_iir, de_ier, pm_iir;
  484. irqreturn_t ret = IRQ_NONE;
  485. int i;
  486. atomic_inc(&dev_priv->irq_received);
  487. /* disable master interrupt before clearing iir */
  488. de_ier = I915_READ(DEIER);
  489. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  490. gt_iir = I915_READ(GTIIR);
  491. if (gt_iir) {
  492. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  493. I915_WRITE(GTIIR, gt_iir);
  494. ret = IRQ_HANDLED;
  495. }
  496. de_iir = I915_READ(DEIIR);
  497. if (de_iir) {
  498. if (de_iir & DE_GSE_IVB)
  499. intel_opregion_gse_intr(dev);
  500. for (i = 0; i < 3; i++) {
  501. if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
  502. intel_prepare_page_flip(dev, i);
  503. intel_finish_page_flip_plane(dev, i);
  504. }
  505. if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
  506. drm_handle_vblank(dev, i);
  507. }
  508. /* check event from PCH */
  509. if (de_iir & DE_PCH_EVENT_IVB) {
  510. u32 pch_iir = I915_READ(SDEIIR);
  511. if (pch_iir & SDE_HOTPLUG_MASK_CPT)
  512. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  513. pch_irq_handler(dev, pch_iir);
  514. /* clear PCH hotplug event before clear CPU irq */
  515. I915_WRITE(SDEIIR, pch_iir);
  516. }
  517. I915_WRITE(DEIIR, de_iir);
  518. ret = IRQ_HANDLED;
  519. }
  520. pm_iir = I915_READ(GEN6_PMIIR);
  521. if (pm_iir) {
  522. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  523. gen6_queue_rps_work(dev_priv, pm_iir);
  524. I915_WRITE(GEN6_PMIIR, pm_iir);
  525. ret = IRQ_HANDLED;
  526. }
  527. I915_WRITE(DEIER, de_ier);
  528. POSTING_READ(DEIER);
  529. return ret;
  530. }
  531. static void ilk_gt_irq_handler(struct drm_device *dev,
  532. struct drm_i915_private *dev_priv,
  533. u32 gt_iir)
  534. {
  535. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  536. notify_ring(dev, &dev_priv->ring[RCS]);
  537. if (gt_iir & GT_BSD_USER_INTERRUPT)
  538. notify_ring(dev, &dev_priv->ring[VCS]);
  539. }
  540. static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
  541. {
  542. struct drm_device *dev = (struct drm_device *) arg;
  543. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  544. int ret = IRQ_NONE;
  545. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  546. u32 hotplug_mask;
  547. atomic_inc(&dev_priv->irq_received);
  548. /* disable master interrupt before clearing iir */
  549. de_ier = I915_READ(DEIER);
  550. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  551. POSTING_READ(DEIER);
  552. de_iir = I915_READ(DEIIR);
  553. gt_iir = I915_READ(GTIIR);
  554. pch_iir = I915_READ(SDEIIR);
  555. pm_iir = I915_READ(GEN6_PMIIR);
  556. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
  557. (!IS_GEN6(dev) || pm_iir == 0))
  558. goto done;
  559. if (HAS_PCH_CPT(dev))
  560. hotplug_mask = SDE_HOTPLUG_MASK_CPT;
  561. else
  562. hotplug_mask = SDE_HOTPLUG_MASK;
  563. ret = IRQ_HANDLED;
  564. if (IS_GEN5(dev))
  565. ilk_gt_irq_handler(dev, dev_priv, gt_iir);
  566. else
  567. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  568. if (de_iir & DE_GSE)
  569. intel_opregion_gse_intr(dev);
  570. if (de_iir & DE_PLANEA_FLIP_DONE) {
  571. intel_prepare_page_flip(dev, 0);
  572. intel_finish_page_flip_plane(dev, 0);
  573. }
  574. if (de_iir & DE_PLANEB_FLIP_DONE) {
  575. intel_prepare_page_flip(dev, 1);
  576. intel_finish_page_flip_plane(dev, 1);
  577. }
  578. if (de_iir & DE_PIPEA_VBLANK)
  579. drm_handle_vblank(dev, 0);
  580. if (de_iir & DE_PIPEB_VBLANK)
  581. drm_handle_vblank(dev, 1);
  582. /* check event from PCH */
  583. if (de_iir & DE_PCH_EVENT) {
  584. if (pch_iir & hotplug_mask)
  585. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  586. pch_irq_handler(dev, pch_iir);
  587. }
  588. if (de_iir & DE_PCU_EVENT) {
  589. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  590. i915_handle_rps_change(dev);
  591. }
  592. if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
  593. gen6_queue_rps_work(dev_priv, pm_iir);
  594. /* should clear PCH hotplug event before clear CPU irq */
  595. I915_WRITE(SDEIIR, pch_iir);
  596. I915_WRITE(GTIIR, gt_iir);
  597. I915_WRITE(DEIIR, de_iir);
  598. I915_WRITE(GEN6_PMIIR, pm_iir);
  599. done:
  600. I915_WRITE(DEIER, de_ier);
  601. POSTING_READ(DEIER);
  602. return ret;
  603. }
  604. /**
  605. * i915_error_work_func - do process context error handling work
  606. * @work: work struct
  607. *
  608. * Fire an error uevent so userspace can see that a hang or error
  609. * was detected.
  610. */
  611. static void i915_error_work_func(struct work_struct *work)
  612. {
  613. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  614. error_work);
  615. struct drm_device *dev = dev_priv->dev;
  616. char *error_event[] = { "ERROR=1", NULL };
  617. char *reset_event[] = { "RESET=1", NULL };
  618. char *reset_done_event[] = { "ERROR=0", NULL };
  619. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  620. if (atomic_read(&dev_priv->mm.wedged)) {
  621. DRM_DEBUG_DRIVER("resetting chip\n");
  622. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  623. if (!i915_reset(dev)) {
  624. atomic_set(&dev_priv->mm.wedged, 0);
  625. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  626. }
  627. complete_all(&dev_priv->error_completion);
  628. }
  629. }
  630. #ifdef CONFIG_DEBUG_FS
  631. static struct drm_i915_error_object *
  632. i915_error_object_create(struct drm_i915_private *dev_priv,
  633. struct drm_i915_gem_object *src)
  634. {
  635. struct drm_i915_error_object *dst;
  636. int page, page_count;
  637. u32 reloc_offset;
  638. if (src == NULL || src->pages == NULL)
  639. return NULL;
  640. page_count = src->base.size / PAGE_SIZE;
  641. dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
  642. if (dst == NULL)
  643. return NULL;
  644. reloc_offset = src->gtt_offset;
  645. for (page = 0; page < page_count; page++) {
  646. unsigned long flags;
  647. void *d;
  648. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  649. if (d == NULL)
  650. goto unwind;
  651. local_irq_save(flags);
  652. if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
  653. src->has_global_gtt_mapping) {
  654. void __iomem *s;
  655. /* Simply ignore tiling or any overlapping fence.
  656. * It's part of the error state, and this hopefully
  657. * captures what the GPU read.
  658. */
  659. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  660. reloc_offset);
  661. memcpy_fromio(d, s, PAGE_SIZE);
  662. io_mapping_unmap_atomic(s);
  663. } else {
  664. void *s;
  665. drm_clflush_pages(&src->pages[page], 1);
  666. s = kmap_atomic(src->pages[page]);
  667. memcpy(d, s, PAGE_SIZE);
  668. kunmap_atomic(s);
  669. drm_clflush_pages(&src->pages[page], 1);
  670. }
  671. local_irq_restore(flags);
  672. dst->pages[page] = d;
  673. reloc_offset += PAGE_SIZE;
  674. }
  675. dst->page_count = page_count;
  676. dst->gtt_offset = src->gtt_offset;
  677. return dst;
  678. unwind:
  679. while (page--)
  680. kfree(dst->pages[page]);
  681. kfree(dst);
  682. return NULL;
  683. }
  684. static void
  685. i915_error_object_free(struct drm_i915_error_object *obj)
  686. {
  687. int page;
  688. if (obj == NULL)
  689. return;
  690. for (page = 0; page < obj->page_count; page++)
  691. kfree(obj->pages[page]);
  692. kfree(obj);
  693. }
  694. void
  695. i915_error_state_free(struct kref *error_ref)
  696. {
  697. struct drm_i915_error_state *error = container_of(error_ref,
  698. typeof(*error), ref);
  699. int i;
  700. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  701. i915_error_object_free(error->ring[i].batchbuffer);
  702. i915_error_object_free(error->ring[i].ringbuffer);
  703. kfree(error->ring[i].requests);
  704. }
  705. kfree(error->active_bo);
  706. kfree(error->overlay);
  707. kfree(error);
  708. }
  709. static void capture_bo(struct drm_i915_error_buffer *err,
  710. struct drm_i915_gem_object *obj)
  711. {
  712. err->size = obj->base.size;
  713. err->name = obj->base.name;
  714. err->seqno = obj->last_rendering_seqno;
  715. err->gtt_offset = obj->gtt_offset;
  716. err->read_domains = obj->base.read_domains;
  717. err->write_domain = obj->base.write_domain;
  718. err->fence_reg = obj->fence_reg;
  719. err->pinned = 0;
  720. if (obj->pin_count > 0)
  721. err->pinned = 1;
  722. if (obj->user_pin_count > 0)
  723. err->pinned = -1;
  724. err->tiling = obj->tiling_mode;
  725. err->dirty = obj->dirty;
  726. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  727. err->ring = obj->ring ? obj->ring->id : -1;
  728. err->cache_level = obj->cache_level;
  729. }
  730. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  731. int count, struct list_head *head)
  732. {
  733. struct drm_i915_gem_object *obj;
  734. int i = 0;
  735. list_for_each_entry(obj, head, mm_list) {
  736. capture_bo(err++, obj);
  737. if (++i == count)
  738. break;
  739. }
  740. return i;
  741. }
  742. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  743. int count, struct list_head *head)
  744. {
  745. struct drm_i915_gem_object *obj;
  746. int i = 0;
  747. list_for_each_entry(obj, head, gtt_list) {
  748. if (obj->pin_count == 0)
  749. continue;
  750. capture_bo(err++, obj);
  751. if (++i == count)
  752. break;
  753. }
  754. return i;
  755. }
  756. static void i915_gem_record_fences(struct drm_device *dev,
  757. struct drm_i915_error_state *error)
  758. {
  759. struct drm_i915_private *dev_priv = dev->dev_private;
  760. int i;
  761. /* Fences */
  762. switch (INTEL_INFO(dev)->gen) {
  763. case 7:
  764. case 6:
  765. for (i = 0; i < 16; i++)
  766. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  767. break;
  768. case 5:
  769. case 4:
  770. for (i = 0; i < 16; i++)
  771. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  772. break;
  773. case 3:
  774. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  775. for (i = 0; i < 8; i++)
  776. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  777. case 2:
  778. for (i = 0; i < 8; i++)
  779. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  780. break;
  781. }
  782. }
  783. static struct drm_i915_error_object *
  784. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  785. struct intel_ring_buffer *ring)
  786. {
  787. struct drm_i915_gem_object *obj;
  788. u32 seqno;
  789. if (!ring->get_seqno)
  790. return NULL;
  791. seqno = ring->get_seqno(ring);
  792. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  793. if (obj->ring != ring)
  794. continue;
  795. if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
  796. continue;
  797. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  798. continue;
  799. /* We need to copy these to an anonymous buffer as the simplest
  800. * method to avoid being overwritten by userspace.
  801. */
  802. return i915_error_object_create(dev_priv, obj);
  803. }
  804. return NULL;
  805. }
  806. static void i915_record_ring_state(struct drm_device *dev,
  807. struct drm_i915_error_state *error,
  808. struct intel_ring_buffer *ring)
  809. {
  810. struct drm_i915_private *dev_priv = dev->dev_private;
  811. if (INTEL_INFO(dev)->gen >= 6) {
  812. error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
  813. error->semaphore_mboxes[ring->id][0]
  814. = I915_READ(RING_SYNC_0(ring->mmio_base));
  815. error->semaphore_mboxes[ring->id][1]
  816. = I915_READ(RING_SYNC_1(ring->mmio_base));
  817. }
  818. if (INTEL_INFO(dev)->gen >= 4) {
  819. error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
  820. error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
  821. error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
  822. error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
  823. error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
  824. if (ring->id == RCS) {
  825. error->instdone1 = I915_READ(INSTDONE1);
  826. error->bbaddr = I915_READ64(BB_ADDR);
  827. }
  828. } else {
  829. error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
  830. error->ipeir[ring->id] = I915_READ(IPEIR);
  831. error->ipehr[ring->id] = I915_READ(IPEHR);
  832. error->instdone[ring->id] = I915_READ(INSTDONE);
  833. }
  834. error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
  835. error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
  836. error->seqno[ring->id] = ring->get_seqno(ring);
  837. error->acthd[ring->id] = intel_ring_get_active_head(ring);
  838. error->head[ring->id] = I915_READ_HEAD(ring);
  839. error->tail[ring->id] = I915_READ_TAIL(ring);
  840. error->cpu_ring_head[ring->id] = ring->head;
  841. error->cpu_ring_tail[ring->id] = ring->tail;
  842. }
  843. static void i915_gem_record_rings(struct drm_device *dev,
  844. struct drm_i915_error_state *error)
  845. {
  846. struct drm_i915_private *dev_priv = dev->dev_private;
  847. struct drm_i915_gem_request *request;
  848. int i, count;
  849. for (i = 0; i < I915_NUM_RINGS; i++) {
  850. struct intel_ring_buffer *ring = &dev_priv->ring[i];
  851. if (ring->obj == NULL)
  852. continue;
  853. i915_record_ring_state(dev, error, ring);
  854. error->ring[i].batchbuffer =
  855. i915_error_first_batchbuffer(dev_priv, ring);
  856. error->ring[i].ringbuffer =
  857. i915_error_object_create(dev_priv, ring->obj);
  858. count = 0;
  859. list_for_each_entry(request, &ring->request_list, list)
  860. count++;
  861. error->ring[i].num_requests = count;
  862. error->ring[i].requests =
  863. kmalloc(count*sizeof(struct drm_i915_error_request),
  864. GFP_ATOMIC);
  865. if (error->ring[i].requests == NULL) {
  866. error->ring[i].num_requests = 0;
  867. continue;
  868. }
  869. count = 0;
  870. list_for_each_entry(request, &ring->request_list, list) {
  871. struct drm_i915_error_request *erq;
  872. erq = &error->ring[i].requests[count++];
  873. erq->seqno = request->seqno;
  874. erq->jiffies = request->emitted_jiffies;
  875. erq->tail = request->tail;
  876. }
  877. }
  878. }
  879. /**
  880. * i915_capture_error_state - capture an error record for later analysis
  881. * @dev: drm device
  882. *
  883. * Should be called when an error is detected (either a hang or an error
  884. * interrupt) to capture error state from the time of the error. Fills
  885. * out a structure which becomes available in debugfs for user level tools
  886. * to pick up.
  887. */
  888. static void i915_capture_error_state(struct drm_device *dev)
  889. {
  890. struct drm_i915_private *dev_priv = dev->dev_private;
  891. struct drm_i915_gem_object *obj;
  892. struct drm_i915_error_state *error;
  893. unsigned long flags;
  894. int i, pipe;
  895. spin_lock_irqsave(&dev_priv->error_lock, flags);
  896. error = dev_priv->first_error;
  897. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  898. if (error)
  899. return;
  900. /* Account for pipe specific data like PIPE*STAT */
  901. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  902. if (!error) {
  903. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  904. return;
  905. }
  906. DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
  907. dev->primary->index);
  908. kref_init(&error->ref);
  909. error->eir = I915_READ(EIR);
  910. error->pgtbl_er = I915_READ(PGTBL_ER);
  911. if (HAS_PCH_SPLIT(dev))
  912. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  913. else if (IS_VALLEYVIEW(dev))
  914. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  915. else if (IS_GEN2(dev))
  916. error->ier = I915_READ16(IER);
  917. else
  918. error->ier = I915_READ(IER);
  919. for_each_pipe(pipe)
  920. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  921. if (INTEL_INFO(dev)->gen >= 6) {
  922. error->error = I915_READ(ERROR_GEN6);
  923. error->done_reg = I915_READ(DONE_REG);
  924. }
  925. i915_gem_record_fences(dev, error);
  926. i915_gem_record_rings(dev, error);
  927. /* Record buffers on the active and pinned lists. */
  928. error->active_bo = NULL;
  929. error->pinned_bo = NULL;
  930. i = 0;
  931. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  932. i++;
  933. error->active_bo_count = i;
  934. list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list)
  935. if (obj->pin_count)
  936. i++;
  937. error->pinned_bo_count = i - error->active_bo_count;
  938. error->active_bo = NULL;
  939. error->pinned_bo = NULL;
  940. if (i) {
  941. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  942. GFP_ATOMIC);
  943. if (error->active_bo)
  944. error->pinned_bo =
  945. error->active_bo + error->active_bo_count;
  946. }
  947. if (error->active_bo)
  948. error->active_bo_count =
  949. capture_active_bo(error->active_bo,
  950. error->active_bo_count,
  951. &dev_priv->mm.active_list);
  952. if (error->pinned_bo)
  953. error->pinned_bo_count =
  954. capture_pinned_bo(error->pinned_bo,
  955. error->pinned_bo_count,
  956. &dev_priv->mm.gtt_list);
  957. do_gettimeofday(&error->time);
  958. error->overlay = intel_overlay_capture_error_state(dev);
  959. error->display = intel_display_capture_error_state(dev);
  960. spin_lock_irqsave(&dev_priv->error_lock, flags);
  961. if (dev_priv->first_error == NULL) {
  962. dev_priv->first_error = error;
  963. error = NULL;
  964. }
  965. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  966. if (error)
  967. i915_error_state_free(&error->ref);
  968. }
  969. void i915_destroy_error_state(struct drm_device *dev)
  970. {
  971. struct drm_i915_private *dev_priv = dev->dev_private;
  972. struct drm_i915_error_state *error;
  973. unsigned long flags;
  974. spin_lock_irqsave(&dev_priv->error_lock, flags);
  975. error = dev_priv->first_error;
  976. dev_priv->first_error = NULL;
  977. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  978. if (error)
  979. kref_put(&error->ref, i915_error_state_free);
  980. }
  981. #else
  982. #define i915_capture_error_state(x)
  983. #endif
  984. static void i915_report_and_clear_eir(struct drm_device *dev)
  985. {
  986. struct drm_i915_private *dev_priv = dev->dev_private;
  987. u32 eir = I915_READ(EIR);
  988. int pipe;
  989. if (!eir)
  990. return;
  991. pr_err("render error detected, EIR: 0x%08x\n", eir);
  992. if (IS_G4X(dev)) {
  993. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  994. u32 ipeir = I915_READ(IPEIR_I965);
  995. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  996. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  997. pr_err(" INSTDONE: 0x%08x\n",
  998. I915_READ(INSTDONE_I965));
  999. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1000. pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
  1001. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1002. I915_WRITE(IPEIR_I965, ipeir);
  1003. POSTING_READ(IPEIR_I965);
  1004. }
  1005. if (eir & GM45_ERROR_PAGE_TABLE) {
  1006. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1007. pr_err("page table error\n");
  1008. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1009. I915_WRITE(PGTBL_ER, pgtbl_err);
  1010. POSTING_READ(PGTBL_ER);
  1011. }
  1012. }
  1013. if (!IS_GEN2(dev)) {
  1014. if (eir & I915_ERROR_PAGE_TABLE) {
  1015. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1016. pr_err("page table error\n");
  1017. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1018. I915_WRITE(PGTBL_ER, pgtbl_err);
  1019. POSTING_READ(PGTBL_ER);
  1020. }
  1021. }
  1022. if (eir & I915_ERROR_MEMORY_REFRESH) {
  1023. pr_err("memory refresh error:\n");
  1024. for_each_pipe(pipe)
  1025. pr_err("pipe %c stat: 0x%08x\n",
  1026. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  1027. /* pipestat has already been acked */
  1028. }
  1029. if (eir & I915_ERROR_INSTRUCTION) {
  1030. pr_err("instruction error\n");
  1031. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  1032. if (INTEL_INFO(dev)->gen < 4) {
  1033. u32 ipeir = I915_READ(IPEIR);
  1034. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  1035. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  1036. pr_err(" INSTDONE: 0x%08x\n", I915_READ(INSTDONE));
  1037. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  1038. I915_WRITE(IPEIR, ipeir);
  1039. POSTING_READ(IPEIR);
  1040. } else {
  1041. u32 ipeir = I915_READ(IPEIR_I965);
  1042. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1043. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1044. pr_err(" INSTDONE: 0x%08x\n",
  1045. I915_READ(INSTDONE_I965));
  1046. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1047. pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
  1048. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1049. I915_WRITE(IPEIR_I965, ipeir);
  1050. POSTING_READ(IPEIR_I965);
  1051. }
  1052. }
  1053. I915_WRITE(EIR, eir);
  1054. POSTING_READ(EIR);
  1055. eir = I915_READ(EIR);
  1056. if (eir) {
  1057. /*
  1058. * some errors might have become stuck,
  1059. * mask them.
  1060. */
  1061. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  1062. I915_WRITE(EMR, I915_READ(EMR) | eir);
  1063. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1064. }
  1065. }
  1066. /**
  1067. * i915_handle_error - handle an error interrupt
  1068. * @dev: drm device
  1069. *
  1070. * Do some basic checking of regsiter state at error interrupt time and
  1071. * dump it to the syslog. Also call i915_capture_error_state() to make
  1072. * sure we get a record and make it available in debugfs. Fire a uevent
  1073. * so userspace knows something bad happened (should trigger collection
  1074. * of a ring dump etc.).
  1075. */
  1076. void i915_handle_error(struct drm_device *dev, bool wedged)
  1077. {
  1078. struct drm_i915_private *dev_priv = dev->dev_private;
  1079. i915_capture_error_state(dev);
  1080. i915_report_and_clear_eir(dev);
  1081. if (wedged) {
  1082. INIT_COMPLETION(dev_priv->error_completion);
  1083. atomic_set(&dev_priv->mm.wedged, 1);
  1084. /*
  1085. * Wakeup waiting processes so they don't hang
  1086. */
  1087. wake_up_all(&dev_priv->ring[RCS].irq_queue);
  1088. if (HAS_BSD(dev))
  1089. wake_up_all(&dev_priv->ring[VCS].irq_queue);
  1090. if (HAS_BLT(dev))
  1091. wake_up_all(&dev_priv->ring[BCS].irq_queue);
  1092. }
  1093. queue_work(dev_priv->wq, &dev_priv->error_work);
  1094. }
  1095. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  1096. {
  1097. drm_i915_private_t *dev_priv = dev->dev_private;
  1098. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1099. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1100. struct drm_i915_gem_object *obj;
  1101. struct intel_unpin_work *work;
  1102. unsigned long flags;
  1103. bool stall_detected;
  1104. /* Ignore early vblank irqs */
  1105. if (intel_crtc == NULL)
  1106. return;
  1107. spin_lock_irqsave(&dev->event_lock, flags);
  1108. work = intel_crtc->unpin_work;
  1109. if (work == NULL || work->pending || !work->enable_stall_check) {
  1110. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1111. spin_unlock_irqrestore(&dev->event_lock, flags);
  1112. return;
  1113. }
  1114. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1115. obj = work->pending_flip_obj;
  1116. if (INTEL_INFO(dev)->gen >= 4) {
  1117. int dspsurf = DSPSURF(intel_crtc->plane);
  1118. stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
  1119. obj->gtt_offset;
  1120. } else {
  1121. int dspaddr = DSPADDR(intel_crtc->plane);
  1122. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1123. crtc->y * crtc->fb->pitches[0] +
  1124. crtc->x * crtc->fb->bits_per_pixel/8);
  1125. }
  1126. spin_unlock_irqrestore(&dev->event_lock, flags);
  1127. if (stall_detected) {
  1128. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1129. intel_prepare_page_flip(dev, intel_crtc->plane);
  1130. }
  1131. }
  1132. /* Called from drm generic code, passed 'crtc' which
  1133. * we use as a pipe index
  1134. */
  1135. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1136. {
  1137. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1138. unsigned long irqflags;
  1139. if (!i915_pipe_enabled(dev, pipe))
  1140. return -EINVAL;
  1141. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1142. if (INTEL_INFO(dev)->gen >= 4)
  1143. i915_enable_pipestat(dev_priv, pipe,
  1144. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1145. else
  1146. i915_enable_pipestat(dev_priv, pipe,
  1147. PIPE_VBLANK_INTERRUPT_ENABLE);
  1148. /* maintain vblank delivery even in deep C-states */
  1149. if (dev_priv->info->gen == 3)
  1150. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
  1151. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1152. return 0;
  1153. }
  1154. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1155. {
  1156. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1157. unsigned long irqflags;
  1158. if (!i915_pipe_enabled(dev, pipe))
  1159. return -EINVAL;
  1160. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1161. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1162. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1163. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1164. return 0;
  1165. }
  1166. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1167. {
  1168. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1169. unsigned long irqflags;
  1170. if (!i915_pipe_enabled(dev, pipe))
  1171. return -EINVAL;
  1172. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1173. ironlake_enable_display_irq(dev_priv,
  1174. DE_PIPEA_VBLANK_IVB << (5 * pipe));
  1175. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1176. return 0;
  1177. }
  1178. static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
  1179. {
  1180. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1181. unsigned long irqflags;
  1182. u32 dpfl, imr;
  1183. if (!i915_pipe_enabled(dev, pipe))
  1184. return -EINVAL;
  1185. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1186. dpfl = I915_READ(VLV_DPFLIPSTAT);
  1187. imr = I915_READ(VLV_IMR);
  1188. if (pipe == 0) {
  1189. dpfl |= PIPEA_VBLANK_INT_EN;
  1190. imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1191. } else {
  1192. dpfl |= PIPEA_VBLANK_INT_EN;
  1193. imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1194. }
  1195. I915_WRITE(VLV_DPFLIPSTAT, dpfl);
  1196. I915_WRITE(VLV_IMR, imr);
  1197. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1198. return 0;
  1199. }
  1200. /* Called from drm generic code, passed 'crtc' which
  1201. * we use as a pipe index
  1202. */
  1203. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1204. {
  1205. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1206. unsigned long irqflags;
  1207. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1208. if (dev_priv->info->gen == 3)
  1209. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
  1210. i915_disable_pipestat(dev_priv, pipe,
  1211. PIPE_VBLANK_INTERRUPT_ENABLE |
  1212. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1213. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1214. }
  1215. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1216. {
  1217. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1218. unsigned long irqflags;
  1219. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1220. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1221. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1222. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1223. }
  1224. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1225. {
  1226. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1227. unsigned long irqflags;
  1228. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1229. ironlake_disable_display_irq(dev_priv,
  1230. DE_PIPEA_VBLANK_IVB << (pipe * 5));
  1231. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1232. }
  1233. static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
  1234. {
  1235. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1236. unsigned long irqflags;
  1237. u32 dpfl, imr;
  1238. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1239. dpfl = I915_READ(VLV_DPFLIPSTAT);
  1240. imr = I915_READ(VLV_IMR);
  1241. if (pipe == 0) {
  1242. dpfl &= ~PIPEA_VBLANK_INT_EN;
  1243. imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1244. } else {
  1245. dpfl &= ~PIPEB_VBLANK_INT_EN;
  1246. imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1247. }
  1248. I915_WRITE(VLV_IMR, imr);
  1249. I915_WRITE(VLV_DPFLIPSTAT, dpfl);
  1250. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1251. }
  1252. static u32
  1253. ring_last_seqno(struct intel_ring_buffer *ring)
  1254. {
  1255. return list_entry(ring->request_list.prev,
  1256. struct drm_i915_gem_request, list)->seqno;
  1257. }
  1258. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1259. {
  1260. /* We don't check whether the ring even exists before calling this
  1261. * function. Hence check whether it's initialized. */
  1262. if (ring->obj == NULL)
  1263. return true;
  1264. if (list_empty(&ring->request_list) ||
  1265. i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
  1266. /* Issue a wake-up to catch stuck h/w. */
  1267. if (waitqueue_active(&ring->irq_queue)) {
  1268. DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
  1269. ring->name);
  1270. wake_up_all(&ring->irq_queue);
  1271. *err = true;
  1272. }
  1273. return true;
  1274. }
  1275. return false;
  1276. }
  1277. static bool kick_ring(struct intel_ring_buffer *ring)
  1278. {
  1279. struct drm_device *dev = ring->dev;
  1280. struct drm_i915_private *dev_priv = dev->dev_private;
  1281. u32 tmp = I915_READ_CTL(ring);
  1282. if (tmp & RING_WAIT) {
  1283. DRM_ERROR("Kicking stuck wait on %s\n",
  1284. ring->name);
  1285. I915_WRITE_CTL(ring, tmp);
  1286. return true;
  1287. }
  1288. return false;
  1289. }
  1290. static bool i915_hangcheck_hung(struct drm_device *dev)
  1291. {
  1292. drm_i915_private_t *dev_priv = dev->dev_private;
  1293. if (dev_priv->hangcheck_count++ > 1) {
  1294. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1295. i915_handle_error(dev, true);
  1296. if (!IS_GEN2(dev)) {
  1297. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1298. * If so we can simply poke the RB_WAIT bit
  1299. * and break the hang. This should work on
  1300. * all but the second generation chipsets.
  1301. */
  1302. if (kick_ring(&dev_priv->ring[RCS]))
  1303. return false;
  1304. if (HAS_BSD(dev) && kick_ring(&dev_priv->ring[VCS]))
  1305. return false;
  1306. if (HAS_BLT(dev) && kick_ring(&dev_priv->ring[BCS]))
  1307. return false;
  1308. }
  1309. return true;
  1310. }
  1311. return false;
  1312. }
  1313. /**
  1314. * This is called when the chip hasn't reported back with completed
  1315. * batchbuffers in a long time. The first time this is called we simply record
  1316. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1317. * again, we assume the chip is wedged and try to fix it.
  1318. */
  1319. void i915_hangcheck_elapsed(unsigned long data)
  1320. {
  1321. struct drm_device *dev = (struct drm_device *)data;
  1322. drm_i915_private_t *dev_priv = dev->dev_private;
  1323. uint32_t acthd, instdone, instdone1, acthd_bsd, acthd_blt;
  1324. bool err = false;
  1325. if (!i915_enable_hangcheck)
  1326. return;
  1327. /* If all work is done then ACTHD clearly hasn't advanced. */
  1328. if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
  1329. i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
  1330. i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
  1331. if (err) {
  1332. if (i915_hangcheck_hung(dev))
  1333. return;
  1334. goto repeat;
  1335. }
  1336. dev_priv->hangcheck_count = 0;
  1337. return;
  1338. }
  1339. if (INTEL_INFO(dev)->gen < 4) {
  1340. instdone = I915_READ(INSTDONE);
  1341. instdone1 = 0;
  1342. } else {
  1343. instdone = I915_READ(INSTDONE_I965);
  1344. instdone1 = I915_READ(INSTDONE1);
  1345. }
  1346. acthd = intel_ring_get_active_head(&dev_priv->ring[RCS]);
  1347. acthd_bsd = HAS_BSD(dev) ?
  1348. intel_ring_get_active_head(&dev_priv->ring[VCS]) : 0;
  1349. acthd_blt = HAS_BLT(dev) ?
  1350. intel_ring_get_active_head(&dev_priv->ring[BCS]) : 0;
  1351. if (dev_priv->last_acthd == acthd &&
  1352. dev_priv->last_acthd_bsd == acthd_bsd &&
  1353. dev_priv->last_acthd_blt == acthd_blt &&
  1354. dev_priv->last_instdone == instdone &&
  1355. dev_priv->last_instdone1 == instdone1) {
  1356. if (i915_hangcheck_hung(dev))
  1357. return;
  1358. } else {
  1359. dev_priv->hangcheck_count = 0;
  1360. dev_priv->last_acthd = acthd;
  1361. dev_priv->last_acthd_bsd = acthd_bsd;
  1362. dev_priv->last_acthd_blt = acthd_blt;
  1363. dev_priv->last_instdone = instdone;
  1364. dev_priv->last_instdone1 = instdone1;
  1365. }
  1366. repeat:
  1367. /* Reset timer case chip hangs without another request being added */
  1368. mod_timer(&dev_priv->hangcheck_timer,
  1369. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1370. }
  1371. /* drm_dma.h hooks
  1372. */
  1373. static void ironlake_irq_preinstall(struct drm_device *dev)
  1374. {
  1375. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1376. atomic_set(&dev_priv->irq_received, 0);
  1377. I915_WRITE(HWSTAM, 0xeffe);
  1378. /* XXX hotplug from PCH */
  1379. I915_WRITE(DEIMR, 0xffffffff);
  1380. I915_WRITE(DEIER, 0x0);
  1381. POSTING_READ(DEIER);
  1382. /* and GT */
  1383. I915_WRITE(GTIMR, 0xffffffff);
  1384. I915_WRITE(GTIER, 0x0);
  1385. POSTING_READ(GTIER);
  1386. /* south display irq */
  1387. I915_WRITE(SDEIMR, 0xffffffff);
  1388. I915_WRITE(SDEIER, 0x0);
  1389. POSTING_READ(SDEIER);
  1390. }
  1391. static void valleyview_irq_preinstall(struct drm_device *dev)
  1392. {
  1393. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1394. int pipe;
  1395. atomic_set(&dev_priv->irq_received, 0);
  1396. /* VLV magic */
  1397. I915_WRITE(VLV_IMR, 0);
  1398. I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
  1399. I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
  1400. I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
  1401. /* and GT */
  1402. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1403. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1404. I915_WRITE(GTIMR, 0xffffffff);
  1405. I915_WRITE(GTIER, 0x0);
  1406. POSTING_READ(GTIER);
  1407. I915_WRITE(DPINVGTT, 0xff);
  1408. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1409. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1410. for_each_pipe(pipe)
  1411. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1412. I915_WRITE(VLV_IIR, 0xffffffff);
  1413. I915_WRITE(VLV_IMR, 0xffffffff);
  1414. I915_WRITE(VLV_IER, 0x0);
  1415. POSTING_READ(VLV_IER);
  1416. }
  1417. /*
  1418. * Enable digital hotplug on the PCH, and configure the DP short pulse
  1419. * duration to 2ms (which is the minimum in the Display Port spec)
  1420. *
  1421. * This register is the same on all known PCH chips.
  1422. */
  1423. static void ironlake_enable_pch_hotplug(struct drm_device *dev)
  1424. {
  1425. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1426. u32 hotplug;
  1427. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  1428. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  1429. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  1430. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  1431. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  1432. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  1433. }
  1434. static int ironlake_irq_postinstall(struct drm_device *dev)
  1435. {
  1436. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1437. /* enable kind of interrupts always enabled */
  1438. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1439. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1440. u32 render_irqs;
  1441. u32 hotplug_mask;
  1442. dev_priv->irq_mask = ~display_mask;
  1443. /* should always can generate irq */
  1444. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1445. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1446. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1447. POSTING_READ(DEIER);
  1448. dev_priv->gt_irq_mask = ~0;
  1449. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1450. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1451. if (IS_GEN6(dev))
  1452. render_irqs =
  1453. GT_USER_INTERRUPT |
  1454. GEN6_BSD_USER_INTERRUPT |
  1455. GEN6_BLITTER_USER_INTERRUPT;
  1456. else
  1457. render_irqs =
  1458. GT_USER_INTERRUPT |
  1459. GT_PIPE_NOTIFY |
  1460. GT_BSD_USER_INTERRUPT;
  1461. I915_WRITE(GTIER, render_irqs);
  1462. POSTING_READ(GTIER);
  1463. if (HAS_PCH_CPT(dev)) {
  1464. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1465. SDE_PORTB_HOTPLUG_CPT |
  1466. SDE_PORTC_HOTPLUG_CPT |
  1467. SDE_PORTD_HOTPLUG_CPT);
  1468. } else {
  1469. hotplug_mask = (SDE_CRT_HOTPLUG |
  1470. SDE_PORTB_HOTPLUG |
  1471. SDE_PORTC_HOTPLUG |
  1472. SDE_PORTD_HOTPLUG |
  1473. SDE_AUX_MASK);
  1474. }
  1475. dev_priv->pch_irq_mask = ~hotplug_mask;
  1476. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1477. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1478. I915_WRITE(SDEIER, hotplug_mask);
  1479. POSTING_READ(SDEIER);
  1480. ironlake_enable_pch_hotplug(dev);
  1481. if (IS_IRONLAKE_M(dev)) {
  1482. /* Clear & enable PCU event interrupts */
  1483. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1484. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1485. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1486. }
  1487. return 0;
  1488. }
  1489. static int ivybridge_irq_postinstall(struct drm_device *dev)
  1490. {
  1491. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1492. /* enable kind of interrupts always enabled */
  1493. u32 display_mask =
  1494. DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
  1495. DE_PLANEC_FLIP_DONE_IVB |
  1496. DE_PLANEB_FLIP_DONE_IVB |
  1497. DE_PLANEA_FLIP_DONE_IVB;
  1498. u32 render_irqs;
  1499. u32 hotplug_mask;
  1500. dev_priv->irq_mask = ~display_mask;
  1501. /* should always can generate irq */
  1502. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1503. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1504. I915_WRITE(DEIER,
  1505. display_mask |
  1506. DE_PIPEC_VBLANK_IVB |
  1507. DE_PIPEB_VBLANK_IVB |
  1508. DE_PIPEA_VBLANK_IVB);
  1509. POSTING_READ(DEIER);
  1510. dev_priv->gt_irq_mask = ~0;
  1511. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1512. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1513. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  1514. GEN6_BLITTER_USER_INTERRUPT;
  1515. I915_WRITE(GTIER, render_irqs);
  1516. POSTING_READ(GTIER);
  1517. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1518. SDE_PORTB_HOTPLUG_CPT |
  1519. SDE_PORTC_HOTPLUG_CPT |
  1520. SDE_PORTD_HOTPLUG_CPT);
  1521. dev_priv->pch_irq_mask = ~hotplug_mask;
  1522. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1523. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1524. I915_WRITE(SDEIER, hotplug_mask);
  1525. POSTING_READ(SDEIER);
  1526. ironlake_enable_pch_hotplug(dev);
  1527. return 0;
  1528. }
  1529. static int valleyview_irq_postinstall(struct drm_device *dev)
  1530. {
  1531. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1532. u32 render_irqs;
  1533. u32 enable_mask;
  1534. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1535. u16 msid;
  1536. enable_mask = I915_DISPLAY_PORT_INTERRUPT;
  1537. enable_mask |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1538. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1539. dev_priv->irq_mask = ~enable_mask;
  1540. dev_priv->pipestat[0] = 0;
  1541. dev_priv->pipestat[1] = 0;
  1542. /* Hack for broken MSIs on VLV */
  1543. pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
  1544. pci_read_config_word(dev->pdev, 0x98, &msid);
  1545. msid &= 0xff; /* mask out delivery bits */
  1546. msid |= (1<<14);
  1547. pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
  1548. I915_WRITE(VLV_IMR, dev_priv->irq_mask);
  1549. I915_WRITE(VLV_IER, enable_mask);
  1550. I915_WRITE(VLV_IIR, 0xffffffff);
  1551. I915_WRITE(PIPESTAT(0), 0xffff);
  1552. I915_WRITE(PIPESTAT(1), 0xffff);
  1553. POSTING_READ(VLV_IER);
  1554. I915_WRITE(VLV_IIR, 0xffffffff);
  1555. I915_WRITE(VLV_IIR, 0xffffffff);
  1556. render_irqs = GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT |
  1557. GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  1558. GT_GEN6_BLT_USER_INTERRUPT |
  1559. GT_GEN6_BSD_USER_INTERRUPT |
  1560. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  1561. GT_GEN7_L3_PARITY_ERROR_INTERRUPT |
  1562. GT_PIPE_NOTIFY |
  1563. GT_RENDER_CS_ERROR_INTERRUPT |
  1564. GT_SYNC_STATUS |
  1565. GT_USER_INTERRUPT;
  1566. dev_priv->gt_irq_mask = ~render_irqs;
  1567. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1568. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1569. I915_WRITE(GTIMR, 0);
  1570. I915_WRITE(GTIER, render_irqs);
  1571. POSTING_READ(GTIER);
  1572. /* ack & enable invalid PTE error interrupts */
  1573. #if 0 /* FIXME: add support to irq handler for checking these bits */
  1574. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  1575. I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
  1576. #endif
  1577. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1578. #if 0 /* FIXME: check register definitions; some have moved */
  1579. /* Note HDMI and DP share bits */
  1580. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1581. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1582. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1583. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1584. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1585. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1586. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1587. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1588. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1589. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1590. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1591. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1592. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1593. }
  1594. #endif
  1595. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1596. return 0;
  1597. }
  1598. static void valleyview_irq_uninstall(struct drm_device *dev)
  1599. {
  1600. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1601. int pipe;
  1602. if (!dev_priv)
  1603. return;
  1604. for_each_pipe(pipe)
  1605. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1606. I915_WRITE(HWSTAM, 0xffffffff);
  1607. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1608. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1609. for_each_pipe(pipe)
  1610. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1611. I915_WRITE(VLV_IIR, 0xffffffff);
  1612. I915_WRITE(VLV_IMR, 0xffffffff);
  1613. I915_WRITE(VLV_IER, 0x0);
  1614. POSTING_READ(VLV_IER);
  1615. }
  1616. static void ironlake_irq_uninstall(struct drm_device *dev)
  1617. {
  1618. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1619. if (!dev_priv)
  1620. return;
  1621. I915_WRITE(HWSTAM, 0xffffffff);
  1622. I915_WRITE(DEIMR, 0xffffffff);
  1623. I915_WRITE(DEIER, 0x0);
  1624. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1625. I915_WRITE(GTIMR, 0xffffffff);
  1626. I915_WRITE(GTIER, 0x0);
  1627. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1628. I915_WRITE(SDEIMR, 0xffffffff);
  1629. I915_WRITE(SDEIER, 0x0);
  1630. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1631. }
  1632. static void i8xx_irq_preinstall(struct drm_device * dev)
  1633. {
  1634. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1635. int pipe;
  1636. atomic_set(&dev_priv->irq_received, 0);
  1637. for_each_pipe(pipe)
  1638. I915_WRITE(PIPESTAT(pipe), 0);
  1639. I915_WRITE16(IMR, 0xffff);
  1640. I915_WRITE16(IER, 0x0);
  1641. POSTING_READ16(IER);
  1642. }
  1643. static int i8xx_irq_postinstall(struct drm_device *dev)
  1644. {
  1645. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1646. dev_priv->pipestat[0] = 0;
  1647. dev_priv->pipestat[1] = 0;
  1648. I915_WRITE16(EMR,
  1649. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1650. /* Unmask the interrupts that we always want on. */
  1651. dev_priv->irq_mask =
  1652. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1653. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1654. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1655. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1656. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1657. I915_WRITE16(IMR, dev_priv->irq_mask);
  1658. I915_WRITE16(IER,
  1659. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1660. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1661. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1662. I915_USER_INTERRUPT);
  1663. POSTING_READ16(IER);
  1664. return 0;
  1665. }
  1666. static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS)
  1667. {
  1668. struct drm_device *dev = (struct drm_device *) arg;
  1669. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1670. u16 iir, new_iir;
  1671. u32 pipe_stats[2];
  1672. unsigned long irqflags;
  1673. int irq_received;
  1674. int pipe;
  1675. u16 flip_mask =
  1676. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1677. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1678. atomic_inc(&dev_priv->irq_received);
  1679. iir = I915_READ16(IIR);
  1680. if (iir == 0)
  1681. return IRQ_NONE;
  1682. while (iir & ~flip_mask) {
  1683. /* Can't rely on pipestat interrupt bit in iir as it might
  1684. * have been cleared after the pipestat interrupt was received.
  1685. * It doesn't set the bit in iir again, but it still produces
  1686. * interrupts (for non-MSI).
  1687. */
  1688. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1689. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1690. i915_handle_error(dev, false);
  1691. for_each_pipe(pipe) {
  1692. int reg = PIPESTAT(pipe);
  1693. pipe_stats[pipe] = I915_READ(reg);
  1694. /*
  1695. * Clear the PIPE*STAT regs before the IIR
  1696. */
  1697. if (pipe_stats[pipe] & 0x8000ffff) {
  1698. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1699. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1700. pipe_name(pipe));
  1701. I915_WRITE(reg, pipe_stats[pipe]);
  1702. irq_received = 1;
  1703. }
  1704. }
  1705. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1706. I915_WRITE16(IIR, iir & ~flip_mask);
  1707. new_iir = I915_READ16(IIR); /* Flush posted writes */
  1708. i915_update_dri1_breadcrumb(dev);
  1709. if (iir & I915_USER_INTERRUPT)
  1710. notify_ring(dev, &dev_priv->ring[RCS]);
  1711. if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1712. drm_handle_vblank(dev, 0)) {
  1713. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  1714. intel_prepare_page_flip(dev, 0);
  1715. intel_finish_page_flip(dev, 0);
  1716. flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
  1717. }
  1718. }
  1719. if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1720. drm_handle_vblank(dev, 1)) {
  1721. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  1722. intel_prepare_page_flip(dev, 1);
  1723. intel_finish_page_flip(dev, 1);
  1724. flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1725. }
  1726. }
  1727. iir = new_iir;
  1728. }
  1729. return IRQ_HANDLED;
  1730. }
  1731. static void i8xx_irq_uninstall(struct drm_device * dev)
  1732. {
  1733. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1734. int pipe;
  1735. for_each_pipe(pipe) {
  1736. /* Clear enable bits; then clear status bits */
  1737. I915_WRITE(PIPESTAT(pipe), 0);
  1738. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  1739. }
  1740. I915_WRITE16(IMR, 0xffff);
  1741. I915_WRITE16(IER, 0x0);
  1742. I915_WRITE16(IIR, I915_READ16(IIR));
  1743. }
  1744. static void i915_irq_preinstall(struct drm_device * dev)
  1745. {
  1746. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1747. int pipe;
  1748. atomic_set(&dev_priv->irq_received, 0);
  1749. if (I915_HAS_HOTPLUG(dev)) {
  1750. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1751. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1752. }
  1753. I915_WRITE16(HWSTAM, 0xeffe);
  1754. for_each_pipe(pipe)
  1755. I915_WRITE(PIPESTAT(pipe), 0);
  1756. I915_WRITE(IMR, 0xffffffff);
  1757. I915_WRITE(IER, 0x0);
  1758. POSTING_READ(IER);
  1759. }
  1760. static int i915_irq_postinstall(struct drm_device *dev)
  1761. {
  1762. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1763. u32 enable_mask;
  1764. dev_priv->pipestat[0] = 0;
  1765. dev_priv->pipestat[1] = 0;
  1766. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1767. /* Unmask the interrupts that we always want on. */
  1768. dev_priv->irq_mask =
  1769. ~(I915_ASLE_INTERRUPT |
  1770. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1771. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1772. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1773. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1774. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1775. enable_mask =
  1776. I915_ASLE_INTERRUPT |
  1777. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1778. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1779. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1780. I915_USER_INTERRUPT;
  1781. if (I915_HAS_HOTPLUG(dev)) {
  1782. /* Enable in IER... */
  1783. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1784. /* and unmask in IMR */
  1785. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1786. }
  1787. I915_WRITE(IMR, dev_priv->irq_mask);
  1788. I915_WRITE(IER, enable_mask);
  1789. POSTING_READ(IER);
  1790. if (I915_HAS_HOTPLUG(dev)) {
  1791. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1792. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1793. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1794. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1795. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1796. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1797. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1798. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1799. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1800. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1801. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1802. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1803. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1804. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1805. }
  1806. /* Ignore TV since it's buggy */
  1807. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1808. }
  1809. intel_opregion_enable_asle(dev);
  1810. return 0;
  1811. }
  1812. static irqreturn_t i915_irq_handler(DRM_IRQ_ARGS)
  1813. {
  1814. struct drm_device *dev = (struct drm_device *) arg;
  1815. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1816. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  1817. unsigned long irqflags;
  1818. u32 flip_mask =
  1819. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1820. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1821. u32 flip[2] = {
  1822. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
  1823. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
  1824. };
  1825. int pipe, ret = IRQ_NONE;
  1826. atomic_inc(&dev_priv->irq_received);
  1827. iir = I915_READ(IIR);
  1828. do {
  1829. bool irq_received = (iir & ~flip_mask) != 0;
  1830. bool blc_event = false;
  1831. /* Can't rely on pipestat interrupt bit in iir as it might
  1832. * have been cleared after the pipestat interrupt was received.
  1833. * It doesn't set the bit in iir again, but it still produces
  1834. * interrupts (for non-MSI).
  1835. */
  1836. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1837. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1838. i915_handle_error(dev, false);
  1839. for_each_pipe(pipe) {
  1840. int reg = PIPESTAT(pipe);
  1841. pipe_stats[pipe] = I915_READ(reg);
  1842. /* Clear the PIPE*STAT regs before the IIR */
  1843. if (pipe_stats[pipe] & 0x8000ffff) {
  1844. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1845. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1846. pipe_name(pipe));
  1847. I915_WRITE(reg, pipe_stats[pipe]);
  1848. irq_received = true;
  1849. }
  1850. }
  1851. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1852. if (!irq_received)
  1853. break;
  1854. /* Consume port. Then clear IIR or we'll miss events */
  1855. if ((I915_HAS_HOTPLUG(dev)) &&
  1856. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  1857. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  1858. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  1859. hotplug_status);
  1860. if (hotplug_status & dev_priv->hotplug_supported_mask)
  1861. queue_work(dev_priv->wq,
  1862. &dev_priv->hotplug_work);
  1863. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  1864. POSTING_READ(PORT_HOTPLUG_STAT);
  1865. }
  1866. I915_WRITE(IIR, iir & ~flip_mask);
  1867. new_iir = I915_READ(IIR); /* Flush posted writes */
  1868. if (iir & I915_USER_INTERRUPT)
  1869. notify_ring(dev, &dev_priv->ring[RCS]);
  1870. for_each_pipe(pipe) {
  1871. int plane = pipe;
  1872. if (IS_MOBILE(dev))
  1873. plane = !plane;
  1874. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1875. drm_handle_vblank(dev, pipe)) {
  1876. if (iir & flip[plane]) {
  1877. intel_prepare_page_flip(dev, plane);
  1878. intel_finish_page_flip(dev, pipe);
  1879. flip_mask &= ~flip[plane];
  1880. }
  1881. }
  1882. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  1883. blc_event = true;
  1884. }
  1885. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  1886. intel_opregion_asle_intr(dev);
  1887. /* With MSI, interrupts are only generated when iir
  1888. * transitions from zero to nonzero. If another bit got
  1889. * set while we were handling the existing iir bits, then
  1890. * we would never get another interrupt.
  1891. *
  1892. * This is fine on non-MSI as well, as if we hit this path
  1893. * we avoid exiting the interrupt handler only to generate
  1894. * another one.
  1895. *
  1896. * Note that for MSI this could cause a stray interrupt report
  1897. * if an interrupt landed in the time between writing IIR and
  1898. * the posting read. This should be rare enough to never
  1899. * trigger the 99% of 100,000 interrupts test for disabling
  1900. * stray interrupts.
  1901. */
  1902. ret = IRQ_HANDLED;
  1903. iir = new_iir;
  1904. } while (iir & ~flip_mask);
  1905. i915_update_dri1_breadcrumb(dev);
  1906. return ret;
  1907. }
  1908. static void i915_irq_uninstall(struct drm_device * dev)
  1909. {
  1910. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1911. int pipe;
  1912. if (I915_HAS_HOTPLUG(dev)) {
  1913. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1914. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1915. }
  1916. I915_WRITE16(HWSTAM, 0xffff);
  1917. for_each_pipe(pipe) {
  1918. /* Clear enable bits; then clear status bits */
  1919. I915_WRITE(PIPESTAT(pipe), 0);
  1920. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  1921. }
  1922. I915_WRITE(IMR, 0xffffffff);
  1923. I915_WRITE(IER, 0x0);
  1924. I915_WRITE(IIR, I915_READ(IIR));
  1925. }
  1926. static void i965_irq_preinstall(struct drm_device * dev)
  1927. {
  1928. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1929. int pipe;
  1930. atomic_set(&dev_priv->irq_received, 0);
  1931. if (I915_HAS_HOTPLUG(dev)) {
  1932. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1933. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1934. }
  1935. I915_WRITE(HWSTAM, 0xeffe);
  1936. for_each_pipe(pipe)
  1937. I915_WRITE(PIPESTAT(pipe), 0);
  1938. I915_WRITE(IMR, 0xffffffff);
  1939. I915_WRITE(IER, 0x0);
  1940. POSTING_READ(IER);
  1941. }
  1942. static int i965_irq_postinstall(struct drm_device *dev)
  1943. {
  1944. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1945. u32 enable_mask;
  1946. u32 error_mask;
  1947. /* Unmask the interrupts that we always want on. */
  1948. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  1949. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1950. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1951. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1952. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1953. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1954. enable_mask = ~dev_priv->irq_mask;
  1955. enable_mask |= I915_USER_INTERRUPT;
  1956. if (IS_G4X(dev))
  1957. enable_mask |= I915_BSD_USER_INTERRUPT;
  1958. dev_priv->pipestat[0] = 0;
  1959. dev_priv->pipestat[1] = 0;
  1960. if (I915_HAS_HOTPLUG(dev)) {
  1961. /* Enable in IER... */
  1962. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1963. /* and unmask in IMR */
  1964. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1965. }
  1966. /*
  1967. * Enable some error detection, note the instruction error mask
  1968. * bit is reserved, so we leave it masked.
  1969. */
  1970. if (IS_G4X(dev)) {
  1971. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1972. GM45_ERROR_MEM_PRIV |
  1973. GM45_ERROR_CP_PRIV |
  1974. I915_ERROR_MEMORY_REFRESH);
  1975. } else {
  1976. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1977. I915_ERROR_MEMORY_REFRESH);
  1978. }
  1979. I915_WRITE(EMR, error_mask);
  1980. I915_WRITE(IMR, dev_priv->irq_mask);
  1981. I915_WRITE(IER, enable_mask);
  1982. POSTING_READ(IER);
  1983. if (I915_HAS_HOTPLUG(dev)) {
  1984. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1985. /* Note HDMI and DP share bits */
  1986. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1987. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1988. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1989. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1990. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1991. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1992. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1993. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1994. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1995. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1996. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1997. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1998. /* Programming the CRT detection parameters tends
  1999. to generate a spurious hotplug event about three
  2000. seconds later. So just do it once.
  2001. */
  2002. if (IS_G4X(dev))
  2003. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  2004. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  2005. }
  2006. /* Ignore TV since it's buggy */
  2007. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  2008. }
  2009. intel_opregion_enable_asle(dev);
  2010. return 0;
  2011. }
  2012. static irqreturn_t i965_irq_handler(DRM_IRQ_ARGS)
  2013. {
  2014. struct drm_device *dev = (struct drm_device *) arg;
  2015. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2016. u32 iir, new_iir;
  2017. u32 pipe_stats[I915_MAX_PIPES];
  2018. unsigned long irqflags;
  2019. int irq_received;
  2020. int ret = IRQ_NONE, pipe;
  2021. atomic_inc(&dev_priv->irq_received);
  2022. iir = I915_READ(IIR);
  2023. for (;;) {
  2024. bool blc_event = false;
  2025. irq_received = iir != 0;
  2026. /* Can't rely on pipestat interrupt bit in iir as it might
  2027. * have been cleared after the pipestat interrupt was received.
  2028. * It doesn't set the bit in iir again, but it still produces
  2029. * interrupts (for non-MSI).
  2030. */
  2031. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2032. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2033. i915_handle_error(dev, false);
  2034. for_each_pipe(pipe) {
  2035. int reg = PIPESTAT(pipe);
  2036. pipe_stats[pipe] = I915_READ(reg);
  2037. /*
  2038. * Clear the PIPE*STAT regs before the IIR
  2039. */
  2040. if (pipe_stats[pipe] & 0x8000ffff) {
  2041. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2042. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2043. pipe_name(pipe));
  2044. I915_WRITE(reg, pipe_stats[pipe]);
  2045. irq_received = 1;
  2046. }
  2047. }
  2048. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2049. if (!irq_received)
  2050. break;
  2051. ret = IRQ_HANDLED;
  2052. /* Consume port. Then clear IIR or we'll miss events */
  2053. if ((I915_HAS_HOTPLUG(dev)) &&
  2054. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  2055. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2056. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2057. hotplug_status);
  2058. if (hotplug_status & dev_priv->hotplug_supported_mask)
  2059. queue_work(dev_priv->wq,
  2060. &dev_priv->hotplug_work);
  2061. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2062. I915_READ(PORT_HOTPLUG_STAT);
  2063. }
  2064. I915_WRITE(IIR, iir);
  2065. new_iir = I915_READ(IIR); /* Flush posted writes */
  2066. if (iir & I915_USER_INTERRUPT)
  2067. notify_ring(dev, &dev_priv->ring[RCS]);
  2068. if (iir & I915_BSD_USER_INTERRUPT)
  2069. notify_ring(dev, &dev_priv->ring[VCS]);
  2070. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
  2071. intel_prepare_page_flip(dev, 0);
  2072. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
  2073. intel_prepare_page_flip(dev, 1);
  2074. for_each_pipe(pipe) {
  2075. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  2076. drm_handle_vblank(dev, pipe)) {
  2077. i915_pageflip_stall_check(dev, pipe);
  2078. intel_finish_page_flip(dev, pipe);
  2079. }
  2080. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2081. blc_event = true;
  2082. }
  2083. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2084. intel_opregion_asle_intr(dev);
  2085. /* With MSI, interrupts are only generated when iir
  2086. * transitions from zero to nonzero. If another bit got
  2087. * set while we were handling the existing iir bits, then
  2088. * we would never get another interrupt.
  2089. *
  2090. * This is fine on non-MSI as well, as if we hit this path
  2091. * we avoid exiting the interrupt handler only to generate
  2092. * another one.
  2093. *
  2094. * Note that for MSI this could cause a stray interrupt report
  2095. * if an interrupt landed in the time between writing IIR and
  2096. * the posting read. This should be rare enough to never
  2097. * trigger the 99% of 100,000 interrupts test for disabling
  2098. * stray interrupts.
  2099. */
  2100. iir = new_iir;
  2101. }
  2102. i915_update_dri1_breadcrumb(dev);
  2103. return ret;
  2104. }
  2105. static void i965_irq_uninstall(struct drm_device * dev)
  2106. {
  2107. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2108. int pipe;
  2109. if (!dev_priv)
  2110. return;
  2111. if (I915_HAS_HOTPLUG(dev)) {
  2112. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2113. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2114. }
  2115. I915_WRITE(HWSTAM, 0xffffffff);
  2116. for_each_pipe(pipe)
  2117. I915_WRITE(PIPESTAT(pipe), 0);
  2118. I915_WRITE(IMR, 0xffffffff);
  2119. I915_WRITE(IER, 0x0);
  2120. for_each_pipe(pipe)
  2121. I915_WRITE(PIPESTAT(pipe),
  2122. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  2123. I915_WRITE(IIR, I915_READ(IIR));
  2124. }
  2125. void intel_irq_init(struct drm_device *dev)
  2126. {
  2127. struct drm_i915_private *dev_priv = dev->dev_private;
  2128. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  2129. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  2130. INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
  2131. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  2132. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  2133. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  2134. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  2135. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  2136. }
  2137. if (drm_core_check_feature(dev, DRIVER_MODESET))
  2138. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  2139. else
  2140. dev->driver->get_vblank_timestamp = NULL;
  2141. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  2142. if (IS_VALLEYVIEW(dev)) {
  2143. dev->driver->irq_handler = valleyview_irq_handler;
  2144. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  2145. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  2146. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  2147. dev->driver->enable_vblank = valleyview_enable_vblank;
  2148. dev->driver->disable_vblank = valleyview_disable_vblank;
  2149. } else if (IS_IVYBRIDGE(dev)) {
  2150. /* Share pre & uninstall handlers with ILK/SNB */
  2151. dev->driver->irq_handler = ivybridge_irq_handler;
  2152. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2153. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2154. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2155. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2156. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2157. } else if (IS_HASWELL(dev)) {
  2158. /* Share interrupts handling with IVB */
  2159. dev->driver->irq_handler = ivybridge_irq_handler;
  2160. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2161. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2162. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2163. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2164. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2165. } else if (HAS_PCH_SPLIT(dev)) {
  2166. dev->driver->irq_handler = ironlake_irq_handler;
  2167. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2168. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  2169. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2170. dev->driver->enable_vblank = ironlake_enable_vblank;
  2171. dev->driver->disable_vblank = ironlake_disable_vblank;
  2172. } else {
  2173. if (INTEL_INFO(dev)->gen == 2) {
  2174. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  2175. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  2176. dev->driver->irq_handler = i8xx_irq_handler;
  2177. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  2178. } else if (INTEL_INFO(dev)->gen == 3) {
  2179. /* IIR "flip pending" means done if this bit is set */
  2180. I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
  2181. dev->driver->irq_preinstall = i915_irq_preinstall;
  2182. dev->driver->irq_postinstall = i915_irq_postinstall;
  2183. dev->driver->irq_uninstall = i915_irq_uninstall;
  2184. dev->driver->irq_handler = i915_irq_handler;
  2185. } else {
  2186. dev->driver->irq_preinstall = i965_irq_preinstall;
  2187. dev->driver->irq_postinstall = i965_irq_postinstall;
  2188. dev->driver->irq_uninstall = i965_irq_uninstall;
  2189. dev->driver->irq_handler = i965_irq_handler;
  2190. }
  2191. dev->driver->enable_vblank = i915_enable_vblank;
  2192. dev->driver->disable_vblank = i915_disable_vblank;
  2193. }
  2194. }