wm8903.c 63 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141
  1. /*
  2. * wm8903.c -- WM8903 ALSA SoC Audio driver
  3. *
  4. * Copyright 2008 Wolfson Microelectronics
  5. * Copyright 2011 NVIDIA, Inc.
  6. *
  7. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * TODO:
  14. * - TDM mode configuration.
  15. * - Digital microphone support.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/init.h>
  20. #include <linux/completion.h>
  21. #include <linux/delay.h>
  22. #include <linux/gpio.h>
  23. #include <linux/pm.h>
  24. #include <linux/i2c.h>
  25. #include <linux/regmap.h>
  26. #include <linux/slab.h>
  27. #include <sound/core.h>
  28. #include <sound/jack.h>
  29. #include <sound/pcm.h>
  30. #include <sound/pcm_params.h>
  31. #include <sound/tlv.h>
  32. #include <sound/soc.h>
  33. #include <sound/initval.h>
  34. #include <sound/wm8903.h>
  35. #include <trace/events/asoc.h>
  36. #include "wm8903.h"
  37. /* Register defaults at reset */
  38. static const struct reg_default wm8903_reg_defaults[] = {
  39. { 4, 0x0018 }, /* R4 - Bias Control 0 */
  40. { 5, 0x0000 }, /* R5 - VMID Control 0 */
  41. { 6, 0x0000 }, /* R6 - Mic Bias Control 0 */
  42. { 8, 0x0001 }, /* R8 - Analogue DAC 0 */
  43. { 10, 0x0001 }, /* R10 - Analogue ADC 0 */
  44. { 12, 0x0000 }, /* R12 - Power Management 0 */
  45. { 13, 0x0000 }, /* R13 - Power Management 1 */
  46. { 14, 0x0000 }, /* R14 - Power Management 2 */
  47. { 15, 0x0000 }, /* R15 - Power Management 3 */
  48. { 16, 0x0000 }, /* R16 - Power Management 4 */
  49. { 17, 0x0000 }, /* R17 - Power Management 5 */
  50. { 18, 0x0000 }, /* R18 - Power Management 6 */
  51. { 20, 0x0400 }, /* R20 - Clock Rates 0 */
  52. { 21, 0x0D07 }, /* R21 - Clock Rates 1 */
  53. { 22, 0x0000 }, /* R22 - Clock Rates 2 */
  54. { 24, 0x0050 }, /* R24 - Audio Interface 0 */
  55. { 25, 0x0242 }, /* R25 - Audio Interface 1 */
  56. { 26, 0x0008 }, /* R26 - Audio Interface 2 */
  57. { 27, 0x0022 }, /* R27 - Audio Interface 3 */
  58. { 30, 0x00C0 }, /* R30 - DAC Digital Volume Left */
  59. { 31, 0x00C0 }, /* R31 - DAC Digital Volume Right */
  60. { 32, 0x0000 }, /* R32 - DAC Digital 0 */
  61. { 33, 0x0000 }, /* R33 - DAC Digital 1 */
  62. { 36, 0x00C0 }, /* R36 - ADC Digital Volume Left */
  63. { 37, 0x00C0 }, /* R37 - ADC Digital Volume Right */
  64. { 38, 0x0000 }, /* R38 - ADC Digital 0 */
  65. { 39, 0x0073 }, /* R39 - Digital Microphone 0 */
  66. { 40, 0x09BF }, /* R40 - DRC 0 */
  67. { 41, 0x3241 }, /* R41 - DRC 1 */
  68. { 42, 0x0020 }, /* R42 - DRC 2 */
  69. { 43, 0x0000 }, /* R43 - DRC 3 */
  70. { 44, 0x0085 }, /* R44 - Analogue Left Input 0 */
  71. { 45, 0x0085 }, /* R45 - Analogue Right Input 0 */
  72. { 46, 0x0044 }, /* R46 - Analogue Left Input 1 */
  73. { 47, 0x0044 }, /* R47 - Analogue Right Input 1 */
  74. { 50, 0x0008 }, /* R50 - Analogue Left Mix 0 */
  75. { 51, 0x0004 }, /* R51 - Analogue Right Mix 0 */
  76. { 52, 0x0000 }, /* R52 - Analogue Spk Mix Left 0 */
  77. { 53, 0x0000 }, /* R53 - Analogue Spk Mix Left 1 */
  78. { 54, 0x0000 }, /* R54 - Analogue Spk Mix Right 0 */
  79. { 55, 0x0000 }, /* R55 - Analogue Spk Mix Right 1 */
  80. { 57, 0x002D }, /* R57 - Analogue OUT1 Left */
  81. { 58, 0x002D }, /* R58 - Analogue OUT1 Right */
  82. { 59, 0x0039 }, /* R59 - Analogue OUT2 Left */
  83. { 60, 0x0039 }, /* R60 - Analogue OUT2 Right */
  84. { 62, 0x0139 }, /* R62 - Analogue OUT3 Left */
  85. { 63, 0x0139 }, /* R63 - Analogue OUT3 Right */
  86. { 64, 0x0000 }, /* R65 - Analogue SPK Output Control 0 */
  87. { 67, 0x0010 }, /* R67 - DC Servo 0 */
  88. { 69, 0x00A4 }, /* R69 - DC Servo 2 */
  89. { 90, 0x0000 }, /* R90 - Analogue HP 0 */
  90. { 94, 0x0000 }, /* R94 - Analogue Lineout 0 */
  91. { 98, 0x0000 }, /* R98 - Charge Pump 0 */
  92. { 104, 0x0000 }, /* R104 - Class W 0 */
  93. { 108, 0x0000 }, /* R108 - Write Sequencer 0 */
  94. { 109, 0x0000 }, /* R109 - Write Sequencer 1 */
  95. { 110, 0x0000 }, /* R110 - Write Sequencer 2 */
  96. { 111, 0x0000 }, /* R111 - Write Sequencer 3 */
  97. { 112, 0x0000 }, /* R112 - Write Sequencer 4 */
  98. { 114, 0x0000 }, /* R114 - Control Interface */
  99. { 116, 0x00A8 }, /* R116 - GPIO Control 1 */
  100. { 117, 0x00A8 }, /* R117 - GPIO Control 2 */
  101. { 118, 0x00A8 }, /* R118 - GPIO Control 3 */
  102. { 119, 0x0220 }, /* R119 - GPIO Control 4 */
  103. { 120, 0x01A0 }, /* R120 - GPIO Control 5 */
  104. { 122, 0xFFFF }, /* R122 - Interrupt Status 1 Mask */
  105. { 123, 0x0000 }, /* R123 - Interrupt Polarity 1 */
  106. { 126, 0x0000 }, /* R126 - Interrupt Control */
  107. { 129, 0x0000 }, /* R129 - Control Interface Test 1 */
  108. { 149, 0x6810 }, /* R149 - Charge Pump Test 1 */
  109. { 164, 0x0028 }, /* R164 - Clock Rate Test 4 */
  110. { 172, 0x0000 }, /* R172 - Analogue Output Bias 0 */
  111. };
  112. struct wm8903_priv {
  113. struct snd_soc_codec *codec;
  114. struct regmap *regmap;
  115. int sysclk;
  116. int irq;
  117. int fs;
  118. int deemph;
  119. int dcs_pending;
  120. int dcs_cache[4];
  121. /* Reference count */
  122. int class_w_users;
  123. struct snd_soc_jack *mic_jack;
  124. int mic_det;
  125. int mic_short;
  126. int mic_last_report;
  127. int mic_delay;
  128. #ifdef CONFIG_GPIOLIB
  129. struct gpio_chip gpio_chip;
  130. #endif
  131. };
  132. static bool wm8903_readable_register(struct device *dev, unsigned int reg)
  133. {
  134. switch (reg) {
  135. case WM8903_SW_RESET_AND_ID:
  136. case WM8903_REVISION_NUMBER:
  137. case WM8903_BIAS_CONTROL_0:
  138. case WM8903_VMID_CONTROL_0:
  139. case WM8903_MIC_BIAS_CONTROL_0:
  140. case WM8903_ANALOGUE_DAC_0:
  141. case WM8903_ANALOGUE_ADC_0:
  142. case WM8903_POWER_MANAGEMENT_0:
  143. case WM8903_POWER_MANAGEMENT_1:
  144. case WM8903_POWER_MANAGEMENT_2:
  145. case WM8903_POWER_MANAGEMENT_3:
  146. case WM8903_POWER_MANAGEMENT_4:
  147. case WM8903_POWER_MANAGEMENT_5:
  148. case WM8903_POWER_MANAGEMENT_6:
  149. case WM8903_CLOCK_RATES_0:
  150. case WM8903_CLOCK_RATES_1:
  151. case WM8903_CLOCK_RATES_2:
  152. case WM8903_AUDIO_INTERFACE_0:
  153. case WM8903_AUDIO_INTERFACE_1:
  154. case WM8903_AUDIO_INTERFACE_2:
  155. case WM8903_AUDIO_INTERFACE_3:
  156. case WM8903_DAC_DIGITAL_VOLUME_LEFT:
  157. case WM8903_DAC_DIGITAL_VOLUME_RIGHT:
  158. case WM8903_DAC_DIGITAL_0:
  159. case WM8903_DAC_DIGITAL_1:
  160. case WM8903_ADC_DIGITAL_VOLUME_LEFT:
  161. case WM8903_ADC_DIGITAL_VOLUME_RIGHT:
  162. case WM8903_ADC_DIGITAL_0:
  163. case WM8903_DIGITAL_MICROPHONE_0:
  164. case WM8903_DRC_0:
  165. case WM8903_DRC_1:
  166. case WM8903_DRC_2:
  167. case WM8903_DRC_3:
  168. case WM8903_ANALOGUE_LEFT_INPUT_0:
  169. case WM8903_ANALOGUE_RIGHT_INPUT_0:
  170. case WM8903_ANALOGUE_LEFT_INPUT_1:
  171. case WM8903_ANALOGUE_RIGHT_INPUT_1:
  172. case WM8903_ANALOGUE_LEFT_MIX_0:
  173. case WM8903_ANALOGUE_RIGHT_MIX_0:
  174. case WM8903_ANALOGUE_SPK_MIX_LEFT_0:
  175. case WM8903_ANALOGUE_SPK_MIX_LEFT_1:
  176. case WM8903_ANALOGUE_SPK_MIX_RIGHT_0:
  177. case WM8903_ANALOGUE_SPK_MIX_RIGHT_1:
  178. case WM8903_ANALOGUE_OUT1_LEFT:
  179. case WM8903_ANALOGUE_OUT1_RIGHT:
  180. case WM8903_ANALOGUE_OUT2_LEFT:
  181. case WM8903_ANALOGUE_OUT2_RIGHT:
  182. case WM8903_ANALOGUE_OUT3_LEFT:
  183. case WM8903_ANALOGUE_OUT3_RIGHT:
  184. case WM8903_ANALOGUE_SPK_OUTPUT_CONTROL_0:
  185. case WM8903_DC_SERVO_0:
  186. case WM8903_DC_SERVO_2:
  187. case WM8903_DC_SERVO_READBACK_1:
  188. case WM8903_DC_SERVO_READBACK_2:
  189. case WM8903_DC_SERVO_READBACK_3:
  190. case WM8903_DC_SERVO_READBACK_4:
  191. case WM8903_ANALOGUE_HP_0:
  192. case WM8903_ANALOGUE_LINEOUT_0:
  193. case WM8903_CHARGE_PUMP_0:
  194. case WM8903_CLASS_W_0:
  195. case WM8903_WRITE_SEQUENCER_0:
  196. case WM8903_WRITE_SEQUENCER_1:
  197. case WM8903_WRITE_SEQUENCER_2:
  198. case WM8903_WRITE_SEQUENCER_3:
  199. case WM8903_WRITE_SEQUENCER_4:
  200. case WM8903_CONTROL_INTERFACE:
  201. case WM8903_GPIO_CONTROL_1:
  202. case WM8903_GPIO_CONTROL_2:
  203. case WM8903_GPIO_CONTROL_3:
  204. case WM8903_GPIO_CONTROL_4:
  205. case WM8903_GPIO_CONTROL_5:
  206. case WM8903_INTERRUPT_STATUS_1:
  207. case WM8903_INTERRUPT_STATUS_1_MASK:
  208. case WM8903_INTERRUPT_POLARITY_1:
  209. case WM8903_INTERRUPT_CONTROL:
  210. case WM8903_CLOCK_RATE_TEST_4:
  211. case WM8903_ANALOGUE_OUTPUT_BIAS_0:
  212. return true;
  213. default:
  214. return false;
  215. }
  216. }
  217. static bool wm8903_volatile_register(struct device *dev, unsigned int reg)
  218. {
  219. switch (reg) {
  220. case WM8903_SW_RESET_AND_ID:
  221. case WM8903_REVISION_NUMBER:
  222. case WM8903_INTERRUPT_STATUS_1:
  223. case WM8903_WRITE_SEQUENCER_4:
  224. case WM8903_DC_SERVO_READBACK_1:
  225. case WM8903_DC_SERVO_READBACK_2:
  226. case WM8903_DC_SERVO_READBACK_3:
  227. case WM8903_DC_SERVO_READBACK_4:
  228. return 1;
  229. default:
  230. return 0;
  231. }
  232. }
  233. static int wm8903_cp_event(struct snd_soc_dapm_widget *w,
  234. struct snd_kcontrol *kcontrol, int event)
  235. {
  236. WARN_ON(event != SND_SOC_DAPM_POST_PMU);
  237. mdelay(4);
  238. return 0;
  239. }
  240. static int wm8903_dcs_event(struct snd_soc_dapm_widget *w,
  241. struct snd_kcontrol *kcontrol, int event)
  242. {
  243. struct snd_soc_codec *codec = w->codec;
  244. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  245. switch (event) {
  246. case SND_SOC_DAPM_POST_PMU:
  247. wm8903->dcs_pending |= 1 << w->shift;
  248. break;
  249. case SND_SOC_DAPM_PRE_PMD:
  250. snd_soc_update_bits(codec, WM8903_DC_SERVO_0,
  251. 1 << w->shift, 0);
  252. break;
  253. }
  254. return 0;
  255. }
  256. #define WM8903_DCS_MODE_WRITE_STOP 0
  257. #define WM8903_DCS_MODE_START_STOP 2
  258. static void wm8903_seq_notifier(struct snd_soc_dapm_context *dapm,
  259. enum snd_soc_dapm_type event, int subseq)
  260. {
  261. struct snd_soc_codec *codec = container_of(dapm,
  262. struct snd_soc_codec, dapm);
  263. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  264. int dcs_mode = WM8903_DCS_MODE_WRITE_STOP;
  265. int i, val;
  266. /* Complete any pending DC servo starts */
  267. if (wm8903->dcs_pending) {
  268. dev_dbg(codec->dev, "Starting DC servo for %x\n",
  269. wm8903->dcs_pending);
  270. /* If we've no cached values then we need to do startup */
  271. for (i = 0; i < ARRAY_SIZE(wm8903->dcs_cache); i++) {
  272. if (!(wm8903->dcs_pending & (1 << i)))
  273. continue;
  274. if (wm8903->dcs_cache[i]) {
  275. dev_dbg(codec->dev,
  276. "Restore DC servo %d value %x\n",
  277. 3 - i, wm8903->dcs_cache[i]);
  278. snd_soc_write(codec, WM8903_DC_SERVO_4 + i,
  279. wm8903->dcs_cache[i] & 0xff);
  280. } else {
  281. dev_dbg(codec->dev,
  282. "Calibrate DC servo %d\n", 3 - i);
  283. dcs_mode = WM8903_DCS_MODE_START_STOP;
  284. }
  285. }
  286. /* Don't trust the cache for analogue */
  287. if (wm8903->class_w_users)
  288. dcs_mode = WM8903_DCS_MODE_START_STOP;
  289. snd_soc_update_bits(codec, WM8903_DC_SERVO_2,
  290. WM8903_DCS_MODE_MASK, dcs_mode);
  291. snd_soc_update_bits(codec, WM8903_DC_SERVO_0,
  292. WM8903_DCS_ENA_MASK, wm8903->dcs_pending);
  293. switch (dcs_mode) {
  294. case WM8903_DCS_MODE_WRITE_STOP:
  295. break;
  296. case WM8903_DCS_MODE_START_STOP:
  297. msleep(270);
  298. /* Cache the measured offsets for digital */
  299. if (wm8903->class_w_users)
  300. break;
  301. for (i = 0; i < ARRAY_SIZE(wm8903->dcs_cache); i++) {
  302. if (!(wm8903->dcs_pending & (1 << i)))
  303. continue;
  304. val = snd_soc_read(codec,
  305. WM8903_DC_SERVO_READBACK_1 + i);
  306. dev_dbg(codec->dev, "DC servo %d: %x\n",
  307. 3 - i, val);
  308. wm8903->dcs_cache[i] = val;
  309. }
  310. break;
  311. default:
  312. pr_warn("DCS mode %d delay not set\n", dcs_mode);
  313. break;
  314. }
  315. wm8903->dcs_pending = 0;
  316. }
  317. }
  318. /*
  319. * When used with DAC outputs only the WM8903 charge pump supports
  320. * operation in class W mode, providing very low power consumption
  321. * when used with digital sources. Enable and disable this mode
  322. * automatically depending on the mixer configuration.
  323. *
  324. * All the relevant controls are simple switches.
  325. */
  326. static int wm8903_class_w_put(struct snd_kcontrol *kcontrol,
  327. struct snd_ctl_elem_value *ucontrol)
  328. {
  329. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  330. struct snd_soc_dapm_widget *widget = wlist->widgets[0];
  331. struct snd_soc_codec *codec = widget->codec;
  332. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  333. u16 reg;
  334. int ret;
  335. reg = snd_soc_read(codec, WM8903_CLASS_W_0);
  336. /* Turn it off if we're about to enable bypass */
  337. if (ucontrol->value.integer.value[0]) {
  338. if (wm8903->class_w_users == 0) {
  339. dev_dbg(codec->dev, "Disabling Class W\n");
  340. snd_soc_write(codec, WM8903_CLASS_W_0, reg &
  341. ~(WM8903_CP_DYN_FREQ | WM8903_CP_DYN_V));
  342. }
  343. wm8903->class_w_users++;
  344. }
  345. /* Implement the change */
  346. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  347. /* If we've just disabled the last bypass path turn Class W on */
  348. if (!ucontrol->value.integer.value[0]) {
  349. if (wm8903->class_w_users == 1) {
  350. dev_dbg(codec->dev, "Enabling Class W\n");
  351. snd_soc_write(codec, WM8903_CLASS_W_0, reg |
  352. WM8903_CP_DYN_FREQ | WM8903_CP_DYN_V);
  353. }
  354. wm8903->class_w_users--;
  355. }
  356. dev_dbg(codec->dev, "Bypass use count now %d\n",
  357. wm8903->class_w_users);
  358. return ret;
  359. }
  360. #define SOC_DAPM_SINGLE_W(xname, reg, shift, max, invert) \
  361. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  362. .info = snd_soc_info_volsw, \
  363. .get = snd_soc_dapm_get_volsw, .put = wm8903_class_w_put, \
  364. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  365. static int wm8903_deemph[] = { 0, 32000, 44100, 48000 };
  366. static int wm8903_set_deemph(struct snd_soc_codec *codec)
  367. {
  368. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  369. int val, i, best;
  370. /* If we're using deemphasis select the nearest available sample
  371. * rate.
  372. */
  373. if (wm8903->deemph) {
  374. best = 1;
  375. for (i = 2; i < ARRAY_SIZE(wm8903_deemph); i++) {
  376. if (abs(wm8903_deemph[i] - wm8903->fs) <
  377. abs(wm8903_deemph[best] - wm8903->fs))
  378. best = i;
  379. }
  380. val = best << WM8903_DEEMPH_SHIFT;
  381. } else {
  382. best = 0;
  383. val = 0;
  384. }
  385. dev_dbg(codec->dev, "Set deemphasis %d (%dHz)\n",
  386. best, wm8903_deemph[best]);
  387. return snd_soc_update_bits(codec, WM8903_DAC_DIGITAL_1,
  388. WM8903_DEEMPH_MASK, val);
  389. }
  390. static int wm8903_get_deemph(struct snd_kcontrol *kcontrol,
  391. struct snd_ctl_elem_value *ucontrol)
  392. {
  393. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  394. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  395. ucontrol->value.enumerated.item[0] = wm8903->deemph;
  396. return 0;
  397. }
  398. static int wm8903_put_deemph(struct snd_kcontrol *kcontrol,
  399. struct snd_ctl_elem_value *ucontrol)
  400. {
  401. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  402. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  403. int deemph = ucontrol->value.enumerated.item[0];
  404. int ret = 0;
  405. if (deemph > 1)
  406. return -EINVAL;
  407. mutex_lock(&codec->mutex);
  408. if (wm8903->deemph != deemph) {
  409. wm8903->deemph = deemph;
  410. wm8903_set_deemph(codec);
  411. ret = 1;
  412. }
  413. mutex_unlock(&codec->mutex);
  414. return ret;
  415. }
  416. /* ALSA can only do steps of .01dB */
  417. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  418. static const DECLARE_TLV_DB_SCALE(digital_sidetone_tlv, -3600, 300, 0);
  419. static const DECLARE_TLV_DB_SCALE(out_tlv, -5700, 100, 0);
  420. static const DECLARE_TLV_DB_SCALE(drc_tlv_thresh, 0, 75, 0);
  421. static const DECLARE_TLV_DB_SCALE(drc_tlv_amp, -2250, 75, 0);
  422. static const DECLARE_TLV_DB_SCALE(drc_tlv_min, 0, 600, 0);
  423. static const DECLARE_TLV_DB_SCALE(drc_tlv_max, 1200, 600, 0);
  424. static const DECLARE_TLV_DB_SCALE(drc_tlv_startup, -300, 50, 0);
  425. static const char *hpf_mode_text[] = {
  426. "Hi-fi", "Voice 1", "Voice 2", "Voice 3"
  427. };
  428. static const struct soc_enum hpf_mode =
  429. SOC_ENUM_SINGLE(WM8903_ADC_DIGITAL_0, 5, 4, hpf_mode_text);
  430. static const char *osr_text[] = {
  431. "Low power", "High performance"
  432. };
  433. static const struct soc_enum adc_osr =
  434. SOC_ENUM_SINGLE(WM8903_ANALOGUE_ADC_0, 0, 2, osr_text);
  435. static const struct soc_enum dac_osr =
  436. SOC_ENUM_SINGLE(WM8903_DAC_DIGITAL_1, 0, 2, osr_text);
  437. static const char *drc_slope_text[] = {
  438. "1", "1/2", "1/4", "1/8", "1/16", "0"
  439. };
  440. static const struct soc_enum drc_slope_r0 =
  441. SOC_ENUM_SINGLE(WM8903_DRC_2, 3, 6, drc_slope_text);
  442. static const struct soc_enum drc_slope_r1 =
  443. SOC_ENUM_SINGLE(WM8903_DRC_2, 0, 6, drc_slope_text);
  444. static const char *drc_attack_text[] = {
  445. "instantaneous",
  446. "363us", "762us", "1.45ms", "2.9ms", "5.8ms", "11.6ms", "23.2ms",
  447. "46.4ms", "92.8ms", "185.6ms"
  448. };
  449. static const struct soc_enum drc_attack =
  450. SOC_ENUM_SINGLE(WM8903_DRC_1, 12, 11, drc_attack_text);
  451. static const char *drc_decay_text[] = {
  452. "186ms", "372ms", "743ms", "1.49s", "2.97s", "5.94s", "11.89s",
  453. "23.87s", "47.56s"
  454. };
  455. static const struct soc_enum drc_decay =
  456. SOC_ENUM_SINGLE(WM8903_DRC_1, 8, 9, drc_decay_text);
  457. static const char *drc_ff_delay_text[] = {
  458. "5 samples", "9 samples"
  459. };
  460. static const struct soc_enum drc_ff_delay =
  461. SOC_ENUM_SINGLE(WM8903_DRC_0, 5, 2, drc_ff_delay_text);
  462. static const char *drc_qr_decay_text[] = {
  463. "0.725ms", "1.45ms", "5.8ms"
  464. };
  465. static const struct soc_enum drc_qr_decay =
  466. SOC_ENUM_SINGLE(WM8903_DRC_1, 4, 3, drc_qr_decay_text);
  467. static const char *drc_smoothing_text[] = {
  468. "Low", "Medium", "High"
  469. };
  470. static const struct soc_enum drc_smoothing =
  471. SOC_ENUM_SINGLE(WM8903_DRC_0, 11, 3, drc_smoothing_text);
  472. static const char *soft_mute_text[] = {
  473. "Fast (fs/2)", "Slow (fs/32)"
  474. };
  475. static const struct soc_enum soft_mute =
  476. SOC_ENUM_SINGLE(WM8903_DAC_DIGITAL_1, 10, 2, soft_mute_text);
  477. static const char *mute_mode_text[] = {
  478. "Hard", "Soft"
  479. };
  480. static const struct soc_enum mute_mode =
  481. SOC_ENUM_SINGLE(WM8903_DAC_DIGITAL_1, 9, 2, mute_mode_text);
  482. static const char *companding_text[] = {
  483. "ulaw", "alaw"
  484. };
  485. static const struct soc_enum dac_companding =
  486. SOC_ENUM_SINGLE(WM8903_AUDIO_INTERFACE_0, 0, 2, companding_text);
  487. static const struct soc_enum adc_companding =
  488. SOC_ENUM_SINGLE(WM8903_AUDIO_INTERFACE_0, 2, 2, companding_text);
  489. static const char *input_mode_text[] = {
  490. "Single-Ended", "Differential Line", "Differential Mic"
  491. };
  492. static const struct soc_enum linput_mode_enum =
  493. SOC_ENUM_SINGLE(WM8903_ANALOGUE_LEFT_INPUT_1, 0, 3, input_mode_text);
  494. static const struct soc_enum rinput_mode_enum =
  495. SOC_ENUM_SINGLE(WM8903_ANALOGUE_RIGHT_INPUT_1, 0, 3, input_mode_text);
  496. static const char *linput_mux_text[] = {
  497. "IN1L", "IN2L", "IN3L"
  498. };
  499. static const struct soc_enum linput_enum =
  500. SOC_ENUM_SINGLE(WM8903_ANALOGUE_LEFT_INPUT_1, 2, 3, linput_mux_text);
  501. static const struct soc_enum linput_inv_enum =
  502. SOC_ENUM_SINGLE(WM8903_ANALOGUE_LEFT_INPUT_1, 4, 3, linput_mux_text);
  503. static const char *rinput_mux_text[] = {
  504. "IN1R", "IN2R", "IN3R"
  505. };
  506. static const struct soc_enum rinput_enum =
  507. SOC_ENUM_SINGLE(WM8903_ANALOGUE_RIGHT_INPUT_1, 2, 3, rinput_mux_text);
  508. static const struct soc_enum rinput_inv_enum =
  509. SOC_ENUM_SINGLE(WM8903_ANALOGUE_RIGHT_INPUT_1, 4, 3, rinput_mux_text);
  510. static const char *sidetone_text[] = {
  511. "None", "Left", "Right"
  512. };
  513. static const struct soc_enum lsidetone_enum =
  514. SOC_ENUM_SINGLE(WM8903_DAC_DIGITAL_0, 2, 3, sidetone_text);
  515. static const struct soc_enum rsidetone_enum =
  516. SOC_ENUM_SINGLE(WM8903_DAC_DIGITAL_0, 0, 3, sidetone_text);
  517. static const char *adcinput_text[] = {
  518. "ADC", "DMIC"
  519. };
  520. static const struct soc_enum adcinput_enum =
  521. SOC_ENUM_SINGLE(WM8903_CLOCK_RATE_TEST_4, 9, 2, adcinput_text);
  522. static const char *aif_text[] = {
  523. "Left", "Right"
  524. };
  525. static const struct soc_enum lcapture_enum =
  526. SOC_ENUM_SINGLE(WM8903_AUDIO_INTERFACE_0, 7, 2, aif_text);
  527. static const struct soc_enum rcapture_enum =
  528. SOC_ENUM_SINGLE(WM8903_AUDIO_INTERFACE_0, 6, 2, aif_text);
  529. static const struct soc_enum lplay_enum =
  530. SOC_ENUM_SINGLE(WM8903_AUDIO_INTERFACE_0, 5, 2, aif_text);
  531. static const struct soc_enum rplay_enum =
  532. SOC_ENUM_SINGLE(WM8903_AUDIO_INTERFACE_0, 4, 2, aif_text);
  533. static const struct snd_kcontrol_new wm8903_snd_controls[] = {
  534. /* Input PGAs - No TLV since the scale depends on PGA mode */
  535. SOC_SINGLE("Left Input PGA Switch", WM8903_ANALOGUE_LEFT_INPUT_0,
  536. 7, 1, 1),
  537. SOC_SINGLE("Left Input PGA Volume", WM8903_ANALOGUE_LEFT_INPUT_0,
  538. 0, 31, 0),
  539. SOC_SINGLE("Left Input PGA Common Mode Switch", WM8903_ANALOGUE_LEFT_INPUT_1,
  540. 6, 1, 0),
  541. SOC_SINGLE("Right Input PGA Switch", WM8903_ANALOGUE_RIGHT_INPUT_0,
  542. 7, 1, 1),
  543. SOC_SINGLE("Right Input PGA Volume", WM8903_ANALOGUE_RIGHT_INPUT_0,
  544. 0, 31, 0),
  545. SOC_SINGLE("Right Input PGA Common Mode Switch", WM8903_ANALOGUE_RIGHT_INPUT_1,
  546. 6, 1, 0),
  547. /* ADCs */
  548. SOC_ENUM("ADC OSR", adc_osr),
  549. SOC_SINGLE("HPF Switch", WM8903_ADC_DIGITAL_0, 4, 1, 0),
  550. SOC_ENUM("HPF Mode", hpf_mode),
  551. SOC_SINGLE("DRC Switch", WM8903_DRC_0, 15, 1, 0),
  552. SOC_ENUM("DRC Compressor Slope R0", drc_slope_r0),
  553. SOC_ENUM("DRC Compressor Slope R1", drc_slope_r1),
  554. SOC_SINGLE_TLV("DRC Compressor Threshold Volume", WM8903_DRC_3, 5, 124, 1,
  555. drc_tlv_thresh),
  556. SOC_SINGLE_TLV("DRC Volume", WM8903_DRC_3, 0, 30, 1, drc_tlv_amp),
  557. SOC_SINGLE_TLV("DRC Minimum Gain Volume", WM8903_DRC_1, 2, 3, 1, drc_tlv_min),
  558. SOC_SINGLE_TLV("DRC Maximum Gain Volume", WM8903_DRC_1, 0, 3, 0, drc_tlv_max),
  559. SOC_ENUM("DRC Attack Rate", drc_attack),
  560. SOC_ENUM("DRC Decay Rate", drc_decay),
  561. SOC_ENUM("DRC FF Delay", drc_ff_delay),
  562. SOC_SINGLE("DRC Anticlip Switch", WM8903_DRC_0, 1, 1, 0),
  563. SOC_SINGLE("DRC QR Switch", WM8903_DRC_0, 2, 1, 0),
  564. SOC_SINGLE_TLV("DRC QR Threshold Volume", WM8903_DRC_0, 6, 3, 0, drc_tlv_max),
  565. SOC_ENUM("DRC QR Decay Rate", drc_qr_decay),
  566. SOC_SINGLE("DRC Smoothing Switch", WM8903_DRC_0, 3, 1, 0),
  567. SOC_SINGLE("DRC Smoothing Hysteresis Switch", WM8903_DRC_0, 0, 1, 0),
  568. SOC_ENUM("DRC Smoothing Threshold", drc_smoothing),
  569. SOC_SINGLE_TLV("DRC Startup Volume", WM8903_DRC_0, 6, 18, 0, drc_tlv_startup),
  570. SOC_DOUBLE_R_TLV("Digital Capture Volume", WM8903_ADC_DIGITAL_VOLUME_LEFT,
  571. WM8903_ADC_DIGITAL_VOLUME_RIGHT, 1, 120, 0, digital_tlv),
  572. SOC_ENUM("ADC Companding Mode", adc_companding),
  573. SOC_SINGLE("ADC Companding Switch", WM8903_AUDIO_INTERFACE_0, 3, 1, 0),
  574. SOC_DOUBLE_TLV("Digital Sidetone Volume", WM8903_DAC_DIGITAL_0, 4, 8,
  575. 12, 0, digital_sidetone_tlv),
  576. /* DAC */
  577. SOC_ENUM("DAC OSR", dac_osr),
  578. SOC_DOUBLE_R_TLV("Digital Playback Volume", WM8903_DAC_DIGITAL_VOLUME_LEFT,
  579. WM8903_DAC_DIGITAL_VOLUME_RIGHT, 1, 120, 0, digital_tlv),
  580. SOC_ENUM("DAC Soft Mute Rate", soft_mute),
  581. SOC_ENUM("DAC Mute Mode", mute_mode),
  582. SOC_SINGLE("DAC Mono Switch", WM8903_DAC_DIGITAL_1, 12, 1, 0),
  583. SOC_ENUM("DAC Companding Mode", dac_companding),
  584. SOC_SINGLE("DAC Companding Switch", WM8903_AUDIO_INTERFACE_0, 1, 1, 0),
  585. SOC_SINGLE_BOOL_EXT("Playback Deemphasis Switch", 0,
  586. wm8903_get_deemph, wm8903_put_deemph),
  587. /* Headphones */
  588. SOC_DOUBLE_R("Headphone Switch",
  589. WM8903_ANALOGUE_OUT1_LEFT, WM8903_ANALOGUE_OUT1_RIGHT,
  590. 8, 1, 1),
  591. SOC_DOUBLE_R("Headphone ZC Switch",
  592. WM8903_ANALOGUE_OUT1_LEFT, WM8903_ANALOGUE_OUT1_RIGHT,
  593. 6, 1, 0),
  594. SOC_DOUBLE_R_TLV("Headphone Volume",
  595. WM8903_ANALOGUE_OUT1_LEFT, WM8903_ANALOGUE_OUT1_RIGHT,
  596. 0, 63, 0, out_tlv),
  597. /* Line out */
  598. SOC_DOUBLE_R("Line Out Switch",
  599. WM8903_ANALOGUE_OUT2_LEFT, WM8903_ANALOGUE_OUT2_RIGHT,
  600. 8, 1, 1),
  601. SOC_DOUBLE_R("Line Out ZC Switch",
  602. WM8903_ANALOGUE_OUT2_LEFT, WM8903_ANALOGUE_OUT2_RIGHT,
  603. 6, 1, 0),
  604. SOC_DOUBLE_R_TLV("Line Out Volume",
  605. WM8903_ANALOGUE_OUT2_LEFT, WM8903_ANALOGUE_OUT2_RIGHT,
  606. 0, 63, 0, out_tlv),
  607. /* Speaker */
  608. SOC_DOUBLE_R("Speaker Switch",
  609. WM8903_ANALOGUE_OUT3_LEFT, WM8903_ANALOGUE_OUT3_RIGHT, 8, 1, 1),
  610. SOC_DOUBLE_R("Speaker ZC Switch",
  611. WM8903_ANALOGUE_OUT3_LEFT, WM8903_ANALOGUE_OUT3_RIGHT, 6, 1, 0),
  612. SOC_DOUBLE_R_TLV("Speaker Volume",
  613. WM8903_ANALOGUE_OUT3_LEFT, WM8903_ANALOGUE_OUT3_RIGHT,
  614. 0, 63, 0, out_tlv),
  615. };
  616. static const struct snd_kcontrol_new linput_mode_mux =
  617. SOC_DAPM_ENUM("Left Input Mode Mux", linput_mode_enum);
  618. static const struct snd_kcontrol_new rinput_mode_mux =
  619. SOC_DAPM_ENUM("Right Input Mode Mux", rinput_mode_enum);
  620. static const struct snd_kcontrol_new linput_mux =
  621. SOC_DAPM_ENUM("Left Input Mux", linput_enum);
  622. static const struct snd_kcontrol_new linput_inv_mux =
  623. SOC_DAPM_ENUM("Left Inverting Input Mux", linput_inv_enum);
  624. static const struct snd_kcontrol_new rinput_mux =
  625. SOC_DAPM_ENUM("Right Input Mux", rinput_enum);
  626. static const struct snd_kcontrol_new rinput_inv_mux =
  627. SOC_DAPM_ENUM("Right Inverting Input Mux", rinput_inv_enum);
  628. static const struct snd_kcontrol_new lsidetone_mux =
  629. SOC_DAPM_ENUM("DACL Sidetone Mux", lsidetone_enum);
  630. static const struct snd_kcontrol_new rsidetone_mux =
  631. SOC_DAPM_ENUM("DACR Sidetone Mux", rsidetone_enum);
  632. static const struct snd_kcontrol_new adcinput_mux =
  633. SOC_DAPM_ENUM("ADC Input", adcinput_enum);
  634. static const struct snd_kcontrol_new lcapture_mux =
  635. SOC_DAPM_ENUM("Left Capture Mux", lcapture_enum);
  636. static const struct snd_kcontrol_new rcapture_mux =
  637. SOC_DAPM_ENUM("Right Capture Mux", rcapture_enum);
  638. static const struct snd_kcontrol_new lplay_mux =
  639. SOC_DAPM_ENUM("Left Playback Mux", lplay_enum);
  640. static const struct snd_kcontrol_new rplay_mux =
  641. SOC_DAPM_ENUM("Right Playback Mux", rplay_enum);
  642. static const struct snd_kcontrol_new left_output_mixer[] = {
  643. SOC_DAPM_SINGLE("DACL Switch", WM8903_ANALOGUE_LEFT_MIX_0, 3, 1, 0),
  644. SOC_DAPM_SINGLE("DACR Switch", WM8903_ANALOGUE_LEFT_MIX_0, 2, 1, 0),
  645. SOC_DAPM_SINGLE_W("Left Bypass Switch", WM8903_ANALOGUE_LEFT_MIX_0, 1, 1, 0),
  646. SOC_DAPM_SINGLE_W("Right Bypass Switch", WM8903_ANALOGUE_LEFT_MIX_0, 0, 1, 0),
  647. };
  648. static const struct snd_kcontrol_new right_output_mixer[] = {
  649. SOC_DAPM_SINGLE("DACL Switch", WM8903_ANALOGUE_RIGHT_MIX_0, 3, 1, 0),
  650. SOC_DAPM_SINGLE("DACR Switch", WM8903_ANALOGUE_RIGHT_MIX_0, 2, 1, 0),
  651. SOC_DAPM_SINGLE_W("Left Bypass Switch", WM8903_ANALOGUE_RIGHT_MIX_0, 1, 1, 0),
  652. SOC_DAPM_SINGLE_W("Right Bypass Switch", WM8903_ANALOGUE_RIGHT_MIX_0, 0, 1, 0),
  653. };
  654. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  655. SOC_DAPM_SINGLE("DACL Switch", WM8903_ANALOGUE_SPK_MIX_LEFT_0, 3, 1, 0),
  656. SOC_DAPM_SINGLE("DACR Switch", WM8903_ANALOGUE_SPK_MIX_LEFT_0, 2, 1, 0),
  657. SOC_DAPM_SINGLE("Left Bypass Switch", WM8903_ANALOGUE_SPK_MIX_LEFT_0, 1, 1, 0),
  658. SOC_DAPM_SINGLE("Right Bypass Switch", WM8903_ANALOGUE_SPK_MIX_LEFT_0,
  659. 0, 1, 0),
  660. };
  661. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  662. SOC_DAPM_SINGLE("DACL Switch", WM8903_ANALOGUE_SPK_MIX_RIGHT_0, 3, 1, 0),
  663. SOC_DAPM_SINGLE("DACR Switch", WM8903_ANALOGUE_SPK_MIX_RIGHT_0, 2, 1, 0),
  664. SOC_DAPM_SINGLE("Left Bypass Switch", WM8903_ANALOGUE_SPK_MIX_RIGHT_0,
  665. 1, 1, 0),
  666. SOC_DAPM_SINGLE("Right Bypass Switch", WM8903_ANALOGUE_SPK_MIX_RIGHT_0,
  667. 0, 1, 0),
  668. };
  669. static const struct snd_soc_dapm_widget wm8903_dapm_widgets[] = {
  670. SND_SOC_DAPM_INPUT("IN1L"),
  671. SND_SOC_DAPM_INPUT("IN1R"),
  672. SND_SOC_DAPM_INPUT("IN2L"),
  673. SND_SOC_DAPM_INPUT("IN2R"),
  674. SND_SOC_DAPM_INPUT("IN3L"),
  675. SND_SOC_DAPM_INPUT("IN3R"),
  676. SND_SOC_DAPM_INPUT("DMICDAT"),
  677. SND_SOC_DAPM_OUTPUT("HPOUTL"),
  678. SND_SOC_DAPM_OUTPUT("HPOUTR"),
  679. SND_SOC_DAPM_OUTPUT("LINEOUTL"),
  680. SND_SOC_DAPM_OUTPUT("LINEOUTR"),
  681. SND_SOC_DAPM_OUTPUT("LOP"),
  682. SND_SOC_DAPM_OUTPUT("LON"),
  683. SND_SOC_DAPM_OUTPUT("ROP"),
  684. SND_SOC_DAPM_OUTPUT("RON"),
  685. SND_SOC_DAPM_SUPPLY("MICBIAS", WM8903_MIC_BIAS_CONTROL_0, 0, 0, NULL, 0),
  686. SND_SOC_DAPM_MUX("Left Input Mux", SND_SOC_NOPM, 0, 0, &linput_mux),
  687. SND_SOC_DAPM_MUX("Left Input Inverting Mux", SND_SOC_NOPM, 0, 0,
  688. &linput_inv_mux),
  689. SND_SOC_DAPM_MUX("Left Input Mode Mux", SND_SOC_NOPM, 0, 0, &linput_mode_mux),
  690. SND_SOC_DAPM_MUX("Right Input Mux", SND_SOC_NOPM, 0, 0, &rinput_mux),
  691. SND_SOC_DAPM_MUX("Right Input Inverting Mux", SND_SOC_NOPM, 0, 0,
  692. &rinput_inv_mux),
  693. SND_SOC_DAPM_MUX("Right Input Mode Mux", SND_SOC_NOPM, 0, 0, &rinput_mode_mux),
  694. SND_SOC_DAPM_PGA("Left Input PGA", WM8903_POWER_MANAGEMENT_0, 1, 0, NULL, 0),
  695. SND_SOC_DAPM_PGA("Right Input PGA", WM8903_POWER_MANAGEMENT_0, 0, 0, NULL, 0),
  696. SND_SOC_DAPM_MUX("Left ADC Input", SND_SOC_NOPM, 0, 0, &adcinput_mux),
  697. SND_SOC_DAPM_MUX("Right ADC Input", SND_SOC_NOPM, 0, 0, &adcinput_mux),
  698. SND_SOC_DAPM_ADC("ADCL", NULL, WM8903_POWER_MANAGEMENT_6, 1, 0),
  699. SND_SOC_DAPM_ADC("ADCR", NULL, WM8903_POWER_MANAGEMENT_6, 0, 0),
  700. SND_SOC_DAPM_MUX("Left Capture Mux", SND_SOC_NOPM, 0, 0, &lcapture_mux),
  701. SND_SOC_DAPM_MUX("Right Capture Mux", SND_SOC_NOPM, 0, 0, &rcapture_mux),
  702. SND_SOC_DAPM_AIF_OUT("AIFTXL", "Left HiFi Capture", 0, SND_SOC_NOPM, 0, 0),
  703. SND_SOC_DAPM_AIF_OUT("AIFTXR", "Right HiFi Capture", 0, SND_SOC_NOPM, 0, 0),
  704. SND_SOC_DAPM_MUX("DACL Sidetone", SND_SOC_NOPM, 0, 0, &lsidetone_mux),
  705. SND_SOC_DAPM_MUX("DACR Sidetone", SND_SOC_NOPM, 0, 0, &rsidetone_mux),
  706. SND_SOC_DAPM_AIF_IN("AIFRXL", "Left Playback", 0, SND_SOC_NOPM, 0, 0),
  707. SND_SOC_DAPM_AIF_IN("AIFRXR", "Right Playback", 0, SND_SOC_NOPM, 0, 0),
  708. SND_SOC_DAPM_MUX("Left Playback Mux", SND_SOC_NOPM, 0, 0, &lplay_mux),
  709. SND_SOC_DAPM_MUX("Right Playback Mux", SND_SOC_NOPM, 0, 0, &rplay_mux),
  710. SND_SOC_DAPM_DAC("DACL", NULL, WM8903_POWER_MANAGEMENT_6, 3, 0),
  711. SND_SOC_DAPM_DAC("DACR", NULL, WM8903_POWER_MANAGEMENT_6, 2, 0),
  712. SND_SOC_DAPM_MIXER("Left Output Mixer", WM8903_POWER_MANAGEMENT_1, 1, 0,
  713. left_output_mixer, ARRAY_SIZE(left_output_mixer)),
  714. SND_SOC_DAPM_MIXER("Right Output Mixer", WM8903_POWER_MANAGEMENT_1, 0, 0,
  715. right_output_mixer, ARRAY_SIZE(right_output_mixer)),
  716. SND_SOC_DAPM_MIXER("Left Speaker Mixer", WM8903_POWER_MANAGEMENT_4, 1, 0,
  717. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  718. SND_SOC_DAPM_MIXER("Right Speaker Mixer", WM8903_POWER_MANAGEMENT_4, 0, 0,
  719. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  720. SND_SOC_DAPM_PGA_S("Left Headphone Output PGA", 0, WM8903_POWER_MANAGEMENT_2,
  721. 1, 0, NULL, 0),
  722. SND_SOC_DAPM_PGA_S("Right Headphone Output PGA", 0, WM8903_POWER_MANAGEMENT_2,
  723. 0, 0, NULL, 0),
  724. SND_SOC_DAPM_PGA_S("Left Line Output PGA", 0, WM8903_POWER_MANAGEMENT_3, 1, 0,
  725. NULL, 0),
  726. SND_SOC_DAPM_PGA_S("Right Line Output PGA", 0, WM8903_POWER_MANAGEMENT_3, 0, 0,
  727. NULL, 0),
  728. SND_SOC_DAPM_PGA_S("HPL_RMV_SHORT", 4, WM8903_ANALOGUE_HP_0, 7, 0, NULL, 0),
  729. SND_SOC_DAPM_PGA_S("HPL_ENA_OUTP", 3, WM8903_ANALOGUE_HP_0, 6, 0, NULL, 0),
  730. SND_SOC_DAPM_PGA_S("HPL_ENA_DLY", 2, WM8903_ANALOGUE_HP_0, 5, 0, NULL, 0),
  731. SND_SOC_DAPM_PGA_S("HPL_ENA", 1, WM8903_ANALOGUE_HP_0, 4, 0, NULL, 0),
  732. SND_SOC_DAPM_PGA_S("HPR_RMV_SHORT", 4, WM8903_ANALOGUE_HP_0, 3, 0, NULL, 0),
  733. SND_SOC_DAPM_PGA_S("HPR_ENA_OUTP", 3, WM8903_ANALOGUE_HP_0, 2, 0, NULL, 0),
  734. SND_SOC_DAPM_PGA_S("HPR_ENA_DLY", 2, WM8903_ANALOGUE_HP_0, 1, 0, NULL, 0),
  735. SND_SOC_DAPM_PGA_S("HPR_ENA", 1, WM8903_ANALOGUE_HP_0, 0, 0, NULL, 0),
  736. SND_SOC_DAPM_PGA_S("LINEOUTL_RMV_SHORT", 4, WM8903_ANALOGUE_LINEOUT_0, 7, 0,
  737. NULL, 0),
  738. SND_SOC_DAPM_PGA_S("LINEOUTL_ENA_OUTP", 3, WM8903_ANALOGUE_LINEOUT_0, 6, 0,
  739. NULL, 0),
  740. SND_SOC_DAPM_PGA_S("LINEOUTL_ENA_DLY", 2, WM8903_ANALOGUE_LINEOUT_0, 5, 0,
  741. NULL, 0),
  742. SND_SOC_DAPM_PGA_S("LINEOUTL_ENA", 1, WM8903_ANALOGUE_LINEOUT_0, 4, 0,
  743. NULL, 0),
  744. SND_SOC_DAPM_PGA_S("LINEOUTR_RMV_SHORT", 4, WM8903_ANALOGUE_LINEOUT_0, 3, 0,
  745. NULL, 0),
  746. SND_SOC_DAPM_PGA_S("LINEOUTR_ENA_OUTP", 3, WM8903_ANALOGUE_LINEOUT_0, 2, 0,
  747. NULL, 0),
  748. SND_SOC_DAPM_PGA_S("LINEOUTR_ENA_DLY", 2, WM8903_ANALOGUE_LINEOUT_0, 1, 0,
  749. NULL, 0),
  750. SND_SOC_DAPM_PGA_S("LINEOUTR_ENA", 1, WM8903_ANALOGUE_LINEOUT_0, 0, 0,
  751. NULL, 0),
  752. SND_SOC_DAPM_SUPPLY("DCS Master", WM8903_DC_SERVO_0, 4, 0, NULL, 0),
  753. SND_SOC_DAPM_PGA_S("HPL_DCS", 3, SND_SOC_NOPM, 3, 0, wm8903_dcs_event,
  754. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  755. SND_SOC_DAPM_PGA_S("HPR_DCS", 3, SND_SOC_NOPM, 2, 0, wm8903_dcs_event,
  756. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  757. SND_SOC_DAPM_PGA_S("LINEOUTL_DCS", 3, SND_SOC_NOPM, 1, 0, wm8903_dcs_event,
  758. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  759. SND_SOC_DAPM_PGA_S("LINEOUTR_DCS", 3, SND_SOC_NOPM, 0, 0, wm8903_dcs_event,
  760. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  761. SND_SOC_DAPM_PGA("Left Speaker PGA", WM8903_POWER_MANAGEMENT_5, 1, 0,
  762. NULL, 0),
  763. SND_SOC_DAPM_PGA("Right Speaker PGA", WM8903_POWER_MANAGEMENT_5, 0, 0,
  764. NULL, 0),
  765. SND_SOC_DAPM_SUPPLY("Charge Pump", WM8903_CHARGE_PUMP_0, 0, 0,
  766. wm8903_cp_event, SND_SOC_DAPM_POST_PMU),
  767. SND_SOC_DAPM_SUPPLY("CLK_DSP", WM8903_CLOCK_RATES_2, 1, 0, NULL, 0),
  768. SND_SOC_DAPM_SUPPLY("CLK_SYS", WM8903_CLOCK_RATES_2, 2, 0, NULL, 0),
  769. };
  770. static const struct snd_soc_dapm_route wm8903_intercon[] = {
  771. { "CLK_DSP", NULL, "CLK_SYS" },
  772. { "MICBIAS", NULL, "CLK_SYS" },
  773. { "HPL_DCS", NULL, "CLK_SYS" },
  774. { "HPR_DCS", NULL, "CLK_SYS" },
  775. { "LINEOUTL_DCS", NULL, "CLK_SYS" },
  776. { "LINEOUTR_DCS", NULL, "CLK_SYS" },
  777. { "Left Input Mux", "IN1L", "IN1L" },
  778. { "Left Input Mux", "IN2L", "IN2L" },
  779. { "Left Input Mux", "IN3L", "IN3L" },
  780. { "Left Input Inverting Mux", "IN1L", "IN1L" },
  781. { "Left Input Inverting Mux", "IN2L", "IN2L" },
  782. { "Left Input Inverting Mux", "IN3L", "IN3L" },
  783. { "Right Input Mux", "IN1R", "IN1R" },
  784. { "Right Input Mux", "IN2R", "IN2R" },
  785. { "Right Input Mux", "IN3R", "IN3R" },
  786. { "Right Input Inverting Mux", "IN1R", "IN1R" },
  787. { "Right Input Inverting Mux", "IN2R", "IN2R" },
  788. { "Right Input Inverting Mux", "IN3R", "IN3R" },
  789. { "Left Input Mode Mux", "Single-Ended", "Left Input Inverting Mux" },
  790. { "Left Input Mode Mux", "Differential Line",
  791. "Left Input Mux" },
  792. { "Left Input Mode Mux", "Differential Line",
  793. "Left Input Inverting Mux" },
  794. { "Left Input Mode Mux", "Differential Mic",
  795. "Left Input Mux" },
  796. { "Left Input Mode Mux", "Differential Mic",
  797. "Left Input Inverting Mux" },
  798. { "Right Input Mode Mux", "Single-Ended",
  799. "Right Input Inverting Mux" },
  800. { "Right Input Mode Mux", "Differential Line",
  801. "Right Input Mux" },
  802. { "Right Input Mode Mux", "Differential Line",
  803. "Right Input Inverting Mux" },
  804. { "Right Input Mode Mux", "Differential Mic",
  805. "Right Input Mux" },
  806. { "Right Input Mode Mux", "Differential Mic",
  807. "Right Input Inverting Mux" },
  808. { "Left Input PGA", NULL, "Left Input Mode Mux" },
  809. { "Right Input PGA", NULL, "Right Input Mode Mux" },
  810. { "Left ADC Input", "ADC", "Left Input PGA" },
  811. { "Left ADC Input", "DMIC", "DMICDAT" },
  812. { "Right ADC Input", "ADC", "Right Input PGA" },
  813. { "Right ADC Input", "DMIC", "DMICDAT" },
  814. { "Left Capture Mux", "Left", "ADCL" },
  815. { "Left Capture Mux", "Right", "ADCR" },
  816. { "Right Capture Mux", "Left", "ADCL" },
  817. { "Right Capture Mux", "Right", "ADCR" },
  818. { "AIFTXL", NULL, "Left Capture Mux" },
  819. { "AIFTXR", NULL, "Right Capture Mux" },
  820. { "ADCL", NULL, "Left ADC Input" },
  821. { "ADCL", NULL, "CLK_DSP" },
  822. { "ADCR", NULL, "Right ADC Input" },
  823. { "ADCR", NULL, "CLK_DSP" },
  824. { "Left Playback Mux", "Left", "AIFRXL" },
  825. { "Left Playback Mux", "Right", "AIFRXR" },
  826. { "Right Playback Mux", "Left", "AIFRXL" },
  827. { "Right Playback Mux", "Right", "AIFRXR" },
  828. { "DACL Sidetone", "Left", "ADCL" },
  829. { "DACL Sidetone", "Right", "ADCR" },
  830. { "DACR Sidetone", "Left", "ADCL" },
  831. { "DACR Sidetone", "Right", "ADCR" },
  832. { "DACL", NULL, "Left Playback Mux" },
  833. { "DACL", NULL, "DACL Sidetone" },
  834. { "DACL", NULL, "CLK_DSP" },
  835. { "DACR", NULL, "Right Playback Mux" },
  836. { "DACR", NULL, "DACR Sidetone" },
  837. { "DACR", NULL, "CLK_DSP" },
  838. { "Left Output Mixer", "Left Bypass Switch", "Left Input PGA" },
  839. { "Left Output Mixer", "Right Bypass Switch", "Right Input PGA" },
  840. { "Left Output Mixer", "DACL Switch", "DACL" },
  841. { "Left Output Mixer", "DACR Switch", "DACR" },
  842. { "Right Output Mixer", "Left Bypass Switch", "Left Input PGA" },
  843. { "Right Output Mixer", "Right Bypass Switch", "Right Input PGA" },
  844. { "Right Output Mixer", "DACL Switch", "DACL" },
  845. { "Right Output Mixer", "DACR Switch", "DACR" },
  846. { "Left Speaker Mixer", "Left Bypass Switch", "Left Input PGA" },
  847. { "Left Speaker Mixer", "Right Bypass Switch", "Right Input PGA" },
  848. { "Left Speaker Mixer", "DACL Switch", "DACL" },
  849. { "Left Speaker Mixer", "DACR Switch", "DACR" },
  850. { "Right Speaker Mixer", "Left Bypass Switch", "Left Input PGA" },
  851. { "Right Speaker Mixer", "Right Bypass Switch", "Right Input PGA" },
  852. { "Right Speaker Mixer", "DACL Switch", "DACL" },
  853. { "Right Speaker Mixer", "DACR Switch", "DACR" },
  854. { "Left Line Output PGA", NULL, "Left Output Mixer" },
  855. { "Right Line Output PGA", NULL, "Right Output Mixer" },
  856. { "Left Headphone Output PGA", NULL, "Left Output Mixer" },
  857. { "Right Headphone Output PGA", NULL, "Right Output Mixer" },
  858. { "Left Speaker PGA", NULL, "Left Speaker Mixer" },
  859. { "Right Speaker PGA", NULL, "Right Speaker Mixer" },
  860. { "HPL_ENA", NULL, "Left Headphone Output PGA" },
  861. { "HPR_ENA", NULL, "Right Headphone Output PGA" },
  862. { "HPL_ENA_DLY", NULL, "HPL_ENA" },
  863. { "HPR_ENA_DLY", NULL, "HPR_ENA" },
  864. { "LINEOUTL_ENA", NULL, "Left Line Output PGA" },
  865. { "LINEOUTR_ENA", NULL, "Right Line Output PGA" },
  866. { "LINEOUTL_ENA_DLY", NULL, "LINEOUTL_ENA" },
  867. { "LINEOUTR_ENA_DLY", NULL, "LINEOUTR_ENA" },
  868. { "HPL_DCS", NULL, "DCS Master" },
  869. { "HPR_DCS", NULL, "DCS Master" },
  870. { "LINEOUTL_DCS", NULL, "DCS Master" },
  871. { "LINEOUTR_DCS", NULL, "DCS Master" },
  872. { "HPL_DCS", NULL, "HPL_ENA_DLY" },
  873. { "HPR_DCS", NULL, "HPR_ENA_DLY" },
  874. { "LINEOUTL_DCS", NULL, "LINEOUTL_ENA_DLY" },
  875. { "LINEOUTR_DCS", NULL, "LINEOUTR_ENA_DLY" },
  876. { "HPL_ENA_OUTP", NULL, "HPL_DCS" },
  877. { "HPR_ENA_OUTP", NULL, "HPR_DCS" },
  878. { "LINEOUTL_ENA_OUTP", NULL, "LINEOUTL_DCS" },
  879. { "LINEOUTR_ENA_OUTP", NULL, "LINEOUTR_DCS" },
  880. { "HPL_RMV_SHORT", NULL, "HPL_ENA_OUTP" },
  881. { "HPR_RMV_SHORT", NULL, "HPR_ENA_OUTP" },
  882. { "LINEOUTL_RMV_SHORT", NULL, "LINEOUTL_ENA_OUTP" },
  883. { "LINEOUTR_RMV_SHORT", NULL, "LINEOUTR_ENA_OUTP" },
  884. { "HPOUTL", NULL, "HPL_RMV_SHORT" },
  885. { "HPOUTR", NULL, "HPR_RMV_SHORT" },
  886. { "LINEOUTL", NULL, "LINEOUTL_RMV_SHORT" },
  887. { "LINEOUTR", NULL, "LINEOUTR_RMV_SHORT" },
  888. { "LOP", NULL, "Left Speaker PGA" },
  889. { "LON", NULL, "Left Speaker PGA" },
  890. { "ROP", NULL, "Right Speaker PGA" },
  891. { "RON", NULL, "Right Speaker PGA" },
  892. { "Left Headphone Output PGA", NULL, "Charge Pump" },
  893. { "Right Headphone Output PGA", NULL, "Charge Pump" },
  894. { "Left Line Output PGA", NULL, "Charge Pump" },
  895. { "Right Line Output PGA", NULL, "Charge Pump" },
  896. };
  897. static int wm8903_set_bias_level(struct snd_soc_codec *codec,
  898. enum snd_soc_bias_level level)
  899. {
  900. switch (level) {
  901. case SND_SOC_BIAS_ON:
  902. break;
  903. case SND_SOC_BIAS_PREPARE:
  904. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  905. WM8903_VMID_RES_MASK,
  906. WM8903_VMID_RES_50K);
  907. break;
  908. case SND_SOC_BIAS_STANDBY:
  909. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  910. snd_soc_update_bits(codec, WM8903_BIAS_CONTROL_0,
  911. WM8903_POBCTRL | WM8903_ISEL_MASK |
  912. WM8903_STARTUP_BIAS_ENA |
  913. WM8903_BIAS_ENA,
  914. WM8903_POBCTRL |
  915. (2 << WM8903_ISEL_SHIFT) |
  916. WM8903_STARTUP_BIAS_ENA);
  917. snd_soc_update_bits(codec,
  918. WM8903_ANALOGUE_SPK_OUTPUT_CONTROL_0,
  919. WM8903_SPK_DISCHARGE,
  920. WM8903_SPK_DISCHARGE);
  921. msleep(33);
  922. snd_soc_update_bits(codec, WM8903_POWER_MANAGEMENT_5,
  923. WM8903_SPKL_ENA | WM8903_SPKR_ENA,
  924. WM8903_SPKL_ENA | WM8903_SPKR_ENA);
  925. snd_soc_update_bits(codec,
  926. WM8903_ANALOGUE_SPK_OUTPUT_CONTROL_0,
  927. WM8903_SPK_DISCHARGE, 0);
  928. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  929. WM8903_VMID_TIE_ENA |
  930. WM8903_BUFIO_ENA |
  931. WM8903_VMID_IO_ENA |
  932. WM8903_VMID_SOFT_MASK |
  933. WM8903_VMID_RES_MASK |
  934. WM8903_VMID_BUF_ENA,
  935. WM8903_VMID_TIE_ENA |
  936. WM8903_BUFIO_ENA |
  937. WM8903_VMID_IO_ENA |
  938. (2 << WM8903_VMID_SOFT_SHIFT) |
  939. WM8903_VMID_RES_250K |
  940. WM8903_VMID_BUF_ENA);
  941. msleep(129);
  942. snd_soc_update_bits(codec, WM8903_POWER_MANAGEMENT_5,
  943. WM8903_SPKL_ENA | WM8903_SPKR_ENA,
  944. 0);
  945. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  946. WM8903_VMID_SOFT_MASK, 0);
  947. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  948. WM8903_VMID_RES_MASK,
  949. WM8903_VMID_RES_50K);
  950. snd_soc_update_bits(codec, WM8903_BIAS_CONTROL_0,
  951. WM8903_BIAS_ENA | WM8903_POBCTRL,
  952. WM8903_BIAS_ENA);
  953. /* By default no bypass paths are enabled so
  954. * enable Class W support.
  955. */
  956. dev_dbg(codec->dev, "Enabling Class W\n");
  957. snd_soc_update_bits(codec, WM8903_CLASS_W_0,
  958. WM8903_CP_DYN_FREQ |
  959. WM8903_CP_DYN_V,
  960. WM8903_CP_DYN_FREQ |
  961. WM8903_CP_DYN_V);
  962. }
  963. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  964. WM8903_VMID_RES_MASK,
  965. WM8903_VMID_RES_250K);
  966. break;
  967. case SND_SOC_BIAS_OFF:
  968. snd_soc_update_bits(codec, WM8903_BIAS_CONTROL_0,
  969. WM8903_BIAS_ENA, 0);
  970. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  971. WM8903_VMID_SOFT_MASK,
  972. 2 << WM8903_VMID_SOFT_SHIFT);
  973. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  974. WM8903_VMID_BUF_ENA, 0);
  975. msleep(290);
  976. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  977. WM8903_VMID_TIE_ENA | WM8903_BUFIO_ENA |
  978. WM8903_VMID_IO_ENA | WM8903_VMID_RES_MASK |
  979. WM8903_VMID_SOFT_MASK |
  980. WM8903_VMID_BUF_ENA, 0);
  981. snd_soc_update_bits(codec, WM8903_BIAS_CONTROL_0,
  982. WM8903_STARTUP_BIAS_ENA, 0);
  983. break;
  984. }
  985. codec->dapm.bias_level = level;
  986. return 0;
  987. }
  988. static int wm8903_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  989. int clk_id, unsigned int freq, int dir)
  990. {
  991. struct snd_soc_codec *codec = codec_dai->codec;
  992. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  993. wm8903->sysclk = freq;
  994. return 0;
  995. }
  996. static int wm8903_set_dai_fmt(struct snd_soc_dai *codec_dai,
  997. unsigned int fmt)
  998. {
  999. struct snd_soc_codec *codec = codec_dai->codec;
  1000. u16 aif1 = snd_soc_read(codec, WM8903_AUDIO_INTERFACE_1);
  1001. aif1 &= ~(WM8903_LRCLK_DIR | WM8903_BCLK_DIR | WM8903_AIF_FMT_MASK |
  1002. WM8903_AIF_LRCLK_INV | WM8903_AIF_BCLK_INV);
  1003. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1004. case SND_SOC_DAIFMT_CBS_CFS:
  1005. break;
  1006. case SND_SOC_DAIFMT_CBS_CFM:
  1007. aif1 |= WM8903_LRCLK_DIR;
  1008. break;
  1009. case SND_SOC_DAIFMT_CBM_CFM:
  1010. aif1 |= WM8903_LRCLK_DIR | WM8903_BCLK_DIR;
  1011. break;
  1012. case SND_SOC_DAIFMT_CBM_CFS:
  1013. aif1 |= WM8903_BCLK_DIR;
  1014. break;
  1015. default:
  1016. return -EINVAL;
  1017. }
  1018. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1019. case SND_SOC_DAIFMT_DSP_A:
  1020. aif1 |= 0x3;
  1021. break;
  1022. case SND_SOC_DAIFMT_DSP_B:
  1023. aif1 |= 0x3 | WM8903_AIF_LRCLK_INV;
  1024. break;
  1025. case SND_SOC_DAIFMT_I2S:
  1026. aif1 |= 0x2;
  1027. break;
  1028. case SND_SOC_DAIFMT_RIGHT_J:
  1029. aif1 |= 0x1;
  1030. break;
  1031. case SND_SOC_DAIFMT_LEFT_J:
  1032. break;
  1033. default:
  1034. return -EINVAL;
  1035. }
  1036. /* Clock inversion */
  1037. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1038. case SND_SOC_DAIFMT_DSP_A:
  1039. case SND_SOC_DAIFMT_DSP_B:
  1040. /* frame inversion not valid for DSP modes */
  1041. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1042. case SND_SOC_DAIFMT_NB_NF:
  1043. break;
  1044. case SND_SOC_DAIFMT_IB_NF:
  1045. aif1 |= WM8903_AIF_BCLK_INV;
  1046. break;
  1047. default:
  1048. return -EINVAL;
  1049. }
  1050. break;
  1051. case SND_SOC_DAIFMT_I2S:
  1052. case SND_SOC_DAIFMT_RIGHT_J:
  1053. case SND_SOC_DAIFMT_LEFT_J:
  1054. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1055. case SND_SOC_DAIFMT_NB_NF:
  1056. break;
  1057. case SND_SOC_DAIFMT_IB_IF:
  1058. aif1 |= WM8903_AIF_BCLK_INV | WM8903_AIF_LRCLK_INV;
  1059. break;
  1060. case SND_SOC_DAIFMT_IB_NF:
  1061. aif1 |= WM8903_AIF_BCLK_INV;
  1062. break;
  1063. case SND_SOC_DAIFMT_NB_IF:
  1064. aif1 |= WM8903_AIF_LRCLK_INV;
  1065. break;
  1066. default:
  1067. return -EINVAL;
  1068. }
  1069. break;
  1070. default:
  1071. return -EINVAL;
  1072. }
  1073. snd_soc_write(codec, WM8903_AUDIO_INTERFACE_1, aif1);
  1074. return 0;
  1075. }
  1076. static int wm8903_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  1077. {
  1078. struct snd_soc_codec *codec = codec_dai->codec;
  1079. u16 reg;
  1080. reg = snd_soc_read(codec, WM8903_DAC_DIGITAL_1);
  1081. if (mute)
  1082. reg |= WM8903_DAC_MUTE;
  1083. else
  1084. reg &= ~WM8903_DAC_MUTE;
  1085. snd_soc_write(codec, WM8903_DAC_DIGITAL_1, reg);
  1086. return 0;
  1087. }
  1088. /* Lookup table for CLK_SYS/fs ratio. 256fs or more is recommended
  1089. * for optimal performance so we list the lower rates first and match
  1090. * on the last match we find. */
  1091. static struct {
  1092. int div;
  1093. int rate;
  1094. int mode;
  1095. int mclk_div;
  1096. } clk_sys_ratios[] = {
  1097. { 64, 0x0, 0x0, 1 },
  1098. { 68, 0x0, 0x1, 1 },
  1099. { 125, 0x0, 0x2, 1 },
  1100. { 128, 0x1, 0x0, 1 },
  1101. { 136, 0x1, 0x1, 1 },
  1102. { 192, 0x2, 0x0, 1 },
  1103. { 204, 0x2, 0x1, 1 },
  1104. { 64, 0x0, 0x0, 2 },
  1105. { 68, 0x0, 0x1, 2 },
  1106. { 125, 0x0, 0x2, 2 },
  1107. { 128, 0x1, 0x0, 2 },
  1108. { 136, 0x1, 0x1, 2 },
  1109. { 192, 0x2, 0x0, 2 },
  1110. { 204, 0x2, 0x1, 2 },
  1111. { 250, 0x2, 0x2, 1 },
  1112. { 256, 0x3, 0x0, 1 },
  1113. { 272, 0x3, 0x1, 1 },
  1114. { 384, 0x4, 0x0, 1 },
  1115. { 408, 0x4, 0x1, 1 },
  1116. { 375, 0x4, 0x2, 1 },
  1117. { 512, 0x5, 0x0, 1 },
  1118. { 544, 0x5, 0x1, 1 },
  1119. { 500, 0x5, 0x2, 1 },
  1120. { 768, 0x6, 0x0, 1 },
  1121. { 816, 0x6, 0x1, 1 },
  1122. { 750, 0x6, 0x2, 1 },
  1123. { 1024, 0x7, 0x0, 1 },
  1124. { 1088, 0x7, 0x1, 1 },
  1125. { 1000, 0x7, 0x2, 1 },
  1126. { 1408, 0x8, 0x0, 1 },
  1127. { 1496, 0x8, 0x1, 1 },
  1128. { 1536, 0x9, 0x0, 1 },
  1129. { 1632, 0x9, 0x1, 1 },
  1130. { 1500, 0x9, 0x2, 1 },
  1131. { 250, 0x2, 0x2, 2 },
  1132. { 256, 0x3, 0x0, 2 },
  1133. { 272, 0x3, 0x1, 2 },
  1134. { 384, 0x4, 0x0, 2 },
  1135. { 408, 0x4, 0x1, 2 },
  1136. { 375, 0x4, 0x2, 2 },
  1137. { 512, 0x5, 0x0, 2 },
  1138. { 544, 0x5, 0x1, 2 },
  1139. { 500, 0x5, 0x2, 2 },
  1140. { 768, 0x6, 0x0, 2 },
  1141. { 816, 0x6, 0x1, 2 },
  1142. { 750, 0x6, 0x2, 2 },
  1143. { 1024, 0x7, 0x0, 2 },
  1144. { 1088, 0x7, 0x1, 2 },
  1145. { 1000, 0x7, 0x2, 2 },
  1146. { 1408, 0x8, 0x0, 2 },
  1147. { 1496, 0x8, 0x1, 2 },
  1148. { 1536, 0x9, 0x0, 2 },
  1149. { 1632, 0x9, 0x1, 2 },
  1150. { 1500, 0x9, 0x2, 2 },
  1151. };
  1152. /* CLK_SYS/BCLK ratios - multiplied by 10 due to .5s */
  1153. static struct {
  1154. int ratio;
  1155. int div;
  1156. } bclk_divs[] = {
  1157. { 10, 0 },
  1158. { 20, 2 },
  1159. { 30, 3 },
  1160. { 40, 4 },
  1161. { 50, 5 },
  1162. { 60, 7 },
  1163. { 80, 8 },
  1164. { 100, 9 },
  1165. { 120, 11 },
  1166. { 160, 12 },
  1167. { 200, 13 },
  1168. { 220, 14 },
  1169. { 240, 15 },
  1170. { 300, 17 },
  1171. { 320, 18 },
  1172. { 440, 19 },
  1173. { 480, 20 },
  1174. };
  1175. /* Sample rates for DSP */
  1176. static struct {
  1177. int rate;
  1178. int value;
  1179. } sample_rates[] = {
  1180. { 8000, 0 },
  1181. { 11025, 1 },
  1182. { 12000, 2 },
  1183. { 16000, 3 },
  1184. { 22050, 4 },
  1185. { 24000, 5 },
  1186. { 32000, 6 },
  1187. { 44100, 7 },
  1188. { 48000, 8 },
  1189. { 88200, 9 },
  1190. { 96000, 10 },
  1191. { 0, 0 },
  1192. };
  1193. static int wm8903_hw_params(struct snd_pcm_substream *substream,
  1194. struct snd_pcm_hw_params *params,
  1195. struct snd_soc_dai *dai)
  1196. {
  1197. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  1198. struct snd_soc_codec *codec =rtd->codec;
  1199. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  1200. int fs = params_rate(params);
  1201. int bclk;
  1202. int bclk_div;
  1203. int i;
  1204. int dsp_config;
  1205. int clk_config;
  1206. int best_val;
  1207. int cur_val;
  1208. int clk_sys;
  1209. u16 aif1 = snd_soc_read(codec, WM8903_AUDIO_INTERFACE_1);
  1210. u16 aif2 = snd_soc_read(codec, WM8903_AUDIO_INTERFACE_2);
  1211. u16 aif3 = snd_soc_read(codec, WM8903_AUDIO_INTERFACE_3);
  1212. u16 clock0 = snd_soc_read(codec, WM8903_CLOCK_RATES_0);
  1213. u16 clock1 = snd_soc_read(codec, WM8903_CLOCK_RATES_1);
  1214. u16 dac_digital1 = snd_soc_read(codec, WM8903_DAC_DIGITAL_1);
  1215. /* Enable sloping stopband filter for low sample rates */
  1216. if (fs <= 24000)
  1217. dac_digital1 |= WM8903_DAC_SB_FILT;
  1218. else
  1219. dac_digital1 &= ~WM8903_DAC_SB_FILT;
  1220. /* Configure sample rate logic for DSP - choose nearest rate */
  1221. dsp_config = 0;
  1222. best_val = abs(sample_rates[dsp_config].rate - fs);
  1223. for (i = 1; i < ARRAY_SIZE(sample_rates); i++) {
  1224. cur_val = abs(sample_rates[i].rate - fs);
  1225. if (cur_val <= best_val) {
  1226. dsp_config = i;
  1227. best_val = cur_val;
  1228. }
  1229. }
  1230. dev_dbg(codec->dev, "DSP fs = %dHz\n", sample_rates[dsp_config].rate);
  1231. clock1 &= ~WM8903_SAMPLE_RATE_MASK;
  1232. clock1 |= sample_rates[dsp_config].value;
  1233. aif1 &= ~WM8903_AIF_WL_MASK;
  1234. bclk = 2 * fs;
  1235. switch (params_format(params)) {
  1236. case SNDRV_PCM_FORMAT_S16_LE:
  1237. bclk *= 16;
  1238. break;
  1239. case SNDRV_PCM_FORMAT_S20_3LE:
  1240. bclk *= 20;
  1241. aif1 |= 0x4;
  1242. break;
  1243. case SNDRV_PCM_FORMAT_S24_LE:
  1244. bclk *= 24;
  1245. aif1 |= 0x8;
  1246. break;
  1247. case SNDRV_PCM_FORMAT_S32_LE:
  1248. bclk *= 32;
  1249. aif1 |= 0xc;
  1250. break;
  1251. default:
  1252. return -EINVAL;
  1253. }
  1254. dev_dbg(codec->dev, "MCLK = %dHz, target sample rate = %dHz\n",
  1255. wm8903->sysclk, fs);
  1256. /* We may not have an MCLK which allows us to generate exactly
  1257. * the clock we want, particularly with USB derived inputs, so
  1258. * approximate.
  1259. */
  1260. clk_config = 0;
  1261. best_val = abs((wm8903->sysclk /
  1262. (clk_sys_ratios[0].mclk_div *
  1263. clk_sys_ratios[0].div)) - fs);
  1264. for (i = 1; i < ARRAY_SIZE(clk_sys_ratios); i++) {
  1265. cur_val = abs((wm8903->sysclk /
  1266. (clk_sys_ratios[i].mclk_div *
  1267. clk_sys_ratios[i].div)) - fs);
  1268. if (cur_val <= best_val) {
  1269. clk_config = i;
  1270. best_val = cur_val;
  1271. }
  1272. }
  1273. if (clk_sys_ratios[clk_config].mclk_div == 2) {
  1274. clock0 |= WM8903_MCLKDIV2;
  1275. clk_sys = wm8903->sysclk / 2;
  1276. } else {
  1277. clock0 &= ~WM8903_MCLKDIV2;
  1278. clk_sys = wm8903->sysclk;
  1279. }
  1280. clock1 &= ~(WM8903_CLK_SYS_RATE_MASK |
  1281. WM8903_CLK_SYS_MODE_MASK);
  1282. clock1 |= clk_sys_ratios[clk_config].rate << WM8903_CLK_SYS_RATE_SHIFT;
  1283. clock1 |= clk_sys_ratios[clk_config].mode << WM8903_CLK_SYS_MODE_SHIFT;
  1284. dev_dbg(codec->dev, "CLK_SYS_RATE=%x, CLK_SYS_MODE=%x div=%d\n",
  1285. clk_sys_ratios[clk_config].rate,
  1286. clk_sys_ratios[clk_config].mode,
  1287. clk_sys_ratios[clk_config].div);
  1288. dev_dbg(codec->dev, "Actual CLK_SYS = %dHz\n", clk_sys);
  1289. /* We may not get quite the right frequency if using
  1290. * approximate clocks so look for the closest match that is
  1291. * higher than the target (we need to ensure that there enough
  1292. * BCLKs to clock out the samples).
  1293. */
  1294. bclk_div = 0;
  1295. best_val = ((clk_sys * 10) / bclk_divs[0].ratio) - bclk;
  1296. i = 1;
  1297. while (i < ARRAY_SIZE(bclk_divs)) {
  1298. cur_val = ((clk_sys * 10) / bclk_divs[i].ratio) - bclk;
  1299. if (cur_val < 0) /* BCLK table is sorted */
  1300. break;
  1301. bclk_div = i;
  1302. best_val = cur_val;
  1303. i++;
  1304. }
  1305. aif2 &= ~WM8903_BCLK_DIV_MASK;
  1306. aif3 &= ~WM8903_LRCLK_RATE_MASK;
  1307. dev_dbg(codec->dev, "BCLK ratio %d for %dHz - actual BCLK = %dHz\n",
  1308. bclk_divs[bclk_div].ratio / 10, bclk,
  1309. (clk_sys * 10) / bclk_divs[bclk_div].ratio);
  1310. aif2 |= bclk_divs[bclk_div].div;
  1311. aif3 |= bclk / fs;
  1312. wm8903->fs = params_rate(params);
  1313. wm8903_set_deemph(codec);
  1314. snd_soc_write(codec, WM8903_CLOCK_RATES_0, clock0);
  1315. snd_soc_write(codec, WM8903_CLOCK_RATES_1, clock1);
  1316. snd_soc_write(codec, WM8903_AUDIO_INTERFACE_1, aif1);
  1317. snd_soc_write(codec, WM8903_AUDIO_INTERFACE_2, aif2);
  1318. snd_soc_write(codec, WM8903_AUDIO_INTERFACE_3, aif3);
  1319. snd_soc_write(codec, WM8903_DAC_DIGITAL_1, dac_digital1);
  1320. return 0;
  1321. }
  1322. /**
  1323. * wm8903_mic_detect - Enable microphone detection via the WM8903 IRQ
  1324. *
  1325. * @codec: WM8903 codec
  1326. * @jack: jack to report detection events on
  1327. * @det: value to report for presence detection
  1328. * @shrt: value to report for short detection
  1329. *
  1330. * Enable microphone detection via IRQ on the WM8903. If GPIOs are
  1331. * being used to bring out signals to the processor then only platform
  1332. * data configuration is needed for WM8903 and processor GPIOs should
  1333. * be configured using snd_soc_jack_add_gpios() instead.
  1334. *
  1335. * The current threasholds for detection should be configured using
  1336. * micdet_cfg in the platform data. Using this function will force on
  1337. * the microphone bias for the device.
  1338. */
  1339. int wm8903_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  1340. int det, int shrt)
  1341. {
  1342. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  1343. int irq_mask = WM8903_MICDET_EINT | WM8903_MICSHRT_EINT;
  1344. dev_dbg(codec->dev, "Enabling microphone detection: %x %x\n",
  1345. det, shrt);
  1346. /* Store the configuration */
  1347. wm8903->mic_jack = jack;
  1348. wm8903->mic_det = det;
  1349. wm8903->mic_short = shrt;
  1350. /* Enable interrupts we've got a report configured for */
  1351. if (det)
  1352. irq_mask &= ~WM8903_MICDET_EINT;
  1353. if (shrt)
  1354. irq_mask &= ~WM8903_MICSHRT_EINT;
  1355. snd_soc_update_bits(codec, WM8903_INTERRUPT_STATUS_1_MASK,
  1356. WM8903_MICDET_EINT | WM8903_MICSHRT_EINT,
  1357. irq_mask);
  1358. if (det || shrt) {
  1359. /* Enable mic detection, this may not have been set through
  1360. * platform data (eg, if the defaults are OK). */
  1361. snd_soc_update_bits(codec, WM8903_WRITE_SEQUENCER_0,
  1362. WM8903_WSEQ_ENA, WM8903_WSEQ_ENA);
  1363. snd_soc_update_bits(codec, WM8903_MIC_BIAS_CONTROL_0,
  1364. WM8903_MICDET_ENA, WM8903_MICDET_ENA);
  1365. } else {
  1366. snd_soc_update_bits(codec, WM8903_MIC_BIAS_CONTROL_0,
  1367. WM8903_MICDET_ENA, 0);
  1368. }
  1369. return 0;
  1370. }
  1371. EXPORT_SYMBOL_GPL(wm8903_mic_detect);
  1372. static irqreturn_t wm8903_irq(int irq, void *data)
  1373. {
  1374. struct snd_soc_codec *codec = data;
  1375. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  1376. int mic_report;
  1377. int int_pol;
  1378. int int_val = 0;
  1379. int mask = ~snd_soc_read(codec, WM8903_INTERRUPT_STATUS_1_MASK);
  1380. int_val = snd_soc_read(codec, WM8903_INTERRUPT_STATUS_1) & mask;
  1381. if (int_val & WM8903_WSEQ_BUSY_EINT) {
  1382. dev_warn(codec->dev, "Write sequencer done\n");
  1383. }
  1384. /*
  1385. * The rest is microphone jack detection. We need to manually
  1386. * invert the polarity of the interrupt after each event - to
  1387. * simplify the code keep track of the last state we reported
  1388. * and just invert the relevant bits in both the report and
  1389. * the polarity register.
  1390. */
  1391. mic_report = wm8903->mic_last_report;
  1392. int_pol = snd_soc_read(codec, WM8903_INTERRUPT_POLARITY_1);
  1393. #ifndef CONFIG_SND_SOC_WM8903_MODULE
  1394. if (int_val & (WM8903_MICSHRT_EINT | WM8903_MICDET_EINT))
  1395. trace_snd_soc_jack_irq(dev_name(codec->dev));
  1396. #endif
  1397. if (int_val & WM8903_MICSHRT_EINT) {
  1398. dev_dbg(codec->dev, "Microphone short (pol=%x)\n", int_pol);
  1399. mic_report ^= wm8903->mic_short;
  1400. int_pol ^= WM8903_MICSHRT_INV;
  1401. }
  1402. if (int_val & WM8903_MICDET_EINT) {
  1403. dev_dbg(codec->dev, "Microphone detect (pol=%x)\n", int_pol);
  1404. mic_report ^= wm8903->mic_det;
  1405. int_pol ^= WM8903_MICDET_INV;
  1406. msleep(wm8903->mic_delay);
  1407. }
  1408. snd_soc_update_bits(codec, WM8903_INTERRUPT_POLARITY_1,
  1409. WM8903_MICSHRT_INV | WM8903_MICDET_INV, int_pol);
  1410. snd_soc_jack_report(wm8903->mic_jack, mic_report,
  1411. wm8903->mic_short | wm8903->mic_det);
  1412. wm8903->mic_last_report = mic_report;
  1413. return IRQ_HANDLED;
  1414. }
  1415. #define WM8903_PLAYBACK_RATES (SNDRV_PCM_RATE_8000 |\
  1416. SNDRV_PCM_RATE_11025 | \
  1417. SNDRV_PCM_RATE_16000 | \
  1418. SNDRV_PCM_RATE_22050 | \
  1419. SNDRV_PCM_RATE_32000 | \
  1420. SNDRV_PCM_RATE_44100 | \
  1421. SNDRV_PCM_RATE_48000 | \
  1422. SNDRV_PCM_RATE_88200 | \
  1423. SNDRV_PCM_RATE_96000)
  1424. #define WM8903_CAPTURE_RATES (SNDRV_PCM_RATE_8000 |\
  1425. SNDRV_PCM_RATE_11025 | \
  1426. SNDRV_PCM_RATE_16000 | \
  1427. SNDRV_PCM_RATE_22050 | \
  1428. SNDRV_PCM_RATE_32000 | \
  1429. SNDRV_PCM_RATE_44100 | \
  1430. SNDRV_PCM_RATE_48000)
  1431. #define WM8903_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  1432. SNDRV_PCM_FMTBIT_S20_3LE |\
  1433. SNDRV_PCM_FMTBIT_S24_LE)
  1434. static const struct snd_soc_dai_ops wm8903_dai_ops = {
  1435. .hw_params = wm8903_hw_params,
  1436. .digital_mute = wm8903_digital_mute,
  1437. .set_fmt = wm8903_set_dai_fmt,
  1438. .set_sysclk = wm8903_set_dai_sysclk,
  1439. };
  1440. static struct snd_soc_dai_driver wm8903_dai = {
  1441. .name = "wm8903-hifi",
  1442. .playback = {
  1443. .stream_name = "Playback",
  1444. .channels_min = 2,
  1445. .channels_max = 2,
  1446. .rates = WM8903_PLAYBACK_RATES,
  1447. .formats = WM8903_FORMATS,
  1448. },
  1449. .capture = {
  1450. .stream_name = "Capture",
  1451. .channels_min = 2,
  1452. .channels_max = 2,
  1453. .rates = WM8903_CAPTURE_RATES,
  1454. .formats = WM8903_FORMATS,
  1455. },
  1456. .ops = &wm8903_dai_ops,
  1457. .symmetric_rates = 1,
  1458. };
  1459. static int wm8903_suspend(struct snd_soc_codec *codec)
  1460. {
  1461. wm8903_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1462. return 0;
  1463. }
  1464. static int wm8903_resume(struct snd_soc_codec *codec)
  1465. {
  1466. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  1467. regcache_sync(wm8903->regmap);
  1468. wm8903_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1469. return 0;
  1470. }
  1471. #ifdef CONFIG_GPIOLIB
  1472. static inline struct wm8903_priv *gpio_to_wm8903(struct gpio_chip *chip)
  1473. {
  1474. return container_of(chip, struct wm8903_priv, gpio_chip);
  1475. }
  1476. static int wm8903_gpio_request(struct gpio_chip *chip, unsigned offset)
  1477. {
  1478. if (offset >= WM8903_NUM_GPIO)
  1479. return -EINVAL;
  1480. return 0;
  1481. }
  1482. static int wm8903_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
  1483. {
  1484. struct wm8903_priv *wm8903 = gpio_to_wm8903(chip);
  1485. struct snd_soc_codec *codec = wm8903->codec;
  1486. unsigned int mask, val;
  1487. mask = WM8903_GP1_FN_MASK | WM8903_GP1_DIR_MASK;
  1488. val = (WM8903_GPn_FN_GPIO_INPUT << WM8903_GP1_FN_SHIFT) |
  1489. WM8903_GP1_DIR;
  1490. return snd_soc_update_bits(codec, WM8903_GPIO_CONTROL_1 + offset,
  1491. mask, val);
  1492. }
  1493. static int wm8903_gpio_get(struct gpio_chip *chip, unsigned offset)
  1494. {
  1495. struct wm8903_priv *wm8903 = gpio_to_wm8903(chip);
  1496. struct snd_soc_codec *codec = wm8903->codec;
  1497. int reg;
  1498. reg = snd_soc_read(codec, WM8903_GPIO_CONTROL_1 + offset);
  1499. return (reg & WM8903_GP1_LVL_MASK) >> WM8903_GP1_LVL_SHIFT;
  1500. }
  1501. static int wm8903_gpio_direction_out(struct gpio_chip *chip,
  1502. unsigned offset, int value)
  1503. {
  1504. struct wm8903_priv *wm8903 = gpio_to_wm8903(chip);
  1505. struct snd_soc_codec *codec = wm8903->codec;
  1506. unsigned int mask, val;
  1507. mask = WM8903_GP1_FN_MASK | WM8903_GP1_DIR_MASK | WM8903_GP1_LVL_MASK;
  1508. val = (WM8903_GPn_FN_GPIO_OUTPUT << WM8903_GP1_FN_SHIFT) |
  1509. (value << WM8903_GP2_LVL_SHIFT);
  1510. return snd_soc_update_bits(codec, WM8903_GPIO_CONTROL_1 + offset,
  1511. mask, val);
  1512. }
  1513. static void wm8903_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1514. {
  1515. struct wm8903_priv *wm8903 = gpio_to_wm8903(chip);
  1516. struct snd_soc_codec *codec = wm8903->codec;
  1517. snd_soc_update_bits(codec, WM8903_GPIO_CONTROL_1 + offset,
  1518. WM8903_GP1_LVL_MASK,
  1519. !!value << WM8903_GP1_LVL_SHIFT);
  1520. }
  1521. static struct gpio_chip wm8903_template_chip = {
  1522. .label = "wm8903",
  1523. .owner = THIS_MODULE,
  1524. .request = wm8903_gpio_request,
  1525. .direction_input = wm8903_gpio_direction_in,
  1526. .get = wm8903_gpio_get,
  1527. .direction_output = wm8903_gpio_direction_out,
  1528. .set = wm8903_gpio_set,
  1529. .can_sleep = 1,
  1530. };
  1531. static void wm8903_init_gpio(struct snd_soc_codec *codec)
  1532. {
  1533. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  1534. struct wm8903_platform_data *pdata = dev_get_platdata(codec->dev);
  1535. int ret;
  1536. wm8903->gpio_chip = wm8903_template_chip;
  1537. wm8903->gpio_chip.ngpio = WM8903_NUM_GPIO;
  1538. wm8903->gpio_chip.dev = codec->dev;
  1539. if (pdata && pdata->gpio_base)
  1540. wm8903->gpio_chip.base = pdata->gpio_base;
  1541. else
  1542. wm8903->gpio_chip.base = -1;
  1543. ret = gpiochip_add(&wm8903->gpio_chip);
  1544. if (ret != 0)
  1545. dev_err(codec->dev, "Failed to add GPIOs: %d\n", ret);
  1546. }
  1547. static void wm8903_free_gpio(struct snd_soc_codec *codec)
  1548. {
  1549. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  1550. int ret;
  1551. ret = gpiochip_remove(&wm8903->gpio_chip);
  1552. if (ret != 0)
  1553. dev_err(codec->dev, "Failed to remove GPIOs: %d\n", ret);
  1554. }
  1555. #else
  1556. static void wm8903_init_gpio(struct snd_soc_codec *codec)
  1557. {
  1558. }
  1559. static void wm8903_free_gpio(struct snd_soc_codec *codec)
  1560. {
  1561. }
  1562. #endif
  1563. static int wm8903_probe(struct snd_soc_codec *codec)
  1564. {
  1565. struct wm8903_platform_data *pdata = dev_get_platdata(codec->dev);
  1566. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  1567. int ret, i;
  1568. int trigger, irq_pol;
  1569. u16 val;
  1570. wm8903->codec = codec;
  1571. codec->control_data = wm8903->regmap;
  1572. ret = snd_soc_codec_set_cache_io(codec, 8, 16, SND_SOC_REGMAP);
  1573. if (ret != 0) {
  1574. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  1575. return ret;
  1576. }
  1577. /* Set up GPIOs and microphone detection */
  1578. if (pdata) {
  1579. bool mic_gpio = false;
  1580. for (i = 0; i < ARRAY_SIZE(pdata->gpio_cfg); i++) {
  1581. if (pdata->gpio_cfg[i] > 0x7fff)
  1582. continue;
  1583. snd_soc_write(codec, WM8903_GPIO_CONTROL_1 + i,
  1584. pdata->gpio_cfg[i] & 0x7fff);
  1585. val = (pdata->gpio_cfg[i] & WM8903_GP1_FN_MASK)
  1586. >> WM8903_GP1_FN_SHIFT;
  1587. switch (val) {
  1588. case WM8903_GPn_FN_MICBIAS_CURRENT_DETECT:
  1589. case WM8903_GPn_FN_MICBIAS_SHORT_DETECT:
  1590. mic_gpio = true;
  1591. break;
  1592. default:
  1593. break;
  1594. }
  1595. }
  1596. snd_soc_write(codec, WM8903_MIC_BIAS_CONTROL_0,
  1597. pdata->micdet_cfg);
  1598. /* Microphone detection needs the WSEQ clock */
  1599. if (pdata->micdet_cfg)
  1600. snd_soc_update_bits(codec, WM8903_WRITE_SEQUENCER_0,
  1601. WM8903_WSEQ_ENA, WM8903_WSEQ_ENA);
  1602. /* If microphone detection is enabled by pdata but
  1603. * detected via IRQ then interrupts can be lost before
  1604. * the machine driver has set up microphone detection
  1605. * IRQs as the IRQs are clear on read. The detection
  1606. * will be enabled when the machine driver configures.
  1607. */
  1608. WARN_ON(!mic_gpio && (pdata->micdet_cfg & WM8903_MICDET_ENA));
  1609. wm8903->mic_delay = pdata->micdet_delay;
  1610. }
  1611. if (wm8903->irq) {
  1612. if (pdata && pdata->irq_active_low) {
  1613. trigger = IRQF_TRIGGER_LOW;
  1614. irq_pol = WM8903_IRQ_POL;
  1615. } else {
  1616. trigger = IRQF_TRIGGER_HIGH;
  1617. irq_pol = 0;
  1618. }
  1619. snd_soc_update_bits(codec, WM8903_INTERRUPT_CONTROL,
  1620. WM8903_IRQ_POL, irq_pol);
  1621. ret = request_threaded_irq(wm8903->irq, NULL, wm8903_irq,
  1622. trigger | IRQF_ONESHOT,
  1623. "wm8903", codec);
  1624. if (ret != 0) {
  1625. dev_err(codec->dev, "Failed to request IRQ: %d\n",
  1626. ret);
  1627. return ret;
  1628. }
  1629. /* Enable write sequencer interrupts */
  1630. snd_soc_update_bits(codec, WM8903_INTERRUPT_STATUS_1_MASK,
  1631. WM8903_IM_WSEQ_BUSY_EINT, 0);
  1632. }
  1633. /* power on device */
  1634. wm8903_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1635. /* Latch volume update bits */
  1636. val = snd_soc_read(codec, WM8903_ADC_DIGITAL_VOLUME_LEFT);
  1637. val |= WM8903_ADCVU;
  1638. snd_soc_write(codec, WM8903_ADC_DIGITAL_VOLUME_LEFT, val);
  1639. snd_soc_write(codec, WM8903_ADC_DIGITAL_VOLUME_RIGHT, val);
  1640. val = snd_soc_read(codec, WM8903_DAC_DIGITAL_VOLUME_LEFT);
  1641. val |= WM8903_DACVU;
  1642. snd_soc_write(codec, WM8903_DAC_DIGITAL_VOLUME_LEFT, val);
  1643. snd_soc_write(codec, WM8903_DAC_DIGITAL_VOLUME_RIGHT, val);
  1644. val = snd_soc_read(codec, WM8903_ANALOGUE_OUT1_LEFT);
  1645. val |= WM8903_HPOUTVU;
  1646. snd_soc_write(codec, WM8903_ANALOGUE_OUT1_LEFT, val);
  1647. snd_soc_write(codec, WM8903_ANALOGUE_OUT1_RIGHT, val);
  1648. val = snd_soc_read(codec, WM8903_ANALOGUE_OUT2_LEFT);
  1649. val |= WM8903_LINEOUTVU;
  1650. snd_soc_write(codec, WM8903_ANALOGUE_OUT2_LEFT, val);
  1651. snd_soc_write(codec, WM8903_ANALOGUE_OUT2_RIGHT, val);
  1652. val = snd_soc_read(codec, WM8903_ANALOGUE_OUT3_LEFT);
  1653. val |= WM8903_SPKVU;
  1654. snd_soc_write(codec, WM8903_ANALOGUE_OUT3_LEFT, val);
  1655. snd_soc_write(codec, WM8903_ANALOGUE_OUT3_RIGHT, val);
  1656. /* Enable DAC soft mute by default */
  1657. snd_soc_update_bits(codec, WM8903_DAC_DIGITAL_1,
  1658. WM8903_DAC_MUTEMODE | WM8903_DAC_MUTE,
  1659. WM8903_DAC_MUTEMODE | WM8903_DAC_MUTE);
  1660. wm8903_init_gpio(codec);
  1661. return ret;
  1662. }
  1663. /* power down chip */
  1664. static int wm8903_remove(struct snd_soc_codec *codec)
  1665. {
  1666. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  1667. wm8903_free_gpio(codec);
  1668. wm8903_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1669. if (wm8903->irq)
  1670. free_irq(wm8903->irq, codec);
  1671. return 0;
  1672. }
  1673. static struct snd_soc_codec_driver soc_codec_dev_wm8903 = {
  1674. .probe = wm8903_probe,
  1675. .remove = wm8903_remove,
  1676. .suspend = wm8903_suspend,
  1677. .resume = wm8903_resume,
  1678. .set_bias_level = wm8903_set_bias_level,
  1679. .seq_notifier = wm8903_seq_notifier,
  1680. .controls = wm8903_snd_controls,
  1681. .num_controls = ARRAY_SIZE(wm8903_snd_controls),
  1682. .dapm_widgets = wm8903_dapm_widgets,
  1683. .num_dapm_widgets = ARRAY_SIZE(wm8903_dapm_widgets),
  1684. .dapm_routes = wm8903_intercon,
  1685. .num_dapm_routes = ARRAY_SIZE(wm8903_intercon),
  1686. };
  1687. static const struct regmap_config wm8903_regmap = {
  1688. .reg_bits = 8,
  1689. .val_bits = 16,
  1690. .max_register = WM8903_MAX_REGISTER,
  1691. .volatile_reg = wm8903_volatile_register,
  1692. .readable_reg = wm8903_readable_register,
  1693. .cache_type = REGCACHE_RBTREE,
  1694. .reg_defaults = wm8903_reg_defaults,
  1695. .num_reg_defaults = ARRAY_SIZE(wm8903_reg_defaults),
  1696. };
  1697. static __devinit int wm8903_i2c_probe(struct i2c_client *i2c,
  1698. const struct i2c_device_id *id)
  1699. {
  1700. struct wm8903_priv *wm8903;
  1701. unsigned int val;
  1702. int ret;
  1703. wm8903 = devm_kzalloc(&i2c->dev, sizeof(struct wm8903_priv),
  1704. GFP_KERNEL);
  1705. if (wm8903 == NULL)
  1706. return -ENOMEM;
  1707. wm8903->regmap = regmap_init_i2c(i2c, &wm8903_regmap);
  1708. if (IS_ERR(wm8903->regmap)) {
  1709. ret = PTR_ERR(wm8903->regmap);
  1710. dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
  1711. ret);
  1712. return ret;
  1713. }
  1714. i2c_set_clientdata(i2c, wm8903);
  1715. wm8903->irq = i2c->irq;
  1716. ret = regmap_read(wm8903->regmap, WM8903_SW_RESET_AND_ID, &val);
  1717. if (ret != 0) {
  1718. dev_err(&i2c->dev, "Failed to read chip ID: %d\n", ret);
  1719. goto err;
  1720. }
  1721. if (val != 0x8903) {
  1722. dev_err(&i2c->dev, "Device with ID %x is not a WM8903\n", val);
  1723. ret = -ENODEV;
  1724. goto err;
  1725. }
  1726. ret = regmap_read(wm8903->regmap, WM8903_REVISION_NUMBER, &val);
  1727. if (ret != 0) {
  1728. dev_err(&i2c->dev, "Failed to read chip revision: %d\n", ret);
  1729. goto err;
  1730. }
  1731. dev_info(&i2c->dev, "WM8903 revision %c\n",
  1732. (val & WM8903_CHIP_REV_MASK) + 'A');
  1733. /* Reset the device */
  1734. regmap_write(wm8903->regmap, WM8903_SW_RESET_AND_ID, 0x8903);
  1735. ret = snd_soc_register_codec(&i2c->dev,
  1736. &soc_codec_dev_wm8903, &wm8903_dai, 1);
  1737. if (ret != 0)
  1738. goto err;
  1739. return 0;
  1740. err:
  1741. regmap_exit(wm8903->regmap);
  1742. return ret;
  1743. }
  1744. static __devexit int wm8903_i2c_remove(struct i2c_client *client)
  1745. {
  1746. struct wm8903_priv *wm8903 = i2c_get_clientdata(client);
  1747. regmap_exit(wm8903->regmap);
  1748. snd_soc_unregister_codec(&client->dev);
  1749. return 0;
  1750. }
  1751. static const struct i2c_device_id wm8903_i2c_id[] = {
  1752. { "wm8903", 0 },
  1753. { }
  1754. };
  1755. MODULE_DEVICE_TABLE(i2c, wm8903_i2c_id);
  1756. static struct i2c_driver wm8903_i2c_driver = {
  1757. .driver = {
  1758. .name = "wm8903",
  1759. .owner = THIS_MODULE,
  1760. },
  1761. .probe = wm8903_i2c_probe,
  1762. .remove = __devexit_p(wm8903_i2c_remove),
  1763. .id_table = wm8903_i2c_id,
  1764. };
  1765. static int __init wm8903_modinit(void)
  1766. {
  1767. int ret = 0;
  1768. ret = i2c_add_driver(&wm8903_i2c_driver);
  1769. if (ret != 0) {
  1770. printk(KERN_ERR "Failed to register wm8903 I2C driver: %d\n",
  1771. ret);
  1772. }
  1773. return ret;
  1774. }
  1775. module_init(wm8903_modinit);
  1776. static void __exit wm8903_exit(void)
  1777. {
  1778. i2c_del_driver(&wm8903_i2c_driver);
  1779. }
  1780. module_exit(wm8903_exit);
  1781. MODULE_DESCRIPTION("ASoC WM8903 driver");
  1782. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.cm>");
  1783. MODULE_LICENSE("GPL");