wm8994.c 111 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. #define WM1811_JACKDET_MODE_NONE 0x0000
  38. #define WM1811_JACKDET_MODE_JACK 0x0100
  39. #define WM1811_JACKDET_MODE_MIC 0x0080
  40. #define WM1811_JACKDET_MODE_AUDIO 0x0180
  41. #define WM8994_NUM_DRC 3
  42. #define WM8994_NUM_EQ 3
  43. static int wm8994_drc_base[] = {
  44. WM8994_AIF1_DRC1_1,
  45. WM8994_AIF1_DRC2_1,
  46. WM8994_AIF2_DRC_1,
  47. };
  48. static int wm8994_retune_mobile_base[] = {
  49. WM8994_AIF1_DAC1_EQ_GAINS_1,
  50. WM8994_AIF1_DAC2_EQ_GAINS_1,
  51. WM8994_AIF2_EQ_GAINS_1,
  52. };
  53. static void wm8958_default_micdet(u16 status, void *data);
  54. static const struct wm8958_micd_rate micdet_rates[] = {
  55. { 32768, true, 1, 4 },
  56. { 32768, false, 1, 1 },
  57. { 44100 * 256, true, 7, 10 },
  58. { 44100 * 256, false, 7, 10 },
  59. };
  60. static const struct wm8958_micd_rate jackdet_rates[] = {
  61. { 32768, true, 0, 1 },
  62. { 32768, false, 0, 1 },
  63. { 44100 * 256, true, 7, 10 },
  64. { 44100 * 256, false, 7, 10 },
  65. };
  66. static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
  67. {
  68. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  69. int best, i, sysclk, val;
  70. bool idle;
  71. const struct wm8958_micd_rate *rates;
  72. int num_rates;
  73. if (wm8994->jack_cb != wm8958_default_micdet)
  74. return;
  75. idle = !wm8994->jack_mic;
  76. sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
  77. if (sysclk & WM8994_SYSCLK_SRC)
  78. sysclk = wm8994->aifclk[1];
  79. else
  80. sysclk = wm8994->aifclk[0];
  81. if (wm8994->pdata && wm8994->pdata->micd_rates) {
  82. rates = wm8994->pdata->micd_rates;
  83. num_rates = wm8994->pdata->num_micd_rates;
  84. } else if (wm8994->jackdet) {
  85. rates = jackdet_rates;
  86. num_rates = ARRAY_SIZE(jackdet_rates);
  87. } else {
  88. rates = micdet_rates;
  89. num_rates = ARRAY_SIZE(micdet_rates);
  90. }
  91. best = 0;
  92. for (i = 0; i < num_rates; i++) {
  93. if (rates[i].idle != idle)
  94. continue;
  95. if (abs(rates[i].sysclk - sysclk) <
  96. abs(rates[best].sysclk - sysclk))
  97. best = i;
  98. else if (rates[best].idle != idle)
  99. best = i;
  100. }
  101. val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
  102. | rates[best].rate << WM8958_MICD_RATE_SHIFT;
  103. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  104. WM8958_MICD_BIAS_STARTTIME_MASK |
  105. WM8958_MICD_RATE_MASK, val);
  106. }
  107. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  108. {
  109. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  110. int rate;
  111. int reg1 = 0;
  112. int offset;
  113. if (aif)
  114. offset = 4;
  115. else
  116. offset = 0;
  117. switch (wm8994->sysclk[aif]) {
  118. case WM8994_SYSCLK_MCLK1:
  119. rate = wm8994->mclk[0];
  120. break;
  121. case WM8994_SYSCLK_MCLK2:
  122. reg1 |= 0x8;
  123. rate = wm8994->mclk[1];
  124. break;
  125. case WM8994_SYSCLK_FLL1:
  126. reg1 |= 0x10;
  127. rate = wm8994->fll[0].out;
  128. break;
  129. case WM8994_SYSCLK_FLL2:
  130. reg1 |= 0x18;
  131. rate = wm8994->fll[1].out;
  132. break;
  133. default:
  134. return -EINVAL;
  135. }
  136. if (rate >= 13500000) {
  137. rate /= 2;
  138. reg1 |= WM8994_AIF1CLK_DIV;
  139. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  140. aif + 1, rate);
  141. }
  142. wm8994->aifclk[aif] = rate;
  143. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  144. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  145. reg1);
  146. return 0;
  147. }
  148. static int configure_clock(struct snd_soc_codec *codec)
  149. {
  150. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  151. int change, new;
  152. /* Bring up the AIF clocks first */
  153. configure_aif_clock(codec, 0);
  154. configure_aif_clock(codec, 1);
  155. /* Then switch CLK_SYS over to the higher of them; a change
  156. * can only happen as a result of a clocking change which can
  157. * only be made outside of DAPM so we can safely redo the
  158. * clocking.
  159. */
  160. /* If they're equal it doesn't matter which is used */
  161. if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
  162. wm8958_micd_set_rate(codec);
  163. return 0;
  164. }
  165. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  166. new = WM8994_SYSCLK_SRC;
  167. else
  168. new = 0;
  169. change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  170. WM8994_SYSCLK_SRC, new);
  171. if (change)
  172. snd_soc_dapm_sync(&codec->dapm);
  173. wm8958_micd_set_rate(codec);
  174. return 0;
  175. }
  176. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  177. struct snd_soc_dapm_widget *sink)
  178. {
  179. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  180. const char *clk;
  181. /* Check what we're currently using for CLK_SYS */
  182. if (reg & WM8994_SYSCLK_SRC)
  183. clk = "AIF2CLK";
  184. else
  185. clk = "AIF1CLK";
  186. return strcmp(source->name, clk) == 0;
  187. }
  188. static const char *sidetone_hpf_text[] = {
  189. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  190. };
  191. static const struct soc_enum sidetone_hpf =
  192. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  193. static const char *adc_hpf_text[] = {
  194. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  195. };
  196. static const struct soc_enum aif1adc1_hpf =
  197. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  198. static const struct soc_enum aif1adc2_hpf =
  199. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  200. static const struct soc_enum aif2adc_hpf =
  201. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  202. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  203. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  204. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  205. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  206. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  207. static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
  208. static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
  209. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  210. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  211. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  212. .put = wm8994_put_drc_sw, \
  213. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  214. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  215. struct snd_ctl_elem_value *ucontrol)
  216. {
  217. struct soc_mixer_control *mc =
  218. (struct soc_mixer_control *)kcontrol->private_value;
  219. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  220. int mask, ret;
  221. /* Can't enable both ADC and DAC paths simultaneously */
  222. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  223. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  224. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  225. else
  226. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  227. ret = snd_soc_read(codec, mc->reg);
  228. if (ret < 0)
  229. return ret;
  230. if (ret & mask)
  231. return -EINVAL;
  232. return snd_soc_put_volsw(kcontrol, ucontrol);
  233. }
  234. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  235. {
  236. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  237. struct wm8994_pdata *pdata = wm8994->pdata;
  238. int base = wm8994_drc_base[drc];
  239. int cfg = wm8994->drc_cfg[drc];
  240. int save, i;
  241. /* Save any enables; the configuration should clear them. */
  242. save = snd_soc_read(codec, base);
  243. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  244. WM8994_AIF1ADC1R_DRC_ENA;
  245. for (i = 0; i < WM8994_DRC_REGS; i++)
  246. snd_soc_update_bits(codec, base + i, 0xffff,
  247. pdata->drc_cfgs[cfg].regs[i]);
  248. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  249. WM8994_AIF1ADC1L_DRC_ENA |
  250. WM8994_AIF1ADC1R_DRC_ENA, save);
  251. }
  252. /* Icky as hell but saves code duplication */
  253. static int wm8994_get_drc(const char *name)
  254. {
  255. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  256. return 0;
  257. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  258. return 1;
  259. if (strcmp(name, "AIF2DRC Mode") == 0)
  260. return 2;
  261. return -EINVAL;
  262. }
  263. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  264. struct snd_ctl_elem_value *ucontrol)
  265. {
  266. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  267. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  268. struct wm8994_pdata *pdata = wm8994->pdata;
  269. int drc = wm8994_get_drc(kcontrol->id.name);
  270. int value = ucontrol->value.integer.value[0];
  271. if (drc < 0)
  272. return drc;
  273. if (value >= pdata->num_drc_cfgs)
  274. return -EINVAL;
  275. wm8994->drc_cfg[drc] = value;
  276. wm8994_set_drc(codec, drc);
  277. return 0;
  278. }
  279. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  280. struct snd_ctl_elem_value *ucontrol)
  281. {
  282. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  283. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  284. int drc = wm8994_get_drc(kcontrol->id.name);
  285. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  286. return 0;
  287. }
  288. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  289. {
  290. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  291. struct wm8994_pdata *pdata = wm8994->pdata;
  292. int base = wm8994_retune_mobile_base[block];
  293. int iface, best, best_val, save, i, cfg;
  294. if (!pdata || !wm8994->num_retune_mobile_texts)
  295. return;
  296. switch (block) {
  297. case 0:
  298. case 1:
  299. iface = 0;
  300. break;
  301. case 2:
  302. iface = 1;
  303. break;
  304. default:
  305. return;
  306. }
  307. /* Find the version of the currently selected configuration
  308. * with the nearest sample rate. */
  309. cfg = wm8994->retune_mobile_cfg[block];
  310. best = 0;
  311. best_val = INT_MAX;
  312. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  313. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  314. wm8994->retune_mobile_texts[cfg]) == 0 &&
  315. abs(pdata->retune_mobile_cfgs[i].rate
  316. - wm8994->dac_rates[iface]) < best_val) {
  317. best = i;
  318. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  319. - wm8994->dac_rates[iface]);
  320. }
  321. }
  322. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  323. block,
  324. pdata->retune_mobile_cfgs[best].name,
  325. pdata->retune_mobile_cfgs[best].rate,
  326. wm8994->dac_rates[iface]);
  327. /* The EQ will be disabled while reconfiguring it, remember the
  328. * current configuration.
  329. */
  330. save = snd_soc_read(codec, base);
  331. save &= WM8994_AIF1DAC1_EQ_ENA;
  332. for (i = 0; i < WM8994_EQ_REGS; i++)
  333. snd_soc_update_bits(codec, base + i, 0xffff,
  334. pdata->retune_mobile_cfgs[best].regs[i]);
  335. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  336. }
  337. /* Icky as hell but saves code duplication */
  338. static int wm8994_get_retune_mobile_block(const char *name)
  339. {
  340. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  341. return 0;
  342. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  343. return 1;
  344. if (strcmp(name, "AIF2 EQ Mode") == 0)
  345. return 2;
  346. return -EINVAL;
  347. }
  348. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  349. struct snd_ctl_elem_value *ucontrol)
  350. {
  351. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  352. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  353. struct wm8994_pdata *pdata = wm8994->pdata;
  354. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  355. int value = ucontrol->value.integer.value[0];
  356. if (block < 0)
  357. return block;
  358. if (value >= pdata->num_retune_mobile_cfgs)
  359. return -EINVAL;
  360. wm8994->retune_mobile_cfg[block] = value;
  361. wm8994_set_retune_mobile(codec, block);
  362. return 0;
  363. }
  364. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  365. struct snd_ctl_elem_value *ucontrol)
  366. {
  367. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  368. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  369. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  370. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  371. return 0;
  372. }
  373. static const char *aif_chan_src_text[] = {
  374. "Left", "Right"
  375. };
  376. static const struct soc_enum aif1adcl_src =
  377. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  378. static const struct soc_enum aif1adcr_src =
  379. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  380. static const struct soc_enum aif2adcl_src =
  381. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  382. static const struct soc_enum aif2adcr_src =
  383. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  384. static const struct soc_enum aif1dacl_src =
  385. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  386. static const struct soc_enum aif1dacr_src =
  387. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  388. static const struct soc_enum aif2dacl_src =
  389. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  390. static const struct soc_enum aif2dacr_src =
  391. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  392. static const char *osr_text[] = {
  393. "Low Power", "High Performance",
  394. };
  395. static const struct soc_enum dac_osr =
  396. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  397. static const struct soc_enum adc_osr =
  398. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  399. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  400. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  401. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  402. 1, 119, 0, digital_tlv),
  403. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  404. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  405. 1, 119, 0, digital_tlv),
  406. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  407. WM8994_AIF2_ADC_RIGHT_VOLUME,
  408. 1, 119, 0, digital_tlv),
  409. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  410. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  411. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  412. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  413. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  414. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  415. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  416. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  417. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  418. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  419. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  420. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  421. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  422. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  423. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  424. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  425. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  426. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  427. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  428. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  429. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  430. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  431. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  432. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  433. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  434. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  435. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  436. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  437. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  438. 5, 12, 0, st_tlv),
  439. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  440. 0, 12, 0, st_tlv),
  441. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  442. 5, 12, 0, st_tlv),
  443. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  444. 0, 12, 0, st_tlv),
  445. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  446. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  447. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  448. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  449. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  450. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  451. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  452. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  453. SOC_ENUM("ADC OSR", adc_osr),
  454. SOC_ENUM("DAC OSR", dac_osr),
  455. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  456. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  457. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  458. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  459. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  460. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  461. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  462. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  463. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  464. 6, 1, 1, wm_hubs_spkmix_tlv),
  465. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  466. 2, 1, 1, wm_hubs_spkmix_tlv),
  467. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  468. 6, 1, 1, wm_hubs_spkmix_tlv),
  469. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  470. 2, 1, 1, wm_hubs_spkmix_tlv),
  471. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  472. 10, 15, 0, wm8994_3d_tlv),
  473. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  474. 8, 1, 0),
  475. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  476. 10, 15, 0, wm8994_3d_tlv),
  477. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  478. 8, 1, 0),
  479. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  480. 10, 15, 0, wm8994_3d_tlv),
  481. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  482. 8, 1, 0),
  483. };
  484. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  485. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  486. eq_tlv),
  487. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  488. eq_tlv),
  489. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  490. eq_tlv),
  491. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  492. eq_tlv),
  493. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  494. eq_tlv),
  495. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  496. eq_tlv),
  497. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  498. eq_tlv),
  499. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  500. eq_tlv),
  501. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  502. eq_tlv),
  503. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  504. eq_tlv),
  505. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  506. eq_tlv),
  507. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  508. eq_tlv),
  509. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  510. eq_tlv),
  511. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  512. eq_tlv),
  513. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  514. eq_tlv),
  515. };
  516. static const char *wm8958_ng_text[] = {
  517. "30ms", "125ms", "250ms", "500ms",
  518. };
  519. static const struct soc_enum wm8958_aif1dac1_ng_hold =
  520. SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
  521. WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
  522. static const struct soc_enum wm8958_aif1dac2_ng_hold =
  523. SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
  524. WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
  525. static const struct soc_enum wm8958_aif2dac_ng_hold =
  526. SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
  527. WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
  528. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  529. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  530. SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
  531. WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
  532. SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
  533. SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
  534. WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
  535. 7, 1, ng_tlv),
  536. SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
  537. WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
  538. SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
  539. SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
  540. WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
  541. 7, 1, ng_tlv),
  542. SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
  543. WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
  544. SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
  545. SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
  546. WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
  547. 7, 1, ng_tlv),
  548. };
  549. static const struct snd_kcontrol_new wm1811_snd_controls[] = {
  550. SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
  551. mixin_boost_tlv),
  552. SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
  553. mixin_boost_tlv),
  554. };
  555. /* We run all mode setting through a function to enforce audio mode */
  556. static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
  557. {
  558. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  559. if (wm8994->active_refcount)
  560. mode = WM1811_JACKDET_MODE_AUDIO;
  561. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  562. WM1811_JACKDET_MODE_MASK, mode);
  563. if (mode == WM1811_JACKDET_MODE_MIC)
  564. msleep(2);
  565. }
  566. static void active_reference(struct snd_soc_codec *codec)
  567. {
  568. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  569. mutex_lock(&wm8994->accdet_lock);
  570. wm8994->active_refcount++;
  571. dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
  572. wm8994->active_refcount);
  573. if (wm8994->active_refcount == 1) {
  574. /* If we're using jack detection go into audio mode */
  575. if (wm8994->jackdet && wm8994->jack_cb) {
  576. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  577. WM1811_JACKDET_MODE_MASK,
  578. WM1811_JACKDET_MODE_AUDIO);
  579. msleep(2);
  580. }
  581. }
  582. mutex_unlock(&wm8994->accdet_lock);
  583. }
  584. static void active_dereference(struct snd_soc_codec *codec)
  585. {
  586. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  587. u16 mode;
  588. mutex_lock(&wm8994->accdet_lock);
  589. wm8994->active_refcount--;
  590. dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
  591. wm8994->active_refcount);
  592. if (wm8994->active_refcount == 0) {
  593. /* Go into appropriate detection only mode */
  594. if (wm8994->jackdet && wm8994->jack_cb) {
  595. if (wm8994->jack_mic || wm8994->mic_detecting)
  596. mode = WM1811_JACKDET_MODE_MIC;
  597. else
  598. mode = WM1811_JACKDET_MODE_JACK;
  599. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  600. WM1811_JACKDET_MODE_MASK,
  601. mode);
  602. }
  603. }
  604. mutex_unlock(&wm8994->accdet_lock);
  605. }
  606. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  607. struct snd_kcontrol *kcontrol, int event)
  608. {
  609. struct snd_soc_codec *codec = w->codec;
  610. switch (event) {
  611. case SND_SOC_DAPM_PRE_PMU:
  612. return configure_clock(codec);
  613. case SND_SOC_DAPM_POST_PMD:
  614. configure_clock(codec);
  615. break;
  616. }
  617. return 0;
  618. }
  619. static void vmid_reference(struct snd_soc_codec *codec)
  620. {
  621. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  622. pm_runtime_get_sync(codec->dev);
  623. wm8994->vmid_refcount++;
  624. dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
  625. wm8994->vmid_refcount);
  626. if (wm8994->vmid_refcount == 1) {
  627. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  628. WM8994_LINEOUT_VMID_BUF_ENA |
  629. WM8994_LINEOUT1_DISCH |
  630. WM8994_LINEOUT2_DISCH,
  631. WM8994_LINEOUT_VMID_BUF_ENA);
  632. wm_hubs_vmid_ena(codec);
  633. /* Startup bias, VMID ramp & buffer */
  634. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  635. WM8994_BIAS_SRC |
  636. WM8994_VMID_DISCH |
  637. WM8994_STARTUP_BIAS_ENA |
  638. WM8994_VMID_BUF_ENA |
  639. WM8994_VMID_RAMP_MASK,
  640. WM8994_BIAS_SRC |
  641. WM8994_STARTUP_BIAS_ENA |
  642. WM8994_VMID_BUF_ENA |
  643. (0x2 << WM8994_VMID_RAMP_SHIFT));
  644. /* Main bias enable, VMID=2x40k */
  645. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  646. WM8994_BIAS_ENA |
  647. WM8994_VMID_SEL_MASK,
  648. WM8994_BIAS_ENA | 0x2);
  649. msleep(50);
  650. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  651. WM8994_VMID_RAMP_MASK | WM8994_BIAS_SRC,
  652. 0);
  653. }
  654. }
  655. static void vmid_dereference(struct snd_soc_codec *codec)
  656. {
  657. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  658. wm8994->vmid_refcount--;
  659. dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
  660. wm8994->vmid_refcount);
  661. if (wm8994->vmid_refcount == 0) {
  662. /* Switch over to startup biases */
  663. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  664. WM8994_BIAS_SRC |
  665. WM8994_STARTUP_BIAS_ENA |
  666. WM8994_VMID_BUF_ENA |
  667. WM8994_VMID_RAMP_MASK,
  668. WM8994_BIAS_SRC |
  669. WM8994_STARTUP_BIAS_ENA |
  670. WM8994_VMID_BUF_ENA |
  671. (1 << WM8994_VMID_RAMP_SHIFT));
  672. /* Disable main biases */
  673. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  674. WM8994_BIAS_ENA |
  675. WM8994_VMID_SEL_MASK, 0);
  676. /* Discharge VMID */
  677. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  678. WM8994_VMID_DISCH, WM8994_VMID_DISCH);
  679. /* Discharge line */
  680. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  681. WM8994_LINEOUT1_DISCH |
  682. WM8994_LINEOUT2_DISCH,
  683. WM8994_LINEOUT1_DISCH |
  684. WM8994_LINEOUT2_DISCH);
  685. msleep(5);
  686. /* Switch off startup biases */
  687. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  688. WM8994_BIAS_SRC |
  689. WM8994_STARTUP_BIAS_ENA |
  690. WM8994_VMID_BUF_ENA |
  691. WM8994_VMID_RAMP_MASK, 0);
  692. }
  693. pm_runtime_put(codec->dev);
  694. }
  695. static int vmid_event(struct snd_soc_dapm_widget *w,
  696. struct snd_kcontrol *kcontrol, int event)
  697. {
  698. struct snd_soc_codec *codec = w->codec;
  699. switch (event) {
  700. case SND_SOC_DAPM_PRE_PMU:
  701. vmid_reference(codec);
  702. break;
  703. case SND_SOC_DAPM_POST_PMD:
  704. vmid_dereference(codec);
  705. break;
  706. }
  707. return 0;
  708. }
  709. static void wm8994_update_class_w(struct snd_soc_codec *codec)
  710. {
  711. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  712. int enable = 1;
  713. int source = 0; /* GCC flow analysis can't track enable */
  714. int reg, reg_r;
  715. /* Only support direct DAC->headphone paths */
  716. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
  717. if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
  718. dev_vdbg(codec->dev, "HPL connected to output mixer\n");
  719. enable = 0;
  720. }
  721. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
  722. if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
  723. dev_vdbg(codec->dev, "HPR connected to output mixer\n");
  724. enable = 0;
  725. }
  726. /* We also need the same setting for L/R and only one path */
  727. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  728. switch (reg) {
  729. case WM8994_AIF2DACL_TO_DAC1L:
  730. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  731. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  732. break;
  733. case WM8994_AIF1DAC2L_TO_DAC1L:
  734. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  735. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  736. break;
  737. case WM8994_AIF1DAC1L_TO_DAC1L:
  738. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  739. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  740. break;
  741. default:
  742. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  743. enable = 0;
  744. break;
  745. }
  746. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  747. if (reg_r != reg) {
  748. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  749. enable = 0;
  750. }
  751. if (enable) {
  752. dev_dbg(codec->dev, "Class W enabled\n");
  753. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  754. WM8994_CP_DYN_PWR |
  755. WM8994_CP_DYN_SRC_SEL_MASK,
  756. source | WM8994_CP_DYN_PWR);
  757. wm8994->hubs.class_w = true;
  758. } else {
  759. dev_dbg(codec->dev, "Class W disabled\n");
  760. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  761. WM8994_CP_DYN_PWR, 0);
  762. wm8994->hubs.class_w = false;
  763. }
  764. }
  765. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  766. struct snd_kcontrol *kcontrol, int event)
  767. {
  768. struct snd_soc_codec *codec = w->codec;
  769. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  770. switch (event) {
  771. case SND_SOC_DAPM_PRE_PMU:
  772. if (wm8994->aif1clk_enable) {
  773. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  774. WM8994_AIF1CLK_ENA_MASK,
  775. WM8994_AIF1CLK_ENA);
  776. wm8994->aif1clk_enable = 0;
  777. }
  778. if (wm8994->aif2clk_enable) {
  779. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  780. WM8994_AIF2CLK_ENA_MASK,
  781. WM8994_AIF2CLK_ENA);
  782. wm8994->aif2clk_enable = 0;
  783. }
  784. break;
  785. }
  786. /* We may also have postponed startup of DSP, handle that. */
  787. wm8958_aif_ev(w, kcontrol, event);
  788. return 0;
  789. }
  790. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  791. struct snd_kcontrol *kcontrol, int event)
  792. {
  793. struct snd_soc_codec *codec = w->codec;
  794. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  795. switch (event) {
  796. case SND_SOC_DAPM_POST_PMD:
  797. if (wm8994->aif1clk_disable) {
  798. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  799. WM8994_AIF1CLK_ENA_MASK, 0);
  800. wm8994->aif1clk_disable = 0;
  801. }
  802. if (wm8994->aif2clk_disable) {
  803. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  804. WM8994_AIF2CLK_ENA_MASK, 0);
  805. wm8994->aif2clk_disable = 0;
  806. }
  807. break;
  808. }
  809. return 0;
  810. }
  811. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  812. struct snd_kcontrol *kcontrol, int event)
  813. {
  814. struct snd_soc_codec *codec = w->codec;
  815. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  816. switch (event) {
  817. case SND_SOC_DAPM_PRE_PMU:
  818. wm8994->aif1clk_enable = 1;
  819. break;
  820. case SND_SOC_DAPM_POST_PMD:
  821. wm8994->aif1clk_disable = 1;
  822. break;
  823. }
  824. return 0;
  825. }
  826. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  827. struct snd_kcontrol *kcontrol, int event)
  828. {
  829. struct snd_soc_codec *codec = w->codec;
  830. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  831. switch (event) {
  832. case SND_SOC_DAPM_PRE_PMU:
  833. wm8994->aif2clk_enable = 1;
  834. break;
  835. case SND_SOC_DAPM_POST_PMD:
  836. wm8994->aif2clk_disable = 1;
  837. break;
  838. }
  839. return 0;
  840. }
  841. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  842. struct snd_kcontrol *kcontrol, int event)
  843. {
  844. late_enable_ev(w, kcontrol, event);
  845. return 0;
  846. }
  847. static int micbias_ev(struct snd_soc_dapm_widget *w,
  848. struct snd_kcontrol *kcontrol, int event)
  849. {
  850. late_enable_ev(w, kcontrol, event);
  851. return 0;
  852. }
  853. static int dac_ev(struct snd_soc_dapm_widget *w,
  854. struct snd_kcontrol *kcontrol, int event)
  855. {
  856. struct snd_soc_codec *codec = w->codec;
  857. unsigned int mask = 1 << w->shift;
  858. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  859. mask, mask);
  860. return 0;
  861. }
  862. static const char *hp_mux_text[] = {
  863. "Mixer",
  864. "DAC",
  865. };
  866. #define WM8994_HP_ENUM(xname, xenum) \
  867. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  868. .info = snd_soc_info_enum_double, \
  869. .get = snd_soc_dapm_get_enum_double, \
  870. .put = wm8994_put_hp_enum, \
  871. .private_value = (unsigned long)&xenum }
  872. static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
  873. struct snd_ctl_elem_value *ucontrol)
  874. {
  875. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  876. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  877. struct snd_soc_codec *codec = w->codec;
  878. int ret;
  879. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  880. wm8994_update_class_w(codec);
  881. return ret;
  882. }
  883. static const struct soc_enum hpl_enum =
  884. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
  885. static const struct snd_kcontrol_new hpl_mux =
  886. WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
  887. static const struct soc_enum hpr_enum =
  888. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
  889. static const struct snd_kcontrol_new hpr_mux =
  890. WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
  891. static const char *adc_mux_text[] = {
  892. "ADC",
  893. "DMIC",
  894. };
  895. static const struct soc_enum adc_enum =
  896. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  897. static const struct snd_kcontrol_new adcl_mux =
  898. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  899. static const struct snd_kcontrol_new adcr_mux =
  900. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  901. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  902. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  903. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  904. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  905. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  906. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  907. };
  908. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  909. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  910. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  911. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  912. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  913. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  914. };
  915. /* Debugging; dump chip status after DAPM transitions */
  916. static int post_ev(struct snd_soc_dapm_widget *w,
  917. struct snd_kcontrol *kcontrol, int event)
  918. {
  919. struct snd_soc_codec *codec = w->codec;
  920. dev_dbg(codec->dev, "SRC status: %x\n",
  921. snd_soc_read(codec,
  922. WM8994_RATE_STATUS));
  923. return 0;
  924. }
  925. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  926. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  927. 1, 1, 0),
  928. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  929. 0, 1, 0),
  930. };
  931. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  932. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  933. 1, 1, 0),
  934. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  935. 0, 1, 0),
  936. };
  937. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  938. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  939. 1, 1, 0),
  940. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  941. 0, 1, 0),
  942. };
  943. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  944. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  945. 1, 1, 0),
  946. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  947. 0, 1, 0),
  948. };
  949. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  950. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  951. 5, 1, 0),
  952. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  953. 4, 1, 0),
  954. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  955. 2, 1, 0),
  956. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  957. 1, 1, 0),
  958. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  959. 0, 1, 0),
  960. };
  961. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  962. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  963. 5, 1, 0),
  964. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  965. 4, 1, 0),
  966. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  967. 2, 1, 0),
  968. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  969. 1, 1, 0),
  970. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  971. 0, 1, 0),
  972. };
  973. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  974. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  975. .info = snd_soc_info_volsw, \
  976. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  977. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  978. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  979. struct snd_ctl_elem_value *ucontrol)
  980. {
  981. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  982. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  983. struct snd_soc_codec *codec = w->codec;
  984. int ret;
  985. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  986. wm8994_update_class_w(codec);
  987. return ret;
  988. }
  989. static const struct snd_kcontrol_new dac1l_mix[] = {
  990. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  991. 5, 1, 0),
  992. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  993. 4, 1, 0),
  994. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  995. 2, 1, 0),
  996. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  997. 1, 1, 0),
  998. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  999. 0, 1, 0),
  1000. };
  1001. static const struct snd_kcontrol_new dac1r_mix[] = {
  1002. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1003. 5, 1, 0),
  1004. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1005. 4, 1, 0),
  1006. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1007. 2, 1, 0),
  1008. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1009. 1, 1, 0),
  1010. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1011. 0, 1, 0),
  1012. };
  1013. static const char *sidetone_text[] = {
  1014. "ADC/DMIC1", "DMIC2",
  1015. };
  1016. static const struct soc_enum sidetone1_enum =
  1017. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  1018. static const struct snd_kcontrol_new sidetone1_mux =
  1019. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  1020. static const struct soc_enum sidetone2_enum =
  1021. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  1022. static const struct snd_kcontrol_new sidetone2_mux =
  1023. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  1024. static const char *aif1dac_text[] = {
  1025. "AIF1DACDAT", "AIF3DACDAT",
  1026. };
  1027. static const struct soc_enum aif1dac_enum =
  1028. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  1029. static const struct snd_kcontrol_new aif1dac_mux =
  1030. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  1031. static const char *aif2dac_text[] = {
  1032. "AIF2DACDAT", "AIF3DACDAT",
  1033. };
  1034. static const struct soc_enum aif2dac_enum =
  1035. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  1036. static const struct snd_kcontrol_new aif2dac_mux =
  1037. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  1038. static const char *aif2adc_text[] = {
  1039. "AIF2ADCDAT", "AIF3DACDAT",
  1040. };
  1041. static const struct soc_enum aif2adc_enum =
  1042. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  1043. static const struct snd_kcontrol_new aif2adc_mux =
  1044. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  1045. static const char *aif3adc_text[] = {
  1046. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  1047. };
  1048. static const struct soc_enum wm8994_aif3adc_enum =
  1049. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  1050. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  1051. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  1052. static const struct soc_enum wm8958_aif3adc_enum =
  1053. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  1054. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  1055. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  1056. static const char *mono_pcm_out_text[] = {
  1057. "None", "AIF2ADCL", "AIF2ADCR",
  1058. };
  1059. static const struct soc_enum mono_pcm_out_enum =
  1060. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  1061. static const struct snd_kcontrol_new mono_pcm_out_mux =
  1062. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  1063. static const char *aif2dac_src_text[] = {
  1064. "AIF2", "AIF3",
  1065. };
  1066. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  1067. static const struct soc_enum aif2dacl_src_enum =
  1068. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  1069. static const struct snd_kcontrol_new aif2dacl_src_mux =
  1070. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  1071. static const struct soc_enum aif2dacr_src_enum =
  1072. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  1073. static const struct snd_kcontrol_new aif2dacr_src_mux =
  1074. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  1075. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  1076. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
  1077. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1078. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
  1079. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1080. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1081. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1082. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1083. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1084. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1085. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1086. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1087. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1088. SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
  1089. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1090. SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1091. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
  1092. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1093. SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1094. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
  1095. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1096. SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux,
  1097. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1098. SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux,
  1099. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1100. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  1101. };
  1102. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  1103. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
  1104. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
  1105. SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
  1106. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1107. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1108. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1109. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1110. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
  1111. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
  1112. };
  1113. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  1114. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  1115. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1116. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  1117. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1118. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  1119. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1120. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  1121. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1122. };
  1123. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  1124. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1125. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1126. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1127. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1128. };
  1129. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  1130. SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  1131. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1132. SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  1133. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1134. };
  1135. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  1136. SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1137. SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1138. };
  1139. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1140. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1141. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1142. SND_SOC_DAPM_INPUT("Clock"),
  1143. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  1144. SND_SOC_DAPM_PRE_PMU),
  1145. SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
  1146. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1147. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1148. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1149. SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
  1150. SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
  1151. SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
  1152. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  1153. 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
  1154. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  1155. 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
  1156. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1157. WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
  1158. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1159. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1160. WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
  1161. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1162. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1163. 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
  1164. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1165. 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
  1166. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1167. WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
  1168. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1169. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1170. WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
  1171. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1172. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1173. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1174. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1175. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1176. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1177. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1178. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1179. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1180. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1181. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1182. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1183. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1184. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1185. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1186. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1187. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1188. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1189. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1190. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1191. WM8994_POWER_MANAGEMENT_4, 13, 0),
  1192. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1193. WM8994_POWER_MANAGEMENT_4, 12, 0),
  1194. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1195. WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
  1196. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1197. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1198. WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
  1199. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1200. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1201. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1202. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1203. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1204. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1205. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1206. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1207. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1208. SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1209. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1210. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1211. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1212. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1213. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1214. /* Power is done with the muxes since the ADC power also controls the
  1215. * downsampling chain, the chip will automatically manage the analogue
  1216. * specific portions.
  1217. */
  1218. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1219. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1220. SND_SOC_DAPM_POST("Debug log", post_ev),
  1221. };
  1222. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1223. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1224. };
  1225. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1226. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1227. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1228. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1229. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1230. };
  1231. static const struct snd_soc_dapm_route intercon[] = {
  1232. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1233. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1234. { "DSP1CLK", NULL, "CLK_SYS" },
  1235. { "DSP2CLK", NULL, "CLK_SYS" },
  1236. { "DSPINTCLK", NULL, "CLK_SYS" },
  1237. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1238. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1239. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1240. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1241. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1242. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1243. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1244. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1245. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1246. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1247. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1248. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1249. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1250. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1251. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1252. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1253. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1254. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1255. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1256. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1257. { "AIF2ADCL", NULL, "AIF2CLK" },
  1258. { "AIF2ADCL", NULL, "DSP2CLK" },
  1259. { "AIF2ADCR", NULL, "AIF2CLK" },
  1260. { "AIF2ADCR", NULL, "DSP2CLK" },
  1261. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1262. { "AIF2DACL", NULL, "AIF2CLK" },
  1263. { "AIF2DACL", NULL, "DSP2CLK" },
  1264. { "AIF2DACR", NULL, "AIF2CLK" },
  1265. { "AIF2DACR", NULL, "DSP2CLK" },
  1266. { "AIF2DACR", NULL, "DSPINTCLK" },
  1267. { "DMIC1L", NULL, "DMIC1DAT" },
  1268. { "DMIC1L", NULL, "CLK_SYS" },
  1269. { "DMIC1R", NULL, "DMIC1DAT" },
  1270. { "DMIC1R", NULL, "CLK_SYS" },
  1271. { "DMIC2L", NULL, "DMIC2DAT" },
  1272. { "DMIC2L", NULL, "CLK_SYS" },
  1273. { "DMIC2R", NULL, "DMIC2DAT" },
  1274. { "DMIC2R", NULL, "CLK_SYS" },
  1275. { "ADCL", NULL, "AIF1CLK" },
  1276. { "ADCL", NULL, "DSP1CLK" },
  1277. { "ADCL", NULL, "DSPINTCLK" },
  1278. { "ADCR", NULL, "AIF1CLK" },
  1279. { "ADCR", NULL, "DSP1CLK" },
  1280. { "ADCR", NULL, "DSPINTCLK" },
  1281. { "ADCL Mux", "ADC", "ADCL" },
  1282. { "ADCL Mux", "DMIC", "DMIC1L" },
  1283. { "ADCR Mux", "ADC", "ADCR" },
  1284. { "ADCR Mux", "DMIC", "DMIC1R" },
  1285. { "DAC1L", NULL, "AIF1CLK" },
  1286. { "DAC1L", NULL, "DSP1CLK" },
  1287. { "DAC1L", NULL, "DSPINTCLK" },
  1288. { "DAC1R", NULL, "AIF1CLK" },
  1289. { "DAC1R", NULL, "DSP1CLK" },
  1290. { "DAC1R", NULL, "DSPINTCLK" },
  1291. { "DAC2L", NULL, "AIF2CLK" },
  1292. { "DAC2L", NULL, "DSP2CLK" },
  1293. { "DAC2L", NULL, "DSPINTCLK" },
  1294. { "DAC2R", NULL, "AIF2DACR" },
  1295. { "DAC2R", NULL, "AIF2CLK" },
  1296. { "DAC2R", NULL, "DSP2CLK" },
  1297. { "DAC2R", NULL, "DSPINTCLK" },
  1298. { "TOCLK", NULL, "CLK_SYS" },
  1299. { "AIF1DACDAT", NULL, "AIF1 Playback" },
  1300. { "AIF2DACDAT", NULL, "AIF2 Playback" },
  1301. { "AIF3DACDAT", NULL, "AIF3 Playback" },
  1302. { "AIF1 Capture", NULL, "AIF1ADCDAT" },
  1303. { "AIF2 Capture", NULL, "AIF2ADCDAT" },
  1304. { "AIF3 Capture", NULL, "AIF3ADCDAT" },
  1305. /* AIF1 outputs */
  1306. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1307. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1308. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1309. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1310. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1311. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1312. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1313. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1314. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1315. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1316. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1317. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1318. /* Pin level routing for AIF3 */
  1319. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1320. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1321. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1322. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1323. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1324. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1325. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1326. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1327. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1328. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1329. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1330. /* DAC1 inputs */
  1331. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1332. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1333. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1334. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1335. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1336. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1337. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1338. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1339. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1340. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1341. /* DAC2/AIF2 outputs */
  1342. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1343. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1344. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1345. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1346. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1347. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1348. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1349. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1350. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1351. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1352. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1353. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1354. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1355. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1356. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1357. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1358. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1359. /* AIF3 output */
  1360. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1361. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1362. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1363. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1364. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1365. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1366. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1367. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1368. /* Sidetone */
  1369. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1370. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1371. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1372. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1373. /* Output stages */
  1374. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1375. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1376. { "SPKL", "DAC1 Switch", "DAC1L" },
  1377. { "SPKL", "DAC2 Switch", "DAC2L" },
  1378. { "SPKR", "DAC1 Switch", "DAC1R" },
  1379. { "SPKR", "DAC2 Switch", "DAC2R" },
  1380. { "Left Headphone Mux", "DAC", "DAC1L" },
  1381. { "Right Headphone Mux", "DAC", "DAC1R" },
  1382. };
  1383. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1384. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1385. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1386. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1387. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1388. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1389. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1390. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1391. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1392. };
  1393. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1394. { "DAC1L", NULL, "DAC1L Mixer" },
  1395. { "DAC1R", NULL, "DAC1R Mixer" },
  1396. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1397. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1398. };
  1399. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1400. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1401. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1402. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1403. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1404. { "MICBIAS1", NULL, "CLK_SYS" },
  1405. { "MICBIAS1", NULL, "MICBIAS Supply" },
  1406. { "MICBIAS2", NULL, "CLK_SYS" },
  1407. { "MICBIAS2", NULL, "MICBIAS Supply" },
  1408. };
  1409. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1410. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1411. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1412. { "MICBIAS1", NULL, "VMID" },
  1413. { "MICBIAS2", NULL, "VMID" },
  1414. };
  1415. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1416. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1417. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1418. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1419. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1420. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1421. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1422. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1423. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1424. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1425. };
  1426. /* The size in bits of the FLL divide multiplied by 10
  1427. * to allow rounding later */
  1428. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1429. struct fll_div {
  1430. u16 outdiv;
  1431. u16 n;
  1432. u16 k;
  1433. u16 clk_ref_div;
  1434. u16 fll_fratio;
  1435. };
  1436. static int wm8994_get_fll_config(struct fll_div *fll,
  1437. int freq_in, int freq_out)
  1438. {
  1439. u64 Kpart;
  1440. unsigned int K, Ndiv, Nmod;
  1441. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1442. /* Scale the input frequency down to <= 13.5MHz */
  1443. fll->clk_ref_div = 0;
  1444. while (freq_in > 13500000) {
  1445. fll->clk_ref_div++;
  1446. freq_in /= 2;
  1447. if (fll->clk_ref_div > 3)
  1448. return -EINVAL;
  1449. }
  1450. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1451. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1452. fll->outdiv = 3;
  1453. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1454. fll->outdiv++;
  1455. if (fll->outdiv > 63)
  1456. return -EINVAL;
  1457. }
  1458. freq_out *= fll->outdiv + 1;
  1459. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1460. if (freq_in > 1000000) {
  1461. fll->fll_fratio = 0;
  1462. } else if (freq_in > 256000) {
  1463. fll->fll_fratio = 1;
  1464. freq_in *= 2;
  1465. } else if (freq_in > 128000) {
  1466. fll->fll_fratio = 2;
  1467. freq_in *= 4;
  1468. } else if (freq_in > 64000) {
  1469. fll->fll_fratio = 3;
  1470. freq_in *= 8;
  1471. } else {
  1472. fll->fll_fratio = 4;
  1473. freq_in *= 16;
  1474. }
  1475. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1476. /* Now, calculate N.K */
  1477. Ndiv = freq_out / freq_in;
  1478. fll->n = Ndiv;
  1479. Nmod = freq_out % freq_in;
  1480. pr_debug("Nmod=%d\n", Nmod);
  1481. /* Calculate fractional part - scale up so we can round. */
  1482. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1483. do_div(Kpart, freq_in);
  1484. K = Kpart & 0xFFFFFFFF;
  1485. if ((K % 10) >= 5)
  1486. K += 5;
  1487. /* Move down to proper range now rounding is done */
  1488. fll->k = K / 10;
  1489. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1490. return 0;
  1491. }
  1492. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1493. unsigned int freq_in, unsigned int freq_out)
  1494. {
  1495. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1496. struct wm8994 *control = wm8994->wm8994;
  1497. int reg_offset, ret;
  1498. struct fll_div fll;
  1499. u16 reg, aif1, aif2;
  1500. unsigned long timeout;
  1501. bool was_enabled;
  1502. aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
  1503. & WM8994_AIF1CLK_ENA;
  1504. aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
  1505. & WM8994_AIF2CLK_ENA;
  1506. switch (id) {
  1507. case WM8994_FLL1:
  1508. reg_offset = 0;
  1509. id = 0;
  1510. break;
  1511. case WM8994_FLL2:
  1512. reg_offset = 0x20;
  1513. id = 1;
  1514. break;
  1515. default:
  1516. return -EINVAL;
  1517. }
  1518. reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
  1519. was_enabled = reg & WM8994_FLL1_ENA;
  1520. switch (src) {
  1521. case 0:
  1522. /* Allow no source specification when stopping */
  1523. if (freq_out)
  1524. return -EINVAL;
  1525. src = wm8994->fll[id].src;
  1526. break;
  1527. case WM8994_FLL_SRC_MCLK1:
  1528. case WM8994_FLL_SRC_MCLK2:
  1529. case WM8994_FLL_SRC_LRCLK:
  1530. case WM8994_FLL_SRC_BCLK:
  1531. break;
  1532. default:
  1533. return -EINVAL;
  1534. }
  1535. /* Are we changing anything? */
  1536. if (wm8994->fll[id].src == src &&
  1537. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1538. return 0;
  1539. /* If we're stopping the FLL redo the old config - no
  1540. * registers will actually be written but we avoid GCC flow
  1541. * analysis bugs spewing warnings.
  1542. */
  1543. if (freq_out)
  1544. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1545. else
  1546. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1547. wm8994->fll[id].out);
  1548. if (ret < 0)
  1549. return ret;
  1550. /* Gate the AIF clocks while we reclock */
  1551. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1552. WM8994_AIF1CLK_ENA, 0);
  1553. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1554. WM8994_AIF2CLK_ENA, 0);
  1555. /* We always need to disable the FLL while reconfiguring */
  1556. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1557. WM8994_FLL1_ENA, 0);
  1558. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1559. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1560. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1561. WM8994_FLL1_OUTDIV_MASK |
  1562. WM8994_FLL1_FRATIO_MASK, reg);
  1563. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_3 + reg_offset,
  1564. WM8994_FLL1_K_MASK, fll.k);
  1565. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1566. WM8994_FLL1_N_MASK,
  1567. fll.n << WM8994_FLL1_N_SHIFT);
  1568. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1569. WM8994_FLL1_REFCLK_DIV_MASK |
  1570. WM8994_FLL1_REFCLK_SRC_MASK,
  1571. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1572. (src - 1));
  1573. /* Clear any pending completion from a previous failure */
  1574. try_wait_for_completion(&wm8994->fll_locked[id]);
  1575. /* Enable (with fractional mode if required) */
  1576. if (freq_out) {
  1577. /* Enable VMID if we need it */
  1578. if (!was_enabled) {
  1579. active_reference(codec);
  1580. switch (control->type) {
  1581. case WM8994:
  1582. vmid_reference(codec);
  1583. break;
  1584. case WM8958:
  1585. if (wm8994->revision < 1)
  1586. vmid_reference(codec);
  1587. break;
  1588. default:
  1589. break;
  1590. }
  1591. }
  1592. if (fll.k)
  1593. reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
  1594. else
  1595. reg = WM8994_FLL1_ENA;
  1596. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1597. WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
  1598. reg);
  1599. if (wm8994->fll_locked_irq) {
  1600. timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
  1601. msecs_to_jiffies(10));
  1602. if (timeout == 0)
  1603. dev_warn(codec->dev,
  1604. "Timed out waiting for FLL lock\n");
  1605. } else {
  1606. msleep(5);
  1607. }
  1608. } else {
  1609. if (was_enabled) {
  1610. switch (control->type) {
  1611. case WM8994:
  1612. vmid_dereference(codec);
  1613. break;
  1614. case WM8958:
  1615. if (wm8994->revision < 1)
  1616. vmid_dereference(codec);
  1617. break;
  1618. default:
  1619. break;
  1620. }
  1621. active_dereference(codec);
  1622. }
  1623. }
  1624. wm8994->fll[id].in = freq_in;
  1625. wm8994->fll[id].out = freq_out;
  1626. wm8994->fll[id].src = src;
  1627. /* Enable any gated AIF clocks */
  1628. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1629. WM8994_AIF1CLK_ENA, aif1);
  1630. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1631. WM8994_AIF2CLK_ENA, aif2);
  1632. configure_clock(codec);
  1633. return 0;
  1634. }
  1635. static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
  1636. {
  1637. struct completion *completion = data;
  1638. complete(completion);
  1639. return IRQ_HANDLED;
  1640. }
  1641. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1642. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1643. unsigned int freq_in, unsigned int freq_out)
  1644. {
  1645. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1646. }
  1647. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1648. int clk_id, unsigned int freq, int dir)
  1649. {
  1650. struct snd_soc_codec *codec = dai->codec;
  1651. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1652. int i;
  1653. switch (dai->id) {
  1654. case 1:
  1655. case 2:
  1656. break;
  1657. default:
  1658. /* AIF3 shares clocking with AIF1/2 */
  1659. return -EINVAL;
  1660. }
  1661. switch (clk_id) {
  1662. case WM8994_SYSCLK_MCLK1:
  1663. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1664. wm8994->mclk[0] = freq;
  1665. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1666. dai->id, freq);
  1667. break;
  1668. case WM8994_SYSCLK_MCLK2:
  1669. /* TODO: Set GPIO AF */
  1670. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1671. wm8994->mclk[1] = freq;
  1672. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1673. dai->id, freq);
  1674. break;
  1675. case WM8994_SYSCLK_FLL1:
  1676. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1677. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1678. break;
  1679. case WM8994_SYSCLK_FLL2:
  1680. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1681. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1682. break;
  1683. case WM8994_SYSCLK_OPCLK:
  1684. /* Special case - a division (times 10) is given and
  1685. * no effect on main clocking.
  1686. */
  1687. if (freq) {
  1688. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1689. if (opclk_divs[i] == freq)
  1690. break;
  1691. if (i == ARRAY_SIZE(opclk_divs))
  1692. return -EINVAL;
  1693. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1694. WM8994_OPCLK_DIV_MASK, i);
  1695. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1696. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1697. } else {
  1698. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1699. WM8994_OPCLK_ENA, 0);
  1700. }
  1701. default:
  1702. return -EINVAL;
  1703. }
  1704. configure_clock(codec);
  1705. return 0;
  1706. }
  1707. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1708. enum snd_soc_bias_level level)
  1709. {
  1710. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1711. struct wm8994 *control = wm8994->wm8994;
  1712. wm_hubs_set_bias_level(codec, level);
  1713. switch (level) {
  1714. case SND_SOC_BIAS_ON:
  1715. break;
  1716. case SND_SOC_BIAS_PREPARE:
  1717. /* MICBIAS into regulating mode */
  1718. switch (control->type) {
  1719. case WM8958:
  1720. case WM1811:
  1721. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1722. WM8958_MICB1_MODE, 0);
  1723. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1724. WM8958_MICB2_MODE, 0);
  1725. break;
  1726. default:
  1727. break;
  1728. }
  1729. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  1730. active_reference(codec);
  1731. break;
  1732. case SND_SOC_BIAS_STANDBY:
  1733. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1734. switch (control->type) {
  1735. case WM8994:
  1736. if (wm8994->revision < 4) {
  1737. /* Tweak DC servo and DSP
  1738. * configuration for improved
  1739. * performance. */
  1740. snd_soc_write(codec, 0x102, 0x3);
  1741. snd_soc_write(codec, 0x56, 0x3);
  1742. snd_soc_write(codec, 0x817, 0);
  1743. snd_soc_write(codec, 0x102, 0);
  1744. }
  1745. break;
  1746. case WM8958:
  1747. if (wm8994->revision == 0) {
  1748. /* Optimise performance for rev A */
  1749. snd_soc_write(codec, 0x102, 0x3);
  1750. snd_soc_write(codec, 0xcb, 0x81);
  1751. snd_soc_write(codec, 0x817, 0);
  1752. snd_soc_write(codec, 0x102, 0);
  1753. snd_soc_update_bits(codec,
  1754. WM8958_CHARGE_PUMP_2,
  1755. WM8958_CP_DISCH,
  1756. WM8958_CP_DISCH);
  1757. }
  1758. break;
  1759. case WM1811:
  1760. if (wm8994->revision < 2) {
  1761. snd_soc_write(codec, 0x102, 0x3);
  1762. snd_soc_write(codec, 0x5d, 0x7e);
  1763. snd_soc_write(codec, 0x5e, 0x0);
  1764. snd_soc_write(codec, 0x102, 0x0);
  1765. }
  1766. break;
  1767. }
  1768. /* Discharge LINEOUT1 & 2 */
  1769. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1770. WM8994_LINEOUT1_DISCH |
  1771. WM8994_LINEOUT2_DISCH,
  1772. WM8994_LINEOUT1_DISCH |
  1773. WM8994_LINEOUT2_DISCH);
  1774. }
  1775. if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
  1776. active_dereference(codec);
  1777. /* MICBIAS into bypass mode on newer devices */
  1778. switch (control->type) {
  1779. case WM8958:
  1780. case WM1811:
  1781. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1782. WM8958_MICB1_MODE,
  1783. WM8958_MICB1_MODE);
  1784. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1785. WM8958_MICB2_MODE,
  1786. WM8958_MICB2_MODE);
  1787. break;
  1788. default:
  1789. break;
  1790. }
  1791. break;
  1792. case SND_SOC_BIAS_OFF:
  1793. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  1794. wm8994->cur_fw = NULL;
  1795. break;
  1796. }
  1797. codec->dapm.bias_level = level;
  1798. return 0;
  1799. }
  1800. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1801. {
  1802. struct snd_soc_codec *codec = dai->codec;
  1803. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1804. struct wm8994 *control = wm8994->wm8994;
  1805. int ms_reg;
  1806. int aif1_reg;
  1807. int ms = 0;
  1808. int aif1 = 0;
  1809. switch (dai->id) {
  1810. case 1:
  1811. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  1812. aif1_reg = WM8994_AIF1_CONTROL_1;
  1813. break;
  1814. case 2:
  1815. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  1816. aif1_reg = WM8994_AIF2_CONTROL_1;
  1817. break;
  1818. default:
  1819. return -EINVAL;
  1820. }
  1821. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1822. case SND_SOC_DAIFMT_CBS_CFS:
  1823. break;
  1824. case SND_SOC_DAIFMT_CBM_CFM:
  1825. ms = WM8994_AIF1_MSTR;
  1826. break;
  1827. default:
  1828. return -EINVAL;
  1829. }
  1830. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1831. case SND_SOC_DAIFMT_DSP_B:
  1832. aif1 |= WM8994_AIF1_LRCLK_INV;
  1833. case SND_SOC_DAIFMT_DSP_A:
  1834. aif1 |= 0x18;
  1835. break;
  1836. case SND_SOC_DAIFMT_I2S:
  1837. aif1 |= 0x10;
  1838. break;
  1839. case SND_SOC_DAIFMT_RIGHT_J:
  1840. break;
  1841. case SND_SOC_DAIFMT_LEFT_J:
  1842. aif1 |= 0x8;
  1843. break;
  1844. default:
  1845. return -EINVAL;
  1846. }
  1847. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1848. case SND_SOC_DAIFMT_DSP_A:
  1849. case SND_SOC_DAIFMT_DSP_B:
  1850. /* frame inversion not valid for DSP modes */
  1851. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1852. case SND_SOC_DAIFMT_NB_NF:
  1853. break;
  1854. case SND_SOC_DAIFMT_IB_NF:
  1855. aif1 |= WM8994_AIF1_BCLK_INV;
  1856. break;
  1857. default:
  1858. return -EINVAL;
  1859. }
  1860. break;
  1861. case SND_SOC_DAIFMT_I2S:
  1862. case SND_SOC_DAIFMT_RIGHT_J:
  1863. case SND_SOC_DAIFMT_LEFT_J:
  1864. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1865. case SND_SOC_DAIFMT_NB_NF:
  1866. break;
  1867. case SND_SOC_DAIFMT_IB_IF:
  1868. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  1869. break;
  1870. case SND_SOC_DAIFMT_IB_NF:
  1871. aif1 |= WM8994_AIF1_BCLK_INV;
  1872. break;
  1873. case SND_SOC_DAIFMT_NB_IF:
  1874. aif1 |= WM8994_AIF1_LRCLK_INV;
  1875. break;
  1876. default:
  1877. return -EINVAL;
  1878. }
  1879. break;
  1880. default:
  1881. return -EINVAL;
  1882. }
  1883. /* The AIF2 format configuration needs to be mirrored to AIF3
  1884. * on WM8958 if it's in use so just do it all the time. */
  1885. switch (control->type) {
  1886. case WM1811:
  1887. case WM8958:
  1888. if (dai->id == 2)
  1889. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  1890. WM8994_AIF1_LRCLK_INV |
  1891. WM8958_AIF3_FMT_MASK, aif1);
  1892. break;
  1893. default:
  1894. break;
  1895. }
  1896. snd_soc_update_bits(codec, aif1_reg,
  1897. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  1898. WM8994_AIF1_FMT_MASK,
  1899. aif1);
  1900. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  1901. ms);
  1902. return 0;
  1903. }
  1904. static struct {
  1905. int val, rate;
  1906. } srs[] = {
  1907. { 0, 8000 },
  1908. { 1, 11025 },
  1909. { 2, 12000 },
  1910. { 3, 16000 },
  1911. { 4, 22050 },
  1912. { 5, 24000 },
  1913. { 6, 32000 },
  1914. { 7, 44100 },
  1915. { 8, 48000 },
  1916. { 9, 88200 },
  1917. { 10, 96000 },
  1918. };
  1919. static int fs_ratios[] = {
  1920. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  1921. };
  1922. static int bclk_divs[] = {
  1923. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  1924. 640, 880, 960, 1280, 1760, 1920
  1925. };
  1926. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  1927. struct snd_pcm_hw_params *params,
  1928. struct snd_soc_dai *dai)
  1929. {
  1930. struct snd_soc_codec *codec = dai->codec;
  1931. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1932. int aif1_reg;
  1933. int aif2_reg;
  1934. int bclk_reg;
  1935. int lrclk_reg;
  1936. int rate_reg;
  1937. int aif1 = 0;
  1938. int aif2 = 0;
  1939. int bclk = 0;
  1940. int lrclk = 0;
  1941. int rate_val = 0;
  1942. int id = dai->id - 1;
  1943. int i, cur_val, best_val, bclk_rate, best;
  1944. switch (dai->id) {
  1945. case 1:
  1946. aif1_reg = WM8994_AIF1_CONTROL_1;
  1947. aif2_reg = WM8994_AIF1_CONTROL_2;
  1948. bclk_reg = WM8994_AIF1_BCLK;
  1949. rate_reg = WM8994_AIF1_RATE;
  1950. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1951. wm8994->lrclk_shared[0]) {
  1952. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  1953. } else {
  1954. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  1955. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  1956. }
  1957. break;
  1958. case 2:
  1959. aif1_reg = WM8994_AIF2_CONTROL_1;
  1960. aif2_reg = WM8994_AIF2_CONTROL_2;
  1961. bclk_reg = WM8994_AIF2_BCLK;
  1962. rate_reg = WM8994_AIF2_RATE;
  1963. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1964. wm8994->lrclk_shared[1]) {
  1965. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  1966. } else {
  1967. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  1968. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  1969. }
  1970. break;
  1971. default:
  1972. return -EINVAL;
  1973. }
  1974. bclk_rate = params_rate(params) * 2;
  1975. switch (params_format(params)) {
  1976. case SNDRV_PCM_FORMAT_S16_LE:
  1977. bclk_rate *= 16;
  1978. break;
  1979. case SNDRV_PCM_FORMAT_S20_3LE:
  1980. bclk_rate *= 20;
  1981. aif1 |= 0x20;
  1982. break;
  1983. case SNDRV_PCM_FORMAT_S24_LE:
  1984. bclk_rate *= 24;
  1985. aif1 |= 0x40;
  1986. break;
  1987. case SNDRV_PCM_FORMAT_S32_LE:
  1988. bclk_rate *= 32;
  1989. aif1 |= 0x60;
  1990. break;
  1991. default:
  1992. return -EINVAL;
  1993. }
  1994. /* Try to find an appropriate sample rate; look for an exact match. */
  1995. for (i = 0; i < ARRAY_SIZE(srs); i++)
  1996. if (srs[i].rate == params_rate(params))
  1997. break;
  1998. if (i == ARRAY_SIZE(srs))
  1999. return -EINVAL;
  2000. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  2001. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  2002. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  2003. dai->id, wm8994->aifclk[id], bclk_rate);
  2004. if (params_channels(params) == 1 &&
  2005. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  2006. aif2 |= WM8994_AIF1_MONO;
  2007. if (wm8994->aifclk[id] == 0) {
  2008. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  2009. return -EINVAL;
  2010. }
  2011. /* AIFCLK/fs ratio; look for a close match in either direction */
  2012. best = 0;
  2013. best_val = abs((fs_ratios[0] * params_rate(params))
  2014. - wm8994->aifclk[id]);
  2015. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  2016. cur_val = abs((fs_ratios[i] * params_rate(params))
  2017. - wm8994->aifclk[id]);
  2018. if (cur_val >= best_val)
  2019. continue;
  2020. best = i;
  2021. best_val = cur_val;
  2022. }
  2023. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  2024. dai->id, fs_ratios[best]);
  2025. rate_val |= best;
  2026. /* We may not get quite the right frequency if using
  2027. * approximate clocks so look for the closest match that is
  2028. * higher than the target (we need to ensure that there enough
  2029. * BCLKs to clock out the samples).
  2030. */
  2031. best = 0;
  2032. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  2033. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  2034. if (cur_val < 0) /* BCLK table is sorted */
  2035. break;
  2036. best = i;
  2037. }
  2038. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  2039. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  2040. bclk_divs[best], bclk_rate);
  2041. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  2042. lrclk = bclk_rate / params_rate(params);
  2043. if (!lrclk) {
  2044. dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
  2045. bclk_rate);
  2046. return -EINVAL;
  2047. }
  2048. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  2049. lrclk, bclk_rate / lrclk);
  2050. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2051. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  2052. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  2053. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  2054. lrclk);
  2055. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  2056. WM8994_AIF1CLK_RATE_MASK, rate_val);
  2057. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2058. switch (dai->id) {
  2059. case 1:
  2060. wm8994->dac_rates[0] = params_rate(params);
  2061. wm8994_set_retune_mobile(codec, 0);
  2062. wm8994_set_retune_mobile(codec, 1);
  2063. break;
  2064. case 2:
  2065. wm8994->dac_rates[1] = params_rate(params);
  2066. wm8994_set_retune_mobile(codec, 2);
  2067. break;
  2068. }
  2069. }
  2070. return 0;
  2071. }
  2072. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  2073. struct snd_pcm_hw_params *params,
  2074. struct snd_soc_dai *dai)
  2075. {
  2076. struct snd_soc_codec *codec = dai->codec;
  2077. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2078. struct wm8994 *control = wm8994->wm8994;
  2079. int aif1_reg;
  2080. int aif1 = 0;
  2081. switch (dai->id) {
  2082. case 3:
  2083. switch (control->type) {
  2084. case WM1811:
  2085. case WM8958:
  2086. aif1_reg = WM8958_AIF3_CONTROL_1;
  2087. break;
  2088. default:
  2089. return 0;
  2090. }
  2091. default:
  2092. return 0;
  2093. }
  2094. switch (params_format(params)) {
  2095. case SNDRV_PCM_FORMAT_S16_LE:
  2096. break;
  2097. case SNDRV_PCM_FORMAT_S20_3LE:
  2098. aif1 |= 0x20;
  2099. break;
  2100. case SNDRV_PCM_FORMAT_S24_LE:
  2101. aif1 |= 0x40;
  2102. break;
  2103. case SNDRV_PCM_FORMAT_S32_LE:
  2104. aif1 |= 0x60;
  2105. break;
  2106. default:
  2107. return -EINVAL;
  2108. }
  2109. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2110. }
  2111. static void wm8994_aif_shutdown(struct snd_pcm_substream *substream,
  2112. struct snd_soc_dai *dai)
  2113. {
  2114. struct snd_soc_codec *codec = dai->codec;
  2115. int rate_reg = 0;
  2116. switch (dai->id) {
  2117. case 1:
  2118. rate_reg = WM8994_AIF1_RATE;
  2119. break;
  2120. case 2:
  2121. rate_reg = WM8994_AIF2_RATE;
  2122. break;
  2123. default:
  2124. break;
  2125. }
  2126. /* If the DAI is idle then configure the divider tree for the
  2127. * lowest output rate to save a little power if the clock is
  2128. * still active (eg, because it is system clock).
  2129. */
  2130. if (rate_reg && !dai->playback_active && !dai->capture_active)
  2131. snd_soc_update_bits(codec, rate_reg,
  2132. WM8994_AIF1_SR_MASK |
  2133. WM8994_AIF1CLK_RATE_MASK, 0x9);
  2134. }
  2135. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  2136. {
  2137. struct snd_soc_codec *codec = codec_dai->codec;
  2138. int mute_reg;
  2139. int reg;
  2140. switch (codec_dai->id) {
  2141. case 1:
  2142. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  2143. break;
  2144. case 2:
  2145. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  2146. break;
  2147. default:
  2148. return -EINVAL;
  2149. }
  2150. if (mute)
  2151. reg = WM8994_AIF1DAC1_MUTE;
  2152. else
  2153. reg = 0;
  2154. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  2155. return 0;
  2156. }
  2157. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  2158. {
  2159. struct snd_soc_codec *codec = codec_dai->codec;
  2160. int reg, val, mask;
  2161. switch (codec_dai->id) {
  2162. case 1:
  2163. reg = WM8994_AIF1_MASTER_SLAVE;
  2164. mask = WM8994_AIF1_TRI;
  2165. break;
  2166. case 2:
  2167. reg = WM8994_AIF2_MASTER_SLAVE;
  2168. mask = WM8994_AIF2_TRI;
  2169. break;
  2170. case 3:
  2171. reg = WM8994_POWER_MANAGEMENT_6;
  2172. mask = WM8994_AIF3_TRI;
  2173. break;
  2174. default:
  2175. return -EINVAL;
  2176. }
  2177. if (tristate)
  2178. val = mask;
  2179. else
  2180. val = 0;
  2181. return snd_soc_update_bits(codec, reg, mask, val);
  2182. }
  2183. static int wm8994_aif2_probe(struct snd_soc_dai *dai)
  2184. {
  2185. struct snd_soc_codec *codec = dai->codec;
  2186. /* Disable the pulls on the AIF if we're using it to save power. */
  2187. snd_soc_update_bits(codec, WM8994_GPIO_3,
  2188. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2189. snd_soc_update_bits(codec, WM8994_GPIO_4,
  2190. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2191. snd_soc_update_bits(codec, WM8994_GPIO_5,
  2192. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2193. return 0;
  2194. }
  2195. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  2196. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  2197. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  2198. static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  2199. .set_sysclk = wm8994_set_dai_sysclk,
  2200. .set_fmt = wm8994_set_dai_fmt,
  2201. .hw_params = wm8994_hw_params,
  2202. .shutdown = wm8994_aif_shutdown,
  2203. .digital_mute = wm8994_aif_mute,
  2204. .set_pll = wm8994_set_fll,
  2205. .set_tristate = wm8994_set_tristate,
  2206. };
  2207. static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2208. .set_sysclk = wm8994_set_dai_sysclk,
  2209. .set_fmt = wm8994_set_dai_fmt,
  2210. .hw_params = wm8994_hw_params,
  2211. .shutdown = wm8994_aif_shutdown,
  2212. .digital_mute = wm8994_aif_mute,
  2213. .set_pll = wm8994_set_fll,
  2214. .set_tristate = wm8994_set_tristate,
  2215. };
  2216. static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2217. .hw_params = wm8994_aif3_hw_params,
  2218. .set_tristate = wm8994_set_tristate,
  2219. };
  2220. static struct snd_soc_dai_driver wm8994_dai[] = {
  2221. {
  2222. .name = "wm8994-aif1",
  2223. .id = 1,
  2224. .playback = {
  2225. .stream_name = "AIF1 Playback",
  2226. .channels_min = 1,
  2227. .channels_max = 2,
  2228. .rates = WM8994_RATES,
  2229. .formats = WM8994_FORMATS,
  2230. .sig_bits = 24,
  2231. },
  2232. .capture = {
  2233. .stream_name = "AIF1 Capture",
  2234. .channels_min = 1,
  2235. .channels_max = 2,
  2236. .rates = WM8994_RATES,
  2237. .formats = WM8994_FORMATS,
  2238. .sig_bits = 24,
  2239. },
  2240. .ops = &wm8994_aif1_dai_ops,
  2241. },
  2242. {
  2243. .name = "wm8994-aif2",
  2244. .id = 2,
  2245. .playback = {
  2246. .stream_name = "AIF2 Playback",
  2247. .channels_min = 1,
  2248. .channels_max = 2,
  2249. .rates = WM8994_RATES,
  2250. .formats = WM8994_FORMATS,
  2251. .sig_bits = 24,
  2252. },
  2253. .capture = {
  2254. .stream_name = "AIF2 Capture",
  2255. .channels_min = 1,
  2256. .channels_max = 2,
  2257. .rates = WM8994_RATES,
  2258. .formats = WM8994_FORMATS,
  2259. .sig_bits = 24,
  2260. },
  2261. .probe = wm8994_aif2_probe,
  2262. .ops = &wm8994_aif2_dai_ops,
  2263. },
  2264. {
  2265. .name = "wm8994-aif3",
  2266. .id = 3,
  2267. .playback = {
  2268. .stream_name = "AIF3 Playback",
  2269. .channels_min = 1,
  2270. .channels_max = 2,
  2271. .rates = WM8994_RATES,
  2272. .formats = WM8994_FORMATS,
  2273. .sig_bits = 24,
  2274. },
  2275. .capture = {
  2276. .stream_name = "AIF3 Capture",
  2277. .channels_min = 1,
  2278. .channels_max = 2,
  2279. .rates = WM8994_RATES,
  2280. .formats = WM8994_FORMATS,
  2281. .sig_bits = 24,
  2282. },
  2283. .ops = &wm8994_aif3_dai_ops,
  2284. }
  2285. };
  2286. #ifdef CONFIG_PM
  2287. static int wm8994_suspend(struct snd_soc_codec *codec)
  2288. {
  2289. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2290. struct wm8994 *control = wm8994->wm8994;
  2291. int i, ret;
  2292. switch (control->type) {
  2293. case WM8994:
  2294. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
  2295. break;
  2296. case WM1811:
  2297. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  2298. WM1811_JACKDET_MODE_MASK, 0);
  2299. /* Fall through */
  2300. case WM8958:
  2301. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2302. WM8958_MICD_ENA, 0);
  2303. break;
  2304. }
  2305. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2306. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2307. sizeof(struct wm8994_fll_config));
  2308. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2309. if (ret < 0)
  2310. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2311. i + 1, ret);
  2312. }
  2313. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2314. return 0;
  2315. }
  2316. static int wm8994_resume(struct snd_soc_codec *codec)
  2317. {
  2318. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2319. struct wm8994 *control = wm8994->wm8994;
  2320. int i, ret;
  2321. unsigned int val, mask;
  2322. if (wm8994->revision < 4) {
  2323. /* force a HW read */
  2324. ret = regmap_read(control->regmap,
  2325. WM8994_POWER_MANAGEMENT_5, &val);
  2326. /* modify the cache only */
  2327. codec->cache_only = 1;
  2328. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2329. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2330. val &= mask;
  2331. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2332. mask, val);
  2333. codec->cache_only = 0;
  2334. }
  2335. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2336. if (!wm8994->fll_suspend[i].out)
  2337. continue;
  2338. ret = _wm8994_set_fll(codec, i + 1,
  2339. wm8994->fll_suspend[i].src,
  2340. wm8994->fll_suspend[i].in,
  2341. wm8994->fll_suspend[i].out);
  2342. if (ret < 0)
  2343. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2344. i + 1, ret);
  2345. }
  2346. switch (control->type) {
  2347. case WM8994:
  2348. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2349. snd_soc_update_bits(codec, WM8994_MICBIAS,
  2350. WM8994_MICD_ENA, WM8994_MICD_ENA);
  2351. break;
  2352. case WM1811:
  2353. if (wm8994->jackdet && wm8994->jack_cb) {
  2354. /* Restart from idle */
  2355. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  2356. WM1811_JACKDET_MODE_MASK,
  2357. WM1811_JACKDET_MODE_JACK);
  2358. break;
  2359. }
  2360. case WM8958:
  2361. if (wm8994->jack_cb)
  2362. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2363. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2364. break;
  2365. }
  2366. return 0;
  2367. }
  2368. #else
  2369. #define wm8994_suspend NULL
  2370. #define wm8994_resume NULL
  2371. #endif
  2372. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2373. {
  2374. struct snd_soc_codec *codec = wm8994->codec;
  2375. struct wm8994_pdata *pdata = wm8994->pdata;
  2376. struct snd_kcontrol_new controls[] = {
  2377. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2378. wm8994->retune_mobile_enum,
  2379. wm8994_get_retune_mobile_enum,
  2380. wm8994_put_retune_mobile_enum),
  2381. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2382. wm8994->retune_mobile_enum,
  2383. wm8994_get_retune_mobile_enum,
  2384. wm8994_put_retune_mobile_enum),
  2385. SOC_ENUM_EXT("AIF2 EQ Mode",
  2386. wm8994->retune_mobile_enum,
  2387. wm8994_get_retune_mobile_enum,
  2388. wm8994_put_retune_mobile_enum),
  2389. };
  2390. int ret, i, j;
  2391. const char **t;
  2392. /* We need an array of texts for the enum API but the number
  2393. * of texts is likely to be less than the number of
  2394. * configurations due to the sample rate dependency of the
  2395. * configurations. */
  2396. wm8994->num_retune_mobile_texts = 0;
  2397. wm8994->retune_mobile_texts = NULL;
  2398. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2399. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2400. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2401. wm8994->retune_mobile_texts[j]) == 0)
  2402. break;
  2403. }
  2404. if (j != wm8994->num_retune_mobile_texts)
  2405. continue;
  2406. /* Expand the array... */
  2407. t = krealloc(wm8994->retune_mobile_texts,
  2408. sizeof(char *) *
  2409. (wm8994->num_retune_mobile_texts + 1),
  2410. GFP_KERNEL);
  2411. if (t == NULL)
  2412. continue;
  2413. /* ...store the new entry... */
  2414. t[wm8994->num_retune_mobile_texts] =
  2415. pdata->retune_mobile_cfgs[i].name;
  2416. /* ...and remember the new version. */
  2417. wm8994->num_retune_mobile_texts++;
  2418. wm8994->retune_mobile_texts = t;
  2419. }
  2420. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2421. wm8994->num_retune_mobile_texts);
  2422. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2423. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2424. ret = snd_soc_add_codec_controls(wm8994->codec, controls,
  2425. ARRAY_SIZE(controls));
  2426. if (ret != 0)
  2427. dev_err(wm8994->codec->dev,
  2428. "Failed to add ReTune Mobile controls: %d\n", ret);
  2429. }
  2430. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2431. {
  2432. struct snd_soc_codec *codec = wm8994->codec;
  2433. struct wm8994_pdata *pdata = wm8994->pdata;
  2434. int ret, i;
  2435. if (!pdata)
  2436. return;
  2437. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2438. pdata->lineout2_diff,
  2439. pdata->lineout1fb,
  2440. pdata->lineout2fb,
  2441. pdata->jd_scthr,
  2442. pdata->jd_thr,
  2443. pdata->micbias1_lvl,
  2444. pdata->micbias2_lvl);
  2445. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2446. if (pdata->num_drc_cfgs) {
  2447. struct snd_kcontrol_new controls[] = {
  2448. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2449. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2450. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2451. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2452. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2453. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2454. };
  2455. /* We need an array of texts for the enum API */
  2456. wm8994->drc_texts = devm_kzalloc(wm8994->codec->dev,
  2457. sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
  2458. if (!wm8994->drc_texts) {
  2459. dev_err(wm8994->codec->dev,
  2460. "Failed to allocate %d DRC config texts\n",
  2461. pdata->num_drc_cfgs);
  2462. return;
  2463. }
  2464. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2465. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2466. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2467. wm8994->drc_enum.texts = wm8994->drc_texts;
  2468. ret = snd_soc_add_codec_controls(wm8994->codec, controls,
  2469. ARRAY_SIZE(controls));
  2470. if (ret != 0)
  2471. dev_err(wm8994->codec->dev,
  2472. "Failed to add DRC mode controls: %d\n", ret);
  2473. for (i = 0; i < WM8994_NUM_DRC; i++)
  2474. wm8994_set_drc(codec, i);
  2475. }
  2476. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2477. pdata->num_retune_mobile_cfgs);
  2478. if (pdata->num_retune_mobile_cfgs)
  2479. wm8994_handle_retune_mobile_pdata(wm8994);
  2480. else
  2481. snd_soc_add_codec_controls(wm8994->codec, wm8994_eq_controls,
  2482. ARRAY_SIZE(wm8994_eq_controls));
  2483. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2484. if (pdata->micbias[i]) {
  2485. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2486. pdata->micbias[i] & 0xffff);
  2487. }
  2488. }
  2489. }
  2490. /**
  2491. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2492. *
  2493. * @codec: WM8994 codec
  2494. * @jack: jack to report detection events on
  2495. * @micbias: microphone bias to detect on
  2496. *
  2497. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2498. * being used to bring out signals to the processor then only platform
  2499. * data configuration is needed for WM8994 and processor GPIOs should
  2500. * be configured using snd_soc_jack_add_gpios() instead.
  2501. *
  2502. * Configuration of detection levels is available via the micbias1_lvl
  2503. * and micbias2_lvl platform data members.
  2504. */
  2505. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2506. int micbias)
  2507. {
  2508. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2509. struct wm8994_micdet *micdet;
  2510. struct wm8994 *control = wm8994->wm8994;
  2511. int reg, ret;
  2512. if (control->type != WM8994) {
  2513. dev_warn(codec->dev, "Not a WM8994\n");
  2514. return -EINVAL;
  2515. }
  2516. switch (micbias) {
  2517. case 1:
  2518. micdet = &wm8994->micdet[0];
  2519. if (jack)
  2520. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2521. "MICBIAS1");
  2522. else
  2523. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2524. "MICBIAS1");
  2525. break;
  2526. case 2:
  2527. micdet = &wm8994->micdet[1];
  2528. if (jack)
  2529. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2530. "MICBIAS1");
  2531. else
  2532. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2533. "MICBIAS1");
  2534. break;
  2535. default:
  2536. dev_warn(codec->dev, "Invalid MICBIAS %d\n", micbias);
  2537. return -EINVAL;
  2538. }
  2539. if (ret != 0)
  2540. dev_warn(codec->dev, "Failed to configure MICBIAS%d: %d\n",
  2541. micbias, ret);
  2542. dev_dbg(codec->dev, "Configuring microphone detection on %d %p\n",
  2543. micbias, jack);
  2544. /* Store the configuration */
  2545. micdet->jack = jack;
  2546. micdet->detecting = true;
  2547. /* If either of the jacks is set up then enable detection */
  2548. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2549. reg = WM8994_MICD_ENA;
  2550. else
  2551. reg = 0;
  2552. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2553. snd_soc_dapm_sync(&codec->dapm);
  2554. return 0;
  2555. }
  2556. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2557. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2558. {
  2559. struct wm8994_priv *priv = data;
  2560. struct snd_soc_codec *codec = priv->codec;
  2561. int reg;
  2562. int report;
  2563. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2564. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2565. #endif
  2566. reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
  2567. if (reg < 0) {
  2568. dev_err(codec->dev, "Failed to read microphone status: %d\n",
  2569. reg);
  2570. return IRQ_HANDLED;
  2571. }
  2572. dev_dbg(codec->dev, "Microphone status: %x\n", reg);
  2573. report = 0;
  2574. if (reg & WM8994_MIC1_DET_STS) {
  2575. if (priv->micdet[0].detecting)
  2576. report = SND_JACK_HEADSET;
  2577. }
  2578. if (reg & WM8994_MIC1_SHRT_STS) {
  2579. if (priv->micdet[0].detecting)
  2580. report = SND_JACK_HEADPHONE;
  2581. else
  2582. report |= SND_JACK_BTN_0;
  2583. }
  2584. if (report)
  2585. priv->micdet[0].detecting = false;
  2586. else
  2587. priv->micdet[0].detecting = true;
  2588. snd_soc_jack_report(priv->micdet[0].jack, report,
  2589. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2590. report = 0;
  2591. if (reg & WM8994_MIC2_DET_STS) {
  2592. if (priv->micdet[1].detecting)
  2593. report = SND_JACK_HEADSET;
  2594. }
  2595. if (reg & WM8994_MIC2_SHRT_STS) {
  2596. if (priv->micdet[1].detecting)
  2597. report = SND_JACK_HEADPHONE;
  2598. else
  2599. report |= SND_JACK_BTN_0;
  2600. }
  2601. if (report)
  2602. priv->micdet[1].detecting = false;
  2603. else
  2604. priv->micdet[1].detecting = true;
  2605. snd_soc_jack_report(priv->micdet[1].jack, report,
  2606. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2607. return IRQ_HANDLED;
  2608. }
  2609. /* Default microphone detection handler for WM8958 - the user can
  2610. * override this if they wish.
  2611. */
  2612. static void wm8958_default_micdet(u16 status, void *data)
  2613. {
  2614. struct snd_soc_codec *codec = data;
  2615. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2616. int report;
  2617. dev_dbg(codec->dev, "MICDET %x\n", status);
  2618. /* Either nothing present or just starting detection */
  2619. if (!(status & WM8958_MICD_STS)) {
  2620. if (!wm8994->jackdet) {
  2621. /* If nothing present then clear our statuses */
  2622. dev_dbg(codec->dev, "Detected open circuit\n");
  2623. wm8994->jack_mic = false;
  2624. wm8994->mic_detecting = true;
  2625. wm8958_micd_set_rate(codec);
  2626. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2627. wm8994->btn_mask |
  2628. SND_JACK_HEADSET);
  2629. }
  2630. return;
  2631. }
  2632. /* If the measurement is showing a high impedence we've got a
  2633. * microphone.
  2634. */
  2635. if (wm8994->mic_detecting && (status & 0x600)) {
  2636. dev_dbg(codec->dev, "Detected microphone\n");
  2637. wm8994->mic_detecting = false;
  2638. wm8994->jack_mic = true;
  2639. wm8958_micd_set_rate(codec);
  2640. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
  2641. SND_JACK_HEADSET);
  2642. }
  2643. if (wm8994->mic_detecting && status & 0xfc) {
  2644. dev_dbg(codec->dev, "Detected headphone\n");
  2645. wm8994->mic_detecting = false;
  2646. wm8958_micd_set_rate(codec);
  2647. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
  2648. SND_JACK_HEADSET);
  2649. /* If we have jackdet that will detect removal */
  2650. if (wm8994->jackdet) {
  2651. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2652. WM8958_MICD_ENA, 0);
  2653. if (wm8994->pdata->jd_ext_cap) {
  2654. mutex_lock(&codec->mutex);
  2655. snd_soc_dapm_disable_pin(&codec->dapm,
  2656. "MICBIAS2");
  2657. snd_soc_dapm_sync(&codec->dapm);
  2658. mutex_unlock(&codec->mutex);
  2659. }
  2660. wm1811_jackdet_set_mode(codec,
  2661. WM1811_JACKDET_MODE_JACK);
  2662. }
  2663. }
  2664. /* Report short circuit as a button */
  2665. if (wm8994->jack_mic) {
  2666. report = 0;
  2667. if (status & 0x4)
  2668. report |= SND_JACK_BTN_0;
  2669. if (status & 0x8)
  2670. report |= SND_JACK_BTN_1;
  2671. if (status & 0x10)
  2672. report |= SND_JACK_BTN_2;
  2673. if (status & 0x20)
  2674. report |= SND_JACK_BTN_3;
  2675. if (status & 0x40)
  2676. report |= SND_JACK_BTN_4;
  2677. if (status & 0x80)
  2678. report |= SND_JACK_BTN_5;
  2679. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2680. wm8994->btn_mask);
  2681. }
  2682. }
  2683. static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
  2684. {
  2685. struct wm8994_priv *wm8994 = data;
  2686. struct snd_soc_codec *codec = wm8994->codec;
  2687. int reg;
  2688. mutex_lock(&wm8994->accdet_lock);
  2689. reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
  2690. if (reg < 0) {
  2691. dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
  2692. mutex_unlock(&wm8994->accdet_lock);
  2693. return IRQ_NONE;
  2694. }
  2695. dev_dbg(codec->dev, "JACKDET %x\n", reg);
  2696. if (reg & WM1811_JACKDET_LVL) {
  2697. dev_dbg(codec->dev, "Jack detected\n");
  2698. snd_soc_jack_report(wm8994->micdet[0].jack,
  2699. SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
  2700. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2701. WM8958_MICB2_DISCH, 0);
  2702. /* Disable debounce while inserted */
  2703. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  2704. WM1811_JACKDET_DB, 0);
  2705. /*
  2706. * Start off measument of microphone impedence to find
  2707. * out what's actually there.
  2708. */
  2709. wm8994->mic_detecting = true;
  2710. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
  2711. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2712. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2713. /* If required for an external cap force MICBIAS on */
  2714. if (wm8994->pdata->jd_ext_cap) {
  2715. mutex_lock(&codec->mutex);
  2716. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2717. "MICBIAS2");
  2718. snd_soc_dapm_sync(&codec->dapm);
  2719. mutex_unlock(&codec->mutex);
  2720. }
  2721. } else {
  2722. dev_dbg(codec->dev, "Jack not detected\n");
  2723. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2724. WM8958_MICB2_DISCH, WM8958_MICB2_DISCH);
  2725. if (wm8994->pdata->jd_ext_cap) {
  2726. mutex_lock(&codec->mutex);
  2727. snd_soc_dapm_disable_pin(&codec->dapm, "MICBIAS2");
  2728. snd_soc_dapm_sync(&codec->dapm);
  2729. mutex_unlock(&codec->mutex);
  2730. }
  2731. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2732. SND_JACK_MECHANICAL | SND_JACK_HEADSET |
  2733. wm8994->btn_mask);
  2734. /* Enable debounce while removed */
  2735. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  2736. WM1811_JACKDET_DB, WM1811_JACKDET_DB);
  2737. wm8994->mic_detecting = false;
  2738. wm8994->jack_mic = false;
  2739. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2740. WM8958_MICD_ENA, 0);
  2741. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
  2742. }
  2743. mutex_unlock(&wm8994->accdet_lock);
  2744. return IRQ_HANDLED;
  2745. }
  2746. /**
  2747. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2748. *
  2749. * @codec: WM8958 codec
  2750. * @jack: jack to report detection events on
  2751. *
  2752. * Enable microphone detection functionality for the WM8958. By
  2753. * default simple detection which supports the detection of up to 6
  2754. * buttons plus video and microphone functionality is supported.
  2755. *
  2756. * The WM8958 has an advanced jack detection facility which is able to
  2757. * support complex accessory detection, especially when used in
  2758. * conjunction with external circuitry. In order to provide maximum
  2759. * flexiblity a callback is provided which allows a completely custom
  2760. * detection algorithm.
  2761. */
  2762. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2763. wm8958_micdet_cb cb, void *cb_data)
  2764. {
  2765. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2766. struct wm8994 *control = wm8994->wm8994;
  2767. u16 micd_lvl_sel;
  2768. switch (control->type) {
  2769. case WM1811:
  2770. case WM8958:
  2771. break;
  2772. default:
  2773. return -EINVAL;
  2774. }
  2775. if (jack) {
  2776. if (!cb) {
  2777. dev_dbg(codec->dev, "Using default micdet callback\n");
  2778. cb = wm8958_default_micdet;
  2779. cb_data = codec;
  2780. }
  2781. snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
  2782. snd_soc_dapm_sync(&codec->dapm);
  2783. wm8994->micdet[0].jack = jack;
  2784. wm8994->jack_cb = cb;
  2785. wm8994->jack_cb_data = cb_data;
  2786. wm8994->mic_detecting = true;
  2787. wm8994->jack_mic = false;
  2788. wm8958_micd_set_rate(codec);
  2789. /* Detect microphones and short circuits by default */
  2790. if (wm8994->pdata->micd_lvl_sel)
  2791. micd_lvl_sel = wm8994->pdata->micd_lvl_sel;
  2792. else
  2793. micd_lvl_sel = 0x41;
  2794. wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
  2795. SND_JACK_BTN_2 | SND_JACK_BTN_3 |
  2796. SND_JACK_BTN_4 | SND_JACK_BTN_5;
  2797. snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
  2798. WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
  2799. WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
  2800. /*
  2801. * If we can use jack detection start off with that,
  2802. * otherwise jump straight to microphone detection.
  2803. */
  2804. if (wm8994->jackdet) {
  2805. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2806. WM8958_MICB2_DISCH,
  2807. WM8958_MICB2_DISCH);
  2808. snd_soc_update_bits(codec, WM8994_LDO_1,
  2809. WM8994_LDO1_DISCH, 0);
  2810. wm1811_jackdet_set_mode(codec,
  2811. WM1811_JACKDET_MODE_JACK);
  2812. } else {
  2813. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2814. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2815. }
  2816. } else {
  2817. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2818. WM8958_MICD_ENA, 0);
  2819. snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
  2820. snd_soc_dapm_sync(&codec->dapm);
  2821. }
  2822. return 0;
  2823. }
  2824. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  2825. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  2826. {
  2827. struct wm8994_priv *wm8994 = data;
  2828. struct snd_soc_codec *codec = wm8994->codec;
  2829. int reg, count;
  2830. mutex_lock(&wm8994->accdet_lock);
  2831. /*
  2832. * Jack detection may have detected a removal simulataneously
  2833. * with an update of the MICDET status; if so it will have
  2834. * stopped detection and we can ignore this interrupt.
  2835. */
  2836. if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA)) {
  2837. mutex_unlock(&wm8994->accdet_lock);
  2838. return IRQ_HANDLED;
  2839. }
  2840. /* We may occasionally read a detection without an impedence
  2841. * range being provided - if that happens loop again.
  2842. */
  2843. count = 10;
  2844. do {
  2845. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  2846. if (reg < 0) {
  2847. mutex_unlock(&wm8994->accdet_lock);
  2848. dev_err(codec->dev,
  2849. "Failed to read mic detect status: %d\n",
  2850. reg);
  2851. return IRQ_NONE;
  2852. }
  2853. if (!(reg & WM8958_MICD_VALID)) {
  2854. dev_dbg(codec->dev, "Mic detect data not valid\n");
  2855. goto out;
  2856. }
  2857. if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
  2858. break;
  2859. msleep(1);
  2860. } while (count--);
  2861. if (count == 0)
  2862. dev_warn(codec->dev, "No impedence range reported for jack\n");
  2863. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2864. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2865. #endif
  2866. if (wm8994->jack_cb)
  2867. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  2868. else
  2869. dev_warn(codec->dev, "Accessory detection with no callback\n");
  2870. out:
  2871. mutex_unlock(&wm8994->accdet_lock);
  2872. return IRQ_HANDLED;
  2873. }
  2874. static irqreturn_t wm8994_fifo_error(int irq, void *data)
  2875. {
  2876. struct snd_soc_codec *codec = data;
  2877. dev_err(codec->dev, "FIFO error\n");
  2878. return IRQ_HANDLED;
  2879. }
  2880. static irqreturn_t wm8994_temp_warn(int irq, void *data)
  2881. {
  2882. struct snd_soc_codec *codec = data;
  2883. dev_err(codec->dev, "Thermal warning\n");
  2884. return IRQ_HANDLED;
  2885. }
  2886. static irqreturn_t wm8994_temp_shut(int irq, void *data)
  2887. {
  2888. struct snd_soc_codec *codec = data;
  2889. dev_crit(codec->dev, "Thermal shutdown\n");
  2890. return IRQ_HANDLED;
  2891. }
  2892. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  2893. {
  2894. struct wm8994 *control = dev_get_drvdata(codec->dev->parent);
  2895. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2896. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2897. unsigned int reg;
  2898. int ret, i;
  2899. wm8994->codec = codec;
  2900. codec->control_data = control->regmap;
  2901. snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
  2902. wm8994->codec = codec;
  2903. mutex_init(&wm8994->accdet_lock);
  2904. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  2905. init_completion(&wm8994->fll_locked[i]);
  2906. if (wm8994->pdata && wm8994->pdata->micdet_irq)
  2907. wm8994->micdet_irq = wm8994->pdata->micdet_irq;
  2908. else if (wm8994->pdata && wm8994->pdata->irq_base)
  2909. wm8994->micdet_irq = wm8994->pdata->irq_base +
  2910. WM8994_IRQ_MIC1_DET;
  2911. pm_runtime_enable(codec->dev);
  2912. pm_runtime_idle(codec->dev);
  2913. /* By default use idle_bias_off, will override for WM8994 */
  2914. codec->dapm.idle_bias_off = 1;
  2915. /* Set revision-specific configuration */
  2916. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  2917. switch (control->type) {
  2918. case WM8994:
  2919. /* Single ended line outputs should have VMID on. */
  2920. if (!wm8994->pdata->lineout1_diff ||
  2921. !wm8994->pdata->lineout2_diff)
  2922. codec->dapm.idle_bias_off = 0;
  2923. switch (wm8994->revision) {
  2924. case 2:
  2925. case 3:
  2926. wm8994->hubs.dcs_codes_l = -5;
  2927. wm8994->hubs.dcs_codes_r = -5;
  2928. wm8994->hubs.hp_startup_mode = 1;
  2929. wm8994->hubs.dcs_readback_mode = 1;
  2930. wm8994->hubs.series_startup = 1;
  2931. break;
  2932. default:
  2933. wm8994->hubs.dcs_readback_mode = 2;
  2934. break;
  2935. }
  2936. break;
  2937. case WM8958:
  2938. wm8994->hubs.dcs_readback_mode = 1;
  2939. wm8994->hubs.hp_startup_mode = 1;
  2940. break;
  2941. case WM1811:
  2942. wm8994->hubs.dcs_readback_mode = 2;
  2943. wm8994->hubs.no_series_update = 1;
  2944. wm8994->hubs.hp_startup_mode = 1;
  2945. wm8994->hubs.no_cache_class_w = true;
  2946. switch (wm8994->revision) {
  2947. case 0:
  2948. case 1:
  2949. case 2:
  2950. case 3:
  2951. wm8994->hubs.dcs_codes_l = -9;
  2952. wm8994->hubs.dcs_codes_r = -5;
  2953. break;
  2954. default:
  2955. break;
  2956. }
  2957. snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
  2958. WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
  2959. break;
  2960. default:
  2961. break;
  2962. }
  2963. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
  2964. wm8994_fifo_error, "FIFO error", codec);
  2965. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
  2966. wm8994_temp_warn, "Thermal warning", codec);
  2967. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
  2968. wm8994_temp_shut, "Thermal shutdown", codec);
  2969. ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  2970. wm_hubs_dcs_done, "DC servo done",
  2971. &wm8994->hubs);
  2972. if (ret == 0)
  2973. wm8994->hubs.dcs_done_irq = true;
  2974. switch (control->type) {
  2975. case WM8994:
  2976. if (wm8994->micdet_irq) {
  2977. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2978. wm8994_mic_irq,
  2979. IRQF_TRIGGER_RISING,
  2980. "Mic1 detect",
  2981. wm8994);
  2982. if (ret != 0)
  2983. dev_warn(codec->dev,
  2984. "Failed to request Mic1 detect IRQ: %d\n",
  2985. ret);
  2986. }
  2987. ret = wm8994_request_irq(wm8994->wm8994,
  2988. WM8994_IRQ_MIC1_SHRT,
  2989. wm8994_mic_irq, "Mic 1 short",
  2990. wm8994);
  2991. if (ret != 0)
  2992. dev_warn(codec->dev,
  2993. "Failed to request Mic1 short IRQ: %d\n",
  2994. ret);
  2995. ret = wm8994_request_irq(wm8994->wm8994,
  2996. WM8994_IRQ_MIC2_DET,
  2997. wm8994_mic_irq, "Mic 2 detect",
  2998. wm8994);
  2999. if (ret != 0)
  3000. dev_warn(codec->dev,
  3001. "Failed to request Mic2 detect IRQ: %d\n",
  3002. ret);
  3003. ret = wm8994_request_irq(wm8994->wm8994,
  3004. WM8994_IRQ_MIC2_SHRT,
  3005. wm8994_mic_irq, "Mic 2 short",
  3006. wm8994);
  3007. if (ret != 0)
  3008. dev_warn(codec->dev,
  3009. "Failed to request Mic2 short IRQ: %d\n",
  3010. ret);
  3011. break;
  3012. case WM8958:
  3013. case WM1811:
  3014. if (wm8994->micdet_irq) {
  3015. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3016. wm8958_mic_irq,
  3017. IRQF_TRIGGER_RISING,
  3018. "Mic detect",
  3019. wm8994);
  3020. if (ret != 0)
  3021. dev_warn(codec->dev,
  3022. "Failed to request Mic detect IRQ: %d\n",
  3023. ret);
  3024. }
  3025. }
  3026. switch (control->type) {
  3027. case WM1811:
  3028. if (wm8994->revision > 1) {
  3029. ret = wm8994_request_irq(wm8994->wm8994,
  3030. WM8994_IRQ_GPIO(6),
  3031. wm1811_jackdet_irq, "JACKDET",
  3032. wm8994);
  3033. if (ret == 0)
  3034. wm8994->jackdet = true;
  3035. }
  3036. break;
  3037. default:
  3038. break;
  3039. }
  3040. wm8994->fll_locked_irq = true;
  3041. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
  3042. ret = wm8994_request_irq(wm8994->wm8994,
  3043. WM8994_IRQ_FLL1_LOCK + i,
  3044. wm8994_fll_locked_irq, "FLL lock",
  3045. &wm8994->fll_locked[i]);
  3046. if (ret != 0)
  3047. wm8994->fll_locked_irq = false;
  3048. }
  3049. /* Make sure we can read from the GPIOs if they're inputs */
  3050. pm_runtime_get_sync(codec->dev);
  3051. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  3052. * configured on init - if a system wants to do this dynamically
  3053. * at runtime we can deal with that then.
  3054. */
  3055. ret = regmap_read(control->regmap, WM8994_GPIO_1, &reg);
  3056. if (ret < 0) {
  3057. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  3058. goto err_irq;
  3059. }
  3060. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3061. wm8994->lrclk_shared[0] = 1;
  3062. wm8994_dai[0].symmetric_rates = 1;
  3063. } else {
  3064. wm8994->lrclk_shared[0] = 0;
  3065. }
  3066. ret = regmap_read(control->regmap, WM8994_GPIO_6, &reg);
  3067. if (ret < 0) {
  3068. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  3069. goto err_irq;
  3070. }
  3071. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3072. wm8994->lrclk_shared[1] = 1;
  3073. wm8994_dai[1].symmetric_rates = 1;
  3074. } else {
  3075. wm8994->lrclk_shared[1] = 0;
  3076. }
  3077. pm_runtime_put(codec->dev);
  3078. /* Latch volume updates (right only; we always do left then right). */
  3079. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
  3080. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  3081. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
  3082. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  3083. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
  3084. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  3085. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
  3086. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  3087. snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
  3088. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  3089. snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
  3090. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  3091. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
  3092. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  3093. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
  3094. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  3095. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
  3096. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  3097. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
  3098. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  3099. snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
  3100. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  3101. snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
  3102. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  3103. snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
  3104. WM8994_DAC1_VU, WM8994_DAC1_VU);
  3105. snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
  3106. WM8994_DAC1_VU, WM8994_DAC1_VU);
  3107. snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
  3108. WM8994_DAC2_VU, WM8994_DAC2_VU);
  3109. snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
  3110. WM8994_DAC2_VU, WM8994_DAC2_VU);
  3111. /* Set the low bit of the 3D stereo depth so TLV matches */
  3112. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  3113. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  3114. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  3115. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  3116. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  3117. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  3118. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  3119. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  3120. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  3121. /* Unconditionally enable AIF1 ADC TDM mode on chips which can
  3122. * use this; it only affects behaviour on idle TDM clock
  3123. * cycles. */
  3124. switch (control->type) {
  3125. case WM8994:
  3126. case WM8958:
  3127. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  3128. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  3129. break;
  3130. default:
  3131. break;
  3132. }
  3133. /* Put MICBIAS into bypass mode by default on newer devices */
  3134. switch (control->type) {
  3135. case WM8958:
  3136. case WM1811:
  3137. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  3138. WM8958_MICB1_MODE, WM8958_MICB1_MODE);
  3139. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3140. WM8958_MICB2_MODE, WM8958_MICB2_MODE);
  3141. break;
  3142. default:
  3143. break;
  3144. }
  3145. wm8994_update_class_w(codec);
  3146. wm8994_handle_pdata(wm8994);
  3147. wm_hubs_add_analogue_controls(codec);
  3148. snd_soc_add_codec_controls(codec, wm8994_snd_controls,
  3149. ARRAY_SIZE(wm8994_snd_controls));
  3150. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  3151. ARRAY_SIZE(wm8994_dapm_widgets));
  3152. switch (control->type) {
  3153. case WM8994:
  3154. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  3155. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  3156. if (wm8994->revision < 4) {
  3157. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3158. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3159. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3160. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3161. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3162. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3163. } else {
  3164. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3165. ARRAY_SIZE(wm8994_lateclk_widgets));
  3166. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3167. ARRAY_SIZE(wm8994_adc_widgets));
  3168. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3169. ARRAY_SIZE(wm8994_dac_widgets));
  3170. }
  3171. break;
  3172. case WM8958:
  3173. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3174. ARRAY_SIZE(wm8958_snd_controls));
  3175. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3176. ARRAY_SIZE(wm8958_dapm_widgets));
  3177. if (wm8994->revision < 1) {
  3178. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3179. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3180. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3181. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3182. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3183. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3184. } else {
  3185. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3186. ARRAY_SIZE(wm8994_lateclk_widgets));
  3187. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3188. ARRAY_SIZE(wm8994_adc_widgets));
  3189. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3190. ARRAY_SIZE(wm8994_dac_widgets));
  3191. }
  3192. break;
  3193. case WM1811:
  3194. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3195. ARRAY_SIZE(wm8958_snd_controls));
  3196. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3197. ARRAY_SIZE(wm8958_dapm_widgets));
  3198. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3199. ARRAY_SIZE(wm8994_lateclk_widgets));
  3200. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3201. ARRAY_SIZE(wm8994_adc_widgets));
  3202. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3203. ARRAY_SIZE(wm8994_dac_widgets));
  3204. break;
  3205. }
  3206. wm_hubs_add_analogue_routes(codec, 0, 0);
  3207. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  3208. switch (control->type) {
  3209. case WM8994:
  3210. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3211. ARRAY_SIZE(wm8994_intercon));
  3212. if (wm8994->revision < 4) {
  3213. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3214. ARRAY_SIZE(wm8994_revd_intercon));
  3215. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3216. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3217. } else {
  3218. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3219. ARRAY_SIZE(wm8994_lateclk_intercon));
  3220. }
  3221. break;
  3222. case WM8958:
  3223. if (wm8994->revision < 1) {
  3224. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3225. ARRAY_SIZE(wm8994_revd_intercon));
  3226. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3227. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3228. } else {
  3229. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3230. ARRAY_SIZE(wm8994_lateclk_intercon));
  3231. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3232. ARRAY_SIZE(wm8958_intercon));
  3233. }
  3234. wm8958_dsp2_init(codec);
  3235. break;
  3236. case WM1811:
  3237. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3238. ARRAY_SIZE(wm8994_lateclk_intercon));
  3239. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3240. ARRAY_SIZE(wm8958_intercon));
  3241. break;
  3242. }
  3243. return 0;
  3244. err_irq:
  3245. if (wm8994->jackdet)
  3246. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3247. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
  3248. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
  3249. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
  3250. if (wm8994->micdet_irq)
  3251. free_irq(wm8994->micdet_irq, wm8994);
  3252. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3253. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3254. &wm8994->fll_locked[i]);
  3255. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3256. &wm8994->hubs);
  3257. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3258. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3259. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3260. return ret;
  3261. }
  3262. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  3263. {
  3264. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3265. struct wm8994 *control = wm8994->wm8994;
  3266. int i;
  3267. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  3268. pm_runtime_disable(codec->dev);
  3269. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3270. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3271. &wm8994->fll_locked[i]);
  3272. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3273. &wm8994->hubs);
  3274. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3275. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3276. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3277. if (wm8994->jackdet)
  3278. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3279. switch (control->type) {
  3280. case WM8994:
  3281. if (wm8994->micdet_irq)
  3282. free_irq(wm8994->micdet_irq, wm8994);
  3283. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
  3284. wm8994);
  3285. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
  3286. wm8994);
  3287. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3288. wm8994);
  3289. break;
  3290. case WM1811:
  3291. case WM8958:
  3292. if (wm8994->micdet_irq)
  3293. free_irq(wm8994->micdet_irq, wm8994);
  3294. break;
  3295. }
  3296. if (wm8994->mbc)
  3297. release_firmware(wm8994->mbc);
  3298. if (wm8994->mbc_vss)
  3299. release_firmware(wm8994->mbc_vss);
  3300. if (wm8994->enh_eq)
  3301. release_firmware(wm8994->enh_eq);
  3302. kfree(wm8994->retune_mobile_texts);
  3303. return 0;
  3304. }
  3305. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  3306. .probe = wm8994_codec_probe,
  3307. .remove = wm8994_codec_remove,
  3308. .suspend = wm8994_suspend,
  3309. .resume = wm8994_resume,
  3310. .set_bias_level = wm8994_set_bias_level,
  3311. };
  3312. static int __devinit wm8994_probe(struct platform_device *pdev)
  3313. {
  3314. struct wm8994_priv *wm8994;
  3315. wm8994 = devm_kzalloc(&pdev->dev, sizeof(struct wm8994_priv),
  3316. GFP_KERNEL);
  3317. if (wm8994 == NULL)
  3318. return -ENOMEM;
  3319. platform_set_drvdata(pdev, wm8994);
  3320. wm8994->wm8994 = dev_get_drvdata(pdev->dev.parent);
  3321. wm8994->pdata = dev_get_platdata(pdev->dev.parent);
  3322. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  3323. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  3324. }
  3325. static int __devexit wm8994_remove(struct platform_device *pdev)
  3326. {
  3327. snd_soc_unregister_codec(&pdev->dev);
  3328. return 0;
  3329. }
  3330. static struct platform_driver wm8994_codec_driver = {
  3331. .driver = {
  3332. .name = "wm8994-codec",
  3333. .owner = THIS_MODULE,
  3334. },
  3335. .probe = wm8994_probe,
  3336. .remove = __devexit_p(wm8994_remove),
  3337. };
  3338. module_platform_driver(wm8994_codec_driver);
  3339. MODULE_DESCRIPTION("ASoC WM8994 driver");
  3340. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  3341. MODULE_LICENSE("GPL");
  3342. MODULE_ALIAS("platform:wm8994-codec");