hdmi.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423
  1. /*
  2. * Copyright (C) 2012 Avionic Design GmbH
  3. * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/clk/tegra.h>
  11. #include <linux/debugfs.h>
  12. #include <linux/hdmi.h>
  13. #include <linux/regulator/consumer.h>
  14. #include "hdmi.h"
  15. #include "drm.h"
  16. #include "dc.h"
  17. struct tmds_config {
  18. unsigned int pclk;
  19. u32 pll0;
  20. u32 pll1;
  21. u32 pe_current;
  22. u32 drive_current;
  23. u32 peak_current;
  24. };
  25. struct tegra_hdmi_config {
  26. const struct tmds_config *tmds;
  27. unsigned int num_tmds;
  28. unsigned long fuse_override_offset;
  29. unsigned long fuse_override_value;
  30. bool has_sor_io_peak_current;
  31. };
  32. struct tegra_hdmi {
  33. struct host1x_client client;
  34. struct tegra_output output;
  35. struct device *dev;
  36. struct regulator *vdd;
  37. struct regulator *pll;
  38. void __iomem *regs;
  39. unsigned int irq;
  40. struct clk *clk_parent;
  41. struct clk *clk;
  42. const struct tegra_hdmi_config *config;
  43. unsigned int audio_source;
  44. unsigned int audio_freq;
  45. bool stereo;
  46. bool dvi;
  47. struct drm_info_list *debugfs_files;
  48. struct drm_minor *minor;
  49. struct dentry *debugfs;
  50. };
  51. static inline struct tegra_hdmi *
  52. host1x_client_to_hdmi(struct host1x_client *client)
  53. {
  54. return container_of(client, struct tegra_hdmi, client);
  55. }
  56. static inline struct tegra_hdmi *to_hdmi(struct tegra_output *output)
  57. {
  58. return container_of(output, struct tegra_hdmi, output);
  59. }
  60. #define HDMI_AUDIOCLK_FREQ 216000000
  61. #define HDMI_REKEY_DEFAULT 56
  62. enum {
  63. AUTO = 0,
  64. SPDIF,
  65. HDA,
  66. };
  67. static inline unsigned long tegra_hdmi_readl(struct tegra_hdmi *hdmi,
  68. unsigned long reg)
  69. {
  70. return readl(hdmi->regs + (reg << 2));
  71. }
  72. static inline void tegra_hdmi_writel(struct tegra_hdmi *hdmi, unsigned long val,
  73. unsigned long reg)
  74. {
  75. writel(val, hdmi->regs + (reg << 2));
  76. }
  77. struct tegra_hdmi_audio_config {
  78. unsigned int pclk;
  79. unsigned int n;
  80. unsigned int cts;
  81. unsigned int aval;
  82. };
  83. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_32k[] = {
  84. { 25200000, 4096, 25200, 24000 },
  85. { 27000000, 4096, 27000, 24000 },
  86. { 74250000, 4096, 74250, 24000 },
  87. { 148500000, 4096, 148500, 24000 },
  88. { 0, 0, 0, 0 },
  89. };
  90. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_44_1k[] = {
  91. { 25200000, 5880, 26250, 25000 },
  92. { 27000000, 5880, 28125, 25000 },
  93. { 74250000, 4704, 61875, 20000 },
  94. { 148500000, 4704, 123750, 20000 },
  95. { 0, 0, 0, 0 },
  96. };
  97. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_48k[] = {
  98. { 25200000, 6144, 25200, 24000 },
  99. { 27000000, 6144, 27000, 24000 },
  100. { 74250000, 6144, 74250, 24000 },
  101. { 148500000, 6144, 148500, 24000 },
  102. { 0, 0, 0, 0 },
  103. };
  104. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_88_2k[] = {
  105. { 25200000, 11760, 26250, 25000 },
  106. { 27000000, 11760, 28125, 25000 },
  107. { 74250000, 9408, 61875, 20000 },
  108. { 148500000, 9408, 123750, 20000 },
  109. { 0, 0, 0, 0 },
  110. };
  111. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_96k[] = {
  112. { 25200000, 12288, 25200, 24000 },
  113. { 27000000, 12288, 27000, 24000 },
  114. { 74250000, 12288, 74250, 24000 },
  115. { 148500000, 12288, 148500, 24000 },
  116. { 0, 0, 0, 0 },
  117. };
  118. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_176_4k[] = {
  119. { 25200000, 23520, 26250, 25000 },
  120. { 27000000, 23520, 28125, 25000 },
  121. { 74250000, 18816, 61875, 20000 },
  122. { 148500000, 18816, 123750, 20000 },
  123. { 0, 0, 0, 0 },
  124. };
  125. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_192k[] = {
  126. { 25200000, 24576, 25200, 24000 },
  127. { 27000000, 24576, 27000, 24000 },
  128. { 74250000, 24576, 74250, 24000 },
  129. { 148500000, 24576, 148500, 24000 },
  130. { 0, 0, 0, 0 },
  131. };
  132. static const struct tmds_config tegra20_tmds_config[] = {
  133. { /* slow pixel clock modes */
  134. .pclk = 27000000,
  135. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  136. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(0) |
  137. SOR_PLL_TX_REG_LOAD(3),
  138. .pll1 = SOR_PLL_TMDS_TERM_ENABLE,
  139. .pe_current = PE_CURRENT0(PE_CURRENT_0_0_mA) |
  140. PE_CURRENT1(PE_CURRENT_0_0_mA) |
  141. PE_CURRENT2(PE_CURRENT_0_0_mA) |
  142. PE_CURRENT3(PE_CURRENT_0_0_mA),
  143. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_7_125_mA) |
  144. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_7_125_mA) |
  145. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_7_125_mA) |
  146. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_7_125_mA),
  147. },
  148. { /* high pixel clock modes */
  149. .pclk = UINT_MAX,
  150. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  151. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(1) |
  152. SOR_PLL_TX_REG_LOAD(3),
  153. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  154. .pe_current = PE_CURRENT0(PE_CURRENT_6_0_mA) |
  155. PE_CURRENT1(PE_CURRENT_6_0_mA) |
  156. PE_CURRENT2(PE_CURRENT_6_0_mA) |
  157. PE_CURRENT3(PE_CURRENT_6_0_mA),
  158. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_7_125_mA) |
  159. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_7_125_mA) |
  160. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_7_125_mA) |
  161. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_7_125_mA),
  162. },
  163. };
  164. static const struct tmds_config tegra30_tmds_config[] = {
  165. { /* 480p modes */
  166. .pclk = 27000000,
  167. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  168. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(0) |
  169. SOR_PLL_TX_REG_LOAD(0),
  170. .pll1 = SOR_PLL_TMDS_TERM_ENABLE,
  171. .pe_current = PE_CURRENT0(PE_CURRENT_0_0_mA) |
  172. PE_CURRENT1(PE_CURRENT_0_0_mA) |
  173. PE_CURRENT2(PE_CURRENT_0_0_mA) |
  174. PE_CURRENT3(PE_CURRENT_0_0_mA),
  175. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  176. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  177. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  178. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  179. }, { /* 720p modes */
  180. .pclk = 74250000,
  181. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  182. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(1) |
  183. SOR_PLL_TX_REG_LOAD(0),
  184. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  185. .pe_current = PE_CURRENT0(PE_CURRENT_5_0_mA) |
  186. PE_CURRENT1(PE_CURRENT_5_0_mA) |
  187. PE_CURRENT2(PE_CURRENT_5_0_mA) |
  188. PE_CURRENT3(PE_CURRENT_5_0_mA),
  189. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  190. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  191. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  192. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  193. }, { /* 1080p modes */
  194. .pclk = UINT_MAX,
  195. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  196. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(3) |
  197. SOR_PLL_TX_REG_LOAD(0),
  198. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  199. .pe_current = PE_CURRENT0(PE_CURRENT_5_0_mA) |
  200. PE_CURRENT1(PE_CURRENT_5_0_mA) |
  201. PE_CURRENT2(PE_CURRENT_5_0_mA) |
  202. PE_CURRENT3(PE_CURRENT_5_0_mA),
  203. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  204. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  205. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  206. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  207. },
  208. };
  209. static const struct tmds_config tegra114_tmds_config[] = {
  210. { /* 480p/576p / 25.2MHz/27MHz modes */
  211. .pclk = 27000000,
  212. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  213. SOR_PLL_VCOCAP(0) | SOR_PLL_RESISTORSEL,
  214. .pll1 = SOR_PLL_LOADADJ(3) | SOR_PLL_TMDS_TERMADJ(0),
  215. .pe_current = PE_CURRENT0(PE_CURRENT_0_mA_T114) |
  216. PE_CURRENT1(PE_CURRENT_0_mA_T114) |
  217. PE_CURRENT2(PE_CURRENT_0_mA_T114) |
  218. PE_CURRENT3(PE_CURRENT_0_mA_T114),
  219. .drive_current =
  220. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_10_400_mA_T114) |
  221. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_10_400_mA_T114) |
  222. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_10_400_mA_T114) |
  223. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_10_400_mA_T114),
  224. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
  225. PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
  226. PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
  227. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
  228. }, { /* 720p / 74.25MHz modes */
  229. .pclk = 74250000,
  230. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  231. SOR_PLL_VCOCAP(1) | SOR_PLL_RESISTORSEL,
  232. .pll1 = SOR_PLL_PE_EN | SOR_PLL_LOADADJ(3) |
  233. SOR_PLL_TMDS_TERMADJ(0),
  234. .pe_current = PE_CURRENT0(PE_CURRENT_15_mA_T114) |
  235. PE_CURRENT1(PE_CURRENT_15_mA_T114) |
  236. PE_CURRENT2(PE_CURRENT_15_mA_T114) |
  237. PE_CURRENT3(PE_CURRENT_15_mA_T114),
  238. .drive_current =
  239. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_10_400_mA_T114) |
  240. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_10_400_mA_T114) |
  241. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_10_400_mA_T114) |
  242. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_10_400_mA_T114),
  243. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
  244. PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
  245. PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
  246. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
  247. }, { /* 1080p / 148.5MHz modes */
  248. .pclk = 148500000,
  249. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  250. SOR_PLL_VCOCAP(3) | SOR_PLL_RESISTORSEL,
  251. .pll1 = SOR_PLL_PE_EN | SOR_PLL_LOADADJ(3) |
  252. SOR_PLL_TMDS_TERMADJ(0),
  253. .pe_current = PE_CURRENT0(PE_CURRENT_10_mA_T114) |
  254. PE_CURRENT1(PE_CURRENT_10_mA_T114) |
  255. PE_CURRENT2(PE_CURRENT_10_mA_T114) |
  256. PE_CURRENT3(PE_CURRENT_10_mA_T114),
  257. .drive_current =
  258. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_12_400_mA_T114) |
  259. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_12_400_mA_T114) |
  260. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_12_400_mA_T114) |
  261. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_12_400_mA_T114),
  262. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
  263. PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
  264. PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
  265. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
  266. }, { /* 225/297MHz modes */
  267. .pclk = UINT_MAX,
  268. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  269. SOR_PLL_VCOCAP(0xf) | SOR_PLL_RESISTORSEL,
  270. .pll1 = SOR_PLL_LOADADJ(3) | SOR_PLL_TMDS_TERMADJ(7)
  271. | SOR_PLL_TMDS_TERM_ENABLE,
  272. .pe_current = PE_CURRENT0(PE_CURRENT_0_mA_T114) |
  273. PE_CURRENT1(PE_CURRENT_0_mA_T114) |
  274. PE_CURRENT2(PE_CURRENT_0_mA_T114) |
  275. PE_CURRENT3(PE_CURRENT_0_mA_T114),
  276. .drive_current =
  277. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_25_200_mA_T114) |
  278. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_25_200_mA_T114) |
  279. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_25_200_mA_T114) |
  280. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_19_200_mA_T114),
  281. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_3_000_mA) |
  282. PEAK_CURRENT_LANE1(PEAK_CURRENT_3_000_mA) |
  283. PEAK_CURRENT_LANE2(PEAK_CURRENT_3_000_mA) |
  284. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_800_mA),
  285. },
  286. };
  287. static const struct tegra_hdmi_audio_config *
  288. tegra_hdmi_get_audio_config(unsigned int audio_freq, unsigned int pclk)
  289. {
  290. const struct tegra_hdmi_audio_config *table;
  291. switch (audio_freq) {
  292. case 32000:
  293. table = tegra_hdmi_audio_32k;
  294. break;
  295. case 44100:
  296. table = tegra_hdmi_audio_44_1k;
  297. break;
  298. case 48000:
  299. table = tegra_hdmi_audio_48k;
  300. break;
  301. case 88200:
  302. table = tegra_hdmi_audio_88_2k;
  303. break;
  304. case 96000:
  305. table = tegra_hdmi_audio_96k;
  306. break;
  307. case 176400:
  308. table = tegra_hdmi_audio_176_4k;
  309. break;
  310. case 192000:
  311. table = tegra_hdmi_audio_192k;
  312. break;
  313. default:
  314. return NULL;
  315. }
  316. while (table->pclk) {
  317. if (table->pclk == pclk)
  318. return table;
  319. table++;
  320. }
  321. return NULL;
  322. }
  323. static void tegra_hdmi_setup_audio_fs_tables(struct tegra_hdmi *hdmi)
  324. {
  325. const unsigned int freqs[] = {
  326. 32000, 44100, 48000, 88200, 96000, 176400, 192000
  327. };
  328. unsigned int i;
  329. for (i = 0; i < ARRAY_SIZE(freqs); i++) {
  330. unsigned int f = freqs[i];
  331. unsigned int eight_half;
  332. unsigned long value;
  333. unsigned int delta;
  334. if (f > 96000)
  335. delta = 2;
  336. else if (f > 480000)
  337. delta = 6;
  338. else
  339. delta = 9;
  340. eight_half = (8 * HDMI_AUDIOCLK_FREQ) / (f * 128);
  341. value = AUDIO_FS_LOW(eight_half - delta) |
  342. AUDIO_FS_HIGH(eight_half + delta);
  343. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_FS(i));
  344. }
  345. }
  346. static int tegra_hdmi_setup_audio(struct tegra_hdmi *hdmi, unsigned int pclk)
  347. {
  348. struct device_node *node = hdmi->dev->of_node;
  349. const struct tegra_hdmi_audio_config *config;
  350. unsigned int offset = 0;
  351. unsigned long value;
  352. switch (hdmi->audio_source) {
  353. case HDA:
  354. value = AUDIO_CNTRL0_SOURCE_SELECT_HDAL;
  355. break;
  356. case SPDIF:
  357. value = AUDIO_CNTRL0_SOURCE_SELECT_SPDIF;
  358. break;
  359. default:
  360. value = AUDIO_CNTRL0_SOURCE_SELECT_AUTO;
  361. break;
  362. }
  363. if (of_device_is_compatible(node, "nvidia,tegra30-hdmi")) {
  364. value |= AUDIO_CNTRL0_ERROR_TOLERANCE(6) |
  365. AUDIO_CNTRL0_FRAMES_PER_BLOCK(0xc0);
  366. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_CNTRL0);
  367. } else {
  368. value |= AUDIO_CNTRL0_INJECT_NULLSMPL;
  369. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_AUDIO_CNTRL0);
  370. value = AUDIO_CNTRL0_ERROR_TOLERANCE(6) |
  371. AUDIO_CNTRL0_FRAMES_PER_BLOCK(0xc0);
  372. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_CNTRL0);
  373. }
  374. config = tegra_hdmi_get_audio_config(hdmi->audio_freq, pclk);
  375. if (!config) {
  376. dev_err(hdmi->dev, "cannot set audio to %u at %u pclk\n",
  377. hdmi->audio_freq, pclk);
  378. return -EINVAL;
  379. }
  380. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_HDMI_ACR_CTRL);
  381. value = AUDIO_N_RESETF | AUDIO_N_GENERATE_ALTERNATE |
  382. AUDIO_N_VALUE(config->n - 1);
  383. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_N);
  384. tegra_hdmi_writel(hdmi, ACR_SUBPACK_N(config->n) | ACR_ENABLE,
  385. HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_HIGH);
  386. value = ACR_SUBPACK_CTS(config->cts);
  387. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_LOW);
  388. value = SPARE_HW_CTS | SPARE_FORCE_SW_CTS | SPARE_CTS_RESET_VAL(1);
  389. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_SPARE);
  390. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_AUDIO_N);
  391. value &= ~AUDIO_N_RESETF;
  392. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_N);
  393. if (of_device_is_compatible(node, "nvidia,tegra30-hdmi")) {
  394. switch (hdmi->audio_freq) {
  395. case 32000:
  396. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0320;
  397. break;
  398. case 44100:
  399. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0441;
  400. break;
  401. case 48000:
  402. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0480;
  403. break;
  404. case 88200:
  405. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0882;
  406. break;
  407. case 96000:
  408. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0960;
  409. break;
  410. case 176400:
  411. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_1764;
  412. break;
  413. case 192000:
  414. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_1920;
  415. break;
  416. }
  417. tegra_hdmi_writel(hdmi, config->aval, offset);
  418. }
  419. tegra_hdmi_setup_audio_fs_tables(hdmi);
  420. return 0;
  421. }
  422. static inline unsigned long tegra_hdmi_subpack(const u8 *ptr, size_t size)
  423. {
  424. unsigned long value = 0;
  425. size_t i;
  426. for (i = size; i > 0; i--)
  427. value = (value << 8) | ptr[i - 1];
  428. return value;
  429. }
  430. static void tegra_hdmi_write_infopack(struct tegra_hdmi *hdmi, const void *data,
  431. size_t size)
  432. {
  433. const u8 *ptr = data;
  434. unsigned long offset;
  435. unsigned long value;
  436. size_t i, j;
  437. switch (ptr[0]) {
  438. case HDMI_INFOFRAME_TYPE_AVI:
  439. offset = HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_HEADER;
  440. break;
  441. case HDMI_INFOFRAME_TYPE_AUDIO:
  442. offset = HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER;
  443. break;
  444. case HDMI_INFOFRAME_TYPE_VENDOR:
  445. offset = HDMI_NV_PDISP_HDMI_GENERIC_HEADER;
  446. break;
  447. default:
  448. dev_err(hdmi->dev, "unsupported infoframe type: %02x\n",
  449. ptr[0]);
  450. return;
  451. }
  452. value = INFOFRAME_HEADER_TYPE(ptr[0]) |
  453. INFOFRAME_HEADER_VERSION(ptr[1]) |
  454. INFOFRAME_HEADER_LEN(ptr[2]);
  455. tegra_hdmi_writel(hdmi, value, offset);
  456. offset++;
  457. /*
  458. * Each subpack contains 7 bytes, divided into:
  459. * - subpack_low: bytes 0 - 3
  460. * - subpack_high: bytes 4 - 6 (with byte 7 padded to 0x00)
  461. */
  462. for (i = 3, j = 0; i < size; i += 7, j += 8) {
  463. size_t rem = size - i, num = min_t(size_t, rem, 4);
  464. value = tegra_hdmi_subpack(&ptr[i], num);
  465. tegra_hdmi_writel(hdmi, value, offset++);
  466. num = min_t(size_t, rem - num, 3);
  467. value = tegra_hdmi_subpack(&ptr[i + 4], num);
  468. tegra_hdmi_writel(hdmi, value, offset++);
  469. }
  470. }
  471. static void tegra_hdmi_setup_avi_infoframe(struct tegra_hdmi *hdmi,
  472. struct drm_display_mode *mode)
  473. {
  474. struct hdmi_avi_infoframe frame;
  475. u8 buffer[17];
  476. ssize_t err;
  477. if (hdmi->dvi) {
  478. tegra_hdmi_writel(hdmi, 0,
  479. HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  480. return;
  481. }
  482. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  483. if (err < 0) {
  484. dev_err(hdmi->dev, "failed to setup AVI infoframe: %zd\n", err);
  485. return;
  486. }
  487. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  488. if (err < 0) {
  489. dev_err(hdmi->dev, "failed to pack AVI infoframe: %zd\n", err);
  490. return;
  491. }
  492. tegra_hdmi_write_infopack(hdmi, buffer, err);
  493. tegra_hdmi_writel(hdmi, INFOFRAME_CTRL_ENABLE,
  494. HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  495. }
  496. static void tegra_hdmi_setup_audio_infoframe(struct tegra_hdmi *hdmi)
  497. {
  498. struct hdmi_audio_infoframe frame;
  499. u8 buffer[14];
  500. ssize_t err;
  501. if (hdmi->dvi) {
  502. tegra_hdmi_writel(hdmi, 0,
  503. HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  504. return;
  505. }
  506. err = hdmi_audio_infoframe_init(&frame);
  507. if (err < 0) {
  508. dev_err(hdmi->dev, "failed to initialize audio infoframe: %d\n",
  509. err);
  510. return;
  511. }
  512. frame.channels = 2;
  513. err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
  514. if (err < 0) {
  515. dev_err(hdmi->dev, "failed to pack audio infoframe: %zd\n",
  516. err);
  517. return;
  518. }
  519. /*
  520. * The audio infoframe has only one set of subpack registers, so the
  521. * infoframe needs to be truncated. One set of subpack registers can
  522. * contain 7 bytes. Including the 3 byte header only the first 10
  523. * bytes can be programmed.
  524. */
  525. tegra_hdmi_write_infopack(hdmi, buffer, min(10, err));
  526. tegra_hdmi_writel(hdmi, INFOFRAME_CTRL_ENABLE,
  527. HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  528. }
  529. static void tegra_hdmi_setup_stereo_infoframe(struct tegra_hdmi *hdmi)
  530. {
  531. struct hdmi_vendor_infoframe frame;
  532. unsigned long value;
  533. u8 buffer[10];
  534. ssize_t err;
  535. if (!hdmi->stereo) {
  536. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  537. value &= ~GENERIC_CTRL_ENABLE;
  538. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  539. return;
  540. }
  541. hdmi_vendor_infoframe_init(&frame);
  542. frame.s3d_struct = HDMI_3D_STRUCTURE_FRAME_PACKING;
  543. err = hdmi_vendor_infoframe_pack(&frame, buffer, sizeof(buffer));
  544. if (err < 0) {
  545. dev_err(hdmi->dev, "failed to pack vendor infoframe: %zd\n",
  546. err);
  547. return;
  548. }
  549. tegra_hdmi_write_infopack(hdmi, buffer, err);
  550. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  551. value |= GENERIC_CTRL_ENABLE;
  552. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  553. }
  554. static void tegra_hdmi_setup_tmds(struct tegra_hdmi *hdmi,
  555. const struct tmds_config *tmds)
  556. {
  557. unsigned long value;
  558. tegra_hdmi_writel(hdmi, tmds->pll0, HDMI_NV_PDISP_SOR_PLL0);
  559. tegra_hdmi_writel(hdmi, tmds->pll1, HDMI_NV_PDISP_SOR_PLL1);
  560. tegra_hdmi_writel(hdmi, tmds->pe_current, HDMI_NV_PDISP_PE_CURRENT);
  561. tegra_hdmi_writel(hdmi, tmds->drive_current,
  562. HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT);
  563. value = tegra_hdmi_readl(hdmi, hdmi->config->fuse_override_offset);
  564. value |= hdmi->config->fuse_override_value;
  565. tegra_hdmi_writel(hdmi, value, hdmi->config->fuse_override_offset);
  566. if (hdmi->config->has_sor_io_peak_current)
  567. tegra_hdmi_writel(hdmi, tmds->peak_current,
  568. HDMI_NV_PDISP_SOR_IO_PEAK_CURRENT);
  569. }
  570. static int tegra_output_hdmi_enable(struct tegra_output *output)
  571. {
  572. unsigned int h_sync_width, h_front_porch, h_back_porch, i, rekey;
  573. struct tegra_dc *dc = to_tegra_dc(output->encoder.crtc);
  574. struct drm_display_mode *mode = &dc->base.mode;
  575. struct tegra_hdmi *hdmi = to_hdmi(output);
  576. struct device_node *node = hdmi->dev->of_node;
  577. unsigned int pulse_start, div82, pclk;
  578. unsigned long value;
  579. int retries = 1000;
  580. int err;
  581. pclk = mode->clock * 1000;
  582. h_sync_width = mode->hsync_end - mode->hsync_start;
  583. h_back_porch = mode->htotal - mode->hsync_end;
  584. h_front_porch = mode->hsync_start - mode->hdisplay;
  585. err = regulator_enable(hdmi->vdd);
  586. if (err < 0) {
  587. dev_err(hdmi->dev, "failed to enable VDD regulator: %d\n", err);
  588. return err;
  589. }
  590. err = regulator_enable(hdmi->pll);
  591. if (err < 0) {
  592. dev_err(hdmi->dev, "failed to enable PLL regulator: %d\n", err);
  593. return err;
  594. }
  595. /*
  596. * This assumes that the display controller will divide its parent
  597. * clock by 2 to generate the pixel clock.
  598. */
  599. err = tegra_output_setup_clock(output, hdmi->clk, pclk * 2);
  600. if (err < 0) {
  601. dev_err(hdmi->dev, "failed to setup clock: %d\n", err);
  602. return err;
  603. }
  604. err = clk_set_rate(hdmi->clk, pclk);
  605. if (err < 0)
  606. return err;
  607. err = clk_enable(hdmi->clk);
  608. if (err < 0) {
  609. dev_err(hdmi->dev, "failed to enable clock: %d\n", err);
  610. return err;
  611. }
  612. tegra_periph_reset_assert(hdmi->clk);
  613. usleep_range(1000, 2000);
  614. tegra_periph_reset_deassert(hdmi->clk);
  615. tegra_dc_writel(dc, VSYNC_H_POSITION(1),
  616. DC_DISP_DISP_TIMING_OPTIONS);
  617. tegra_dc_writel(dc, DITHER_CONTROL_DISABLE | BASE_COLOR_SIZE888,
  618. DC_DISP_DISP_COLOR_CONTROL);
  619. /* video_preamble uses h_pulse2 */
  620. pulse_start = 1 + h_sync_width + h_back_porch - 10;
  621. tegra_dc_writel(dc, H_PULSE_2_ENABLE, DC_DISP_DISP_SIGNAL_OPTIONS0);
  622. value = PULSE_MODE_NORMAL | PULSE_POLARITY_HIGH | PULSE_QUAL_VACTIVE |
  623. PULSE_LAST_END_A;
  624. tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_CONTROL);
  625. value = PULSE_START(pulse_start) | PULSE_END(pulse_start + 8);
  626. tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_POSITION_A);
  627. value = VSYNC_WINDOW_END(0x210) | VSYNC_WINDOW_START(0x200) |
  628. VSYNC_WINDOW_ENABLE;
  629. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_VSYNC_WINDOW);
  630. if (dc->pipe)
  631. value = HDMI_SRC_DISPLAYB;
  632. else
  633. value = HDMI_SRC_DISPLAYA;
  634. if ((mode->hdisplay == 720) && ((mode->vdisplay == 480) ||
  635. (mode->vdisplay == 576)))
  636. tegra_hdmi_writel(hdmi,
  637. value | ARM_VIDEO_RANGE_FULL,
  638. HDMI_NV_PDISP_INPUT_CONTROL);
  639. else
  640. tegra_hdmi_writel(hdmi,
  641. value | ARM_VIDEO_RANGE_LIMITED,
  642. HDMI_NV_PDISP_INPUT_CONTROL);
  643. div82 = clk_get_rate(hdmi->clk) / 1000000 * 4;
  644. value = SOR_REFCLK_DIV_INT(div82 >> 2) | SOR_REFCLK_DIV_FRAC(div82);
  645. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_REFCLK);
  646. if (!hdmi->dvi) {
  647. err = tegra_hdmi_setup_audio(hdmi, pclk);
  648. if (err < 0)
  649. hdmi->dvi = true;
  650. }
  651. if (of_device_is_compatible(node, "nvidia,tegra20-hdmi")) {
  652. /*
  653. * TODO: add ELD support
  654. */
  655. }
  656. rekey = HDMI_REKEY_DEFAULT;
  657. value = HDMI_CTRL_REKEY(rekey);
  658. value |= HDMI_CTRL_MAX_AC_PACKET((h_sync_width + h_back_porch +
  659. h_front_porch - rekey - 18) / 32);
  660. if (!hdmi->dvi)
  661. value |= HDMI_CTRL_ENABLE;
  662. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_CTRL);
  663. if (hdmi->dvi)
  664. tegra_hdmi_writel(hdmi, 0x0,
  665. HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  666. else
  667. tegra_hdmi_writel(hdmi, GENERIC_CTRL_AUDIO,
  668. HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  669. tegra_hdmi_setup_avi_infoframe(hdmi, mode);
  670. tegra_hdmi_setup_audio_infoframe(hdmi);
  671. tegra_hdmi_setup_stereo_infoframe(hdmi);
  672. /* TMDS CONFIG */
  673. for (i = 0; i < hdmi->config->num_tmds; i++) {
  674. if (pclk <= hdmi->config->tmds[i].pclk) {
  675. tegra_hdmi_setup_tmds(hdmi, &hdmi->config->tmds[i]);
  676. break;
  677. }
  678. }
  679. tegra_hdmi_writel(hdmi,
  680. SOR_SEQ_CTL_PU_PC(0) |
  681. SOR_SEQ_PU_PC_ALT(0) |
  682. SOR_SEQ_PD_PC(8) |
  683. SOR_SEQ_PD_PC_ALT(8),
  684. HDMI_NV_PDISP_SOR_SEQ_CTL);
  685. value = SOR_SEQ_INST_WAIT_TIME(1) |
  686. SOR_SEQ_INST_WAIT_UNITS_VSYNC |
  687. SOR_SEQ_INST_HALT |
  688. SOR_SEQ_INST_PIN_A_LOW |
  689. SOR_SEQ_INST_PIN_B_LOW |
  690. SOR_SEQ_INST_DRIVE_PWM_OUT_LO;
  691. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_SEQ_INST(0));
  692. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_SEQ_INST(8));
  693. value = 0x1c800;
  694. value &= ~SOR_CSTM_ROTCLK(~0);
  695. value |= SOR_CSTM_ROTCLK(2);
  696. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_CSTM);
  697. tegra_dc_writel(dc, DISP_CTRL_MODE_STOP, DC_CMD_DISPLAY_COMMAND);
  698. tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
  699. tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
  700. /* start SOR */
  701. tegra_hdmi_writel(hdmi,
  702. SOR_PWR_NORMAL_STATE_PU |
  703. SOR_PWR_NORMAL_START_NORMAL |
  704. SOR_PWR_SAFE_STATE_PD |
  705. SOR_PWR_SETTING_NEW_TRIGGER,
  706. HDMI_NV_PDISP_SOR_PWR);
  707. tegra_hdmi_writel(hdmi,
  708. SOR_PWR_NORMAL_STATE_PU |
  709. SOR_PWR_NORMAL_START_NORMAL |
  710. SOR_PWR_SAFE_STATE_PD |
  711. SOR_PWR_SETTING_NEW_DONE,
  712. HDMI_NV_PDISP_SOR_PWR);
  713. do {
  714. BUG_ON(--retries < 0);
  715. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_PWR);
  716. } while (value & SOR_PWR_SETTING_NEW_PENDING);
  717. value = SOR_STATE_ASY_CRCMODE_COMPLETE |
  718. SOR_STATE_ASY_OWNER_HEAD0 |
  719. SOR_STATE_ASY_SUBOWNER_BOTH |
  720. SOR_STATE_ASY_PROTOCOL_SINGLE_TMDS_A |
  721. SOR_STATE_ASY_DEPOL_POS;
  722. /* setup sync polarities */
  723. if (mode->flags & DRM_MODE_FLAG_PHSYNC)
  724. value |= SOR_STATE_ASY_HSYNCPOL_POS;
  725. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  726. value |= SOR_STATE_ASY_HSYNCPOL_NEG;
  727. if (mode->flags & DRM_MODE_FLAG_PVSYNC)
  728. value |= SOR_STATE_ASY_VSYNCPOL_POS;
  729. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  730. value |= SOR_STATE_ASY_VSYNCPOL_NEG;
  731. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_STATE2);
  732. value = SOR_STATE_ASY_HEAD_OPMODE_AWAKE | SOR_STATE_ASY_ORMODE_NORMAL;
  733. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_STATE1);
  734. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_STATE0);
  735. tegra_hdmi_writel(hdmi, SOR_STATE_UPDATE, HDMI_NV_PDISP_SOR_STATE0);
  736. tegra_hdmi_writel(hdmi, value | SOR_STATE_ATTACHED,
  737. HDMI_NV_PDISP_SOR_STATE1);
  738. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_STATE0);
  739. tegra_dc_writel(dc, HDMI_ENABLE, DC_DISP_DISP_WIN_OPTIONS);
  740. value = PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE |
  741. PW4_ENABLE | PM0_ENABLE | PM1_ENABLE;
  742. tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL);
  743. value = DISP_CTRL_MODE_C_DISPLAY;
  744. tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND);
  745. tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
  746. tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
  747. /* TODO: add HDCP support */
  748. return 0;
  749. }
  750. static int tegra_output_hdmi_disable(struct tegra_output *output)
  751. {
  752. struct tegra_hdmi *hdmi = to_hdmi(output);
  753. tegra_periph_reset_assert(hdmi->clk);
  754. clk_disable(hdmi->clk);
  755. regulator_disable(hdmi->pll);
  756. regulator_disable(hdmi->vdd);
  757. return 0;
  758. }
  759. static int tegra_output_hdmi_setup_clock(struct tegra_output *output,
  760. struct clk *clk, unsigned long pclk)
  761. {
  762. struct tegra_hdmi *hdmi = to_hdmi(output);
  763. struct clk *base;
  764. int err;
  765. err = clk_set_parent(clk, hdmi->clk_parent);
  766. if (err < 0) {
  767. dev_err(output->dev, "failed to set parent: %d\n", err);
  768. return err;
  769. }
  770. base = clk_get_parent(hdmi->clk_parent);
  771. /*
  772. * This assumes that the parent clock is pll_d_out0 or pll_d2_out
  773. * respectively, each of which divides the base pll_d by 2.
  774. */
  775. err = clk_set_rate(base, pclk * 2);
  776. if (err < 0)
  777. dev_err(output->dev,
  778. "failed to set base clock rate to %lu Hz\n",
  779. pclk * 2);
  780. return 0;
  781. }
  782. static int tegra_output_hdmi_check_mode(struct tegra_output *output,
  783. struct drm_display_mode *mode,
  784. enum drm_mode_status *status)
  785. {
  786. struct tegra_hdmi *hdmi = to_hdmi(output);
  787. unsigned long pclk = mode->clock * 1000;
  788. struct clk *parent;
  789. long err;
  790. parent = clk_get_parent(hdmi->clk_parent);
  791. err = clk_round_rate(parent, pclk * 4);
  792. if (err < 0)
  793. *status = MODE_NOCLOCK;
  794. else
  795. *status = MODE_OK;
  796. return 0;
  797. }
  798. static const struct tegra_output_ops hdmi_ops = {
  799. .enable = tegra_output_hdmi_enable,
  800. .disable = tegra_output_hdmi_disable,
  801. .setup_clock = tegra_output_hdmi_setup_clock,
  802. .check_mode = tegra_output_hdmi_check_mode,
  803. };
  804. static int tegra_hdmi_show_regs(struct seq_file *s, void *data)
  805. {
  806. struct drm_info_node *node = s->private;
  807. struct tegra_hdmi *hdmi = node->info_ent->data;
  808. int err;
  809. err = clk_enable(hdmi->clk);
  810. if (err)
  811. return err;
  812. #define DUMP_REG(name) \
  813. seq_printf(s, "%-56s %#05x %08lx\n", #name, name, \
  814. tegra_hdmi_readl(hdmi, name))
  815. DUMP_REG(HDMI_CTXSW);
  816. DUMP_REG(HDMI_NV_PDISP_SOR_STATE0);
  817. DUMP_REG(HDMI_NV_PDISP_SOR_STATE1);
  818. DUMP_REG(HDMI_NV_PDISP_SOR_STATE2);
  819. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AN_MSB);
  820. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AN_LSB);
  821. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CN_MSB);
  822. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CN_LSB);
  823. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AKSV_MSB);
  824. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AKSV_LSB);
  825. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_BKSV_MSB);
  826. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_BKSV_LSB);
  827. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CKSV_MSB);
  828. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CKSV_LSB);
  829. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_DKSV_MSB);
  830. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_DKSV_LSB);
  831. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CTRL);
  832. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CMODE);
  833. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_MPRIME_MSB);
  834. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_MPRIME_LSB);
  835. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_MSB);
  836. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_LSB2);
  837. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_LSB1);
  838. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_RI);
  839. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CS_MSB);
  840. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CS_LSB);
  841. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU0);
  842. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU_RDATA0);
  843. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU1);
  844. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU2);
  845. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  846. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_STATUS);
  847. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER);
  848. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_SUBPACK0_LOW);
  849. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_SUBPACK0_HIGH);
  850. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  851. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_STATUS);
  852. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_HEADER);
  853. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK0_LOW);
  854. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK0_HIGH);
  855. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK1_LOW);
  856. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK1_HIGH);
  857. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  858. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_STATUS);
  859. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_HEADER);
  860. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK0_LOW);
  861. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK0_HIGH);
  862. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK1_LOW);
  863. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK1_HIGH);
  864. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK2_LOW);
  865. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK2_HIGH);
  866. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK3_LOW);
  867. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK3_HIGH);
  868. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_CTRL);
  869. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0320_SUBPACK_LOW);
  870. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0320_SUBPACK_HIGH);
  871. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_LOW);
  872. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_HIGH);
  873. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0882_SUBPACK_LOW);
  874. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0882_SUBPACK_HIGH);
  875. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1764_SUBPACK_LOW);
  876. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1764_SUBPACK_HIGH);
  877. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0480_SUBPACK_LOW);
  878. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0480_SUBPACK_HIGH);
  879. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0960_SUBPACK_LOW);
  880. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0960_SUBPACK_HIGH);
  881. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1920_SUBPACK_LOW);
  882. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1920_SUBPACK_HIGH);
  883. DUMP_REG(HDMI_NV_PDISP_HDMI_CTRL);
  884. DUMP_REG(HDMI_NV_PDISP_HDMI_VSYNC_KEEPOUT);
  885. DUMP_REG(HDMI_NV_PDISP_HDMI_VSYNC_WINDOW);
  886. DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_CTRL);
  887. DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_STATUS);
  888. DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_SUBPACK);
  889. DUMP_REG(HDMI_NV_PDISP_HDMI_CHANNEL_STATUS1);
  890. DUMP_REG(HDMI_NV_PDISP_HDMI_CHANNEL_STATUS2);
  891. DUMP_REG(HDMI_NV_PDISP_HDMI_EMU0);
  892. DUMP_REG(HDMI_NV_PDISP_HDMI_EMU1);
  893. DUMP_REG(HDMI_NV_PDISP_HDMI_EMU1_RDATA);
  894. DUMP_REG(HDMI_NV_PDISP_HDMI_SPARE);
  895. DUMP_REG(HDMI_NV_PDISP_HDMI_SPDIF_CHN_STATUS1);
  896. DUMP_REG(HDMI_NV_PDISP_HDMI_SPDIF_CHN_STATUS2);
  897. DUMP_REG(HDMI_NV_PDISP_HDMI_HDCPRIF_ROM_CTRL);
  898. DUMP_REG(HDMI_NV_PDISP_SOR_CAP);
  899. DUMP_REG(HDMI_NV_PDISP_SOR_PWR);
  900. DUMP_REG(HDMI_NV_PDISP_SOR_TEST);
  901. DUMP_REG(HDMI_NV_PDISP_SOR_PLL0);
  902. DUMP_REG(HDMI_NV_PDISP_SOR_PLL1);
  903. DUMP_REG(HDMI_NV_PDISP_SOR_PLL2);
  904. DUMP_REG(HDMI_NV_PDISP_SOR_CSTM);
  905. DUMP_REG(HDMI_NV_PDISP_SOR_LVDS);
  906. DUMP_REG(HDMI_NV_PDISP_SOR_CRCA);
  907. DUMP_REG(HDMI_NV_PDISP_SOR_CRCB);
  908. DUMP_REG(HDMI_NV_PDISP_SOR_BLANK);
  909. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_CTL);
  910. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(0));
  911. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(1));
  912. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(2));
  913. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(3));
  914. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(4));
  915. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(5));
  916. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(6));
  917. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(7));
  918. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(8));
  919. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(9));
  920. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(10));
  921. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(11));
  922. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(12));
  923. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(13));
  924. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(14));
  925. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(15));
  926. DUMP_REG(HDMI_NV_PDISP_SOR_VCRCA0);
  927. DUMP_REG(HDMI_NV_PDISP_SOR_VCRCA1);
  928. DUMP_REG(HDMI_NV_PDISP_SOR_CCRCA0);
  929. DUMP_REG(HDMI_NV_PDISP_SOR_CCRCA1);
  930. DUMP_REG(HDMI_NV_PDISP_SOR_EDATAA0);
  931. DUMP_REG(HDMI_NV_PDISP_SOR_EDATAA1);
  932. DUMP_REG(HDMI_NV_PDISP_SOR_COUNTA0);
  933. DUMP_REG(HDMI_NV_PDISP_SOR_COUNTA1);
  934. DUMP_REG(HDMI_NV_PDISP_SOR_DEBUGA0);
  935. DUMP_REG(HDMI_NV_PDISP_SOR_DEBUGA1);
  936. DUMP_REG(HDMI_NV_PDISP_SOR_TRIG);
  937. DUMP_REG(HDMI_NV_PDISP_SOR_MSCHECK);
  938. DUMP_REG(HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT);
  939. DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG0);
  940. DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG1);
  941. DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG2);
  942. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(0));
  943. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(1));
  944. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(2));
  945. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(3));
  946. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(4));
  947. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(5));
  948. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(6));
  949. DUMP_REG(HDMI_NV_PDISP_AUDIO_PULSE_WIDTH);
  950. DUMP_REG(HDMI_NV_PDISP_AUDIO_THRESHOLD);
  951. DUMP_REG(HDMI_NV_PDISP_AUDIO_CNTRL0);
  952. DUMP_REG(HDMI_NV_PDISP_AUDIO_N);
  953. DUMP_REG(HDMI_NV_PDISP_HDCPRIF_ROM_TIMING);
  954. DUMP_REG(HDMI_NV_PDISP_SOR_REFCLK);
  955. DUMP_REG(HDMI_NV_PDISP_CRC_CONTROL);
  956. DUMP_REG(HDMI_NV_PDISP_INPUT_CONTROL);
  957. DUMP_REG(HDMI_NV_PDISP_SCRATCH);
  958. DUMP_REG(HDMI_NV_PDISP_PE_CURRENT);
  959. DUMP_REG(HDMI_NV_PDISP_KEY_CTRL);
  960. DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG0);
  961. DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG1);
  962. DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG2);
  963. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_0);
  964. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_1);
  965. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_2);
  966. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_3);
  967. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_TRIG);
  968. DUMP_REG(HDMI_NV_PDISP_KEY_SKEY_INDEX);
  969. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_CNTRL0);
  970. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_HDA_ELD_BUFWR);
  971. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_HDA_PRESENSE);
  972. DUMP_REG(HDMI_NV_PDISP_SOR_IO_PEAK_CURRENT);
  973. #undef DUMP_REG
  974. clk_disable(hdmi->clk);
  975. return 0;
  976. }
  977. static struct drm_info_list debugfs_files[] = {
  978. { "regs", tegra_hdmi_show_regs, 0, NULL },
  979. };
  980. static int tegra_hdmi_debugfs_init(struct tegra_hdmi *hdmi,
  981. struct drm_minor *minor)
  982. {
  983. unsigned int i;
  984. int err;
  985. hdmi->debugfs = debugfs_create_dir("hdmi", minor->debugfs_root);
  986. if (!hdmi->debugfs)
  987. return -ENOMEM;
  988. hdmi->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
  989. GFP_KERNEL);
  990. if (!hdmi->debugfs_files) {
  991. err = -ENOMEM;
  992. goto remove;
  993. }
  994. for (i = 0; i < ARRAY_SIZE(debugfs_files); i++)
  995. hdmi->debugfs_files[i].data = hdmi;
  996. err = drm_debugfs_create_files(hdmi->debugfs_files,
  997. ARRAY_SIZE(debugfs_files),
  998. hdmi->debugfs, minor);
  999. if (err < 0)
  1000. goto free;
  1001. hdmi->minor = minor;
  1002. return 0;
  1003. free:
  1004. kfree(hdmi->debugfs_files);
  1005. hdmi->debugfs_files = NULL;
  1006. remove:
  1007. debugfs_remove(hdmi->debugfs);
  1008. hdmi->debugfs = NULL;
  1009. return err;
  1010. }
  1011. static int tegra_hdmi_debugfs_exit(struct tegra_hdmi *hdmi)
  1012. {
  1013. drm_debugfs_remove_files(hdmi->debugfs_files, ARRAY_SIZE(debugfs_files),
  1014. hdmi->minor);
  1015. hdmi->minor = NULL;
  1016. kfree(hdmi->debugfs_files);
  1017. hdmi->debugfs_files = NULL;
  1018. debugfs_remove(hdmi->debugfs);
  1019. hdmi->debugfs = NULL;
  1020. return 0;
  1021. }
  1022. static int tegra_hdmi_init(struct host1x_client *client)
  1023. {
  1024. struct tegra_drm *tegra = dev_get_drvdata(client->parent);
  1025. struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
  1026. int err;
  1027. hdmi->output.type = TEGRA_OUTPUT_HDMI;
  1028. hdmi->output.dev = client->dev;
  1029. hdmi->output.ops = &hdmi_ops;
  1030. err = tegra_output_init(tegra->drm, &hdmi->output);
  1031. if (err < 0) {
  1032. dev_err(client->dev, "output setup failed: %d\n", err);
  1033. return err;
  1034. }
  1035. if (IS_ENABLED(CONFIG_DEBUG_FS)) {
  1036. err = tegra_hdmi_debugfs_init(hdmi, tegra->drm->primary);
  1037. if (err < 0)
  1038. dev_err(client->dev, "debugfs setup failed: %d\n", err);
  1039. }
  1040. return 0;
  1041. }
  1042. static int tegra_hdmi_exit(struct host1x_client *client)
  1043. {
  1044. struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
  1045. int err;
  1046. if (IS_ENABLED(CONFIG_DEBUG_FS)) {
  1047. err = tegra_hdmi_debugfs_exit(hdmi);
  1048. if (err < 0)
  1049. dev_err(client->dev, "debugfs cleanup failed: %d\n",
  1050. err);
  1051. }
  1052. err = tegra_output_disable(&hdmi->output);
  1053. if (err < 0) {
  1054. dev_err(client->dev, "output failed to disable: %d\n", err);
  1055. return err;
  1056. }
  1057. err = tegra_output_exit(&hdmi->output);
  1058. if (err < 0) {
  1059. dev_err(client->dev, "output cleanup failed: %d\n", err);
  1060. return err;
  1061. }
  1062. return 0;
  1063. }
  1064. static const struct host1x_client_ops hdmi_client_ops = {
  1065. .init = tegra_hdmi_init,
  1066. .exit = tegra_hdmi_exit,
  1067. };
  1068. static const struct tegra_hdmi_config tegra20_hdmi_config = {
  1069. .tmds = tegra20_tmds_config,
  1070. .num_tmds = ARRAY_SIZE(tegra20_tmds_config),
  1071. .fuse_override_offset = HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT,
  1072. .fuse_override_value = 1 << 31,
  1073. .has_sor_io_peak_current = false,
  1074. };
  1075. static const struct tegra_hdmi_config tegra30_hdmi_config = {
  1076. .tmds = tegra30_tmds_config,
  1077. .num_tmds = ARRAY_SIZE(tegra30_tmds_config),
  1078. .fuse_override_offset = HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT,
  1079. .fuse_override_value = 1 << 31,
  1080. .has_sor_io_peak_current = false,
  1081. };
  1082. static const struct tegra_hdmi_config tegra114_hdmi_config = {
  1083. .tmds = tegra114_tmds_config,
  1084. .num_tmds = ARRAY_SIZE(tegra114_tmds_config),
  1085. .fuse_override_offset = HDMI_NV_PDISP_SOR_PAD_CTLS0,
  1086. .fuse_override_value = 1 << 31,
  1087. .has_sor_io_peak_current = true,
  1088. };
  1089. static const struct of_device_id tegra_hdmi_of_match[] = {
  1090. { .compatible = "nvidia,tegra114-hdmi", .data = &tegra114_hdmi_config },
  1091. { .compatible = "nvidia,tegra30-hdmi", .data = &tegra30_hdmi_config },
  1092. { .compatible = "nvidia,tegra20-hdmi", .data = &tegra20_hdmi_config },
  1093. { },
  1094. };
  1095. static int tegra_hdmi_probe(struct platform_device *pdev)
  1096. {
  1097. const struct of_device_id *match;
  1098. struct tegra_hdmi *hdmi;
  1099. struct resource *regs;
  1100. int err;
  1101. match = of_match_node(tegra_hdmi_of_match, pdev->dev.of_node);
  1102. if (!match)
  1103. return -ENODEV;
  1104. hdmi = devm_kzalloc(&pdev->dev, sizeof(*hdmi), GFP_KERNEL);
  1105. if (!hdmi)
  1106. return -ENOMEM;
  1107. hdmi->config = match->data;
  1108. hdmi->dev = &pdev->dev;
  1109. hdmi->audio_source = AUTO;
  1110. hdmi->audio_freq = 44100;
  1111. hdmi->stereo = false;
  1112. hdmi->dvi = false;
  1113. hdmi->clk = devm_clk_get(&pdev->dev, NULL);
  1114. if (IS_ERR(hdmi->clk)) {
  1115. dev_err(&pdev->dev, "failed to get clock\n");
  1116. return PTR_ERR(hdmi->clk);
  1117. }
  1118. err = clk_prepare(hdmi->clk);
  1119. if (err < 0)
  1120. return err;
  1121. hdmi->clk_parent = devm_clk_get(&pdev->dev, "parent");
  1122. if (IS_ERR(hdmi->clk_parent))
  1123. return PTR_ERR(hdmi->clk_parent);
  1124. err = clk_prepare(hdmi->clk_parent);
  1125. if (err < 0)
  1126. return err;
  1127. err = clk_set_parent(hdmi->clk, hdmi->clk_parent);
  1128. if (err < 0) {
  1129. dev_err(&pdev->dev, "failed to setup clocks: %d\n", err);
  1130. return err;
  1131. }
  1132. hdmi->vdd = devm_regulator_get(&pdev->dev, "vdd");
  1133. if (IS_ERR(hdmi->vdd)) {
  1134. dev_err(&pdev->dev, "failed to get VDD regulator\n");
  1135. return PTR_ERR(hdmi->vdd);
  1136. }
  1137. hdmi->pll = devm_regulator_get(&pdev->dev, "pll");
  1138. if (IS_ERR(hdmi->pll)) {
  1139. dev_err(&pdev->dev, "failed to get PLL regulator\n");
  1140. return PTR_ERR(hdmi->pll);
  1141. }
  1142. hdmi->output.dev = &pdev->dev;
  1143. err = tegra_output_probe(&hdmi->output);
  1144. if (err < 0)
  1145. return err;
  1146. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1147. if (!regs)
  1148. return -ENXIO;
  1149. hdmi->regs = devm_ioremap_resource(&pdev->dev, regs);
  1150. if (IS_ERR(hdmi->regs))
  1151. return PTR_ERR(hdmi->regs);
  1152. err = platform_get_irq(pdev, 0);
  1153. if (err < 0)
  1154. return err;
  1155. hdmi->irq = err;
  1156. INIT_LIST_HEAD(&hdmi->client.list);
  1157. hdmi->client.ops = &hdmi_client_ops;
  1158. hdmi->client.dev = &pdev->dev;
  1159. err = host1x_client_register(&hdmi->client);
  1160. if (err < 0) {
  1161. dev_err(&pdev->dev, "failed to register host1x client: %d\n",
  1162. err);
  1163. return err;
  1164. }
  1165. platform_set_drvdata(pdev, hdmi);
  1166. return 0;
  1167. }
  1168. static int tegra_hdmi_remove(struct platform_device *pdev)
  1169. {
  1170. struct tegra_hdmi *hdmi = platform_get_drvdata(pdev);
  1171. int err;
  1172. err = host1x_client_unregister(&hdmi->client);
  1173. if (err < 0) {
  1174. dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
  1175. err);
  1176. return err;
  1177. }
  1178. err = tegra_output_remove(&hdmi->output);
  1179. if (err < 0) {
  1180. dev_err(&pdev->dev, "failed to remove output: %d\n", err);
  1181. return err;
  1182. }
  1183. clk_unprepare(hdmi->clk_parent);
  1184. clk_unprepare(hdmi->clk);
  1185. return 0;
  1186. }
  1187. struct platform_driver tegra_hdmi_driver = {
  1188. .driver = {
  1189. .name = "tegra-hdmi",
  1190. .owner = THIS_MODULE,
  1191. .of_match_table = tegra_hdmi_of_match,
  1192. },
  1193. .probe = tegra_hdmi_probe,
  1194. .remove = tegra_hdmi_remove,
  1195. };