tda18271.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065
  1. /*
  2. tda18271.c - driver for the Philips / NXP TDA18271 silicon tuner
  3. Copyright (C) 2007 Michael Krufky (mkrufky@linuxtv.org)
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. */
  16. #include <linux/i2c.h>
  17. #include <linux/delay.h>
  18. #include <linux/videodev2.h>
  19. #include "tuner-driver.h"
  20. #include "tda18271.h"
  21. static int debug;
  22. module_param(debug, int, 0644);
  23. MODULE_PARM_DESC(debug, "Turn on/off frontend debugging (default:off).");
  24. #define dprintk(level, fmt, arg...) do {\
  25. if (debug >= level) \
  26. printk(KERN_DEBUG "%s: " fmt, __FUNCTION__, ##arg); } while (0)
  27. #define R_ID 0x00 /* ID byte */
  28. #define R_TM 0x01 /* Thermo byte */
  29. #define R_PL 0x02 /* Power level byte */
  30. #define R_EP1 0x03 /* Easy Prog byte 1 */
  31. #define R_EP2 0x04 /* Easy Prog byte 2 */
  32. #define R_EP3 0x05 /* Easy Prog byte 3 */
  33. #define R_EP4 0x06 /* Easy Prog byte 4 */
  34. #define R_EP5 0x07 /* Easy Prog byte 5 */
  35. #define R_CPD 0x08 /* Cal Post-Divider byte */
  36. #define R_CD1 0x09 /* Cal Divider byte 1 */
  37. #define R_CD2 0x0a /* Cal Divider byte 2 */
  38. #define R_CD3 0x0b /* Cal Divider byte 3 */
  39. #define R_MPD 0x0c /* Main Post-Divider byte */
  40. #define R_MD1 0x0d /* Main Divider byte 1 */
  41. #define R_MD2 0x0e /* Main Divider byte 2 */
  42. #define R_MD3 0x0f /* Main Divider byte 3 */
  43. #define R_EB1 0x10 /* Extended byte 1 */
  44. #define R_EB2 0x11 /* Extended byte 2 */
  45. #define R_EB3 0x12 /* Extended byte 3 */
  46. #define R_EB4 0x13 /* Extended byte 4 */
  47. #define R_EB5 0x14 /* Extended byte 5 */
  48. #define R_EB6 0x15 /* Extended byte 6 */
  49. #define R_EB7 0x16 /* Extended byte 7 */
  50. #define R_EB8 0x17 /* Extended byte 8 */
  51. #define R_EB9 0x18 /* Extended byte 9 */
  52. #define R_EB10 0x19 /* Extended byte 10 */
  53. #define R_EB11 0x1a /* Extended byte 11 */
  54. #define R_EB12 0x1b /* Extended byte 12 */
  55. #define R_EB13 0x1c /* Extended byte 13 */
  56. #define R_EB14 0x1d /* Extended byte 14 */
  57. #define R_EB15 0x1e /* Extended byte 15 */
  58. #define R_EB16 0x1f /* Extended byte 16 */
  59. #define R_EB17 0x20 /* Extended byte 17 */
  60. #define R_EB18 0x21 /* Extended byte 18 */
  61. #define R_EB19 0x22 /* Extended byte 19 */
  62. #define R_EB20 0x23 /* Extended byte 20 */
  63. #define R_EB21 0x24 /* Extended byte 21 */
  64. #define R_EB22 0x25 /* Extended byte 22 */
  65. #define R_EB23 0x26 /* Extended byte 23 */
  66. struct tda18271_pll_map {
  67. u32 lomax;
  68. u8 pd; /* post div */
  69. u8 d; /* div */
  70. };
  71. static struct tda18271_pll_map tda18271_main_pll[] = {
  72. { .lomax = 32000, .pd = 0x5f, .d = 0xf0 },
  73. { .lomax = 35000, .pd = 0x5e, .d = 0xe0 },
  74. { .lomax = 37000, .pd = 0x5d, .d = 0xd0 },
  75. { .lomax = 41000, .pd = 0x5c, .d = 0xc0 },
  76. { .lomax = 44000, .pd = 0x5b, .d = 0xb0 },
  77. { .lomax = 49000, .pd = 0x5a, .d = 0xa0 },
  78. { .lomax = 54000, .pd = 0x59, .d = 0x90 },
  79. { .lomax = 61000, .pd = 0x58, .d = 0x80 },
  80. { .lomax = 65000, .pd = 0x4f, .d = 0x78 },
  81. { .lomax = 70000, .pd = 0x4e, .d = 0x70 },
  82. { .lomax = 75000, .pd = 0x4d, .d = 0x68 },
  83. { .lomax = 82000, .pd = 0x4c, .d = 0x60 },
  84. { .lomax = 89000, .pd = 0x4b, .d = 0x58 },
  85. { .lomax = 98000, .pd = 0x4a, .d = 0x50 },
  86. { .lomax = 109000, .pd = 0x49, .d = 0x48 },
  87. { .lomax = 123000, .pd = 0x48, .d = 0x40 },
  88. { .lomax = 131000, .pd = 0x3f, .d = 0x3c },
  89. { .lomax = 141000, .pd = 0x3e, .d = 0x38 },
  90. { .lomax = 151000, .pd = 0x3d, .d = 0x34 },
  91. { .lomax = 164000, .pd = 0x3c, .d = 0x30 },
  92. { .lomax = 179000, .pd = 0x3b, .d = 0x2c },
  93. { .lomax = 197000, .pd = 0x3a, .d = 0x28 },
  94. { .lomax = 219000, .pd = 0x39, .d = 0x24 },
  95. { .lomax = 246000, .pd = 0x38, .d = 0x20 },
  96. { .lomax = 263000, .pd = 0x2f, .d = 0x1e },
  97. { .lomax = 282000, .pd = 0x2e, .d = 0x1c },
  98. { .lomax = 303000, .pd = 0x2d, .d = 0x1a },
  99. { .lomax = 329000, .pd = 0x2c, .d = 0x18 },
  100. { .lomax = 359000, .pd = 0x2b, .d = 0x16 },
  101. { .lomax = 395000, .pd = 0x2a, .d = 0x14 },
  102. { .lomax = 438000, .pd = 0x29, .d = 0x12 },
  103. { .lomax = 493000, .pd = 0x28, .d = 0x10 },
  104. { .lomax = 526000, .pd = 0x1f, .d = 0x0f },
  105. { .lomax = 564000, .pd = 0x1e, .d = 0x0e },
  106. { .lomax = 607000, .pd = 0x1d, .d = 0x0d },
  107. { .lomax = 658000, .pd = 0x1c, .d = 0x0c },
  108. { .lomax = 718000, .pd = 0x1b, .d = 0x0b },
  109. { .lomax = 790000, .pd = 0x1a, .d = 0x0a },
  110. { .lomax = 877000, .pd = 0x19, .d = 0x09 },
  111. { .lomax = 987000, .pd = 0x18, .d = 0x08 },
  112. { .lomax = 0, .pd = 0x00, .d = 0x00 }, /* end */
  113. };
  114. static struct tda18271_pll_map tda18271_cal_pll[] = {
  115. { .lomax = 33000, .pd = 0xdd, .d = 0xd0 },
  116. { .lomax = 36000, .pd = 0xdc, .d = 0xc0 },
  117. { .lomax = 40000, .pd = 0xdb, .d = 0xb0 },
  118. { .lomax = 44000, .pd = 0xda, .d = 0xa0 },
  119. { .lomax = 49000, .pd = 0xd9, .d = 0x90 },
  120. { .lomax = 55000, .pd = 0xd8, .d = 0x80 },
  121. { .lomax = 63000, .pd = 0xd3, .d = 0x70 },
  122. { .lomax = 67000, .pd = 0xcd, .d = 0x68 },
  123. { .lomax = 73000, .pd = 0xcc, .d = 0x60 },
  124. { .lomax = 80000, .pd = 0xcb, .d = 0x58 },
  125. { .lomax = 88000, .pd = 0xca, .d = 0x50 },
  126. { .lomax = 98000, .pd = 0xc9, .d = 0x48 },
  127. { .lomax = 110000, .pd = 0xc8, .d = 0x40 },
  128. { .lomax = 126000, .pd = 0xc3, .d = 0x38 },
  129. { .lomax = 135000, .pd = 0xbd, .d = 0x34 },
  130. { .lomax = 147000, .pd = 0xbc, .d = 0x30 },
  131. { .lomax = 160000, .pd = 0xbb, .d = 0x2c },
  132. { .lomax = 176000, .pd = 0xba, .d = 0x28 },
  133. { .lomax = 196000, .pd = 0xb9, .d = 0x24 },
  134. { .lomax = 220000, .pd = 0xb8, .d = 0x20 },
  135. { .lomax = 252000, .pd = 0xb3, .d = 0x1c },
  136. { .lomax = 271000, .pd = 0xad, .d = 0x1a },
  137. { .lomax = 294000, .pd = 0xac, .d = 0x18 },
  138. { .lomax = 321000, .pd = 0xab, .d = 0x16 },
  139. { .lomax = 353000, .pd = 0xaa, .d = 0x14 },
  140. { .lomax = 392000, .pd = 0xa9, .d = 0x12 },
  141. { .lomax = 441000, .pd = 0xa8, .d = 0x10 },
  142. { .lomax = 505000, .pd = 0xa3, .d = 0x0e },
  143. { .lomax = 543000, .pd = 0x9d, .d = 0x0d },
  144. { .lomax = 589000, .pd = 0x9c, .d = 0x0c },
  145. { .lomax = 642000, .pd = 0x9b, .d = 0x0b },
  146. { .lomax = 707000, .pd = 0x9a, .d = 0x0a },
  147. { .lomax = 785000, .pd = 0x99, .d = 0x09 },
  148. { .lomax = 883000, .pd = 0x98, .d = 0x08 },
  149. { .lomax = 1010000, .pd = 0x93, .d = 0x07 },
  150. { .lomax = 0, .pd = 0x00, .d = 0x00 }, /* end */
  151. };
  152. struct tda18271_map {
  153. u32 rfmax;
  154. u8 val;
  155. };
  156. static struct tda18271_map tda18271_bp_filter[] = {
  157. { .rfmax = 62000, .val = 0x00 },
  158. { .rfmax = 84000, .val = 0x01 },
  159. { .rfmax = 100000, .val = 0x02 },
  160. { .rfmax = 140000, .val = 0x03 },
  161. { .rfmax = 170000, .val = 0x04 },
  162. { .rfmax = 180000, .val = 0x05 },
  163. { .rfmax = 865000, .val = 0x06 },
  164. { .rfmax = 0, .val = 0x00 }, /* end */
  165. };
  166. static struct tda18271_map tda18271_km[] = {
  167. { .rfmax = 61100, .val = 0x74 },
  168. { .rfmax = 350000, .val = 0x40 },
  169. { .rfmax = 720000, .val = 0x30 },
  170. { .rfmax = 865000, .val = 0x40 },
  171. { .rfmax = 0, .val = 0x00 }, /* end */
  172. };
  173. static struct tda18271_map tda18271_rf_band[] = {
  174. { .rfmax = 47900, .val = 0x00 },
  175. { .rfmax = 61100, .val = 0x01 },
  176. /* { .rfmax = 152600, .val = 0x02 }, */
  177. { .rfmax = 121200, .val = 0x02 },
  178. { .rfmax = 164700, .val = 0x03 },
  179. { .rfmax = 203500, .val = 0x04 },
  180. { .rfmax = 457800, .val = 0x05 },
  181. { .rfmax = 865000, .val = 0x06 },
  182. { .rfmax = 0, .val = 0x00 }, /* end */
  183. };
  184. static struct tda18271_map tda18271_gain_taper[] = {
  185. { .rfmax = 45400, .val = 0x1f },
  186. { .rfmax = 45800, .val = 0x1e },
  187. { .rfmax = 46200, .val = 0x1d },
  188. { .rfmax = 46700, .val = 0x1c },
  189. { .rfmax = 47100, .val = 0x1b },
  190. { .rfmax = 47500, .val = 0x1a },
  191. { .rfmax = 47900, .val = 0x19 },
  192. { .rfmax = 49600, .val = 0x17 },
  193. { .rfmax = 51200, .val = 0x16 },
  194. { .rfmax = 52900, .val = 0x15 },
  195. { .rfmax = 54500, .val = 0x14 },
  196. { .rfmax = 56200, .val = 0x13 },
  197. { .rfmax = 57800, .val = 0x12 },
  198. { .rfmax = 59500, .val = 0x11 },
  199. { .rfmax = 61100, .val = 0x10 },
  200. { .rfmax = 67600, .val = 0x0d },
  201. { .rfmax = 74200, .val = 0x0c },
  202. { .rfmax = 80700, .val = 0x0b },
  203. { .rfmax = 87200, .val = 0x0a },
  204. { .rfmax = 93800, .val = 0x09 },
  205. { .rfmax = 100300, .val = 0x08 },
  206. { .rfmax = 106900, .val = 0x07 },
  207. { .rfmax = 113400, .val = 0x06 },
  208. { .rfmax = 119900, .val = 0x05 },
  209. { .rfmax = 126500, .val = 0x04 },
  210. { .rfmax = 133000, .val = 0x03 },
  211. { .rfmax = 139500, .val = 0x02 },
  212. { .rfmax = 146100, .val = 0x01 },
  213. { .rfmax = 152600, .val = 0x00 },
  214. { .rfmax = 154300, .val = 0x1f },
  215. { .rfmax = 156100, .val = 0x1e },
  216. { .rfmax = 157800, .val = 0x1d },
  217. { .rfmax = 159500, .val = 0x1c },
  218. { .rfmax = 161200, .val = 0x1b },
  219. { .rfmax = 163000, .val = 0x1a },
  220. { .rfmax = 164700, .val = 0x19 },
  221. { .rfmax = 170200, .val = 0x17 },
  222. { .rfmax = 175800, .val = 0x16 },
  223. { .rfmax = 181300, .val = 0x15 },
  224. { .rfmax = 186900, .val = 0x14 },
  225. { .rfmax = 192400, .val = 0x13 },
  226. { .rfmax = 198000, .val = 0x12 },
  227. { .rfmax = 203500, .val = 0x11 },
  228. { .rfmax = 216200, .val = 0x14 },
  229. { .rfmax = 228900, .val = 0x13 },
  230. { .rfmax = 241600, .val = 0x12 },
  231. { .rfmax = 254400, .val = 0x11 },
  232. { .rfmax = 267100, .val = 0x10 },
  233. { .rfmax = 279800, .val = 0x0f },
  234. { .rfmax = 292500, .val = 0x0e },
  235. { .rfmax = 305200, .val = 0x0d },
  236. { .rfmax = 317900, .val = 0x0c },
  237. { .rfmax = 330700, .val = 0x0b },
  238. { .rfmax = 343400, .val = 0x0a },
  239. { .rfmax = 356100, .val = 0x09 },
  240. { .rfmax = 368800, .val = 0x08 },
  241. { .rfmax = 381500, .val = 0x07 },
  242. { .rfmax = 394200, .val = 0x06 },
  243. { .rfmax = 406900, .val = 0x05 },
  244. { .rfmax = 419700, .val = 0x04 },
  245. { .rfmax = 432400, .val = 0x03 },
  246. { .rfmax = 445100, .val = 0x02 },
  247. { .rfmax = 457800, .val = 0x01 },
  248. { .rfmax = 476300, .val = 0x19 },
  249. { .rfmax = 494800, .val = 0x18 },
  250. { .rfmax = 513300, .val = 0x17 },
  251. { .rfmax = 531800, .val = 0x16 },
  252. { .rfmax = 550300, .val = 0x15 },
  253. { .rfmax = 568900, .val = 0x14 },
  254. { .rfmax = 587400, .val = 0x13 },
  255. { .rfmax = 605900, .val = 0x12 },
  256. { .rfmax = 624400, .val = 0x11 },
  257. { .rfmax = 642900, .val = 0x10 },
  258. { .rfmax = 661400, .val = 0x0f },
  259. { .rfmax = 679900, .val = 0x0e },
  260. { .rfmax = 698400, .val = 0x0d },
  261. { .rfmax = 716900, .val = 0x0c },
  262. { .rfmax = 735400, .val = 0x0b },
  263. { .rfmax = 753900, .val = 0x0a },
  264. { .rfmax = 772500, .val = 0x09 },
  265. { .rfmax = 791000, .val = 0x08 },
  266. { .rfmax = 809500, .val = 0x07 },
  267. { .rfmax = 828000, .val = 0x06 },
  268. { .rfmax = 846500, .val = 0x05 },
  269. { .rfmax = 865000, .val = 0x04 },
  270. { .rfmax = 0, .val = 0x00 }, /* end */
  271. };
  272. static struct tda18271_map tda18271_rf_cal[] = {
  273. { .rfmax = 41000, .val = 0x1e },
  274. { .rfmax = 43000, .val = 0x30 },
  275. { .rfmax = 45000, .val = 0x43 },
  276. { .rfmax = 46000, .val = 0x4d },
  277. { .rfmax = 47000, .val = 0x54 },
  278. { .rfmax = 47900, .val = 0x64 },
  279. { .rfmax = 49100, .val = 0x20 },
  280. { .rfmax = 50000, .val = 0x22 },
  281. { .rfmax = 51000, .val = 0x2a },
  282. { .rfmax = 53000, .val = 0x32 },
  283. { .rfmax = 55000, .val = 0x35 },
  284. { .rfmax = 56000, .val = 0x3c },
  285. { .rfmax = 57000, .val = 0x3f },
  286. { .rfmax = 58000, .val = 0x48 },
  287. { .rfmax = 59000, .val = 0x4d },
  288. { .rfmax = 60000, .val = 0x58 },
  289. { .rfmax = 61100, .val = 0x5f },
  290. { .rfmax = 0, .val = 0x00 }, /* end */
  291. };
  292. /*---------------------------------------------------------------------*/
  293. #define TDA18271_NUM_REGS 39
  294. #define TDA18271_ANALOG 0
  295. #define TDA18271_DIGITAL 1
  296. struct tda18271_priv {
  297. u8 i2c_addr;
  298. struct i2c_adapter *i2c_adap;
  299. unsigned char tda18271_regs[TDA18271_NUM_REGS];
  300. int mode;
  301. u32 frequency;
  302. u32 bandwidth;
  303. };
  304. static int tda18271_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
  305. {
  306. struct tda18271_priv *priv = fe->tuner_priv;
  307. struct analog_tuner_ops *ops = fe->ops.analog_demod_ops;
  308. int ret = 0;
  309. switch (priv->mode) {
  310. case TDA18271_ANALOG:
  311. if (ops && ops->i2c_gate_ctrl)
  312. ret = ops->i2c_gate_ctrl(fe, enable);
  313. break;
  314. case TDA18271_DIGITAL:
  315. if (fe->ops.i2c_gate_ctrl)
  316. ret = fe->ops.i2c_gate_ctrl(fe, enable);
  317. break;
  318. }
  319. return ret;
  320. };
  321. /*---------------------------------------------------------------------*/
  322. static void tda18271_dump_regs(struct dvb_frontend *fe)
  323. {
  324. struct tda18271_priv *priv = fe->tuner_priv;
  325. unsigned char *regs = priv->tda18271_regs;
  326. dprintk(1, "=== TDA18271 REG DUMP ===\n");
  327. dprintk(1, "ID_BYTE = 0x%x\n", 0xff & regs[R_ID]);
  328. dprintk(1, "THERMO_BYTE = 0x%x\n", 0xff & regs[R_TM]);
  329. dprintk(1, "POWER_LEVEL_BYTE = 0x%x\n", 0xff & regs[R_PL]);
  330. dprintk(1, "EASY_PROG_BYTE_1 = 0x%x\n", 0xff & regs[R_EP1]);
  331. dprintk(1, "EASY_PROG_BYTE_2 = 0x%x\n", 0xff & regs[R_EP2]);
  332. dprintk(1, "EASY_PROG_BYTE_3 = 0x%x\n", 0xff & regs[R_EP3]);
  333. dprintk(1, "EASY_PROG_BYTE_4 = 0x%x\n", 0xff & regs[R_EP4]);
  334. dprintk(1, "EASY_PROG_BYTE_5 = 0x%x\n", 0xff & regs[R_EP5]);
  335. dprintk(1, "CAL_POST_DIV_BYTE = 0x%x\n", 0xff & regs[R_CPD]);
  336. dprintk(1, "CAL_DIV_BYTE_1 = 0x%x\n", 0xff & regs[R_CD1]);
  337. dprintk(1, "CAL_DIV_BYTE_2 = 0x%x\n", 0xff & regs[R_CD2]);
  338. dprintk(1, "CAL_DIV_BYTE_3 = 0x%x\n", 0xff & regs[R_CD3]);
  339. dprintk(1, "MAIN_POST_DIV_BYTE = 0x%x\n", 0xff & regs[R_MPD]);
  340. dprintk(1, "MAIN_DIV_BYTE_1 = 0x%x\n", 0xff & regs[R_MD1]);
  341. dprintk(1, "MAIN_DIV_BYTE_2 = 0x%x\n", 0xff & regs[R_MD2]);
  342. dprintk(1, "MAIN_DIV_BYTE_3 = 0x%x\n", 0xff & regs[R_MD3]);
  343. }
  344. static void tda18271_read_regs(struct dvb_frontend *fe)
  345. {
  346. struct tda18271_priv *priv = fe->tuner_priv;
  347. unsigned char *regs = priv->tda18271_regs;
  348. unsigned char buf = 0x00;
  349. int ret;
  350. struct i2c_msg msg[] = {
  351. { .addr = priv->i2c_addr, .flags = 0,
  352. .buf = &buf, .len = 1 },
  353. { .addr = priv->i2c_addr, .flags = I2C_M_RD,
  354. .buf = regs, .len = 16 }
  355. };
  356. tda18271_i2c_gate_ctrl(fe, 1);
  357. /* read all registers */
  358. ret = i2c_transfer(priv->i2c_adap, msg, 2);
  359. tda18271_i2c_gate_ctrl(fe, 0);
  360. if (ret != 2)
  361. printk("ERROR: %s: i2c_transfer returned: %d\n",
  362. __FUNCTION__, ret);
  363. if (debug > 1)
  364. tda18271_dump_regs(fe);
  365. }
  366. static void tda18271_write_regs(struct dvb_frontend *fe, int idx, int len)
  367. {
  368. struct tda18271_priv *priv = fe->tuner_priv;
  369. unsigned char *regs = priv->tda18271_regs;
  370. unsigned char buf[TDA18271_NUM_REGS+1];
  371. struct i2c_msg msg = { .addr = priv->i2c_addr, .flags = 0,
  372. .buf = buf, .len = len+1 };
  373. int i, ret;
  374. BUG_ON((len == 0) || (idx+len > sizeof(buf)));
  375. buf[0] = idx;
  376. for (i = 1; i <= len; i++) {
  377. buf[i] = regs[idx-1+i];
  378. }
  379. tda18271_i2c_gate_ctrl(fe, 1);
  380. /* write registers */
  381. ret = i2c_transfer(priv->i2c_adap, &msg, 1);
  382. tda18271_i2c_gate_ctrl(fe, 0);
  383. if (ret != 1)
  384. printk(KERN_WARNING "ERROR: %s: i2c_transfer returned: %d\n",
  385. __FUNCTION__, ret);
  386. }
  387. /*---------------------------------------------------------------------*/
  388. static void tda18271_init_regs(struct dvb_frontend *fe)
  389. {
  390. struct tda18271_priv *priv = fe->tuner_priv;
  391. unsigned char *regs = priv->tda18271_regs;
  392. tda18271_read_regs(fe);
  393. /* test IR_CAL_OK to see if we need init */
  394. if ((regs[R_EP1] & 0x08) != 0)
  395. return;
  396. printk(KERN_INFO "tda18271: initializing registers\n");
  397. /* initialize registers */
  398. regs[R_ID] = 0x83;
  399. regs[R_TM] = 0x08;
  400. regs[R_PL] = 0x80;
  401. regs[R_EP1] = 0xc6;
  402. regs[R_EP2] = 0xdf;
  403. regs[R_EP3] = 0x16;
  404. regs[R_EP4] = 0x60;
  405. regs[R_EP5] = 0x80;
  406. regs[R_CPD] = 0x80;
  407. regs[R_CD1] = 0x00;
  408. regs[R_CD2] = 0x00;
  409. regs[R_CD3] = 0x00;
  410. regs[R_MPD] = 0x00;
  411. regs[R_MD1] = 0x00;
  412. regs[R_MD2] = 0x00;
  413. regs[R_MD3] = 0x00;
  414. regs[R_EB1] = 0xff;
  415. regs[R_EB2] = 0x01;
  416. regs[R_EB3] = 0x84;
  417. regs[R_EB4] = 0x41;
  418. regs[R_EB5] = 0x01;
  419. regs[R_EB6] = 0x84;
  420. regs[R_EB7] = 0x40;
  421. regs[R_EB8] = 0x07;
  422. regs[R_EB9] = 0x00;
  423. regs[R_EB10] = 0x00;
  424. regs[R_EB11] = 0x96;
  425. regs[R_EB12] = 0x0f;
  426. regs[R_EB13] = 0xc1;
  427. regs[R_EB14] = 0x00;
  428. regs[R_EB15] = 0x8f;
  429. regs[R_EB16] = 0x00;
  430. regs[R_EB17] = 0x00;
  431. regs[R_EB18] = 0x00;
  432. regs[R_EB19] = 0x00;
  433. regs[R_EB20] = 0x20;
  434. regs[R_EB21] = 0x33;
  435. regs[R_EB22] = 0x48;
  436. regs[R_EB23] = 0xb0;
  437. tda18271_write_regs(fe, 0x00, TDA18271_NUM_REGS);
  438. /* setup AGC1 & AGC2 */
  439. regs[R_EB17] = 0x00;
  440. tda18271_write_regs(fe, R_EB17, 1);
  441. regs[R_EB17] = 0x03;
  442. tda18271_write_regs(fe, R_EB17, 1);
  443. regs[R_EB17] = 0x43;
  444. tda18271_write_regs(fe, R_EB17, 1);
  445. regs[R_EB17] = 0x4c;
  446. tda18271_write_regs(fe, R_EB17, 1);
  447. regs[R_EB20] = 0xa0;
  448. tda18271_write_regs(fe, R_EB20, 1);
  449. regs[R_EB20] = 0xa7;
  450. tda18271_write_regs(fe, R_EB20, 1);
  451. regs[R_EB20] = 0xe7;
  452. tda18271_write_regs(fe, R_EB20, 1);
  453. regs[R_EB20] = 0xec;
  454. tda18271_write_regs(fe, R_EB20, 1);
  455. /* image rejection calibration */
  456. /* low-band */
  457. regs[R_EP3] = 0x1f;
  458. regs[R_EP4] = 0x66;
  459. regs[R_EP5] = 0x81;
  460. regs[R_CPD] = 0xcc;
  461. regs[R_CD1] = 0x6c;
  462. regs[R_CD2] = 0x00;
  463. regs[R_CD3] = 0x00;
  464. regs[R_MPD] = 0xcd;
  465. regs[R_MD1] = 0x77;
  466. regs[R_MD2] = 0x08;
  467. regs[R_MD3] = 0x00;
  468. tda18271_write_regs(fe, R_EP3, 11);
  469. msleep(5); /* pll locking */
  470. regs[R_EP1] = 0xc6;
  471. tda18271_write_regs(fe, R_EP1, 1);
  472. msleep(5); /* wanted low measurement */
  473. regs[R_EP3] = 0x1f;
  474. regs[R_EP4] = 0x66;
  475. regs[R_EP5] = 0x85;
  476. regs[R_CPD] = 0xcb;
  477. regs[R_CD1] = 0x66;
  478. regs[R_CD2] = 0x70;
  479. regs[R_CD3] = 0x00;
  480. tda18271_write_regs(fe, R_EP3, 7);
  481. msleep(5); /* pll locking */
  482. regs[R_EP2] = 0xdf;
  483. tda18271_write_regs(fe, R_EP2, 1);
  484. msleep(30); /* image low optimization completion */
  485. /* mid-band */
  486. regs[R_EP3] = 0x1f;
  487. regs[R_EP4] = 0x66;
  488. regs[R_EP5] = 0x82;
  489. regs[R_CPD] = 0xa8;
  490. regs[R_CD1] = 0x66;
  491. regs[R_CD2] = 0x00;
  492. regs[R_CD3] = 0x00;
  493. regs[R_MPD] = 0xa9;
  494. regs[R_MD1] = 0x73;
  495. regs[R_MD2] = 0x1a;
  496. regs[R_MD3] = 0x00;
  497. tda18271_write_regs(fe, R_EP3, 11);
  498. msleep(5); /* pll locking */
  499. regs[R_EP1] = 0xc6;
  500. tda18271_write_regs(fe, R_EP1, 1);
  501. msleep(5); /* wanted mid measurement */
  502. regs[R_EP3] = 0x1f;
  503. regs[R_EP4] = 0x66;
  504. regs[R_EP5] = 0x86;
  505. regs[R_CPD] = 0xa8;
  506. regs[R_CD1] = 0x66;
  507. regs[R_CD2] = 0xa0;
  508. regs[R_CD3] = 0x00;
  509. tda18271_write_regs(fe, R_EP3, 7);
  510. msleep(5); /* pll locking */
  511. regs[R_EP2] = 0xdf;
  512. tda18271_write_regs(fe, R_EP2, 1);
  513. msleep(30); /* image mid optimization completion */
  514. /* high-band */
  515. regs[R_EP3] = 0x1f;
  516. regs[R_EP4] = 0x66;
  517. regs[R_EP5] = 0x83;
  518. regs[R_CPD] = 0x98;
  519. regs[R_CD1] = 0x65;
  520. regs[R_CD2] = 0x00;
  521. regs[R_CD3] = 0x00;
  522. regs[R_MPD] = 0x99;
  523. regs[R_MD1] = 0x71;
  524. regs[R_MD2] = 0xcd;
  525. regs[R_MD3] = 0x00;
  526. tda18271_write_regs(fe, R_EP3, 11);
  527. msleep(5); /* pll locking */
  528. regs[R_EP1] = 0xc6;
  529. tda18271_write_regs(fe, R_EP1, 1);
  530. msleep(5); /* wanted high measurement */
  531. regs[R_EP3] = 0x1f;
  532. regs[R_EP4] = 0x66;
  533. regs[R_EP5] = 0x87;
  534. regs[R_CPD] = 0x98;
  535. regs[R_CD1] = 0x65;
  536. regs[R_CD2] = 0x50;
  537. regs[R_CD3] = 0x00;
  538. tda18271_write_regs(fe, R_EP3, 7);
  539. msleep(5); /* pll locking */
  540. regs[R_EP2] = 0xdf;
  541. tda18271_write_regs(fe, R_EP2, 1);
  542. msleep(30); /* image high optimization completion */
  543. regs[R_EP4] = 0x64;
  544. tda18271_write_regs(fe, R_EP4, 1);
  545. regs[R_EP1] = 0xc6;
  546. tda18271_write_regs(fe, R_EP1, 1);
  547. }
  548. static int tda18271_tune(struct dvb_frontend *fe,
  549. u32 ifc, u32 freq, u32 bw, u8 std)
  550. {
  551. struct tda18271_priv *priv = fe->tuner_priv;
  552. unsigned char *regs = priv->tda18271_regs;
  553. u32 div, N = 0;
  554. int i;
  555. dprintk(1, "freq = %d, ifc = %d\n", freq, ifc);
  556. tda18271_init_regs(fe);
  557. /* RF tracking filter calibration */
  558. /* calculate BP_Filter */
  559. i = 0;
  560. while ((tda18271_bp_filter[i].rfmax * 1000) < freq) {
  561. if (tda18271_bp_filter[i + 1].rfmax == 0)
  562. break;
  563. i++;
  564. }
  565. dprintk(2, "bp filter = 0x%x, i = %d\n", tda18271_bp_filter[i].val, i);
  566. regs[R_EP1] &= ~0x07; /* clear bp filter bits */
  567. regs[R_EP1] |= tda18271_bp_filter[i].val;
  568. tda18271_write_regs(fe, R_EP1, 1);
  569. regs[R_EB4] &= 0x07;
  570. regs[R_EB4] |= 0x60;
  571. tda18271_write_regs(fe, R_EB4, 1);
  572. regs[R_EB7] = 0x60;
  573. tda18271_write_regs(fe, R_EB7, 1);
  574. regs[R_EB14] = 0x00;
  575. tda18271_write_regs(fe, R_EB14, 1);
  576. regs[R_EB20] = 0xcc;
  577. tda18271_write_regs(fe, R_EB20, 1);
  578. /* set CAL mode to RF tracking filter calibration */
  579. regs[R_EB4] |= 0x03;
  580. /* calculate CAL PLL */
  581. switch (priv->mode) {
  582. case TDA18271_ANALOG:
  583. N = freq - 1250000;
  584. break;
  585. case TDA18271_DIGITAL:
  586. N = freq + bw / 2;
  587. break;
  588. }
  589. i = 0;
  590. while ((tda18271_cal_pll[i].lomax * 1000) < N) {
  591. if (tda18271_cal_pll[i + 1].lomax == 0)
  592. break;
  593. i++;
  594. }
  595. dprintk(2, "cal pll, pd = 0x%x, d = 0x%x, i = %d\n",
  596. tda18271_cal_pll[i].pd, tda18271_cal_pll[i].d, i);
  597. regs[R_CPD] = tda18271_cal_pll[i].pd;
  598. div = ((tda18271_cal_pll[i].d * (N / 1000)) << 7) / 125;
  599. regs[R_CD1] = 0xff & (div >> 16);
  600. regs[R_CD2] = 0xff & (div >> 8);
  601. regs[R_CD3] = 0xff & div;
  602. /* calculate MAIN PLL */
  603. switch (priv->mode) {
  604. case TDA18271_ANALOG:
  605. N = freq - 250000;
  606. break;
  607. case TDA18271_DIGITAL:
  608. N = freq + bw / 2 + 1000000;
  609. break;
  610. }
  611. i = 0;
  612. while ((tda18271_main_pll[i].lomax * 1000) < N) {
  613. if (tda18271_main_pll[i + 1].lomax == 0)
  614. break;
  615. i++;
  616. }
  617. dprintk(2, "main pll, pd = 0x%x, d = 0x%x, i = %d\n",
  618. tda18271_main_pll[i].pd, tda18271_main_pll[i].d, i);
  619. regs[R_MPD] = (0x7f & tda18271_main_pll[i].pd);
  620. switch (priv->mode) {
  621. case TDA18271_ANALOG:
  622. regs[R_MPD] &= ~0x08;
  623. break;
  624. case TDA18271_DIGITAL:
  625. regs[R_MPD] |= 0x08;
  626. break;
  627. }
  628. div = ((tda18271_main_pll[i].d * (N / 1000)) << 7) / 125;
  629. regs[R_MD1] = 0xff & (div >> 16);
  630. regs[R_MD2] = 0xff & (div >> 8);
  631. regs[R_MD3] = 0xff & div;
  632. tda18271_write_regs(fe, R_EP3, 11);
  633. msleep(5); /* RF tracking filter calibration initialization */
  634. /* search for K,M,CO for RF Calibration */
  635. i = 0;
  636. while ((tda18271_km[i].rfmax * 1000) < freq) {
  637. if (tda18271_km[i + 1].rfmax == 0)
  638. break;
  639. i++;
  640. }
  641. dprintk(2, "km = 0x%x, i = %d\n", tda18271_km[i].val, i);
  642. regs[R_EB13] &= 0x83;
  643. regs[R_EB13] |= tda18271_km[i].val;
  644. tda18271_write_regs(fe, R_EB13, 1);
  645. /* search for RF_BAND */
  646. i = 0;
  647. while ((tda18271_rf_band[i].rfmax * 1000) < freq) {
  648. if (tda18271_rf_band[i + 1].rfmax == 0)
  649. break;
  650. i++;
  651. }
  652. dprintk(2, "rf band = 0x%x, i = %d\n", tda18271_rf_band[i].val, i);
  653. regs[R_EP2] &= ~0xe0; /* clear rf band bits */
  654. regs[R_EP2] |= (tda18271_rf_band[i].val << 5);
  655. /* search for Gain_Taper */
  656. i = 0;
  657. while ((tda18271_gain_taper[i].rfmax * 1000) < freq) {
  658. if (tda18271_gain_taper[i + 1].rfmax == 0)
  659. break;
  660. i++;
  661. }
  662. dprintk(2, "gain taper = 0x%x, i = %d\n",
  663. tda18271_gain_taper[i].val, i);
  664. regs[R_EP2] &= ~0x1f; /* clear gain taper bits */
  665. regs[R_EP2] |= tda18271_gain_taper[i].val;
  666. tda18271_write_regs(fe, R_EP2, 1);
  667. tda18271_write_regs(fe, R_EP1, 1);
  668. tda18271_write_regs(fe, R_EP2, 1);
  669. tda18271_write_regs(fe, R_EP1, 1);
  670. regs[R_EB4] &= 0x07;
  671. regs[R_EB4] |= 0x40;
  672. tda18271_write_regs(fe, R_EB4, 1);
  673. regs[R_EB7] = 0x40;
  674. tda18271_write_regs(fe, R_EB7, 1);
  675. msleep(10);
  676. regs[R_EB20] = 0xec;
  677. tda18271_write_regs(fe, R_EB20, 1);
  678. msleep(60); /* RF tracking filter calibration completion */
  679. regs[R_EP4] &= ~0x03; /* set cal mode to normal */
  680. tda18271_write_regs(fe, R_EP4, 1);
  681. tda18271_write_regs(fe, R_EP1, 1);
  682. /* RF tracking filer correction for VHF_Low band */
  683. i = 0;
  684. while ((tda18271_rf_cal[i].rfmax * 1000) < freq) {
  685. if (tda18271_rf_cal[i].rfmax == 0)
  686. break;
  687. i++;
  688. }
  689. dprintk(2, "rf cal = 0x%x, i = %d\n", tda18271_rf_cal[i].val, i);
  690. /* VHF_Low band only */
  691. if (tda18271_rf_cal[i].rfmax != 0) {
  692. regs[R_EB14] = tda18271_rf_cal[i].val;
  693. tda18271_write_regs(fe, R_EB14, 1);
  694. }
  695. /* Channel Configuration */
  696. switch (priv->mode) {
  697. case TDA18271_ANALOG:
  698. regs[R_EB22] = 0x2c;
  699. break;
  700. case TDA18271_DIGITAL:
  701. regs[R_EB22] = 0x37;
  702. break;
  703. }
  704. tda18271_write_regs(fe, R_EB22, 1);
  705. regs[R_EP1] |= 0x40; /* set dis power level on */
  706. /* set standard */
  707. regs[R_EP3] &= ~0x1f; /* clear std bits */
  708. /* see table 22 */
  709. regs[R_EP3] |= std;
  710. /* TO DO: *
  711. * ================ *
  712. * FM radio, 0x18 *
  713. * ATSC 6MHz, 0x1c *
  714. * DVB-T 6MHz, 0x1c *
  715. * DVB-T 7MHz, 0x1d *
  716. * DVB-T 8MHz, 0x1e *
  717. * QAM 6MHz, 0x1d *
  718. * QAM 8MHz, 0x1f */
  719. regs[R_EP4] &= ~0x03; /* set cal mode to normal */
  720. regs[R_EP4] &= ~0x1c; /* clear if level bits */
  721. switch (priv->mode) {
  722. case TDA18271_ANALOG:
  723. regs[R_MPD] &= ~0x80; /* IF notch = 0 */
  724. break;
  725. case TDA18271_DIGITAL:
  726. regs[R_EP4] |= 0x04;
  727. regs[R_MPD] |= 0x80;
  728. break;
  729. }
  730. regs[R_EP4] &= ~0x80; /* turn this bit on only for fm */
  731. /* FIXME: image rejection validity EP5[2:0] */
  732. /* calculate MAIN PLL */
  733. N = freq + ifc;
  734. i = 0;
  735. while ((tda18271_main_pll[i].lomax * 1000) < N) {
  736. if (tda18271_main_pll[i + 1].lomax == 0)
  737. break;
  738. i++;
  739. }
  740. dprintk(2, "main pll, pd = 0x%x, d = 0x%x, i = %d\n",
  741. tda18271_main_pll[i].pd, tda18271_main_pll[i].d, i);
  742. regs[R_MPD] = (0x7f & tda18271_main_pll[i].pd);
  743. switch (priv->mode) {
  744. case TDA18271_ANALOG:
  745. regs[R_MPD] &= ~0x08;
  746. break;
  747. case TDA18271_DIGITAL:
  748. regs[R_MPD] |= 0x08;
  749. break;
  750. }
  751. div = ((tda18271_main_pll[i].d * (N / 1000)) << 7) / 125;
  752. regs[R_MD1] = 0xff & (div >> 16);
  753. regs[R_MD2] = 0xff & (div >> 8);
  754. regs[R_MD3] = 0xff & div;
  755. tda18271_write_regs(fe, R_TM, 15);
  756. msleep(5);
  757. return 0;
  758. }
  759. /* ------------------------------------------------------------------ */
  760. static int tda18271_set_params(struct dvb_frontend *fe,
  761. struct dvb_frontend_parameters *params)
  762. {
  763. struct tda18271_priv *priv = fe->tuner_priv;
  764. u8 std;
  765. u32 bw, sgIF = 0;
  766. u32 freq = params->frequency;
  767. priv->mode = TDA18271_DIGITAL;
  768. /* see table 22 */
  769. if (fe->ops.info.type == FE_ATSC) {
  770. switch (params->u.vsb.modulation) {
  771. case VSB_8:
  772. case VSB_16:
  773. std = 0x1b; /* device-specific (spec says 0x1c) */
  774. sgIF = 5380000;
  775. break;
  776. case QAM_64:
  777. case QAM_256:
  778. std = 0x18; /* device-specific (spec says 0x1d) */
  779. sgIF = 4000000;
  780. break;
  781. default:
  782. printk(KERN_WARNING "%s: modulation not set!\n",
  783. __FUNCTION__);
  784. return -EINVAL;
  785. }
  786. freq += 1750000; /* Adjust to center (+1.75MHZ) */
  787. bw = 6000000;
  788. } else if (fe->ops.info.type == FE_OFDM) {
  789. switch (params->u.ofdm.bandwidth) {
  790. case BANDWIDTH_6_MHZ:
  791. std = 0x1c;
  792. bw = 6000000;
  793. break;
  794. case BANDWIDTH_7_MHZ:
  795. std = 0x1d;
  796. bw = 7000000;
  797. break;
  798. case BANDWIDTH_8_MHZ:
  799. std = 0x1e;
  800. bw = 8000000;
  801. break;
  802. default:
  803. printk(KERN_WARNING "%s: bandwidth not set!\n",
  804. __FUNCTION__);
  805. return -EINVAL;
  806. }
  807. } else {
  808. printk(KERN_WARNING "%s: modulation type not supported!\n",
  809. __FUNCTION__);
  810. return -EINVAL;
  811. }
  812. return tda18271_tune(fe, sgIF, freq, bw, std);
  813. }
  814. static int tda18271_set_analog_params(struct dvb_frontend *fe,
  815. struct analog_parameters *params)
  816. {
  817. struct tda18271_priv *priv = fe->tuner_priv;
  818. u8 std;
  819. unsigned int sgIF;
  820. char *mode;
  821. priv->mode = TDA18271_ANALOG;
  822. /* see table 22 */
  823. if (params->std & V4L2_STD_MN) {
  824. std = 0x0d;
  825. sgIF = 92;
  826. mode = "MN";
  827. } else if (params->std & V4L2_STD_B) {
  828. std = 0x0e;
  829. sgIF = 108;
  830. mode = "B";
  831. } else if (params->std & V4L2_STD_GH) {
  832. std = 0x0f;
  833. sgIF = 124;
  834. mode = "GH";
  835. } else if (params->std & V4L2_STD_PAL_I) {
  836. std = 0x0f;
  837. sgIF = 124;
  838. mode = "I";
  839. } else if (params->std & V4L2_STD_DK) {
  840. std = 0x0f;
  841. sgIF = 124;
  842. mode = "DK";
  843. } else if (params->std & V4L2_STD_SECAM_L) {
  844. std = 0x0f;
  845. sgIF = 124;
  846. mode = "L";
  847. } else if (params->std & V4L2_STD_SECAM_LC) {
  848. std = 0x0f;
  849. sgIF = 20;
  850. mode = "LC";
  851. } else {
  852. std = 0x0f;
  853. sgIF = 124;
  854. mode = "xx";
  855. }
  856. if (params->mode == V4L2_TUNER_RADIO)
  857. sgIF = 88; /* if frequency is 5.5 MHz */
  858. dprintk(1, "setting tda18271 to system %s\n", mode);
  859. return tda18271_tune(fe, sgIF * 62500, params->frequency * 62500,
  860. 0, std);
  861. }
  862. static int tda18271_release(struct dvb_frontend *fe)
  863. {
  864. kfree(fe->tuner_priv);
  865. fe->tuner_priv = NULL;
  866. return 0;
  867. }
  868. static int tda18271_get_frequency(struct dvb_frontend *fe, u32 *frequency)
  869. {
  870. struct tda18271_priv *priv = fe->tuner_priv;
  871. *frequency = priv->frequency;
  872. return 0;
  873. }
  874. static int tda18271_get_bandwidth(struct dvb_frontend *fe, u32 *bandwidth)
  875. {
  876. struct tda18271_priv *priv = fe->tuner_priv;
  877. *bandwidth = priv->bandwidth;
  878. return 0;
  879. }
  880. static struct dvb_tuner_ops tda18271_tuner_ops = {
  881. .info = {
  882. .name = "NXP TDA18271HD",
  883. .frequency_min = 45000000,
  884. .frequency_max = 864000000,
  885. .frequency_step = 62500
  886. },
  887. .set_params = tda18271_set_params,
  888. .set_analog_params = tda18271_set_analog_params,
  889. .release = tda18271_release,
  890. .get_frequency = tda18271_get_frequency,
  891. .get_bandwidth = tda18271_get_bandwidth,
  892. };
  893. struct dvb_frontend *tda18271_attach(struct dvb_frontend *fe, u8 addr,
  894. struct i2c_adapter *i2c)
  895. {
  896. struct tda18271_priv *priv = NULL;
  897. dprintk(1, "@ 0x%x\n", addr);
  898. priv = kzalloc(sizeof(struct tda18271_priv), GFP_KERNEL);
  899. if (priv == NULL)
  900. return NULL;
  901. priv->i2c_addr = addr;
  902. priv->i2c_adap = i2c;
  903. memcpy(&fe->ops.tuner_ops, &tda18271_tuner_ops,
  904. sizeof(struct dvb_tuner_ops));
  905. fe->tuner_priv = priv;
  906. return fe;
  907. }
  908. EXPORT_SYMBOL_GPL(tda18271_attach);
  909. MODULE_DESCRIPTION("NXP TDA18271HD analog / digital tuner driver");
  910. MODULE_AUTHOR("Michael Krufky <mkrufky@linuxtv.org>");
  911. MODULE_LICENSE("GPL");
  912. /*
  913. * Overrides for Emacs so that we follow Linus's tabbing style.
  914. * ---------------------------------------------------------------------------
  915. * Local variables:
  916. * c-basic-offset: 8
  917. * End:
  918. */