wm8994.c 94 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. #define WM8994_NUM_DRC 3
  38. #define WM8994_NUM_EQ 3
  39. static int wm8994_drc_base[] = {
  40. WM8994_AIF1_DRC1_1,
  41. WM8994_AIF1_DRC2_1,
  42. WM8994_AIF2_DRC_1,
  43. };
  44. static int wm8994_retune_mobile_base[] = {
  45. WM8994_AIF1_DAC1_EQ_GAINS_1,
  46. WM8994_AIF1_DAC2_EQ_GAINS_1,
  47. WM8994_AIF2_EQ_GAINS_1,
  48. };
  49. static int wm8994_readable(struct snd_soc_codec *codec, unsigned int reg)
  50. {
  51. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  52. struct wm8994 *control = wm8994->control_data;
  53. switch (reg) {
  54. case WM8994_GPIO_1:
  55. case WM8994_GPIO_2:
  56. case WM8994_GPIO_3:
  57. case WM8994_GPIO_4:
  58. case WM8994_GPIO_5:
  59. case WM8994_GPIO_6:
  60. case WM8994_GPIO_7:
  61. case WM8994_GPIO_8:
  62. case WM8994_GPIO_9:
  63. case WM8994_GPIO_10:
  64. case WM8994_GPIO_11:
  65. case WM8994_INTERRUPT_STATUS_1:
  66. case WM8994_INTERRUPT_STATUS_2:
  67. case WM8994_INTERRUPT_RAW_STATUS_2:
  68. return 1;
  69. case WM8958_DSP2_PROGRAM:
  70. case WM8958_DSP2_CONFIG:
  71. case WM8958_DSP2_EXECCONTROL:
  72. if (control->type == WM8958)
  73. return 1;
  74. else
  75. return 0;
  76. default:
  77. break;
  78. }
  79. if (reg >= WM8994_CACHE_SIZE)
  80. return 0;
  81. return wm8994_access_masks[reg].readable != 0;
  82. }
  83. static int wm8994_volatile(struct snd_soc_codec *codec, unsigned int reg)
  84. {
  85. if (reg >= WM8994_CACHE_SIZE)
  86. return 1;
  87. switch (reg) {
  88. case WM8994_SOFTWARE_RESET:
  89. case WM8994_CHIP_REVISION:
  90. case WM8994_DC_SERVO_1:
  91. case WM8994_DC_SERVO_READBACK:
  92. case WM8994_RATE_STATUS:
  93. case WM8994_LDO_1:
  94. case WM8994_LDO_2:
  95. case WM8958_DSP2_EXECCONTROL:
  96. case WM8958_MIC_DETECT_3:
  97. return 1;
  98. default:
  99. return 0;
  100. }
  101. }
  102. static int wm8994_write(struct snd_soc_codec *codec, unsigned int reg,
  103. unsigned int value)
  104. {
  105. int ret;
  106. BUG_ON(reg > WM8994_MAX_REGISTER);
  107. if (!wm8994_volatile(codec, reg)) {
  108. ret = snd_soc_cache_write(codec, reg, value);
  109. if (ret != 0)
  110. dev_err(codec->dev, "Cache write to %x failed: %d\n",
  111. reg, ret);
  112. }
  113. return wm8994_reg_write(codec->control_data, reg, value);
  114. }
  115. static unsigned int wm8994_read(struct snd_soc_codec *codec,
  116. unsigned int reg)
  117. {
  118. unsigned int val;
  119. int ret;
  120. BUG_ON(reg > WM8994_MAX_REGISTER);
  121. if (!wm8994_volatile(codec, reg) && wm8994_readable(codec, reg) &&
  122. reg < codec->driver->reg_cache_size) {
  123. ret = snd_soc_cache_read(codec, reg, &val);
  124. if (ret >= 0)
  125. return val;
  126. else
  127. dev_err(codec->dev, "Cache read from %x failed: %d\n",
  128. reg, ret);
  129. }
  130. return wm8994_reg_read(codec->control_data, reg);
  131. }
  132. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  133. {
  134. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  135. int rate;
  136. int reg1 = 0;
  137. int offset;
  138. if (aif)
  139. offset = 4;
  140. else
  141. offset = 0;
  142. switch (wm8994->sysclk[aif]) {
  143. case WM8994_SYSCLK_MCLK1:
  144. rate = wm8994->mclk[0];
  145. break;
  146. case WM8994_SYSCLK_MCLK2:
  147. reg1 |= 0x8;
  148. rate = wm8994->mclk[1];
  149. break;
  150. case WM8994_SYSCLK_FLL1:
  151. reg1 |= 0x10;
  152. rate = wm8994->fll[0].out;
  153. break;
  154. case WM8994_SYSCLK_FLL2:
  155. reg1 |= 0x18;
  156. rate = wm8994->fll[1].out;
  157. break;
  158. default:
  159. return -EINVAL;
  160. }
  161. if (rate >= 13500000) {
  162. rate /= 2;
  163. reg1 |= WM8994_AIF1CLK_DIV;
  164. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  165. aif + 1, rate);
  166. }
  167. wm8994->aifclk[aif] = rate;
  168. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  169. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  170. reg1);
  171. return 0;
  172. }
  173. static int configure_clock(struct snd_soc_codec *codec)
  174. {
  175. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  176. int old, new;
  177. /* Bring up the AIF clocks first */
  178. configure_aif_clock(codec, 0);
  179. configure_aif_clock(codec, 1);
  180. /* Then switch CLK_SYS over to the higher of them; a change
  181. * can only happen as a result of a clocking change which can
  182. * only be made outside of DAPM so we can safely redo the
  183. * clocking.
  184. */
  185. /* If they're equal it doesn't matter which is used */
  186. if (wm8994->aifclk[0] == wm8994->aifclk[1])
  187. return 0;
  188. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  189. new = WM8994_SYSCLK_SRC;
  190. else
  191. new = 0;
  192. old = snd_soc_read(codec, WM8994_CLOCKING_1) & WM8994_SYSCLK_SRC;
  193. /* If there's no change then we're done. */
  194. if (old == new)
  195. return 0;
  196. snd_soc_update_bits(codec, WM8994_CLOCKING_1, WM8994_SYSCLK_SRC, new);
  197. snd_soc_dapm_sync(&codec->dapm);
  198. return 0;
  199. }
  200. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  201. struct snd_soc_dapm_widget *sink)
  202. {
  203. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  204. const char *clk;
  205. /* Check what we're currently using for CLK_SYS */
  206. if (reg & WM8994_SYSCLK_SRC)
  207. clk = "AIF2CLK";
  208. else
  209. clk = "AIF1CLK";
  210. return strcmp(source->name, clk) == 0;
  211. }
  212. static const char *sidetone_hpf_text[] = {
  213. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  214. };
  215. static const struct soc_enum sidetone_hpf =
  216. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  217. static const char *adc_hpf_text[] = {
  218. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  219. };
  220. static const struct soc_enum aif1adc1_hpf =
  221. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  222. static const struct soc_enum aif1adc2_hpf =
  223. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  224. static const struct soc_enum aif2adc_hpf =
  225. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  226. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  227. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  228. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  229. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  230. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  231. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  232. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  233. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  234. .put = wm8994_put_drc_sw, \
  235. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  236. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  237. struct snd_ctl_elem_value *ucontrol)
  238. {
  239. struct soc_mixer_control *mc =
  240. (struct soc_mixer_control *)kcontrol->private_value;
  241. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  242. int mask, ret;
  243. /* Can't enable both ADC and DAC paths simultaneously */
  244. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  245. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  246. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  247. else
  248. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  249. ret = snd_soc_read(codec, mc->reg);
  250. if (ret < 0)
  251. return ret;
  252. if (ret & mask)
  253. return -EINVAL;
  254. return snd_soc_put_volsw(kcontrol, ucontrol);
  255. }
  256. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  257. {
  258. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  259. struct wm8994_pdata *pdata = wm8994->pdata;
  260. int base = wm8994_drc_base[drc];
  261. int cfg = wm8994->drc_cfg[drc];
  262. int save, i;
  263. /* Save any enables; the configuration should clear them. */
  264. save = snd_soc_read(codec, base);
  265. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  266. WM8994_AIF1ADC1R_DRC_ENA;
  267. for (i = 0; i < WM8994_DRC_REGS; i++)
  268. snd_soc_update_bits(codec, base + i, 0xffff,
  269. pdata->drc_cfgs[cfg].regs[i]);
  270. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  271. WM8994_AIF1ADC1L_DRC_ENA |
  272. WM8994_AIF1ADC1R_DRC_ENA, save);
  273. }
  274. /* Icky as hell but saves code duplication */
  275. static int wm8994_get_drc(const char *name)
  276. {
  277. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  278. return 0;
  279. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  280. return 1;
  281. if (strcmp(name, "AIF2DRC Mode") == 0)
  282. return 2;
  283. return -EINVAL;
  284. }
  285. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  286. struct snd_ctl_elem_value *ucontrol)
  287. {
  288. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  289. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  290. struct wm8994_pdata *pdata = wm8994->pdata;
  291. int drc = wm8994_get_drc(kcontrol->id.name);
  292. int value = ucontrol->value.integer.value[0];
  293. if (drc < 0)
  294. return drc;
  295. if (value >= pdata->num_drc_cfgs)
  296. return -EINVAL;
  297. wm8994->drc_cfg[drc] = value;
  298. wm8994_set_drc(codec, drc);
  299. return 0;
  300. }
  301. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  302. struct snd_ctl_elem_value *ucontrol)
  303. {
  304. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  305. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  306. int drc = wm8994_get_drc(kcontrol->id.name);
  307. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  308. return 0;
  309. }
  310. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  311. {
  312. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  313. struct wm8994_pdata *pdata = wm8994->pdata;
  314. int base = wm8994_retune_mobile_base[block];
  315. int iface, best, best_val, save, i, cfg;
  316. if (!pdata || !wm8994->num_retune_mobile_texts)
  317. return;
  318. switch (block) {
  319. case 0:
  320. case 1:
  321. iface = 0;
  322. break;
  323. case 2:
  324. iface = 1;
  325. break;
  326. default:
  327. return;
  328. }
  329. /* Find the version of the currently selected configuration
  330. * with the nearest sample rate. */
  331. cfg = wm8994->retune_mobile_cfg[block];
  332. best = 0;
  333. best_val = INT_MAX;
  334. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  335. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  336. wm8994->retune_mobile_texts[cfg]) == 0 &&
  337. abs(pdata->retune_mobile_cfgs[i].rate
  338. - wm8994->dac_rates[iface]) < best_val) {
  339. best = i;
  340. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  341. - wm8994->dac_rates[iface]);
  342. }
  343. }
  344. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  345. block,
  346. pdata->retune_mobile_cfgs[best].name,
  347. pdata->retune_mobile_cfgs[best].rate,
  348. wm8994->dac_rates[iface]);
  349. /* The EQ will be disabled while reconfiguring it, remember the
  350. * current configuration.
  351. */
  352. save = snd_soc_read(codec, base);
  353. save &= WM8994_AIF1DAC1_EQ_ENA;
  354. for (i = 0; i < WM8994_EQ_REGS; i++)
  355. snd_soc_update_bits(codec, base + i, 0xffff,
  356. pdata->retune_mobile_cfgs[best].regs[i]);
  357. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  358. }
  359. /* Icky as hell but saves code duplication */
  360. static int wm8994_get_retune_mobile_block(const char *name)
  361. {
  362. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  363. return 0;
  364. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  365. return 1;
  366. if (strcmp(name, "AIF2 EQ Mode") == 0)
  367. return 2;
  368. return -EINVAL;
  369. }
  370. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  371. struct snd_ctl_elem_value *ucontrol)
  372. {
  373. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  374. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  375. struct wm8994_pdata *pdata = wm8994->pdata;
  376. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  377. int value = ucontrol->value.integer.value[0];
  378. if (block < 0)
  379. return block;
  380. if (value >= pdata->num_retune_mobile_cfgs)
  381. return -EINVAL;
  382. wm8994->retune_mobile_cfg[block] = value;
  383. wm8994_set_retune_mobile(codec, block);
  384. return 0;
  385. }
  386. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  387. struct snd_ctl_elem_value *ucontrol)
  388. {
  389. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  390. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  391. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  392. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  393. return 0;
  394. }
  395. static const char *aif_chan_src_text[] = {
  396. "Left", "Right"
  397. };
  398. static const struct soc_enum aif1adcl_src =
  399. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  400. static const struct soc_enum aif1adcr_src =
  401. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  402. static const struct soc_enum aif2adcl_src =
  403. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  404. static const struct soc_enum aif2adcr_src =
  405. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  406. static const struct soc_enum aif1dacl_src =
  407. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  408. static const struct soc_enum aif1dacr_src =
  409. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  410. static const struct soc_enum aif2dacl_src =
  411. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  412. static const struct soc_enum aif2dacr_src =
  413. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  414. static const char *osr_text[] = {
  415. "Low Power", "High Performance",
  416. };
  417. static const struct soc_enum dac_osr =
  418. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  419. static const struct soc_enum adc_osr =
  420. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  421. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  422. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  423. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  424. 1, 119, 0, digital_tlv),
  425. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  426. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  427. 1, 119, 0, digital_tlv),
  428. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  429. WM8994_AIF2_ADC_RIGHT_VOLUME,
  430. 1, 119, 0, digital_tlv),
  431. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  432. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  433. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  434. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  435. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  436. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  437. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  438. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  439. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  440. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  441. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  442. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  443. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  444. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  445. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  446. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  447. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  448. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  449. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  450. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  451. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  452. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  453. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  454. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  455. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  456. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  457. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  458. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  459. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  460. 5, 12, 0, st_tlv),
  461. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  462. 0, 12, 0, st_tlv),
  463. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  464. 5, 12, 0, st_tlv),
  465. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  466. 0, 12, 0, st_tlv),
  467. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  468. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  469. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  470. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  471. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  472. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  473. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  474. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  475. SOC_ENUM("ADC OSR", adc_osr),
  476. SOC_ENUM("DAC OSR", dac_osr),
  477. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  478. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  479. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  480. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  481. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  482. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  483. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  484. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  485. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  486. 6, 1, 1, wm_hubs_spkmix_tlv),
  487. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  488. 2, 1, 1, wm_hubs_spkmix_tlv),
  489. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  490. 6, 1, 1, wm_hubs_spkmix_tlv),
  491. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  492. 2, 1, 1, wm_hubs_spkmix_tlv),
  493. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  494. 10, 15, 0, wm8994_3d_tlv),
  495. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  496. 8, 1, 0),
  497. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  498. 10, 15, 0, wm8994_3d_tlv),
  499. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  500. 8, 1, 0),
  501. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  502. 10, 15, 0, wm8994_3d_tlv),
  503. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  504. 8, 1, 0),
  505. };
  506. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  507. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  508. eq_tlv),
  509. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  510. eq_tlv),
  511. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  512. eq_tlv),
  513. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  514. eq_tlv),
  515. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  516. eq_tlv),
  517. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  518. eq_tlv),
  519. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  520. eq_tlv),
  521. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  522. eq_tlv),
  523. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  524. eq_tlv),
  525. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  526. eq_tlv),
  527. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  528. eq_tlv),
  529. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  530. eq_tlv),
  531. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  532. eq_tlv),
  533. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  534. eq_tlv),
  535. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  536. eq_tlv),
  537. };
  538. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  539. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  540. };
  541. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  542. struct snd_kcontrol *kcontrol, int event)
  543. {
  544. struct snd_soc_codec *codec = w->codec;
  545. switch (event) {
  546. case SND_SOC_DAPM_PRE_PMU:
  547. return configure_clock(codec);
  548. case SND_SOC_DAPM_POST_PMD:
  549. configure_clock(codec);
  550. break;
  551. }
  552. return 0;
  553. }
  554. static void wm8994_update_class_w(struct snd_soc_codec *codec)
  555. {
  556. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  557. int enable = 1;
  558. int source = 0; /* GCC flow analysis can't track enable */
  559. int reg, reg_r;
  560. /* Only support direct DAC->headphone paths */
  561. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
  562. if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
  563. dev_vdbg(codec->dev, "HPL connected to output mixer\n");
  564. enable = 0;
  565. }
  566. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
  567. if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
  568. dev_vdbg(codec->dev, "HPR connected to output mixer\n");
  569. enable = 0;
  570. }
  571. /* We also need the same setting for L/R and only one path */
  572. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  573. switch (reg) {
  574. case WM8994_AIF2DACL_TO_DAC1L:
  575. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  576. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  577. break;
  578. case WM8994_AIF1DAC2L_TO_DAC1L:
  579. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  580. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  581. break;
  582. case WM8994_AIF1DAC1L_TO_DAC1L:
  583. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  584. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  585. break;
  586. default:
  587. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  588. enable = 0;
  589. break;
  590. }
  591. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  592. if (reg_r != reg) {
  593. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  594. enable = 0;
  595. }
  596. if (enable) {
  597. dev_dbg(codec->dev, "Class W enabled\n");
  598. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  599. WM8994_CP_DYN_PWR |
  600. WM8994_CP_DYN_SRC_SEL_MASK,
  601. source | WM8994_CP_DYN_PWR);
  602. wm8994->hubs.class_w = true;
  603. } else {
  604. dev_dbg(codec->dev, "Class W disabled\n");
  605. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  606. WM8994_CP_DYN_PWR, 0);
  607. wm8994->hubs.class_w = false;
  608. }
  609. }
  610. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  611. struct snd_kcontrol *kcontrol, int event)
  612. {
  613. struct snd_soc_codec *codec = w->codec;
  614. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  615. switch (event) {
  616. case SND_SOC_DAPM_PRE_PMU:
  617. if (wm8994->aif1clk_enable) {
  618. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  619. WM8994_AIF1CLK_ENA_MASK,
  620. WM8994_AIF1CLK_ENA);
  621. wm8994->aif1clk_enable = 0;
  622. }
  623. if (wm8994->aif2clk_enable) {
  624. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  625. WM8994_AIF2CLK_ENA_MASK,
  626. WM8994_AIF2CLK_ENA);
  627. wm8994->aif2clk_enable = 0;
  628. }
  629. break;
  630. }
  631. /* We may also have postponed startup of DSP, handle that. */
  632. wm8958_aif_ev(w, kcontrol, event);
  633. return 0;
  634. }
  635. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  636. struct snd_kcontrol *kcontrol, int event)
  637. {
  638. struct snd_soc_codec *codec = w->codec;
  639. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  640. switch (event) {
  641. case SND_SOC_DAPM_POST_PMD:
  642. if (wm8994->aif1clk_disable) {
  643. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  644. WM8994_AIF1CLK_ENA_MASK, 0);
  645. wm8994->aif1clk_disable = 0;
  646. }
  647. if (wm8994->aif2clk_disable) {
  648. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  649. WM8994_AIF2CLK_ENA_MASK, 0);
  650. wm8994->aif2clk_disable = 0;
  651. }
  652. break;
  653. }
  654. return 0;
  655. }
  656. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  657. struct snd_kcontrol *kcontrol, int event)
  658. {
  659. struct snd_soc_codec *codec = w->codec;
  660. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  661. switch (event) {
  662. case SND_SOC_DAPM_PRE_PMU:
  663. wm8994->aif1clk_enable = 1;
  664. break;
  665. case SND_SOC_DAPM_POST_PMD:
  666. wm8994->aif1clk_disable = 1;
  667. break;
  668. }
  669. return 0;
  670. }
  671. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  672. struct snd_kcontrol *kcontrol, int event)
  673. {
  674. struct snd_soc_codec *codec = w->codec;
  675. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  676. switch (event) {
  677. case SND_SOC_DAPM_PRE_PMU:
  678. wm8994->aif2clk_enable = 1;
  679. break;
  680. case SND_SOC_DAPM_POST_PMD:
  681. wm8994->aif2clk_disable = 1;
  682. break;
  683. }
  684. return 0;
  685. }
  686. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  687. struct snd_kcontrol *kcontrol, int event)
  688. {
  689. late_enable_ev(w, kcontrol, event);
  690. return 0;
  691. }
  692. static int micbias_ev(struct snd_soc_dapm_widget *w,
  693. struct snd_kcontrol *kcontrol, int event)
  694. {
  695. late_enable_ev(w, kcontrol, event);
  696. return 0;
  697. }
  698. static int dac_ev(struct snd_soc_dapm_widget *w,
  699. struct snd_kcontrol *kcontrol, int event)
  700. {
  701. struct snd_soc_codec *codec = w->codec;
  702. unsigned int mask = 1 << w->shift;
  703. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  704. mask, mask);
  705. return 0;
  706. }
  707. static const char *hp_mux_text[] = {
  708. "Mixer",
  709. "DAC",
  710. };
  711. #define WM8994_HP_ENUM(xname, xenum) \
  712. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  713. .info = snd_soc_info_enum_double, \
  714. .get = snd_soc_dapm_get_enum_double, \
  715. .put = wm8994_put_hp_enum, \
  716. .private_value = (unsigned long)&xenum }
  717. static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
  718. struct snd_ctl_elem_value *ucontrol)
  719. {
  720. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  721. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  722. struct snd_soc_codec *codec = w->codec;
  723. int ret;
  724. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  725. wm8994_update_class_w(codec);
  726. return ret;
  727. }
  728. static const struct soc_enum hpl_enum =
  729. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
  730. static const struct snd_kcontrol_new hpl_mux =
  731. WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
  732. static const struct soc_enum hpr_enum =
  733. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
  734. static const struct snd_kcontrol_new hpr_mux =
  735. WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
  736. static const char *adc_mux_text[] = {
  737. "ADC",
  738. "DMIC",
  739. };
  740. static const struct soc_enum adc_enum =
  741. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  742. static const struct snd_kcontrol_new adcl_mux =
  743. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  744. static const struct snd_kcontrol_new adcr_mux =
  745. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  746. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  747. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  748. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  749. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  750. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  751. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  752. };
  753. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  754. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  755. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  756. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  757. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  758. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  759. };
  760. /* Debugging; dump chip status after DAPM transitions */
  761. static int post_ev(struct snd_soc_dapm_widget *w,
  762. struct snd_kcontrol *kcontrol, int event)
  763. {
  764. struct snd_soc_codec *codec = w->codec;
  765. dev_dbg(codec->dev, "SRC status: %x\n",
  766. snd_soc_read(codec,
  767. WM8994_RATE_STATUS));
  768. return 0;
  769. }
  770. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  771. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  772. 1, 1, 0),
  773. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  774. 0, 1, 0),
  775. };
  776. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  777. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  778. 1, 1, 0),
  779. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  780. 0, 1, 0),
  781. };
  782. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  783. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  784. 1, 1, 0),
  785. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  786. 0, 1, 0),
  787. };
  788. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  789. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  790. 1, 1, 0),
  791. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  792. 0, 1, 0),
  793. };
  794. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  795. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  796. 5, 1, 0),
  797. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  798. 4, 1, 0),
  799. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  800. 2, 1, 0),
  801. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  802. 1, 1, 0),
  803. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  804. 0, 1, 0),
  805. };
  806. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  807. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  808. 5, 1, 0),
  809. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  810. 4, 1, 0),
  811. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  812. 2, 1, 0),
  813. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  814. 1, 1, 0),
  815. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  816. 0, 1, 0),
  817. };
  818. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  819. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  820. .info = snd_soc_info_volsw, \
  821. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  822. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  823. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  824. struct snd_ctl_elem_value *ucontrol)
  825. {
  826. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  827. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  828. struct snd_soc_codec *codec = w->codec;
  829. int ret;
  830. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  831. wm8994_update_class_w(codec);
  832. return ret;
  833. }
  834. static const struct snd_kcontrol_new dac1l_mix[] = {
  835. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  836. 5, 1, 0),
  837. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  838. 4, 1, 0),
  839. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  840. 2, 1, 0),
  841. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  842. 1, 1, 0),
  843. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  844. 0, 1, 0),
  845. };
  846. static const struct snd_kcontrol_new dac1r_mix[] = {
  847. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  848. 5, 1, 0),
  849. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  850. 4, 1, 0),
  851. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  852. 2, 1, 0),
  853. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  854. 1, 1, 0),
  855. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  856. 0, 1, 0),
  857. };
  858. static const char *sidetone_text[] = {
  859. "ADC/DMIC1", "DMIC2",
  860. };
  861. static const struct soc_enum sidetone1_enum =
  862. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  863. static const struct snd_kcontrol_new sidetone1_mux =
  864. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  865. static const struct soc_enum sidetone2_enum =
  866. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  867. static const struct snd_kcontrol_new sidetone2_mux =
  868. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  869. static const char *aif1dac_text[] = {
  870. "AIF1DACDAT", "AIF3DACDAT",
  871. };
  872. static const struct soc_enum aif1dac_enum =
  873. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  874. static const struct snd_kcontrol_new aif1dac_mux =
  875. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  876. static const char *aif2dac_text[] = {
  877. "AIF2DACDAT", "AIF3DACDAT",
  878. };
  879. static const struct soc_enum aif2dac_enum =
  880. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  881. static const struct snd_kcontrol_new aif2dac_mux =
  882. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  883. static const char *aif2adc_text[] = {
  884. "AIF2ADCDAT", "AIF3DACDAT",
  885. };
  886. static const struct soc_enum aif2adc_enum =
  887. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  888. static const struct snd_kcontrol_new aif2adc_mux =
  889. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  890. static const char *aif3adc_text[] = {
  891. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  892. };
  893. static const struct soc_enum wm8994_aif3adc_enum =
  894. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  895. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  896. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  897. static const struct soc_enum wm8958_aif3adc_enum =
  898. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  899. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  900. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  901. static const char *mono_pcm_out_text[] = {
  902. "None", "AIF2ADCL", "AIF2ADCR",
  903. };
  904. static const struct soc_enum mono_pcm_out_enum =
  905. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  906. static const struct snd_kcontrol_new mono_pcm_out_mux =
  907. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  908. static const char *aif2dac_src_text[] = {
  909. "AIF2", "AIF3",
  910. };
  911. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  912. static const struct soc_enum aif2dacl_src_enum =
  913. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  914. static const struct snd_kcontrol_new aif2dacl_src_mux =
  915. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  916. static const struct soc_enum aif2dacr_src_enum =
  917. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  918. static const struct snd_kcontrol_new aif2dacr_src_mux =
  919. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  920. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  921. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
  922. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  923. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
  924. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  925. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  926. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  927. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  928. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  929. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  930. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  931. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  932. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  933. SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
  934. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  935. SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  936. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
  937. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  938. SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  939. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
  940. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  941. SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux,
  942. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  943. SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux,
  944. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  945. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  946. };
  947. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  948. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
  949. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
  950. SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
  951. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  952. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  953. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  954. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  955. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
  956. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
  957. };
  958. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  959. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  960. dac_ev, SND_SOC_DAPM_PRE_PMU),
  961. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  962. dac_ev, SND_SOC_DAPM_PRE_PMU),
  963. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  964. dac_ev, SND_SOC_DAPM_PRE_PMU),
  965. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  966. dac_ev, SND_SOC_DAPM_PRE_PMU),
  967. };
  968. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  969. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  970. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  971. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  972. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  973. };
  974. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  975. SND_SOC_DAPM_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  976. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  977. SND_SOC_DAPM_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  978. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  979. };
  980. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  981. SND_SOC_DAPM_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  982. SND_SOC_DAPM_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  983. };
  984. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  985. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  986. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  987. SND_SOC_DAPM_INPUT("Clock"),
  988. SND_SOC_DAPM_MICBIAS("MICBIAS", WM8994_MICBIAS, 2, 0),
  989. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  990. SND_SOC_DAPM_PRE_PMU),
  991. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  992. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  993. SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
  994. SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
  995. SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
  996. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  997. 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
  998. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  999. 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
  1000. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1001. WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
  1002. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1003. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1004. WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
  1005. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1006. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1007. 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
  1008. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1009. 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
  1010. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1011. WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
  1012. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1013. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1014. WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
  1015. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1016. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1017. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1018. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1019. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1020. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1021. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1022. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1023. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1024. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1025. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1026. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1027. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1028. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1029. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1030. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1031. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1032. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1033. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1034. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1035. WM8994_POWER_MANAGEMENT_4, 13, 0),
  1036. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1037. WM8994_POWER_MANAGEMENT_4, 12, 0),
  1038. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1039. WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
  1040. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1041. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1042. WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
  1043. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1044. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1045. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  1046. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1047. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  1048. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1049. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1050. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1051. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
  1052. SND_SOC_DAPM_AIF_IN("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
  1053. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1054. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1055. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1056. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1057. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1058. /* Power is done with the muxes since the ADC power also controls the
  1059. * downsampling chain, the chip will automatically manage the analogue
  1060. * specific portions.
  1061. */
  1062. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1063. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1064. SND_SOC_DAPM_POST("Debug log", post_ev),
  1065. };
  1066. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1067. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1068. };
  1069. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1070. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1071. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1072. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1073. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1074. };
  1075. static const struct snd_soc_dapm_route intercon[] = {
  1076. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1077. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1078. { "DSP1CLK", NULL, "CLK_SYS" },
  1079. { "DSP2CLK", NULL, "CLK_SYS" },
  1080. { "DSPINTCLK", NULL, "CLK_SYS" },
  1081. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1082. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1083. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1084. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1085. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1086. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1087. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1088. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1089. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1090. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1091. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1092. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1093. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1094. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1095. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1096. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1097. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1098. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1099. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1100. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1101. { "AIF2ADCL", NULL, "AIF2CLK" },
  1102. { "AIF2ADCL", NULL, "DSP2CLK" },
  1103. { "AIF2ADCR", NULL, "AIF2CLK" },
  1104. { "AIF2ADCR", NULL, "DSP2CLK" },
  1105. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1106. { "AIF2DACL", NULL, "AIF2CLK" },
  1107. { "AIF2DACL", NULL, "DSP2CLK" },
  1108. { "AIF2DACR", NULL, "AIF2CLK" },
  1109. { "AIF2DACR", NULL, "DSP2CLK" },
  1110. { "AIF2DACR", NULL, "DSPINTCLK" },
  1111. { "DMIC1L", NULL, "DMIC1DAT" },
  1112. { "DMIC1L", NULL, "CLK_SYS" },
  1113. { "DMIC1R", NULL, "DMIC1DAT" },
  1114. { "DMIC1R", NULL, "CLK_SYS" },
  1115. { "DMIC2L", NULL, "DMIC2DAT" },
  1116. { "DMIC2L", NULL, "CLK_SYS" },
  1117. { "DMIC2R", NULL, "DMIC2DAT" },
  1118. { "DMIC2R", NULL, "CLK_SYS" },
  1119. { "ADCL", NULL, "AIF1CLK" },
  1120. { "ADCL", NULL, "DSP1CLK" },
  1121. { "ADCL", NULL, "DSPINTCLK" },
  1122. { "ADCR", NULL, "AIF1CLK" },
  1123. { "ADCR", NULL, "DSP1CLK" },
  1124. { "ADCR", NULL, "DSPINTCLK" },
  1125. { "ADCL Mux", "ADC", "ADCL" },
  1126. { "ADCL Mux", "DMIC", "DMIC1L" },
  1127. { "ADCR Mux", "ADC", "ADCR" },
  1128. { "ADCR Mux", "DMIC", "DMIC1R" },
  1129. { "DAC1L", NULL, "AIF1CLK" },
  1130. { "DAC1L", NULL, "DSP1CLK" },
  1131. { "DAC1L", NULL, "DSPINTCLK" },
  1132. { "DAC1R", NULL, "AIF1CLK" },
  1133. { "DAC1R", NULL, "DSP1CLK" },
  1134. { "DAC1R", NULL, "DSPINTCLK" },
  1135. { "DAC2L", NULL, "AIF2CLK" },
  1136. { "DAC2L", NULL, "DSP2CLK" },
  1137. { "DAC2L", NULL, "DSPINTCLK" },
  1138. { "DAC2R", NULL, "AIF2DACR" },
  1139. { "DAC2R", NULL, "AIF2CLK" },
  1140. { "DAC2R", NULL, "DSP2CLK" },
  1141. { "DAC2R", NULL, "DSPINTCLK" },
  1142. { "TOCLK", NULL, "CLK_SYS" },
  1143. /* AIF1 outputs */
  1144. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1145. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1146. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1147. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1148. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1149. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1150. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1151. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1152. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1153. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1154. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1155. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1156. /* Pin level routing for AIF3 */
  1157. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1158. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1159. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1160. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1161. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1162. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1163. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1164. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1165. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1166. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1167. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1168. /* DAC1 inputs */
  1169. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1170. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1171. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1172. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1173. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1174. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1175. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1176. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1177. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1178. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1179. /* DAC2/AIF2 outputs */
  1180. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1181. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1182. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1183. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1184. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1185. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1186. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1187. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1188. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1189. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1190. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1191. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1192. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1193. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1194. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1195. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1196. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1197. /* AIF3 output */
  1198. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1199. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1200. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1201. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1202. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1203. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1204. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1205. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1206. /* Sidetone */
  1207. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1208. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1209. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1210. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1211. /* Output stages */
  1212. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1213. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1214. { "SPKL", "DAC1 Switch", "DAC1L" },
  1215. { "SPKL", "DAC2 Switch", "DAC2L" },
  1216. { "SPKR", "DAC1 Switch", "DAC1R" },
  1217. { "SPKR", "DAC2 Switch", "DAC2R" },
  1218. { "Left Headphone Mux", "DAC", "DAC1L" },
  1219. { "Right Headphone Mux", "DAC", "DAC1R" },
  1220. };
  1221. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1222. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1223. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1224. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1225. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1226. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1227. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1228. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1229. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1230. };
  1231. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1232. { "DAC1L", NULL, "DAC1L Mixer" },
  1233. { "DAC1R", NULL, "DAC1R Mixer" },
  1234. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1235. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1236. };
  1237. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1238. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1239. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1240. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1241. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1242. { "MICBIAS", NULL, "CLK_SYS" },
  1243. { "MICBIAS", NULL, "MICBIAS Supply" },
  1244. };
  1245. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1246. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1247. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1248. };
  1249. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1250. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1251. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1252. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1253. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1254. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1255. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1256. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1257. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1258. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1259. };
  1260. /* The size in bits of the FLL divide multiplied by 10
  1261. * to allow rounding later */
  1262. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1263. struct fll_div {
  1264. u16 outdiv;
  1265. u16 n;
  1266. u16 k;
  1267. u16 clk_ref_div;
  1268. u16 fll_fratio;
  1269. };
  1270. static int wm8994_get_fll_config(struct fll_div *fll,
  1271. int freq_in, int freq_out)
  1272. {
  1273. u64 Kpart;
  1274. unsigned int K, Ndiv, Nmod;
  1275. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1276. /* Scale the input frequency down to <= 13.5MHz */
  1277. fll->clk_ref_div = 0;
  1278. while (freq_in > 13500000) {
  1279. fll->clk_ref_div++;
  1280. freq_in /= 2;
  1281. if (fll->clk_ref_div > 3)
  1282. return -EINVAL;
  1283. }
  1284. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1285. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1286. fll->outdiv = 3;
  1287. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1288. fll->outdiv++;
  1289. if (fll->outdiv > 63)
  1290. return -EINVAL;
  1291. }
  1292. freq_out *= fll->outdiv + 1;
  1293. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1294. if (freq_in > 1000000) {
  1295. fll->fll_fratio = 0;
  1296. } else if (freq_in > 256000) {
  1297. fll->fll_fratio = 1;
  1298. freq_in *= 2;
  1299. } else if (freq_in > 128000) {
  1300. fll->fll_fratio = 2;
  1301. freq_in *= 4;
  1302. } else if (freq_in > 64000) {
  1303. fll->fll_fratio = 3;
  1304. freq_in *= 8;
  1305. } else {
  1306. fll->fll_fratio = 4;
  1307. freq_in *= 16;
  1308. }
  1309. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1310. /* Now, calculate N.K */
  1311. Ndiv = freq_out / freq_in;
  1312. fll->n = Ndiv;
  1313. Nmod = freq_out % freq_in;
  1314. pr_debug("Nmod=%d\n", Nmod);
  1315. /* Calculate fractional part - scale up so we can round. */
  1316. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1317. do_div(Kpart, freq_in);
  1318. K = Kpart & 0xFFFFFFFF;
  1319. if ((K % 10) >= 5)
  1320. K += 5;
  1321. /* Move down to proper range now rounding is done */
  1322. fll->k = K / 10;
  1323. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1324. return 0;
  1325. }
  1326. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1327. unsigned int freq_in, unsigned int freq_out)
  1328. {
  1329. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1330. int reg_offset, ret;
  1331. struct fll_div fll;
  1332. u16 reg, aif1, aif2;
  1333. unsigned long timeout;
  1334. aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
  1335. & WM8994_AIF1CLK_ENA;
  1336. aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
  1337. & WM8994_AIF2CLK_ENA;
  1338. switch (id) {
  1339. case WM8994_FLL1:
  1340. reg_offset = 0;
  1341. id = 0;
  1342. break;
  1343. case WM8994_FLL2:
  1344. reg_offset = 0x20;
  1345. id = 1;
  1346. break;
  1347. default:
  1348. return -EINVAL;
  1349. }
  1350. switch (src) {
  1351. case 0:
  1352. /* Allow no source specification when stopping */
  1353. if (freq_out)
  1354. return -EINVAL;
  1355. src = wm8994->fll[id].src;
  1356. break;
  1357. case WM8994_FLL_SRC_MCLK1:
  1358. case WM8994_FLL_SRC_MCLK2:
  1359. case WM8994_FLL_SRC_LRCLK:
  1360. case WM8994_FLL_SRC_BCLK:
  1361. break;
  1362. default:
  1363. return -EINVAL;
  1364. }
  1365. /* Are we changing anything? */
  1366. if (wm8994->fll[id].src == src &&
  1367. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1368. return 0;
  1369. /* If we're stopping the FLL redo the old config - no
  1370. * registers will actually be written but we avoid GCC flow
  1371. * analysis bugs spewing warnings.
  1372. */
  1373. if (freq_out)
  1374. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1375. else
  1376. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1377. wm8994->fll[id].out);
  1378. if (ret < 0)
  1379. return ret;
  1380. /* Gate the AIF clocks while we reclock */
  1381. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1382. WM8994_AIF1CLK_ENA, 0);
  1383. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1384. WM8994_AIF2CLK_ENA, 0);
  1385. /* We always need to disable the FLL while reconfiguring */
  1386. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1387. WM8994_FLL1_ENA, 0);
  1388. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1389. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1390. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1391. WM8994_FLL1_OUTDIV_MASK |
  1392. WM8994_FLL1_FRATIO_MASK, reg);
  1393. snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
  1394. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1395. WM8994_FLL1_N_MASK,
  1396. fll.n << WM8994_FLL1_N_SHIFT);
  1397. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1398. WM8994_FLL1_REFCLK_DIV_MASK |
  1399. WM8994_FLL1_REFCLK_SRC_MASK,
  1400. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1401. (src - 1));
  1402. /* Clear any pending completion from a previous failure */
  1403. try_wait_for_completion(&wm8994->fll_locked[id]);
  1404. /* Enable (with fractional mode if required) */
  1405. if (freq_out) {
  1406. if (fll.k)
  1407. reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
  1408. else
  1409. reg = WM8994_FLL1_ENA;
  1410. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1411. WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
  1412. reg);
  1413. if (wm8994->fll_locked_irq) {
  1414. timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
  1415. msecs_to_jiffies(10));
  1416. if (timeout == 0)
  1417. dev_warn(codec->dev,
  1418. "Timed out waiting for FLL lock\n");
  1419. } else {
  1420. msleep(5);
  1421. }
  1422. }
  1423. wm8994->fll[id].in = freq_in;
  1424. wm8994->fll[id].out = freq_out;
  1425. wm8994->fll[id].src = src;
  1426. /* Enable any gated AIF clocks */
  1427. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1428. WM8994_AIF1CLK_ENA, aif1);
  1429. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1430. WM8994_AIF2CLK_ENA, aif2);
  1431. configure_clock(codec);
  1432. return 0;
  1433. }
  1434. static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
  1435. {
  1436. struct completion *completion = data;
  1437. complete(completion);
  1438. return IRQ_HANDLED;
  1439. }
  1440. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1441. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1442. unsigned int freq_in, unsigned int freq_out)
  1443. {
  1444. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1445. }
  1446. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1447. int clk_id, unsigned int freq, int dir)
  1448. {
  1449. struct snd_soc_codec *codec = dai->codec;
  1450. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1451. int i;
  1452. switch (dai->id) {
  1453. case 1:
  1454. case 2:
  1455. break;
  1456. default:
  1457. /* AIF3 shares clocking with AIF1/2 */
  1458. return -EINVAL;
  1459. }
  1460. switch (clk_id) {
  1461. case WM8994_SYSCLK_MCLK1:
  1462. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1463. wm8994->mclk[0] = freq;
  1464. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1465. dai->id, freq);
  1466. break;
  1467. case WM8994_SYSCLK_MCLK2:
  1468. /* TODO: Set GPIO AF */
  1469. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1470. wm8994->mclk[1] = freq;
  1471. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1472. dai->id, freq);
  1473. break;
  1474. case WM8994_SYSCLK_FLL1:
  1475. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1476. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1477. break;
  1478. case WM8994_SYSCLK_FLL2:
  1479. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1480. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1481. break;
  1482. case WM8994_SYSCLK_OPCLK:
  1483. /* Special case - a division (times 10) is given and
  1484. * no effect on main clocking.
  1485. */
  1486. if (freq) {
  1487. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1488. if (opclk_divs[i] == freq)
  1489. break;
  1490. if (i == ARRAY_SIZE(opclk_divs))
  1491. return -EINVAL;
  1492. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1493. WM8994_OPCLK_DIV_MASK, i);
  1494. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1495. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1496. } else {
  1497. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1498. WM8994_OPCLK_ENA, 0);
  1499. }
  1500. default:
  1501. return -EINVAL;
  1502. }
  1503. configure_clock(codec);
  1504. return 0;
  1505. }
  1506. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1507. enum snd_soc_bias_level level)
  1508. {
  1509. struct wm8994 *control = codec->control_data;
  1510. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1511. switch (level) {
  1512. case SND_SOC_BIAS_ON:
  1513. break;
  1514. case SND_SOC_BIAS_PREPARE:
  1515. /* VMID=2x40k */
  1516. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1517. WM8994_VMID_SEL_MASK, 0x2);
  1518. break;
  1519. case SND_SOC_BIAS_STANDBY:
  1520. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1521. pm_runtime_get_sync(codec->dev);
  1522. switch (control->type) {
  1523. case WM8994:
  1524. if (wm8994->revision < 4) {
  1525. /* Tweak DC servo and DSP
  1526. * configuration for improved
  1527. * performance. */
  1528. snd_soc_write(codec, 0x102, 0x3);
  1529. snd_soc_write(codec, 0x56, 0x3);
  1530. snd_soc_write(codec, 0x817, 0);
  1531. snd_soc_write(codec, 0x102, 0);
  1532. }
  1533. break;
  1534. case WM8958:
  1535. if (wm8994->revision == 0) {
  1536. /* Optimise performance for rev A */
  1537. snd_soc_write(codec, 0x102, 0x3);
  1538. snd_soc_write(codec, 0xcb, 0x81);
  1539. snd_soc_write(codec, 0x817, 0);
  1540. snd_soc_write(codec, 0x102, 0);
  1541. snd_soc_update_bits(codec,
  1542. WM8958_CHARGE_PUMP_2,
  1543. WM8958_CP_DISCH,
  1544. WM8958_CP_DISCH);
  1545. }
  1546. break;
  1547. }
  1548. /* Discharge LINEOUT1 & 2 */
  1549. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1550. WM8994_LINEOUT1_DISCH |
  1551. WM8994_LINEOUT2_DISCH,
  1552. WM8994_LINEOUT1_DISCH |
  1553. WM8994_LINEOUT2_DISCH);
  1554. /* Startup bias, VMID ramp & buffer */
  1555. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1556. WM8994_STARTUP_BIAS_ENA |
  1557. WM8994_VMID_BUF_ENA |
  1558. WM8994_VMID_RAMP_MASK,
  1559. WM8994_STARTUP_BIAS_ENA |
  1560. WM8994_VMID_BUF_ENA |
  1561. (0x11 << WM8994_VMID_RAMP_SHIFT));
  1562. /* Main bias enable, VMID=2x40k */
  1563. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1564. WM8994_BIAS_ENA |
  1565. WM8994_VMID_SEL_MASK,
  1566. WM8994_BIAS_ENA | 0x2);
  1567. msleep(20);
  1568. }
  1569. /* VMID=2x500k */
  1570. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1571. WM8994_VMID_SEL_MASK, 0x4);
  1572. break;
  1573. case SND_SOC_BIAS_OFF:
  1574. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
  1575. /* Switch over to startup biases */
  1576. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1577. WM8994_BIAS_SRC |
  1578. WM8994_STARTUP_BIAS_ENA |
  1579. WM8994_VMID_BUF_ENA |
  1580. WM8994_VMID_RAMP_MASK,
  1581. WM8994_BIAS_SRC |
  1582. WM8994_STARTUP_BIAS_ENA |
  1583. WM8994_VMID_BUF_ENA |
  1584. (1 << WM8994_VMID_RAMP_SHIFT));
  1585. /* Disable main biases */
  1586. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1587. WM8994_BIAS_ENA |
  1588. WM8994_VMID_SEL_MASK, 0);
  1589. /* Discharge line */
  1590. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1591. WM8994_LINEOUT1_DISCH |
  1592. WM8994_LINEOUT2_DISCH,
  1593. WM8994_LINEOUT1_DISCH |
  1594. WM8994_LINEOUT2_DISCH);
  1595. msleep(5);
  1596. /* Switch off startup biases */
  1597. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1598. WM8994_BIAS_SRC |
  1599. WM8994_STARTUP_BIAS_ENA |
  1600. WM8994_VMID_BUF_ENA |
  1601. WM8994_VMID_RAMP_MASK, 0);
  1602. wm8994->cur_fw = NULL;
  1603. pm_runtime_put(codec->dev);
  1604. }
  1605. break;
  1606. }
  1607. codec->dapm.bias_level = level;
  1608. return 0;
  1609. }
  1610. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1611. {
  1612. struct snd_soc_codec *codec = dai->codec;
  1613. struct wm8994 *control = codec->control_data;
  1614. int ms_reg;
  1615. int aif1_reg;
  1616. int ms = 0;
  1617. int aif1 = 0;
  1618. switch (dai->id) {
  1619. case 1:
  1620. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  1621. aif1_reg = WM8994_AIF1_CONTROL_1;
  1622. break;
  1623. case 2:
  1624. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  1625. aif1_reg = WM8994_AIF2_CONTROL_1;
  1626. break;
  1627. default:
  1628. return -EINVAL;
  1629. }
  1630. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1631. case SND_SOC_DAIFMT_CBS_CFS:
  1632. break;
  1633. case SND_SOC_DAIFMT_CBM_CFM:
  1634. ms = WM8994_AIF1_MSTR;
  1635. break;
  1636. default:
  1637. return -EINVAL;
  1638. }
  1639. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1640. case SND_SOC_DAIFMT_DSP_B:
  1641. aif1 |= WM8994_AIF1_LRCLK_INV;
  1642. case SND_SOC_DAIFMT_DSP_A:
  1643. aif1 |= 0x18;
  1644. break;
  1645. case SND_SOC_DAIFMT_I2S:
  1646. aif1 |= 0x10;
  1647. break;
  1648. case SND_SOC_DAIFMT_RIGHT_J:
  1649. break;
  1650. case SND_SOC_DAIFMT_LEFT_J:
  1651. aif1 |= 0x8;
  1652. break;
  1653. default:
  1654. return -EINVAL;
  1655. }
  1656. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1657. case SND_SOC_DAIFMT_DSP_A:
  1658. case SND_SOC_DAIFMT_DSP_B:
  1659. /* frame inversion not valid for DSP modes */
  1660. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1661. case SND_SOC_DAIFMT_NB_NF:
  1662. break;
  1663. case SND_SOC_DAIFMT_IB_NF:
  1664. aif1 |= WM8994_AIF1_BCLK_INV;
  1665. break;
  1666. default:
  1667. return -EINVAL;
  1668. }
  1669. break;
  1670. case SND_SOC_DAIFMT_I2S:
  1671. case SND_SOC_DAIFMT_RIGHT_J:
  1672. case SND_SOC_DAIFMT_LEFT_J:
  1673. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1674. case SND_SOC_DAIFMT_NB_NF:
  1675. break;
  1676. case SND_SOC_DAIFMT_IB_IF:
  1677. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  1678. break;
  1679. case SND_SOC_DAIFMT_IB_NF:
  1680. aif1 |= WM8994_AIF1_BCLK_INV;
  1681. break;
  1682. case SND_SOC_DAIFMT_NB_IF:
  1683. aif1 |= WM8994_AIF1_LRCLK_INV;
  1684. break;
  1685. default:
  1686. return -EINVAL;
  1687. }
  1688. break;
  1689. default:
  1690. return -EINVAL;
  1691. }
  1692. /* The AIF2 format configuration needs to be mirrored to AIF3
  1693. * on WM8958 if it's in use so just do it all the time. */
  1694. if (control->type == WM8958 && dai->id == 2)
  1695. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  1696. WM8994_AIF1_LRCLK_INV |
  1697. WM8958_AIF3_FMT_MASK, aif1);
  1698. snd_soc_update_bits(codec, aif1_reg,
  1699. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  1700. WM8994_AIF1_FMT_MASK,
  1701. aif1);
  1702. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  1703. ms);
  1704. return 0;
  1705. }
  1706. static struct {
  1707. int val, rate;
  1708. } srs[] = {
  1709. { 0, 8000 },
  1710. { 1, 11025 },
  1711. { 2, 12000 },
  1712. { 3, 16000 },
  1713. { 4, 22050 },
  1714. { 5, 24000 },
  1715. { 6, 32000 },
  1716. { 7, 44100 },
  1717. { 8, 48000 },
  1718. { 9, 88200 },
  1719. { 10, 96000 },
  1720. };
  1721. static int fs_ratios[] = {
  1722. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  1723. };
  1724. static int bclk_divs[] = {
  1725. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  1726. 640, 880, 960, 1280, 1760, 1920
  1727. };
  1728. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  1729. struct snd_pcm_hw_params *params,
  1730. struct snd_soc_dai *dai)
  1731. {
  1732. struct snd_soc_codec *codec = dai->codec;
  1733. struct wm8994 *control = codec->control_data;
  1734. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1735. int aif1_reg;
  1736. int aif2_reg;
  1737. int bclk_reg;
  1738. int lrclk_reg;
  1739. int rate_reg;
  1740. int aif1 = 0;
  1741. int aif2 = 0;
  1742. int bclk = 0;
  1743. int lrclk = 0;
  1744. int rate_val = 0;
  1745. int id = dai->id - 1;
  1746. int i, cur_val, best_val, bclk_rate, best;
  1747. switch (dai->id) {
  1748. case 1:
  1749. aif1_reg = WM8994_AIF1_CONTROL_1;
  1750. aif2_reg = WM8994_AIF1_CONTROL_2;
  1751. bclk_reg = WM8994_AIF1_BCLK;
  1752. rate_reg = WM8994_AIF1_RATE;
  1753. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1754. wm8994->lrclk_shared[0]) {
  1755. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  1756. } else {
  1757. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  1758. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  1759. }
  1760. break;
  1761. case 2:
  1762. aif1_reg = WM8994_AIF2_CONTROL_1;
  1763. aif2_reg = WM8994_AIF2_CONTROL_2;
  1764. bclk_reg = WM8994_AIF2_BCLK;
  1765. rate_reg = WM8994_AIF2_RATE;
  1766. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1767. wm8994->lrclk_shared[1]) {
  1768. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  1769. } else {
  1770. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  1771. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  1772. }
  1773. break;
  1774. case 3:
  1775. switch (control->type) {
  1776. case WM8958:
  1777. aif1_reg = WM8958_AIF3_CONTROL_1;
  1778. break;
  1779. default:
  1780. return 0;
  1781. }
  1782. default:
  1783. return -EINVAL;
  1784. }
  1785. bclk_rate = params_rate(params) * 2;
  1786. switch (params_format(params)) {
  1787. case SNDRV_PCM_FORMAT_S16_LE:
  1788. bclk_rate *= 16;
  1789. break;
  1790. case SNDRV_PCM_FORMAT_S20_3LE:
  1791. bclk_rate *= 20;
  1792. aif1 |= 0x20;
  1793. break;
  1794. case SNDRV_PCM_FORMAT_S24_LE:
  1795. bclk_rate *= 24;
  1796. aif1 |= 0x40;
  1797. break;
  1798. case SNDRV_PCM_FORMAT_S32_LE:
  1799. bclk_rate *= 32;
  1800. aif1 |= 0x60;
  1801. break;
  1802. default:
  1803. return -EINVAL;
  1804. }
  1805. /* Try to find an appropriate sample rate; look for an exact match. */
  1806. for (i = 0; i < ARRAY_SIZE(srs); i++)
  1807. if (srs[i].rate == params_rate(params))
  1808. break;
  1809. if (i == ARRAY_SIZE(srs))
  1810. return -EINVAL;
  1811. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  1812. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  1813. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  1814. dai->id, wm8994->aifclk[id], bclk_rate);
  1815. if (params_channels(params) == 1 &&
  1816. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  1817. aif2 |= WM8994_AIF1_MONO;
  1818. if (wm8994->aifclk[id] == 0) {
  1819. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  1820. return -EINVAL;
  1821. }
  1822. /* AIFCLK/fs ratio; look for a close match in either direction */
  1823. best = 0;
  1824. best_val = abs((fs_ratios[0] * params_rate(params))
  1825. - wm8994->aifclk[id]);
  1826. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  1827. cur_val = abs((fs_ratios[i] * params_rate(params))
  1828. - wm8994->aifclk[id]);
  1829. if (cur_val >= best_val)
  1830. continue;
  1831. best = i;
  1832. best_val = cur_val;
  1833. }
  1834. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  1835. dai->id, fs_ratios[best]);
  1836. rate_val |= best;
  1837. /* We may not get quite the right frequency if using
  1838. * approximate clocks so look for the closest match that is
  1839. * higher than the target (we need to ensure that there enough
  1840. * BCLKs to clock out the samples).
  1841. */
  1842. best = 0;
  1843. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  1844. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  1845. if (cur_val < 0) /* BCLK table is sorted */
  1846. break;
  1847. best = i;
  1848. }
  1849. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  1850. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  1851. bclk_divs[best], bclk_rate);
  1852. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  1853. lrclk = bclk_rate / params_rate(params);
  1854. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  1855. lrclk, bclk_rate / lrclk);
  1856. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  1857. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  1858. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  1859. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  1860. lrclk);
  1861. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  1862. WM8994_AIF1CLK_RATE_MASK, rate_val);
  1863. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1864. switch (dai->id) {
  1865. case 1:
  1866. wm8994->dac_rates[0] = params_rate(params);
  1867. wm8994_set_retune_mobile(codec, 0);
  1868. wm8994_set_retune_mobile(codec, 1);
  1869. break;
  1870. case 2:
  1871. wm8994->dac_rates[1] = params_rate(params);
  1872. wm8994_set_retune_mobile(codec, 2);
  1873. break;
  1874. }
  1875. }
  1876. return 0;
  1877. }
  1878. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  1879. struct snd_pcm_hw_params *params,
  1880. struct snd_soc_dai *dai)
  1881. {
  1882. struct snd_soc_codec *codec = dai->codec;
  1883. struct wm8994 *control = codec->control_data;
  1884. int aif1_reg;
  1885. int aif1 = 0;
  1886. switch (dai->id) {
  1887. case 3:
  1888. switch (control->type) {
  1889. case WM8958:
  1890. aif1_reg = WM8958_AIF3_CONTROL_1;
  1891. break;
  1892. default:
  1893. return 0;
  1894. }
  1895. default:
  1896. return 0;
  1897. }
  1898. switch (params_format(params)) {
  1899. case SNDRV_PCM_FORMAT_S16_LE:
  1900. break;
  1901. case SNDRV_PCM_FORMAT_S20_3LE:
  1902. aif1 |= 0x20;
  1903. break;
  1904. case SNDRV_PCM_FORMAT_S24_LE:
  1905. aif1 |= 0x40;
  1906. break;
  1907. case SNDRV_PCM_FORMAT_S32_LE:
  1908. aif1 |= 0x60;
  1909. break;
  1910. default:
  1911. return -EINVAL;
  1912. }
  1913. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  1914. }
  1915. static void wm8994_aif_shutdown(struct snd_pcm_substream *substream,
  1916. struct snd_soc_dai *dai)
  1917. {
  1918. struct snd_soc_codec *codec = dai->codec;
  1919. int rate_reg = 0;
  1920. switch (dai->id) {
  1921. case 1:
  1922. rate_reg = WM8994_AIF1_RATE;
  1923. break;
  1924. case 2:
  1925. rate_reg = WM8994_AIF1_RATE;
  1926. break;
  1927. default:
  1928. break;
  1929. }
  1930. /* If the DAI is idle then configure the divider tree for the
  1931. * lowest output rate to save a little power if the clock is
  1932. * still active (eg, because it is system clock).
  1933. */
  1934. if (rate_reg && !dai->playback_active && !dai->capture_active)
  1935. snd_soc_update_bits(codec, rate_reg,
  1936. WM8994_AIF1_SR_MASK |
  1937. WM8994_AIF1CLK_RATE_MASK, 0x9);
  1938. }
  1939. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  1940. {
  1941. struct snd_soc_codec *codec = codec_dai->codec;
  1942. int mute_reg;
  1943. int reg;
  1944. switch (codec_dai->id) {
  1945. case 1:
  1946. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  1947. break;
  1948. case 2:
  1949. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  1950. break;
  1951. default:
  1952. return -EINVAL;
  1953. }
  1954. if (mute)
  1955. reg = WM8994_AIF1DAC1_MUTE;
  1956. else
  1957. reg = 0;
  1958. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  1959. return 0;
  1960. }
  1961. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  1962. {
  1963. struct snd_soc_codec *codec = codec_dai->codec;
  1964. int reg, val, mask;
  1965. switch (codec_dai->id) {
  1966. case 1:
  1967. reg = WM8994_AIF1_MASTER_SLAVE;
  1968. mask = WM8994_AIF1_TRI;
  1969. break;
  1970. case 2:
  1971. reg = WM8994_AIF2_MASTER_SLAVE;
  1972. mask = WM8994_AIF2_TRI;
  1973. break;
  1974. case 3:
  1975. reg = WM8994_POWER_MANAGEMENT_6;
  1976. mask = WM8994_AIF3_TRI;
  1977. break;
  1978. default:
  1979. return -EINVAL;
  1980. }
  1981. if (tristate)
  1982. val = mask;
  1983. else
  1984. val = 0;
  1985. return snd_soc_update_bits(codec, reg, mask, val);
  1986. }
  1987. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  1988. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1989. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1990. static struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  1991. .set_sysclk = wm8994_set_dai_sysclk,
  1992. .set_fmt = wm8994_set_dai_fmt,
  1993. .hw_params = wm8994_hw_params,
  1994. .shutdown = wm8994_aif_shutdown,
  1995. .digital_mute = wm8994_aif_mute,
  1996. .set_pll = wm8994_set_fll,
  1997. .set_tristate = wm8994_set_tristate,
  1998. };
  1999. static struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2000. .set_sysclk = wm8994_set_dai_sysclk,
  2001. .set_fmt = wm8994_set_dai_fmt,
  2002. .hw_params = wm8994_hw_params,
  2003. .shutdown = wm8994_aif_shutdown,
  2004. .digital_mute = wm8994_aif_mute,
  2005. .set_pll = wm8994_set_fll,
  2006. .set_tristate = wm8994_set_tristate,
  2007. };
  2008. static struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2009. .hw_params = wm8994_aif3_hw_params,
  2010. .set_tristate = wm8994_set_tristate,
  2011. };
  2012. static struct snd_soc_dai_driver wm8994_dai[] = {
  2013. {
  2014. .name = "wm8994-aif1",
  2015. .id = 1,
  2016. .playback = {
  2017. .stream_name = "AIF1 Playback",
  2018. .channels_min = 1,
  2019. .channels_max = 2,
  2020. .rates = WM8994_RATES,
  2021. .formats = WM8994_FORMATS,
  2022. },
  2023. .capture = {
  2024. .stream_name = "AIF1 Capture",
  2025. .channels_min = 1,
  2026. .channels_max = 2,
  2027. .rates = WM8994_RATES,
  2028. .formats = WM8994_FORMATS,
  2029. },
  2030. .ops = &wm8994_aif1_dai_ops,
  2031. },
  2032. {
  2033. .name = "wm8994-aif2",
  2034. .id = 2,
  2035. .playback = {
  2036. .stream_name = "AIF2 Playback",
  2037. .channels_min = 1,
  2038. .channels_max = 2,
  2039. .rates = WM8994_RATES,
  2040. .formats = WM8994_FORMATS,
  2041. },
  2042. .capture = {
  2043. .stream_name = "AIF2 Capture",
  2044. .channels_min = 1,
  2045. .channels_max = 2,
  2046. .rates = WM8994_RATES,
  2047. .formats = WM8994_FORMATS,
  2048. },
  2049. .ops = &wm8994_aif2_dai_ops,
  2050. },
  2051. {
  2052. .name = "wm8994-aif3",
  2053. .id = 3,
  2054. .playback = {
  2055. .stream_name = "AIF3 Playback",
  2056. .channels_min = 1,
  2057. .channels_max = 2,
  2058. .rates = WM8994_RATES,
  2059. .formats = WM8994_FORMATS,
  2060. },
  2061. .capture = {
  2062. .stream_name = "AIF3 Capture",
  2063. .channels_min = 1,
  2064. .channels_max = 2,
  2065. .rates = WM8994_RATES,
  2066. .formats = WM8994_FORMATS,
  2067. },
  2068. .ops = &wm8994_aif3_dai_ops,
  2069. }
  2070. };
  2071. #ifdef CONFIG_PM
  2072. static int wm8994_suspend(struct snd_soc_codec *codec, pm_message_t state)
  2073. {
  2074. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2075. struct wm8994 *control = codec->control_data;
  2076. int i, ret;
  2077. switch (control->type) {
  2078. case WM8994:
  2079. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
  2080. break;
  2081. case WM8958:
  2082. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2083. WM8958_MICD_ENA, 0);
  2084. break;
  2085. }
  2086. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2087. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2088. sizeof(struct wm8994_fll_config));
  2089. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2090. if (ret < 0)
  2091. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2092. i + 1, ret);
  2093. }
  2094. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2095. return 0;
  2096. }
  2097. static int wm8994_resume(struct snd_soc_codec *codec)
  2098. {
  2099. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2100. struct wm8994 *control = codec->control_data;
  2101. int i, ret;
  2102. unsigned int val, mask;
  2103. if (wm8994->revision < 4) {
  2104. /* force a HW read */
  2105. val = wm8994_reg_read(codec->control_data,
  2106. WM8994_POWER_MANAGEMENT_5);
  2107. /* modify the cache only */
  2108. codec->cache_only = 1;
  2109. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2110. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2111. val &= mask;
  2112. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2113. mask, val);
  2114. codec->cache_only = 0;
  2115. }
  2116. /* Restore the registers */
  2117. ret = snd_soc_cache_sync(codec);
  2118. if (ret != 0)
  2119. dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
  2120. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2121. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2122. if (!wm8994->fll_suspend[i].out)
  2123. continue;
  2124. ret = _wm8994_set_fll(codec, i + 1,
  2125. wm8994->fll_suspend[i].src,
  2126. wm8994->fll_suspend[i].in,
  2127. wm8994->fll_suspend[i].out);
  2128. if (ret < 0)
  2129. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2130. i + 1, ret);
  2131. }
  2132. switch (control->type) {
  2133. case WM8994:
  2134. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2135. snd_soc_update_bits(codec, WM8994_MICBIAS,
  2136. WM8994_MICD_ENA, WM8994_MICD_ENA);
  2137. break;
  2138. case WM8958:
  2139. if (wm8994->jack_cb)
  2140. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2141. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2142. break;
  2143. }
  2144. return 0;
  2145. }
  2146. #else
  2147. #define wm8994_suspend NULL
  2148. #define wm8994_resume NULL
  2149. #endif
  2150. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2151. {
  2152. struct snd_soc_codec *codec = wm8994->codec;
  2153. struct wm8994_pdata *pdata = wm8994->pdata;
  2154. struct snd_kcontrol_new controls[] = {
  2155. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2156. wm8994->retune_mobile_enum,
  2157. wm8994_get_retune_mobile_enum,
  2158. wm8994_put_retune_mobile_enum),
  2159. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2160. wm8994->retune_mobile_enum,
  2161. wm8994_get_retune_mobile_enum,
  2162. wm8994_put_retune_mobile_enum),
  2163. SOC_ENUM_EXT("AIF2 EQ Mode",
  2164. wm8994->retune_mobile_enum,
  2165. wm8994_get_retune_mobile_enum,
  2166. wm8994_put_retune_mobile_enum),
  2167. };
  2168. int ret, i, j;
  2169. const char **t;
  2170. /* We need an array of texts for the enum API but the number
  2171. * of texts is likely to be less than the number of
  2172. * configurations due to the sample rate dependency of the
  2173. * configurations. */
  2174. wm8994->num_retune_mobile_texts = 0;
  2175. wm8994->retune_mobile_texts = NULL;
  2176. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2177. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2178. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2179. wm8994->retune_mobile_texts[j]) == 0)
  2180. break;
  2181. }
  2182. if (j != wm8994->num_retune_mobile_texts)
  2183. continue;
  2184. /* Expand the array... */
  2185. t = krealloc(wm8994->retune_mobile_texts,
  2186. sizeof(char *) *
  2187. (wm8994->num_retune_mobile_texts + 1),
  2188. GFP_KERNEL);
  2189. if (t == NULL)
  2190. continue;
  2191. /* ...store the new entry... */
  2192. t[wm8994->num_retune_mobile_texts] =
  2193. pdata->retune_mobile_cfgs[i].name;
  2194. /* ...and remember the new version. */
  2195. wm8994->num_retune_mobile_texts++;
  2196. wm8994->retune_mobile_texts = t;
  2197. }
  2198. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2199. wm8994->num_retune_mobile_texts);
  2200. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2201. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2202. ret = snd_soc_add_controls(wm8994->codec, controls,
  2203. ARRAY_SIZE(controls));
  2204. if (ret != 0)
  2205. dev_err(wm8994->codec->dev,
  2206. "Failed to add ReTune Mobile controls: %d\n", ret);
  2207. }
  2208. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2209. {
  2210. struct snd_soc_codec *codec = wm8994->codec;
  2211. struct wm8994_pdata *pdata = wm8994->pdata;
  2212. int ret, i;
  2213. if (!pdata)
  2214. return;
  2215. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2216. pdata->lineout2_diff,
  2217. pdata->lineout1fb,
  2218. pdata->lineout2fb,
  2219. pdata->jd_scthr,
  2220. pdata->jd_thr,
  2221. pdata->micbias1_lvl,
  2222. pdata->micbias2_lvl);
  2223. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2224. if (pdata->num_drc_cfgs) {
  2225. struct snd_kcontrol_new controls[] = {
  2226. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2227. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2228. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2229. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2230. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2231. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2232. };
  2233. /* We need an array of texts for the enum API */
  2234. wm8994->drc_texts = kmalloc(sizeof(char *)
  2235. * pdata->num_drc_cfgs, GFP_KERNEL);
  2236. if (!wm8994->drc_texts) {
  2237. dev_err(wm8994->codec->dev,
  2238. "Failed to allocate %d DRC config texts\n",
  2239. pdata->num_drc_cfgs);
  2240. return;
  2241. }
  2242. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2243. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2244. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2245. wm8994->drc_enum.texts = wm8994->drc_texts;
  2246. ret = snd_soc_add_controls(wm8994->codec, controls,
  2247. ARRAY_SIZE(controls));
  2248. if (ret != 0)
  2249. dev_err(wm8994->codec->dev,
  2250. "Failed to add DRC mode controls: %d\n", ret);
  2251. for (i = 0; i < WM8994_NUM_DRC; i++)
  2252. wm8994_set_drc(codec, i);
  2253. }
  2254. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2255. pdata->num_retune_mobile_cfgs);
  2256. if (pdata->num_retune_mobile_cfgs)
  2257. wm8994_handle_retune_mobile_pdata(wm8994);
  2258. else
  2259. snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
  2260. ARRAY_SIZE(wm8994_eq_controls));
  2261. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2262. if (pdata->micbias[i]) {
  2263. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2264. pdata->micbias[i] & 0xffff);
  2265. }
  2266. }
  2267. }
  2268. /**
  2269. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2270. *
  2271. * @codec: WM8994 codec
  2272. * @jack: jack to report detection events on
  2273. * @micbias: microphone bias to detect on
  2274. * @det: value to report for presence detection
  2275. * @shrt: value to report for short detection
  2276. *
  2277. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2278. * being used to bring out signals to the processor then only platform
  2279. * data configuration is needed for WM8994 and processor GPIOs should
  2280. * be configured using snd_soc_jack_add_gpios() instead.
  2281. *
  2282. * Configuration of detection levels is available via the micbias1_lvl
  2283. * and micbias2_lvl platform data members.
  2284. */
  2285. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2286. int micbias, int det, int shrt)
  2287. {
  2288. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2289. struct wm8994_micdet *micdet;
  2290. struct wm8994 *control = codec->control_data;
  2291. int reg;
  2292. if (control->type != WM8994)
  2293. return -EINVAL;
  2294. switch (micbias) {
  2295. case 1:
  2296. micdet = &wm8994->micdet[0];
  2297. break;
  2298. case 2:
  2299. micdet = &wm8994->micdet[1];
  2300. break;
  2301. default:
  2302. return -EINVAL;
  2303. }
  2304. dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
  2305. micbias, det, shrt);
  2306. /* Store the configuration */
  2307. micdet->jack = jack;
  2308. micdet->det = det;
  2309. micdet->shrt = shrt;
  2310. /* If either of the jacks is set up then enable detection */
  2311. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2312. reg = WM8994_MICD_ENA;
  2313. else
  2314. reg = 0;
  2315. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2316. return 0;
  2317. }
  2318. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2319. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2320. {
  2321. struct wm8994_priv *priv = data;
  2322. struct snd_soc_codec *codec = priv->codec;
  2323. int reg;
  2324. int report;
  2325. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2326. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2327. #endif
  2328. reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
  2329. if (reg < 0) {
  2330. dev_err(codec->dev, "Failed to read microphone status: %d\n",
  2331. reg);
  2332. return IRQ_HANDLED;
  2333. }
  2334. dev_dbg(codec->dev, "Microphone status: %x\n", reg);
  2335. report = 0;
  2336. if (reg & WM8994_MIC1_DET_STS)
  2337. report |= priv->micdet[0].det;
  2338. if (reg & WM8994_MIC1_SHRT_STS)
  2339. report |= priv->micdet[0].shrt;
  2340. snd_soc_jack_report(priv->micdet[0].jack, report,
  2341. priv->micdet[0].det | priv->micdet[0].shrt);
  2342. report = 0;
  2343. if (reg & WM8994_MIC2_DET_STS)
  2344. report |= priv->micdet[1].det;
  2345. if (reg & WM8994_MIC2_SHRT_STS)
  2346. report |= priv->micdet[1].shrt;
  2347. snd_soc_jack_report(priv->micdet[1].jack, report,
  2348. priv->micdet[1].det | priv->micdet[1].shrt);
  2349. return IRQ_HANDLED;
  2350. }
  2351. /* Default microphone detection handler for WM8958 - the user can
  2352. * override this if they wish.
  2353. */
  2354. static void wm8958_default_micdet(u16 status, void *data)
  2355. {
  2356. struct snd_soc_codec *codec = data;
  2357. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2358. int report = 0;
  2359. /* If nothing present then clear our statuses */
  2360. if (!(status & WM8958_MICD_STS))
  2361. goto done;
  2362. report = SND_JACK_MICROPHONE;
  2363. /* Everything else is buttons; just assign slots */
  2364. if (status & 0x1c)
  2365. report |= SND_JACK_BTN_0;
  2366. done:
  2367. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2368. SND_JACK_BTN_0 | SND_JACK_MICROPHONE);
  2369. }
  2370. /**
  2371. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2372. *
  2373. * @codec: WM8958 codec
  2374. * @jack: jack to report detection events on
  2375. *
  2376. * Enable microphone detection functionality for the WM8958. By
  2377. * default simple detection which supports the detection of up to 6
  2378. * buttons plus video and microphone functionality is supported.
  2379. *
  2380. * The WM8958 has an advanced jack detection facility which is able to
  2381. * support complex accessory detection, especially when used in
  2382. * conjunction with external circuitry. In order to provide maximum
  2383. * flexiblity a callback is provided which allows a completely custom
  2384. * detection algorithm.
  2385. */
  2386. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2387. wm8958_micdet_cb cb, void *cb_data)
  2388. {
  2389. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2390. struct wm8994 *control = codec->control_data;
  2391. if (control->type != WM8958)
  2392. return -EINVAL;
  2393. if (jack) {
  2394. if (!cb) {
  2395. dev_dbg(codec->dev, "Using default micdet callback\n");
  2396. cb = wm8958_default_micdet;
  2397. cb_data = codec;
  2398. }
  2399. wm8994->micdet[0].jack = jack;
  2400. wm8994->jack_cb = cb;
  2401. wm8994->jack_cb_data = cb_data;
  2402. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2403. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2404. } else {
  2405. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2406. WM8958_MICD_ENA, 0);
  2407. }
  2408. return 0;
  2409. }
  2410. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  2411. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  2412. {
  2413. struct wm8994_priv *wm8994 = data;
  2414. struct snd_soc_codec *codec = wm8994->codec;
  2415. int reg;
  2416. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  2417. if (reg < 0) {
  2418. dev_err(codec->dev, "Failed to read mic detect status: %d\n",
  2419. reg);
  2420. return IRQ_NONE;
  2421. }
  2422. if (!(reg & WM8958_MICD_VALID)) {
  2423. dev_dbg(codec->dev, "Mic detect data not valid\n");
  2424. goto out;
  2425. }
  2426. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2427. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2428. #endif
  2429. if (wm8994->jack_cb)
  2430. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  2431. else
  2432. dev_warn(codec->dev, "Accessory detection with no callback\n");
  2433. out:
  2434. return IRQ_HANDLED;
  2435. }
  2436. static irqreturn_t wm8994_fifo_error(int irq, void *data)
  2437. {
  2438. struct snd_soc_codec *codec = data;
  2439. dev_err(codec->dev, "FIFO error\n");
  2440. return IRQ_HANDLED;
  2441. }
  2442. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  2443. {
  2444. struct wm8994 *control;
  2445. struct wm8994_priv *wm8994;
  2446. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2447. int ret, i;
  2448. codec->control_data = dev_get_drvdata(codec->dev->parent);
  2449. control = codec->control_data;
  2450. wm8994 = kzalloc(sizeof(struct wm8994_priv), GFP_KERNEL);
  2451. if (wm8994 == NULL)
  2452. return -ENOMEM;
  2453. snd_soc_codec_set_drvdata(codec, wm8994);
  2454. wm8994->pdata = dev_get_platdata(codec->dev->parent);
  2455. wm8994->codec = codec;
  2456. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  2457. init_completion(&wm8994->fll_locked[i]);
  2458. if (wm8994->pdata && wm8994->pdata->micdet_irq)
  2459. wm8994->micdet_irq = wm8994->pdata->micdet_irq;
  2460. else if (wm8994->pdata && wm8994->pdata->irq_base)
  2461. wm8994->micdet_irq = wm8994->pdata->irq_base +
  2462. WM8994_IRQ_MIC1_DET;
  2463. pm_runtime_enable(codec->dev);
  2464. pm_runtime_resume(codec->dev);
  2465. /* Read our current status back from the chip - we don't want to
  2466. * reset as this may interfere with the GPIO or LDO operation. */
  2467. for (i = 0; i < WM8994_CACHE_SIZE; i++) {
  2468. if (!wm8994_readable(codec, i) || wm8994_volatile(codec, i))
  2469. continue;
  2470. ret = wm8994_reg_read(codec->control_data, i);
  2471. if (ret <= 0)
  2472. continue;
  2473. ret = snd_soc_cache_write(codec, i, ret);
  2474. if (ret != 0) {
  2475. dev_err(codec->dev,
  2476. "Failed to initialise cache for 0x%x: %d\n",
  2477. i, ret);
  2478. goto err;
  2479. }
  2480. }
  2481. /* Set revision-specific configuration */
  2482. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  2483. switch (control->type) {
  2484. case WM8994:
  2485. switch (wm8994->revision) {
  2486. case 2:
  2487. case 3:
  2488. wm8994->hubs.dcs_codes = -5;
  2489. wm8994->hubs.hp_startup_mode = 1;
  2490. wm8994->hubs.dcs_readback_mode = 1;
  2491. wm8994->hubs.series_startup = 1;
  2492. break;
  2493. default:
  2494. wm8994->hubs.dcs_readback_mode = 1;
  2495. break;
  2496. }
  2497. case WM8958:
  2498. wm8994->hubs.dcs_readback_mode = 1;
  2499. break;
  2500. default:
  2501. break;
  2502. }
  2503. wm8994_request_irq(codec->control_data, WM8994_IRQ_FIFOS_ERR,
  2504. wm8994_fifo_error, "FIFO error", codec);
  2505. ret = wm8994_request_irq(codec->control_data, WM8994_IRQ_DCS_DONE,
  2506. wm_hubs_dcs_done, "DC servo done",
  2507. &wm8994->hubs);
  2508. if (ret == 0)
  2509. wm8994->hubs.dcs_done_irq = true;
  2510. switch (control->type) {
  2511. case WM8994:
  2512. if (wm8994->micdet_irq) {
  2513. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2514. wm8994_mic_irq,
  2515. IRQF_TRIGGER_RISING,
  2516. "Mic1 detect",
  2517. wm8994);
  2518. if (ret != 0)
  2519. dev_warn(codec->dev,
  2520. "Failed to request Mic1 detect IRQ: %d\n",
  2521. ret);
  2522. }
  2523. ret = wm8994_request_irq(codec->control_data,
  2524. WM8994_IRQ_MIC1_SHRT,
  2525. wm8994_mic_irq, "Mic 1 short",
  2526. wm8994);
  2527. if (ret != 0)
  2528. dev_warn(codec->dev,
  2529. "Failed to request Mic1 short IRQ: %d\n",
  2530. ret);
  2531. ret = wm8994_request_irq(codec->control_data,
  2532. WM8994_IRQ_MIC2_DET,
  2533. wm8994_mic_irq, "Mic 2 detect",
  2534. wm8994);
  2535. if (ret != 0)
  2536. dev_warn(codec->dev,
  2537. "Failed to request Mic2 detect IRQ: %d\n",
  2538. ret);
  2539. ret = wm8994_request_irq(codec->control_data,
  2540. WM8994_IRQ_MIC2_SHRT,
  2541. wm8994_mic_irq, "Mic 2 short",
  2542. wm8994);
  2543. if (ret != 0)
  2544. dev_warn(codec->dev,
  2545. "Failed to request Mic2 short IRQ: %d\n",
  2546. ret);
  2547. break;
  2548. case WM8958:
  2549. if (wm8994->micdet_irq) {
  2550. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2551. wm8958_mic_irq,
  2552. IRQF_TRIGGER_RISING,
  2553. "Mic detect",
  2554. wm8994);
  2555. if (ret != 0)
  2556. dev_warn(codec->dev,
  2557. "Failed to request Mic detect IRQ: %d\n",
  2558. ret);
  2559. }
  2560. }
  2561. wm8994->fll_locked_irq = true;
  2562. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
  2563. ret = wm8994_request_irq(codec->control_data,
  2564. WM8994_IRQ_FLL1_LOCK + i,
  2565. wm8994_fll_locked_irq, "FLL lock",
  2566. &wm8994->fll_locked[i]);
  2567. if (ret != 0)
  2568. wm8994->fll_locked_irq = false;
  2569. }
  2570. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  2571. * configured on init - if a system wants to do this dynamically
  2572. * at runtime we can deal with that then.
  2573. */
  2574. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_1);
  2575. if (ret < 0) {
  2576. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  2577. goto err_irq;
  2578. }
  2579. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2580. wm8994->lrclk_shared[0] = 1;
  2581. wm8994_dai[0].symmetric_rates = 1;
  2582. } else {
  2583. wm8994->lrclk_shared[0] = 0;
  2584. }
  2585. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_6);
  2586. if (ret < 0) {
  2587. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  2588. goto err_irq;
  2589. }
  2590. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2591. wm8994->lrclk_shared[1] = 1;
  2592. wm8994_dai[1].symmetric_rates = 1;
  2593. } else {
  2594. wm8994->lrclk_shared[1] = 0;
  2595. }
  2596. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2597. /* Latch volume updates (right only; we always do left then right). */
  2598. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
  2599. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  2600. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
  2601. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  2602. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
  2603. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  2604. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
  2605. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  2606. snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
  2607. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  2608. snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
  2609. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  2610. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
  2611. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  2612. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
  2613. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  2614. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
  2615. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  2616. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
  2617. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  2618. snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
  2619. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  2620. snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
  2621. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  2622. snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
  2623. WM8994_DAC1_VU, WM8994_DAC1_VU);
  2624. snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
  2625. WM8994_DAC1_VU, WM8994_DAC1_VU);
  2626. snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
  2627. WM8994_DAC2_VU, WM8994_DAC2_VU);
  2628. snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
  2629. WM8994_DAC2_VU, WM8994_DAC2_VU);
  2630. /* Set the low bit of the 3D stereo depth so TLV matches */
  2631. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  2632. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  2633. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  2634. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  2635. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  2636. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  2637. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  2638. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  2639. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  2640. /* Unconditionally enable AIF1 ADC TDM mode on chips which can
  2641. * use this; it only affects behaviour on idle TDM clock
  2642. * cycles. */
  2643. switch (control->type) {
  2644. case WM8994:
  2645. case WM8958:
  2646. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  2647. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  2648. break;
  2649. default:
  2650. break;
  2651. }
  2652. wm8994_update_class_w(codec);
  2653. wm8994_handle_pdata(wm8994);
  2654. wm_hubs_add_analogue_controls(codec);
  2655. snd_soc_add_controls(codec, wm8994_snd_controls,
  2656. ARRAY_SIZE(wm8994_snd_controls));
  2657. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  2658. ARRAY_SIZE(wm8994_dapm_widgets));
  2659. switch (control->type) {
  2660. case WM8994:
  2661. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  2662. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  2663. if (wm8994->revision < 4) {
  2664. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  2665. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  2666. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  2667. ARRAY_SIZE(wm8994_adc_revd_widgets));
  2668. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  2669. ARRAY_SIZE(wm8994_dac_revd_widgets));
  2670. } else {
  2671. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  2672. ARRAY_SIZE(wm8994_lateclk_widgets));
  2673. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  2674. ARRAY_SIZE(wm8994_adc_widgets));
  2675. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  2676. ARRAY_SIZE(wm8994_dac_widgets));
  2677. }
  2678. break;
  2679. case WM8958:
  2680. snd_soc_add_controls(codec, wm8958_snd_controls,
  2681. ARRAY_SIZE(wm8958_snd_controls));
  2682. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  2683. ARRAY_SIZE(wm8958_dapm_widgets));
  2684. if (wm8994->revision < 1) {
  2685. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  2686. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  2687. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  2688. ARRAY_SIZE(wm8994_adc_revd_widgets));
  2689. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  2690. ARRAY_SIZE(wm8994_dac_revd_widgets));
  2691. } else {
  2692. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  2693. ARRAY_SIZE(wm8994_lateclk_widgets));
  2694. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  2695. ARRAY_SIZE(wm8994_adc_widgets));
  2696. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  2697. ARRAY_SIZE(wm8994_dac_widgets));
  2698. }
  2699. break;
  2700. }
  2701. wm_hubs_add_analogue_routes(codec, 0, 0);
  2702. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  2703. switch (control->type) {
  2704. case WM8994:
  2705. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  2706. ARRAY_SIZE(wm8994_intercon));
  2707. if (wm8994->revision < 4) {
  2708. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  2709. ARRAY_SIZE(wm8994_revd_intercon));
  2710. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  2711. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  2712. } else {
  2713. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  2714. ARRAY_SIZE(wm8994_lateclk_intercon));
  2715. }
  2716. break;
  2717. case WM8958:
  2718. if (wm8994->revision < 1) {
  2719. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  2720. ARRAY_SIZE(wm8994_revd_intercon));
  2721. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  2722. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  2723. } else {
  2724. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  2725. ARRAY_SIZE(wm8994_lateclk_intercon));
  2726. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  2727. ARRAY_SIZE(wm8958_intercon));
  2728. }
  2729. wm8958_dsp2_init(codec);
  2730. break;
  2731. }
  2732. return 0;
  2733. err_irq:
  2734. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT, wm8994);
  2735. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET, wm8994);
  2736. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT, wm8994);
  2737. if (wm8994->micdet_irq)
  2738. free_irq(wm8994->micdet_irq, wm8994);
  2739. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  2740. wm8994_free_irq(codec->control_data, WM8994_IRQ_FLL1_LOCK + i,
  2741. &wm8994->fll_locked[i]);
  2742. wm8994_free_irq(codec->control_data, WM8994_IRQ_DCS_DONE,
  2743. &wm8994->hubs);
  2744. wm8994_free_irq(codec->control_data, WM8994_IRQ_FIFOS_ERR, codec);
  2745. err:
  2746. kfree(wm8994);
  2747. return ret;
  2748. }
  2749. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  2750. {
  2751. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2752. struct wm8994 *control = codec->control_data;
  2753. int i;
  2754. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2755. pm_runtime_disable(codec->dev);
  2756. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  2757. wm8994_free_irq(codec->control_data, WM8994_IRQ_FLL1_LOCK + i,
  2758. &wm8994->fll_locked[i]);
  2759. wm8994_free_irq(codec->control_data, WM8994_IRQ_DCS_DONE,
  2760. &wm8994->hubs);
  2761. wm8994_free_irq(codec->control_data, WM8994_IRQ_FIFOS_ERR, codec);
  2762. switch (control->type) {
  2763. case WM8994:
  2764. if (wm8994->micdet_irq)
  2765. free_irq(wm8994->micdet_irq, wm8994);
  2766. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET,
  2767. wm8994);
  2768. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT,
  2769. wm8994);
  2770. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
  2771. wm8994);
  2772. break;
  2773. case WM8958:
  2774. if (wm8994->micdet_irq)
  2775. free_irq(wm8994->micdet_irq, wm8994);
  2776. break;
  2777. }
  2778. if (wm8994->mbc)
  2779. release_firmware(wm8994->mbc);
  2780. if (wm8994->mbc_vss)
  2781. release_firmware(wm8994->mbc_vss);
  2782. if (wm8994->enh_eq)
  2783. release_firmware(wm8994->enh_eq);
  2784. kfree(wm8994->retune_mobile_texts);
  2785. kfree(wm8994->drc_texts);
  2786. kfree(wm8994);
  2787. return 0;
  2788. }
  2789. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  2790. .probe = wm8994_codec_probe,
  2791. .remove = wm8994_codec_remove,
  2792. .suspend = wm8994_suspend,
  2793. .resume = wm8994_resume,
  2794. .read = wm8994_read,
  2795. .write = wm8994_write,
  2796. .readable_register = wm8994_readable,
  2797. .volatile_register = wm8994_volatile,
  2798. .set_bias_level = wm8994_set_bias_level,
  2799. .reg_cache_size = WM8994_CACHE_SIZE,
  2800. .reg_cache_default = wm8994_reg_defaults,
  2801. .reg_word_size = 2,
  2802. .compress_type = SND_SOC_RBTREE_COMPRESSION,
  2803. };
  2804. static int __devinit wm8994_probe(struct platform_device *pdev)
  2805. {
  2806. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  2807. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  2808. }
  2809. static int __devexit wm8994_remove(struct platform_device *pdev)
  2810. {
  2811. snd_soc_unregister_codec(&pdev->dev);
  2812. return 0;
  2813. }
  2814. static struct platform_driver wm8994_codec_driver = {
  2815. .driver = {
  2816. .name = "wm8994-codec",
  2817. .owner = THIS_MODULE,
  2818. },
  2819. .probe = wm8994_probe,
  2820. .remove = __devexit_p(wm8994_remove),
  2821. };
  2822. static __init int wm8994_init(void)
  2823. {
  2824. return platform_driver_register(&wm8994_codec_driver);
  2825. }
  2826. module_init(wm8994_init);
  2827. static __exit void wm8994_exit(void)
  2828. {
  2829. platform_driver_unregister(&wm8994_codec_driver);
  2830. }
  2831. module_exit(wm8994_exit);
  2832. MODULE_DESCRIPTION("ASoC WM8994 driver");
  2833. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  2834. MODULE_LICENSE("GPL");
  2835. MODULE_ALIAS("platform:wm8994-codec");