proc-v7.S 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280
  1. /*
  2. * linux/arch/arm/mm/proc-v7.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This is the "shell" of the ARMv7 processor support.
  11. */
  12. #include <linux/linkage.h>
  13. #include <asm/assembler.h>
  14. #include <asm/asm-offsets.h>
  15. #include <asm/hwcap.h>
  16. #include <asm/pgtable-hwdef.h>
  17. #include <asm/pgtable.h>
  18. #include "proc-macros.S"
  19. #define TTB_C (1 << 0)
  20. #define TTB_S (1 << 1)
  21. #define TTB_RGN_NC (0 << 3)
  22. #define TTB_RGN_OC_WBWA (1 << 3)
  23. #define TTB_RGN_OC_WT (2 << 3)
  24. #define TTB_RGN_OC_WB (3 << 3)
  25. #ifndef CONFIG_SMP
  26. #define TTB_FLAGS TTB_C|TTB_RGN_OC_WB @ mark PTWs cacheable, outer WB
  27. #else
  28. #define TTB_FLAGS TTB_C|TTB_S|TTB_RGN_OC_WBWA @ mark PTWs cacheable and shared, outer WBWA
  29. #endif
  30. ENTRY(cpu_v7_proc_init)
  31. mov pc, lr
  32. ENDPROC(cpu_v7_proc_init)
  33. ENTRY(cpu_v7_proc_fin)
  34. mov pc, lr
  35. ENDPROC(cpu_v7_proc_fin)
  36. /*
  37. * cpu_v7_reset(loc)
  38. *
  39. * Perform a soft reset of the system. Put the CPU into the
  40. * same state as it would be if it had been reset, and branch
  41. * to what would be the reset vector.
  42. *
  43. * - loc - location to jump to for soft reset
  44. *
  45. * It is assumed that:
  46. */
  47. .align 5
  48. ENTRY(cpu_v7_reset)
  49. mov pc, r0
  50. ENDPROC(cpu_v7_reset)
  51. /*
  52. * cpu_v7_do_idle()
  53. *
  54. * Idle the processor (eg, wait for interrupt).
  55. *
  56. * IRQs are already disabled.
  57. */
  58. ENTRY(cpu_v7_do_idle)
  59. dsb @ WFI may enter a low-power mode
  60. wfi
  61. mov pc, lr
  62. ENDPROC(cpu_v7_do_idle)
  63. ENTRY(cpu_v7_dcache_clean_area)
  64. #ifndef TLB_CAN_READ_FROM_L1_CACHE
  65. dcache_line_size r2, r3
  66. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  67. add r0, r0, r2
  68. subs r1, r1, r2
  69. bhi 1b
  70. dsb
  71. #endif
  72. mov pc, lr
  73. ENDPROC(cpu_v7_dcache_clean_area)
  74. /*
  75. * cpu_v7_switch_mm(pgd_phys, tsk)
  76. *
  77. * Set the translation table base pointer to be pgd_phys
  78. *
  79. * - pgd_phys - physical address of new TTB
  80. *
  81. * It is assumed that:
  82. * - we are not using split page tables
  83. */
  84. ENTRY(cpu_v7_switch_mm)
  85. #ifdef CONFIG_MMU
  86. mov r2, #0
  87. ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
  88. orr r0, r0, #TTB_FLAGS
  89. #ifdef CONFIG_ARM_ERRATA_430973
  90. mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
  91. #endif
  92. mcr p15, 0, r2, c13, c0, 1 @ set reserved context ID
  93. isb
  94. 1: mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
  95. isb
  96. mcr p15, 0, r1, c13, c0, 1 @ set context ID
  97. isb
  98. #endif
  99. mov pc, lr
  100. ENDPROC(cpu_v7_switch_mm)
  101. /*
  102. * cpu_v7_set_pte_ext(ptep, pte)
  103. *
  104. * Set a level 2 translation table entry.
  105. *
  106. * - ptep - pointer to level 2 translation table entry
  107. * (hardware version is stored at -1024 bytes)
  108. * - pte - PTE value to store
  109. * - ext - value for extended PTE bits
  110. */
  111. ENTRY(cpu_v7_set_pte_ext)
  112. #ifdef CONFIG_MMU
  113. str r1, [r0], #-2048 @ linux version
  114. bic r3, r1, #0x000003f0
  115. bic r3, r3, #PTE_TYPE_MASK
  116. orr r3, r3, r2
  117. orr r3, r3, #PTE_EXT_AP0 | 2
  118. tst r1, #1 << 4
  119. orrne r3, r3, #PTE_EXT_TEX(1)
  120. tst r1, #L_PTE_WRITE
  121. tstne r1, #L_PTE_DIRTY
  122. orreq r3, r3, #PTE_EXT_APX
  123. tst r1, #L_PTE_USER
  124. orrne r3, r3, #PTE_EXT_AP1
  125. tstne r3, #PTE_EXT_APX
  126. bicne r3, r3, #PTE_EXT_APX | PTE_EXT_AP0
  127. tst r1, #L_PTE_EXEC
  128. orreq r3, r3, #PTE_EXT_XN
  129. tst r1, #L_PTE_YOUNG
  130. tstne r1, #L_PTE_PRESENT
  131. moveq r3, #0
  132. str r3, [r0]
  133. mcr p15, 0, r0, c7, c10, 1 @ flush_pte
  134. #endif
  135. mov pc, lr
  136. ENDPROC(cpu_v7_set_pte_ext)
  137. cpu_v7_name:
  138. .ascii "ARMv7 Processor"
  139. .align
  140. .section ".text.init", #alloc, #execinstr
  141. /*
  142. * __v7_setup
  143. *
  144. * Initialise TLB, Caches, and MMU state ready to switch the MMU
  145. * on. Return in r0 the new CP15 C1 control register setting.
  146. *
  147. * We automatically detect if we have a Harvard cache, and use the
  148. * Harvard cache control instructions insead of the unified cache
  149. * control instructions.
  150. *
  151. * This should be able to cover all ARMv7 cores.
  152. *
  153. * It is assumed that:
  154. * - cache type register is implemented
  155. */
  156. __v7_setup:
  157. #ifdef CONFIG_SMP
  158. mrc p15, 0, r0, c1, c0, 1 @ Enable SMP/nAMP mode
  159. orr r0, r0, #(0x1 << 6)
  160. mcr p15, 0, r0, c1, c0, 1
  161. #endif
  162. adr r12, __v7_setup_stack @ the local stack
  163. stmia r12, {r0-r5, r7, r9, r11, lr}
  164. bl v7_flush_dcache_all
  165. ldmia r12, {r0-r5, r7, r9, r11, lr}
  166. #ifdef CONFIG_ARM_ERRATA_430973
  167. mrc p15, 0, r10, c1, c0, 1 @ read aux control register
  168. orr r10, r10, #(1 << 6) @ set IBE to 1
  169. mcr p15, 0, r10, c1, c0, 1 @ write aux control register
  170. #endif
  171. mov r10, #0
  172. #ifdef HARVARD_CACHE
  173. mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
  174. #endif
  175. dsb
  176. #ifdef CONFIG_MMU
  177. mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
  178. mcr p15, 0, r10, c2, c0, 2 @ TTB control register
  179. orr r4, r4, #TTB_FLAGS
  180. mcr p15, 0, r4, c2, c0, 1 @ load TTB1
  181. mov r10, #0x1f @ domains 0, 1 = manager
  182. mcr p15, 0, r10, c3, c0, 0 @ load domain access register
  183. #endif
  184. ldr r5, =0xff0aa1a8
  185. ldr r6, =0x40e040e0
  186. mcr p15, 0, r5, c10, c2, 0 @ write PRRR
  187. mcr p15, 0, r6, c10, c2, 1 @ write NMRR
  188. adr r5, v7_crval
  189. ldmia r5, {r5, r6}
  190. mrc p15, 0, r0, c1, c0, 0 @ read control register
  191. bic r0, r0, r5 @ clear bits them
  192. orr r0, r0, r6 @ set them
  193. mov pc, lr @ return to head.S:__ret
  194. ENDPROC(__v7_setup)
  195. /* AT
  196. * TFR EV X F I D LR
  197. * .EEE ..EE PUI. .T.T 4RVI ZFRS BLDP WCAM
  198. * rxxx rrxx xxx0 0101 xxxx xxxx x111 xxxx < forced
  199. * 1 0 110 0011 1.00 .111 1101 < we want
  200. */
  201. .type v7_crval, #object
  202. v7_crval:
  203. crval clear=0x0120c302, mmuset=0x10c0387d, ucset=0x00c0187c
  204. __v7_setup_stack:
  205. .space 4 * 11 @ 11 registers
  206. .type v7_processor_functions, #object
  207. ENTRY(v7_processor_functions)
  208. .word v7_early_abort
  209. .word pabort_ifar
  210. .word cpu_v7_proc_init
  211. .word cpu_v7_proc_fin
  212. .word cpu_v7_reset
  213. .word cpu_v7_do_idle
  214. .word cpu_v7_dcache_clean_area
  215. .word cpu_v7_switch_mm
  216. .word cpu_v7_set_pte_ext
  217. .size v7_processor_functions, . - v7_processor_functions
  218. .type cpu_arch_name, #object
  219. cpu_arch_name:
  220. .asciz "armv7"
  221. .size cpu_arch_name, . - cpu_arch_name
  222. .type cpu_elf_name, #object
  223. cpu_elf_name:
  224. .asciz "v7"
  225. .size cpu_elf_name, . - cpu_elf_name
  226. .align
  227. .section ".proc.info.init", #alloc, #execinstr
  228. /*
  229. * Match any ARMv7 processor core.
  230. */
  231. .type __v7_proc_info, #object
  232. __v7_proc_info:
  233. .long 0x000f0000 @ Required ID value
  234. .long 0x000f0000 @ Mask for ID
  235. .long PMD_TYPE_SECT | \
  236. PMD_SECT_BUFFERABLE | \
  237. PMD_SECT_CACHEABLE | \
  238. PMD_SECT_AP_WRITE | \
  239. PMD_SECT_AP_READ
  240. .long PMD_TYPE_SECT | \
  241. PMD_SECT_XN | \
  242. PMD_SECT_AP_WRITE | \
  243. PMD_SECT_AP_READ
  244. b __v7_setup
  245. .long cpu_arch_name
  246. .long cpu_elf_name
  247. .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP
  248. .long cpu_v7_name
  249. .long v7_processor_functions
  250. .long v7wbi_tlb_fns
  251. .long v6_user_fns
  252. .long v7_cache_fns
  253. .size __v7_proc_info, . - __v7_proc_info