intel_idle.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746
  1. /*
  2. * intel_idle.c - native hardware idle loop for modern Intel processors
  3. *
  4. * Copyright (c) 2013, Intel Corporation.
  5. * Len Brown <len.brown@intel.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms and conditions of the GNU General Public License,
  9. * version 2, as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program; if not, write to the Free Software Foundation, Inc.,
  18. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  19. */
  20. /*
  21. * intel_idle is a cpuidle driver that loads on specific Intel processors
  22. * in lieu of the legacy ACPI processor_idle driver. The intent is to
  23. * make Linux more efficient on these processors, as intel_idle knows
  24. * more than ACPI, as well as make Linux more immune to ACPI BIOS bugs.
  25. */
  26. /*
  27. * Design Assumptions
  28. *
  29. * All CPUs have same idle states as boot CPU
  30. *
  31. * Chipset BM_STS (bus master status) bit is a NOP
  32. * for preventing entry into deep C-stats
  33. */
  34. /*
  35. * Known limitations
  36. *
  37. * The driver currently initializes for_each_online_cpu() upon modprobe.
  38. * It it unaware of subsequent processors hot-added to the system.
  39. * This means that if you boot with maxcpus=n and later online
  40. * processors above n, those processors will use C1 only.
  41. *
  42. * ACPI has a .suspend hack to turn off deep c-statees during suspend
  43. * to avoid complications with the lapic timer workaround.
  44. * Have not seen issues with suspend, but may need same workaround here.
  45. *
  46. * There is currently no kernel-based automatic probing/loading mechanism
  47. * if the driver is built as a module.
  48. */
  49. /* un-comment DEBUG to enable pr_debug() statements */
  50. #define DEBUG
  51. #include <linux/kernel.h>
  52. #include <linux/cpuidle.h>
  53. #include <linux/clockchips.h>
  54. #include <trace/events/power.h>
  55. #include <linux/sched.h>
  56. #include <linux/notifier.h>
  57. #include <linux/cpu.h>
  58. #include <linux/module.h>
  59. #include <asm/cpu_device_id.h>
  60. #include <asm/mwait.h>
  61. #include <asm/msr.h>
  62. #define INTEL_IDLE_VERSION "0.4"
  63. #define PREFIX "intel_idle: "
  64. static struct cpuidle_driver intel_idle_driver = {
  65. .name = "intel_idle",
  66. .owner = THIS_MODULE,
  67. };
  68. /* intel_idle.max_cstate=0 disables driver */
  69. static int max_cstate = CPUIDLE_STATE_MAX - 1;
  70. static unsigned int mwait_substates;
  71. #define LAPIC_TIMER_ALWAYS_RELIABLE 0xFFFFFFFF
  72. /* Reliable LAPIC Timer States, bit 1 for C1 etc. */
  73. static unsigned int lapic_timer_reliable_states = (1 << 1); /* Default to only C1 */
  74. struct idle_cpu {
  75. struct cpuidle_state *state_table;
  76. /*
  77. * Hardware C-state auto-demotion may not always be optimal.
  78. * Indicate which enable bits to clear here.
  79. */
  80. unsigned long auto_demotion_disable_flags;
  81. bool disable_promotion_to_c1e;
  82. };
  83. static const struct idle_cpu *icpu;
  84. static struct cpuidle_device __percpu *intel_idle_cpuidle_devices;
  85. static int intel_idle(struct cpuidle_device *dev,
  86. struct cpuidle_driver *drv, int index);
  87. static int intel_idle_cpu_init(int cpu);
  88. static struct cpuidle_state *cpuidle_state_table;
  89. /*
  90. * Set this flag for states where the HW flushes the TLB for us
  91. * and so we don't need cross-calls to keep it consistent.
  92. * If this flag is set, SW flushes the TLB, so even if the
  93. * HW doesn't do the flushing, this flag is safe to use.
  94. */
  95. #define CPUIDLE_FLAG_TLB_FLUSHED 0x10000
  96. /*
  97. * MWAIT takes an 8-bit "hint" in EAX "suggesting"
  98. * the C-state (top nibble) and sub-state (bottom nibble)
  99. * 0x00 means "MWAIT(C1)", 0x10 means "MWAIT(C2)" etc.
  100. *
  101. * We store the hint at the top of our "flags" for each state.
  102. */
  103. #define flg2MWAIT(flags) (((flags) >> 24) & 0xFF)
  104. #define MWAIT2flg(eax) ((eax & 0xFF) << 24)
  105. /*
  106. * States are indexed by the cstate number,
  107. * which is also the index into the MWAIT hint array.
  108. * Thus C0 is a dummy.
  109. */
  110. static struct cpuidle_state nehalem_cstates[] __initdata = {
  111. {
  112. .name = "C1-NHM",
  113. .desc = "MWAIT 0x00",
  114. .flags = MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID,
  115. .exit_latency = 3,
  116. .target_residency = 6,
  117. .enter = &intel_idle },
  118. {
  119. .name = "C1E-NHM",
  120. .desc = "MWAIT 0x01",
  121. .flags = MWAIT2flg(0x01) | CPUIDLE_FLAG_TIME_VALID,
  122. .exit_latency = 10,
  123. .target_residency = 20,
  124. .enter = &intel_idle },
  125. {
  126. .name = "C3-NHM",
  127. .desc = "MWAIT 0x10",
  128. .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  129. .exit_latency = 20,
  130. .target_residency = 80,
  131. .enter = &intel_idle },
  132. {
  133. .name = "C6-NHM",
  134. .desc = "MWAIT 0x20",
  135. .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  136. .exit_latency = 200,
  137. .target_residency = 800,
  138. .enter = &intel_idle },
  139. {
  140. .enter = NULL }
  141. };
  142. static struct cpuidle_state snb_cstates[] __initdata = {
  143. {
  144. .name = "C1-SNB",
  145. .desc = "MWAIT 0x00",
  146. .flags = MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID,
  147. .exit_latency = 2,
  148. .target_residency = 2,
  149. .enter = &intel_idle },
  150. {
  151. .name = "C1E-SNB",
  152. .desc = "MWAIT 0x01",
  153. .flags = MWAIT2flg(0x01) | CPUIDLE_FLAG_TIME_VALID,
  154. .exit_latency = 10,
  155. .target_residency = 20,
  156. .enter = &intel_idle },
  157. {
  158. .name = "C3-SNB",
  159. .desc = "MWAIT 0x10",
  160. .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  161. .exit_latency = 80,
  162. .target_residency = 211,
  163. .enter = &intel_idle },
  164. {
  165. .name = "C6-SNB",
  166. .desc = "MWAIT 0x20",
  167. .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  168. .exit_latency = 104,
  169. .target_residency = 345,
  170. .enter = &intel_idle },
  171. {
  172. .name = "C7-SNB",
  173. .desc = "MWAIT 0x30",
  174. .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  175. .exit_latency = 109,
  176. .target_residency = 345,
  177. .enter = &intel_idle },
  178. {
  179. .enter = NULL }
  180. };
  181. static struct cpuidle_state ivb_cstates[] __initdata = {
  182. {
  183. .name = "C1-IVB",
  184. .desc = "MWAIT 0x00",
  185. .flags = MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID,
  186. .exit_latency = 1,
  187. .target_residency = 1,
  188. .enter = &intel_idle },
  189. {
  190. .name = "C1E-IVB",
  191. .desc = "MWAIT 0x01",
  192. .flags = MWAIT2flg(0x01) | CPUIDLE_FLAG_TIME_VALID,
  193. .exit_latency = 10,
  194. .target_residency = 20,
  195. .enter = &intel_idle },
  196. {
  197. .name = "C3-IVB",
  198. .desc = "MWAIT 0x10",
  199. .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  200. .exit_latency = 59,
  201. .target_residency = 156,
  202. .enter = &intel_idle },
  203. {
  204. .name = "C6-IVB",
  205. .desc = "MWAIT 0x20",
  206. .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  207. .exit_latency = 80,
  208. .target_residency = 300,
  209. .enter = &intel_idle },
  210. {
  211. .name = "C7-IVB",
  212. .desc = "MWAIT 0x30",
  213. .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  214. .exit_latency = 87,
  215. .target_residency = 300,
  216. .enter = &intel_idle },
  217. {
  218. .enter = NULL }
  219. };
  220. static struct cpuidle_state hsw_cstates[] __initdata = {
  221. {
  222. .name = "C1-HSW",
  223. .desc = "MWAIT 0x00",
  224. .flags = MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID,
  225. .exit_latency = 2,
  226. .target_residency = 2,
  227. .enter = &intel_idle },
  228. {
  229. .name = "C1E-HSW",
  230. .desc = "MWAIT 0x01",
  231. .flags = MWAIT2flg(0x01) | CPUIDLE_FLAG_TIME_VALID,
  232. .exit_latency = 10,
  233. .target_residency = 20,
  234. .enter = &intel_idle },
  235. {
  236. .name = "C3-HSW",
  237. .desc = "MWAIT 0x10",
  238. .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  239. .exit_latency = 33,
  240. .target_residency = 100,
  241. .enter = &intel_idle },
  242. {
  243. .name = "C6-HSW",
  244. .desc = "MWAIT 0x20",
  245. .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  246. .exit_latency = 133,
  247. .target_residency = 400,
  248. .enter = &intel_idle },
  249. {
  250. .name = "C7s-HSW",
  251. .desc = "MWAIT 0x32",
  252. .flags = MWAIT2flg(0x32) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  253. .exit_latency = 166,
  254. .target_residency = 500,
  255. .enter = &intel_idle },
  256. {
  257. .name = "C8-HSW",
  258. .desc = "MWAIT 0x40",
  259. .flags = MWAIT2flg(0x40) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  260. .exit_latency = 300,
  261. .target_residency = 900,
  262. .enter = &intel_idle },
  263. {
  264. .name = "C9-HSW",
  265. .desc = "MWAIT 0x50",
  266. .flags = MWAIT2flg(0x50) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  267. .exit_latency = 600,
  268. .target_residency = 1800,
  269. .enter = &intel_idle },
  270. {
  271. .name = "C10-HSW",
  272. .desc = "MWAIT 0x60",
  273. .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  274. .exit_latency = 2600,
  275. .target_residency = 7700,
  276. .enter = &intel_idle },
  277. {
  278. .enter = NULL }
  279. };
  280. static struct cpuidle_state atom_cstates[] __initdata = {
  281. {
  282. .name = "C1E-ATM",
  283. .desc = "MWAIT 0x00",
  284. .flags = MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID,
  285. .exit_latency = 10,
  286. .target_residency = 20,
  287. .enter = &intel_idle },
  288. {
  289. .name = "C2-ATM",
  290. .desc = "MWAIT 0x10",
  291. .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TIME_VALID,
  292. .exit_latency = 20,
  293. .target_residency = 80,
  294. .enter = &intel_idle },
  295. {
  296. .name = "C4-ATM",
  297. .desc = "MWAIT 0x30",
  298. .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  299. .exit_latency = 100,
  300. .target_residency = 400,
  301. .enter = &intel_idle },
  302. {
  303. .name = "C6-ATM",
  304. .desc = "MWAIT 0x52",
  305. .flags = MWAIT2flg(0x52) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  306. .exit_latency = 140,
  307. .target_residency = 560,
  308. .enter = &intel_idle },
  309. {
  310. .enter = NULL }
  311. };
  312. static struct cpuidle_state avn_cstates[] __initdata = {
  313. {
  314. .name = "C1-AVN",
  315. .desc = "MWAIT 0x00",
  316. .flags = MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID,
  317. .exit_latency = 2,
  318. .target_residency = 2,
  319. .enter = &intel_idle },
  320. {
  321. .name = "C6-AVN",
  322. .desc = "MWAIT 0x51",
  323. .flags = MWAIT2flg(0x51) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  324. .exit_latency = 15,
  325. .target_residency = 45,
  326. .enter = &intel_idle },
  327. };
  328. /**
  329. * intel_idle
  330. * @dev: cpuidle_device
  331. * @drv: cpuidle driver
  332. * @index: index of cpuidle state
  333. *
  334. * Must be called under local_irq_disable().
  335. */
  336. static int intel_idle(struct cpuidle_device *dev,
  337. struct cpuidle_driver *drv, int index)
  338. {
  339. unsigned long ecx = 1; /* break on interrupt flag */
  340. struct cpuidle_state *state = &drv->states[index];
  341. unsigned long eax = flg2MWAIT(state->flags);
  342. unsigned int cstate;
  343. int cpu = smp_processor_id();
  344. cstate = (((eax) >> MWAIT_SUBSTATE_SIZE) & MWAIT_CSTATE_MASK) + 1;
  345. /*
  346. * leave_mm() to avoid costly and often unnecessary wakeups
  347. * for flushing the user TLB's associated with the active mm.
  348. */
  349. if (state->flags & CPUIDLE_FLAG_TLB_FLUSHED)
  350. leave_mm(cpu);
  351. if (!(lapic_timer_reliable_states & (1 << (cstate))))
  352. clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu);
  353. if (!current_set_polling_and_test()) {
  354. __monitor((void *)&current_thread_info()->flags, 0, 0);
  355. smp_mb();
  356. if (!need_resched())
  357. __mwait(eax, ecx);
  358. }
  359. if (!(lapic_timer_reliable_states & (1 << (cstate))))
  360. clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu);
  361. return index;
  362. }
  363. static void __setup_broadcast_timer(void *arg)
  364. {
  365. unsigned long reason = (unsigned long)arg;
  366. int cpu = smp_processor_id();
  367. reason = reason ?
  368. CLOCK_EVT_NOTIFY_BROADCAST_ON : CLOCK_EVT_NOTIFY_BROADCAST_OFF;
  369. clockevents_notify(reason, &cpu);
  370. }
  371. static int cpu_hotplug_notify(struct notifier_block *n,
  372. unsigned long action, void *hcpu)
  373. {
  374. int hotcpu = (unsigned long)hcpu;
  375. struct cpuidle_device *dev;
  376. switch (action & ~CPU_TASKS_FROZEN) {
  377. case CPU_ONLINE:
  378. if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE)
  379. smp_call_function_single(hotcpu, __setup_broadcast_timer,
  380. (void *)true, 1);
  381. /*
  382. * Some systems can hotplug a cpu at runtime after
  383. * the kernel has booted, we have to initialize the
  384. * driver in this case
  385. */
  386. dev = per_cpu_ptr(intel_idle_cpuidle_devices, hotcpu);
  387. if (!dev->registered)
  388. intel_idle_cpu_init(hotcpu);
  389. break;
  390. }
  391. return NOTIFY_OK;
  392. }
  393. static struct notifier_block cpu_hotplug_notifier = {
  394. .notifier_call = cpu_hotplug_notify,
  395. };
  396. static void auto_demotion_disable(void *dummy)
  397. {
  398. unsigned long long msr_bits;
  399. rdmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
  400. msr_bits &= ~(icpu->auto_demotion_disable_flags);
  401. wrmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
  402. }
  403. static void c1e_promotion_disable(void *dummy)
  404. {
  405. unsigned long long msr_bits;
  406. rdmsrl(MSR_IA32_POWER_CTL, msr_bits);
  407. msr_bits &= ~0x2;
  408. wrmsrl(MSR_IA32_POWER_CTL, msr_bits);
  409. }
  410. static const struct idle_cpu idle_cpu_nehalem = {
  411. .state_table = nehalem_cstates,
  412. .auto_demotion_disable_flags = NHM_C1_AUTO_DEMOTE | NHM_C3_AUTO_DEMOTE,
  413. .disable_promotion_to_c1e = true,
  414. };
  415. static const struct idle_cpu idle_cpu_atom = {
  416. .state_table = atom_cstates,
  417. };
  418. static const struct idle_cpu idle_cpu_lincroft = {
  419. .state_table = atom_cstates,
  420. .auto_demotion_disable_flags = ATM_LNC_C6_AUTO_DEMOTE,
  421. };
  422. static const struct idle_cpu idle_cpu_snb = {
  423. .state_table = snb_cstates,
  424. .disable_promotion_to_c1e = true,
  425. };
  426. static const struct idle_cpu idle_cpu_ivb = {
  427. .state_table = ivb_cstates,
  428. .disable_promotion_to_c1e = true,
  429. };
  430. static const struct idle_cpu idle_cpu_hsw = {
  431. .state_table = hsw_cstates,
  432. .disable_promotion_to_c1e = true,
  433. };
  434. static const struct idle_cpu idle_cpu_avn = {
  435. .state_table = avn_cstates,
  436. .disable_promotion_to_c1e = true,
  437. };
  438. #define ICPU(model, cpu) \
  439. { X86_VENDOR_INTEL, 6, model, X86_FEATURE_MWAIT, (unsigned long)&cpu }
  440. static const struct x86_cpu_id intel_idle_ids[] = {
  441. ICPU(0x1a, idle_cpu_nehalem),
  442. ICPU(0x1e, idle_cpu_nehalem),
  443. ICPU(0x1f, idle_cpu_nehalem),
  444. ICPU(0x25, idle_cpu_nehalem),
  445. ICPU(0x2c, idle_cpu_nehalem),
  446. ICPU(0x2e, idle_cpu_nehalem),
  447. ICPU(0x1c, idle_cpu_atom),
  448. ICPU(0x26, idle_cpu_lincroft),
  449. ICPU(0x2f, idle_cpu_nehalem),
  450. ICPU(0x2a, idle_cpu_snb),
  451. ICPU(0x2d, idle_cpu_snb),
  452. ICPU(0x3a, idle_cpu_ivb),
  453. ICPU(0x3e, idle_cpu_ivb),
  454. ICPU(0x3c, idle_cpu_hsw),
  455. ICPU(0x3f, idle_cpu_hsw),
  456. ICPU(0x45, idle_cpu_hsw),
  457. ICPU(0x46, idle_cpu_hsw),
  458. ICPU(0x4D, idle_cpu_avn),
  459. {}
  460. };
  461. MODULE_DEVICE_TABLE(x86cpu, intel_idle_ids);
  462. /*
  463. * intel_idle_probe()
  464. */
  465. static int __init intel_idle_probe(void)
  466. {
  467. unsigned int eax, ebx, ecx;
  468. const struct x86_cpu_id *id;
  469. if (max_cstate == 0) {
  470. pr_debug(PREFIX "disabled\n");
  471. return -EPERM;
  472. }
  473. id = x86_match_cpu(intel_idle_ids);
  474. if (!id) {
  475. if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
  476. boot_cpu_data.x86 == 6)
  477. pr_debug(PREFIX "does not run on family %d model %d\n",
  478. boot_cpu_data.x86, boot_cpu_data.x86_model);
  479. return -ENODEV;
  480. }
  481. if (boot_cpu_data.cpuid_level < CPUID_MWAIT_LEAF)
  482. return -ENODEV;
  483. cpuid(CPUID_MWAIT_LEAF, &eax, &ebx, &ecx, &mwait_substates);
  484. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED) ||
  485. !(ecx & CPUID5_ECX_INTERRUPT_BREAK) ||
  486. !mwait_substates)
  487. return -ENODEV;
  488. pr_debug(PREFIX "MWAIT substates: 0x%x\n", mwait_substates);
  489. icpu = (const struct idle_cpu *)id->driver_data;
  490. cpuidle_state_table = icpu->state_table;
  491. if (boot_cpu_has(X86_FEATURE_ARAT)) /* Always Reliable APIC Timer */
  492. lapic_timer_reliable_states = LAPIC_TIMER_ALWAYS_RELIABLE;
  493. else
  494. on_each_cpu(__setup_broadcast_timer, (void *)true, 1);
  495. pr_debug(PREFIX "v" INTEL_IDLE_VERSION
  496. " model 0x%X\n", boot_cpu_data.x86_model);
  497. pr_debug(PREFIX "lapic_timer_reliable_states 0x%x\n",
  498. lapic_timer_reliable_states);
  499. return 0;
  500. }
  501. /*
  502. * intel_idle_cpuidle_devices_uninit()
  503. * unregister, free cpuidle_devices
  504. */
  505. static void intel_idle_cpuidle_devices_uninit(void)
  506. {
  507. int i;
  508. struct cpuidle_device *dev;
  509. for_each_online_cpu(i) {
  510. dev = per_cpu_ptr(intel_idle_cpuidle_devices, i);
  511. cpuidle_unregister_device(dev);
  512. }
  513. free_percpu(intel_idle_cpuidle_devices);
  514. return;
  515. }
  516. /*
  517. * intel_idle_cpuidle_driver_init()
  518. * allocate, initialize cpuidle_states
  519. */
  520. static int __init intel_idle_cpuidle_driver_init(void)
  521. {
  522. int cstate;
  523. struct cpuidle_driver *drv = &intel_idle_driver;
  524. drv->state_count = 1;
  525. for (cstate = 0; cstate < CPUIDLE_STATE_MAX; ++cstate) {
  526. int num_substates, mwait_hint, mwait_cstate, mwait_substate;
  527. if (cpuidle_state_table[cstate].enter == NULL)
  528. break;
  529. if (cstate + 1 > max_cstate) {
  530. printk(PREFIX "max_cstate %d reached\n",
  531. max_cstate);
  532. break;
  533. }
  534. mwait_hint = flg2MWAIT(cpuidle_state_table[cstate].flags);
  535. mwait_cstate = MWAIT_HINT2CSTATE(mwait_hint);
  536. mwait_substate = MWAIT_HINT2SUBSTATE(mwait_hint);
  537. /* does the state exist in CPUID.MWAIT? */
  538. num_substates = (mwait_substates >> ((mwait_cstate + 1) * 4))
  539. & MWAIT_SUBSTATE_MASK;
  540. /* if sub-state in table is not enumerated by CPUID */
  541. if ((mwait_substate + 1) > num_substates)
  542. continue;
  543. if (((mwait_cstate + 1) > 2) &&
  544. !boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
  545. mark_tsc_unstable("TSC halts in idle"
  546. " states deeper than C2");
  547. drv->states[drv->state_count] = /* structure copy */
  548. cpuidle_state_table[cstate];
  549. drv->state_count += 1;
  550. }
  551. if (icpu->auto_demotion_disable_flags)
  552. on_each_cpu(auto_demotion_disable, NULL, 1);
  553. if (icpu->disable_promotion_to_c1e) /* each-cpu is redundant */
  554. on_each_cpu(c1e_promotion_disable, NULL, 1);
  555. return 0;
  556. }
  557. /*
  558. * intel_idle_cpu_init()
  559. * allocate, initialize, register cpuidle_devices
  560. * @cpu: cpu/core to initialize
  561. */
  562. static int intel_idle_cpu_init(int cpu)
  563. {
  564. int cstate;
  565. struct cpuidle_device *dev;
  566. dev = per_cpu_ptr(intel_idle_cpuidle_devices, cpu);
  567. dev->state_count = 1;
  568. for (cstate = 0; cstate < CPUIDLE_STATE_MAX; ++cstate) {
  569. int num_substates, mwait_hint, mwait_cstate, mwait_substate;
  570. if (cpuidle_state_table[cstate].enter == NULL)
  571. break;
  572. if (cstate + 1 > max_cstate) {
  573. printk(PREFIX "max_cstate %d reached\n", max_cstate);
  574. break;
  575. }
  576. mwait_hint = flg2MWAIT(cpuidle_state_table[cstate].flags);
  577. mwait_cstate = MWAIT_HINT2CSTATE(mwait_hint);
  578. mwait_substate = MWAIT_HINT2SUBSTATE(mwait_hint);
  579. /* does the state exist in CPUID.MWAIT? */
  580. num_substates = (mwait_substates >> ((mwait_cstate + 1) * 4))
  581. & MWAIT_SUBSTATE_MASK;
  582. /* if sub-state in table is not enumerated by CPUID */
  583. if ((mwait_substate + 1) > num_substates)
  584. continue;
  585. dev->state_count += 1;
  586. }
  587. dev->cpu = cpu;
  588. if (cpuidle_register_device(dev)) {
  589. pr_debug(PREFIX "cpuidle_register_device %d failed!\n", cpu);
  590. intel_idle_cpuidle_devices_uninit();
  591. return -EIO;
  592. }
  593. if (icpu->auto_demotion_disable_flags)
  594. smp_call_function_single(cpu, auto_demotion_disable, NULL, 1);
  595. return 0;
  596. }
  597. static int __init intel_idle_init(void)
  598. {
  599. int retval, i;
  600. /* Do not load intel_idle at all for now if idle= is passed */
  601. if (boot_option_idle_override != IDLE_NO_OVERRIDE)
  602. return -ENODEV;
  603. retval = intel_idle_probe();
  604. if (retval)
  605. return retval;
  606. intel_idle_cpuidle_driver_init();
  607. retval = cpuidle_register_driver(&intel_idle_driver);
  608. if (retval) {
  609. struct cpuidle_driver *drv = cpuidle_get_driver();
  610. printk(KERN_DEBUG PREFIX "intel_idle yielding to %s",
  611. drv ? drv->name : "none");
  612. return retval;
  613. }
  614. intel_idle_cpuidle_devices = alloc_percpu(struct cpuidle_device);
  615. if (intel_idle_cpuidle_devices == NULL)
  616. return -ENOMEM;
  617. for_each_online_cpu(i) {
  618. retval = intel_idle_cpu_init(i);
  619. if (retval) {
  620. cpuidle_unregister_driver(&intel_idle_driver);
  621. return retval;
  622. }
  623. }
  624. register_cpu_notifier(&cpu_hotplug_notifier);
  625. return 0;
  626. }
  627. static void __exit intel_idle_exit(void)
  628. {
  629. intel_idle_cpuidle_devices_uninit();
  630. cpuidle_unregister_driver(&intel_idle_driver);
  631. if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE)
  632. on_each_cpu(__setup_broadcast_timer, (void *)false, 1);
  633. unregister_cpu_notifier(&cpu_hotplug_notifier);
  634. return;
  635. }
  636. module_init(intel_idle_init);
  637. module_exit(intel_idle_exit);
  638. module_param(max_cstate, int, 0444);
  639. MODULE_AUTHOR("Len Brown <len.brown@intel.com>");
  640. MODULE_DESCRIPTION("Cpuidle driver for Intel Hardware v" INTEL_IDLE_VERSION);
  641. MODULE_LICENSE("GPL");