wm8996.c 89 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994
  1. /*
  2. * wm8996.c - WM8996 audio codec interface
  3. *
  4. * Copyright 2011 Wolfson Microelectronics PLC.
  5. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/completion.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/gcd.h>
  19. #include <linux/gpio.h>
  20. #include <linux/i2c.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <linux/workqueue.h>
  24. #include <sound/core.h>
  25. #include <sound/jack.h>
  26. #include <sound/pcm.h>
  27. #include <sound/pcm_params.h>
  28. #include <sound/soc.h>
  29. #include <sound/initval.h>
  30. #include <sound/tlv.h>
  31. #include <trace/events/asoc.h>
  32. #include <sound/wm8996.h>
  33. #include "wm8996.h"
  34. #define WM8996_AIFS 2
  35. #define HPOUT1L 1
  36. #define HPOUT1R 2
  37. #define HPOUT2L 4
  38. #define HPOUT2R 8
  39. #define WM8996_NUM_SUPPLIES 4
  40. static const char *wm8996_supply_names[WM8996_NUM_SUPPLIES] = {
  41. "DBVDD",
  42. "AVDD1",
  43. "AVDD2",
  44. "CPVDD",
  45. };
  46. struct wm8996_priv {
  47. struct snd_soc_codec *codec;
  48. int ldo1ena;
  49. int sysclk;
  50. int sysclk_src;
  51. int fll_src;
  52. int fll_fref;
  53. int fll_fout;
  54. struct completion fll_lock;
  55. u16 dcs_pending;
  56. struct completion dcs_done;
  57. u16 hpout_ena;
  58. u16 hpout_pending;
  59. struct regulator_bulk_data supplies[WM8996_NUM_SUPPLIES];
  60. struct notifier_block disable_nb[WM8996_NUM_SUPPLIES];
  61. struct wm8996_pdata pdata;
  62. int rx_rate[WM8996_AIFS];
  63. int bclk_rate[WM8996_AIFS];
  64. /* Platform dependant ReTune mobile configuration */
  65. int num_retune_mobile_texts;
  66. const char **retune_mobile_texts;
  67. int retune_mobile_cfg[2];
  68. struct soc_enum retune_mobile_enum;
  69. struct snd_soc_jack *jack;
  70. bool detecting;
  71. bool jack_mic;
  72. wm8996_polarity_fn polarity_cb;
  73. #ifdef CONFIG_GPIOLIB
  74. struct gpio_chip gpio_chip;
  75. #endif
  76. };
  77. /* We can't use the same notifier block for more than one supply and
  78. * there's no way I can see to get from a callback to the caller
  79. * except container_of().
  80. */
  81. #define WM8996_REGULATOR_EVENT(n) \
  82. static int wm8996_regulator_event_##n(struct notifier_block *nb, \
  83. unsigned long event, void *data) \
  84. { \
  85. struct wm8996_priv *wm8996 = container_of(nb, struct wm8996_priv, \
  86. disable_nb[n]); \
  87. if (event & REGULATOR_EVENT_DISABLE) { \
  88. wm8996->codec->cache_sync = 1; \
  89. } \
  90. return 0; \
  91. }
  92. WM8996_REGULATOR_EVENT(0)
  93. WM8996_REGULATOR_EVENT(1)
  94. WM8996_REGULATOR_EVENT(2)
  95. WM8996_REGULATOR_EVENT(3)
  96. static const u16 wm8996_reg[WM8996_MAX_REGISTER] = {
  97. [WM8996_SOFTWARE_RESET] = 0x8996,
  98. [WM8996_POWER_MANAGEMENT_7] = 0x10,
  99. [WM8996_DAC1_HPOUT1_VOLUME] = 0x88,
  100. [WM8996_DAC2_HPOUT2_VOLUME] = 0x88,
  101. [WM8996_DAC1_LEFT_VOLUME] = 0x2c0,
  102. [WM8996_DAC1_RIGHT_VOLUME] = 0x2c0,
  103. [WM8996_DAC2_LEFT_VOLUME] = 0x2c0,
  104. [WM8996_DAC2_RIGHT_VOLUME] = 0x2c0,
  105. [WM8996_OUTPUT1_LEFT_VOLUME] = 0x80,
  106. [WM8996_OUTPUT1_RIGHT_VOLUME] = 0x80,
  107. [WM8996_OUTPUT2_LEFT_VOLUME] = 0x80,
  108. [WM8996_OUTPUT2_RIGHT_VOLUME] = 0x80,
  109. [WM8996_MICBIAS_1] = 0x39,
  110. [WM8996_MICBIAS_2] = 0x39,
  111. [WM8996_LDO_1] = 0x3,
  112. [WM8996_LDO_2] = 0x13,
  113. [WM8996_ACCESSORY_DETECT_MODE_1] = 0x4,
  114. [WM8996_HEADPHONE_DETECT_1] = 0x20,
  115. [WM8996_MIC_DETECT_1] = 0x7600,
  116. [WM8996_MIC_DETECT_2] = 0xbf,
  117. [WM8996_CHARGE_PUMP_1] = 0x1f25,
  118. [WM8996_CHARGE_PUMP_2] = 0xab19,
  119. [WM8996_DC_SERVO_5] = 0x2a2a,
  120. [WM8996_CONTROL_INTERFACE_1] = 0x8004,
  121. [WM8996_CLOCKING_1] = 0x10,
  122. [WM8996_AIF_RATE] = 0x83,
  123. [WM8996_FLL_CONTROL_4] = 0x5dc0,
  124. [WM8996_FLL_CONTROL_5] = 0xc84,
  125. [WM8996_FLL_EFS_2] = 0x2,
  126. [WM8996_AIF1_TX_LRCLK_1] = 0x80,
  127. [WM8996_AIF1_TX_LRCLK_2] = 0x8,
  128. [WM8996_AIF1_RX_LRCLK_1] = 0x80,
  129. [WM8996_AIF1TX_DATA_CONFIGURATION_1] = 0x1818,
  130. [WM8996_AIF1RX_DATA_CONFIGURATION] = 0x1818,
  131. [WM8996_AIF1TX_TEST] = 0x7,
  132. [WM8996_AIF2_TX_LRCLK_1] = 0x80,
  133. [WM8996_AIF2_TX_LRCLK_2] = 0x8,
  134. [WM8996_AIF2_RX_LRCLK_1] = 0x80,
  135. [WM8996_AIF2TX_DATA_CONFIGURATION_1] = 0x1818,
  136. [WM8996_AIF2RX_DATA_CONFIGURATION] = 0x1818,
  137. [WM8996_AIF2TX_TEST] = 0x1,
  138. [WM8996_DSP1_TX_LEFT_VOLUME] = 0xc0,
  139. [WM8996_DSP1_TX_RIGHT_VOLUME] = 0xc0,
  140. [WM8996_DSP1_RX_LEFT_VOLUME] = 0xc0,
  141. [WM8996_DSP1_RX_RIGHT_VOLUME] = 0xc0,
  142. [WM8996_DSP1_TX_FILTERS] = 0x2000,
  143. [WM8996_DSP1_RX_FILTERS_1] = 0x200,
  144. [WM8996_DSP1_RX_FILTERS_2] = 0x10,
  145. [WM8996_DSP1_DRC_1] = 0x98,
  146. [WM8996_DSP1_DRC_2] = 0x845,
  147. [WM8996_DSP1_RX_EQ_GAINS_1] = 0x6318,
  148. [WM8996_DSP1_RX_EQ_GAINS_2] = 0x6300,
  149. [WM8996_DSP1_RX_EQ_BAND_1_A] = 0xfca,
  150. [WM8996_DSP1_RX_EQ_BAND_1_B] = 0x400,
  151. [WM8996_DSP1_RX_EQ_BAND_1_PG] = 0xd8,
  152. [WM8996_DSP1_RX_EQ_BAND_2_A] = 0x1eb5,
  153. [WM8996_DSP1_RX_EQ_BAND_2_B] = 0xf145,
  154. [WM8996_DSP1_RX_EQ_BAND_2_C] = 0xb75,
  155. [WM8996_DSP1_RX_EQ_BAND_2_PG] = 0x1c5,
  156. [WM8996_DSP1_RX_EQ_BAND_3_A] = 0x1c58,
  157. [WM8996_DSP1_RX_EQ_BAND_3_B] = 0xf373,
  158. [WM8996_DSP1_RX_EQ_BAND_3_C] = 0xa54,
  159. [WM8996_DSP1_RX_EQ_BAND_3_PG] = 0x558,
  160. [WM8996_DSP1_RX_EQ_BAND_4_A] = 0x168e,
  161. [WM8996_DSP1_RX_EQ_BAND_4_B] = 0xf829,
  162. [WM8996_DSP1_RX_EQ_BAND_4_C] = 0x7ad,
  163. [WM8996_DSP1_RX_EQ_BAND_4_PG] = 0x1103,
  164. [WM8996_DSP1_RX_EQ_BAND_5_A] = 0x564,
  165. [WM8996_DSP1_RX_EQ_BAND_5_B] = 0x559,
  166. [WM8996_DSP1_RX_EQ_BAND_5_PG] = 0x4000,
  167. [WM8996_DSP2_TX_LEFT_VOLUME] = 0xc0,
  168. [WM8996_DSP2_TX_RIGHT_VOLUME] = 0xc0,
  169. [WM8996_DSP2_RX_LEFT_VOLUME] = 0xc0,
  170. [WM8996_DSP2_RX_RIGHT_VOLUME] = 0xc0,
  171. [WM8996_DSP2_TX_FILTERS] = 0x2000,
  172. [WM8996_DSP2_RX_FILTERS_1] = 0x200,
  173. [WM8996_DSP2_RX_FILTERS_2] = 0x10,
  174. [WM8996_DSP2_DRC_1] = 0x98,
  175. [WM8996_DSP2_DRC_2] = 0x845,
  176. [WM8996_DSP2_RX_EQ_GAINS_1] = 0x6318,
  177. [WM8996_DSP2_RX_EQ_GAINS_2] = 0x6300,
  178. [WM8996_DSP2_RX_EQ_BAND_1_A] = 0xfca,
  179. [WM8996_DSP2_RX_EQ_BAND_1_B] = 0x400,
  180. [WM8996_DSP2_RX_EQ_BAND_1_PG] = 0xd8,
  181. [WM8996_DSP2_RX_EQ_BAND_2_A] = 0x1eb5,
  182. [WM8996_DSP2_RX_EQ_BAND_2_B] = 0xf145,
  183. [WM8996_DSP2_RX_EQ_BAND_2_C] = 0xb75,
  184. [WM8996_DSP2_RX_EQ_BAND_2_PG] = 0x1c5,
  185. [WM8996_DSP2_RX_EQ_BAND_3_A] = 0x1c58,
  186. [WM8996_DSP2_RX_EQ_BAND_3_B] = 0xf373,
  187. [WM8996_DSP2_RX_EQ_BAND_3_C] = 0xa54,
  188. [WM8996_DSP2_RX_EQ_BAND_3_PG] = 0x558,
  189. [WM8996_DSP2_RX_EQ_BAND_4_A] = 0x168e,
  190. [WM8996_DSP2_RX_EQ_BAND_4_B] = 0xf829,
  191. [WM8996_DSP2_RX_EQ_BAND_4_C] = 0x7ad,
  192. [WM8996_DSP2_RX_EQ_BAND_4_PG] = 0x1103,
  193. [WM8996_DSP2_RX_EQ_BAND_5_A] = 0x564,
  194. [WM8996_DSP2_RX_EQ_BAND_5_B] = 0x559,
  195. [WM8996_DSP2_RX_EQ_BAND_5_PG] = 0x4000,
  196. [WM8996_OVERSAMPLING] = 0xd,
  197. [WM8996_SIDETONE] = 0x1040,
  198. [WM8996_GPIO_1] = 0xa101,
  199. [WM8996_GPIO_2] = 0xa101,
  200. [WM8996_GPIO_3] = 0xa101,
  201. [WM8996_GPIO_4] = 0xa101,
  202. [WM8996_GPIO_5] = 0xa101,
  203. [WM8996_PULL_CONTROL_2] = 0x140,
  204. [WM8996_INTERRUPT_STATUS_1_MASK] = 0x1f,
  205. [WM8996_INTERRUPT_STATUS_2_MASK] = 0x1ecf,
  206. [WM8996_RIGHT_PDM_SPEAKER] = 0x1,
  207. [WM8996_PDM_SPEAKER_MUTE_SEQUENCE] = 0x69,
  208. [WM8996_PDM_SPEAKER_VOLUME] = 0x66,
  209. [WM8996_WRITE_SEQUENCER_0] = 0x1,
  210. [WM8996_WRITE_SEQUENCER_1] = 0x1,
  211. [WM8996_WRITE_SEQUENCER_3] = 0x6,
  212. [WM8996_WRITE_SEQUENCER_4] = 0x40,
  213. [WM8996_WRITE_SEQUENCER_5] = 0x1,
  214. [WM8996_WRITE_SEQUENCER_6] = 0xf,
  215. [WM8996_WRITE_SEQUENCER_7] = 0x6,
  216. [WM8996_WRITE_SEQUENCER_8] = 0x1,
  217. [WM8996_WRITE_SEQUENCER_9] = 0x3,
  218. [WM8996_WRITE_SEQUENCER_10] = 0x104,
  219. [WM8996_WRITE_SEQUENCER_12] = 0x60,
  220. [WM8996_WRITE_SEQUENCER_13] = 0x11,
  221. [WM8996_WRITE_SEQUENCER_14] = 0x401,
  222. [WM8996_WRITE_SEQUENCER_16] = 0x50,
  223. [WM8996_WRITE_SEQUENCER_17] = 0x3,
  224. [WM8996_WRITE_SEQUENCER_18] = 0x100,
  225. [WM8996_WRITE_SEQUENCER_20] = 0x51,
  226. [WM8996_WRITE_SEQUENCER_21] = 0x3,
  227. [WM8996_WRITE_SEQUENCER_22] = 0x104,
  228. [WM8996_WRITE_SEQUENCER_23] = 0xa,
  229. [WM8996_WRITE_SEQUENCER_24] = 0x60,
  230. [WM8996_WRITE_SEQUENCER_25] = 0x3b,
  231. [WM8996_WRITE_SEQUENCER_26] = 0x502,
  232. [WM8996_WRITE_SEQUENCER_27] = 0x100,
  233. [WM8996_WRITE_SEQUENCER_28] = 0x2fff,
  234. [WM8996_WRITE_SEQUENCER_32] = 0x2fff,
  235. [WM8996_WRITE_SEQUENCER_36] = 0x2fff,
  236. [WM8996_WRITE_SEQUENCER_40] = 0x2fff,
  237. [WM8996_WRITE_SEQUENCER_44] = 0x2fff,
  238. [WM8996_WRITE_SEQUENCER_48] = 0x2fff,
  239. [WM8996_WRITE_SEQUENCER_52] = 0x2fff,
  240. [WM8996_WRITE_SEQUENCER_56] = 0x2fff,
  241. [WM8996_WRITE_SEQUENCER_60] = 0x2fff,
  242. [WM8996_WRITE_SEQUENCER_64] = 0x1,
  243. [WM8996_WRITE_SEQUENCER_65] = 0x1,
  244. [WM8996_WRITE_SEQUENCER_67] = 0x6,
  245. [WM8996_WRITE_SEQUENCER_68] = 0x40,
  246. [WM8996_WRITE_SEQUENCER_69] = 0x1,
  247. [WM8996_WRITE_SEQUENCER_70] = 0xf,
  248. [WM8996_WRITE_SEQUENCER_71] = 0x6,
  249. [WM8996_WRITE_SEQUENCER_72] = 0x1,
  250. [WM8996_WRITE_SEQUENCER_73] = 0x3,
  251. [WM8996_WRITE_SEQUENCER_74] = 0x104,
  252. [WM8996_WRITE_SEQUENCER_76] = 0x60,
  253. [WM8996_WRITE_SEQUENCER_77] = 0x11,
  254. [WM8996_WRITE_SEQUENCER_78] = 0x401,
  255. [WM8996_WRITE_SEQUENCER_80] = 0x50,
  256. [WM8996_WRITE_SEQUENCER_81] = 0x3,
  257. [WM8996_WRITE_SEQUENCER_82] = 0x100,
  258. [WM8996_WRITE_SEQUENCER_84] = 0x60,
  259. [WM8996_WRITE_SEQUENCER_85] = 0x3b,
  260. [WM8996_WRITE_SEQUENCER_86] = 0x502,
  261. [WM8996_WRITE_SEQUENCER_87] = 0x100,
  262. [WM8996_WRITE_SEQUENCER_88] = 0x2fff,
  263. [WM8996_WRITE_SEQUENCER_92] = 0x2fff,
  264. [WM8996_WRITE_SEQUENCER_96] = 0x2fff,
  265. [WM8996_WRITE_SEQUENCER_100] = 0x2fff,
  266. [WM8996_WRITE_SEQUENCER_104] = 0x2fff,
  267. [WM8996_WRITE_SEQUENCER_108] = 0x2fff,
  268. [WM8996_WRITE_SEQUENCER_112] = 0x2fff,
  269. [WM8996_WRITE_SEQUENCER_116] = 0x2fff,
  270. [WM8996_WRITE_SEQUENCER_120] = 0x2fff,
  271. [WM8996_WRITE_SEQUENCER_124] = 0x2fff,
  272. [WM8996_WRITE_SEQUENCER_128] = 0x1,
  273. [WM8996_WRITE_SEQUENCER_129] = 0x1,
  274. [WM8996_WRITE_SEQUENCER_131] = 0x6,
  275. [WM8996_WRITE_SEQUENCER_132] = 0x40,
  276. [WM8996_WRITE_SEQUENCER_133] = 0x1,
  277. [WM8996_WRITE_SEQUENCER_134] = 0xf,
  278. [WM8996_WRITE_SEQUENCER_135] = 0x6,
  279. [WM8996_WRITE_SEQUENCER_136] = 0x1,
  280. [WM8996_WRITE_SEQUENCER_137] = 0x3,
  281. [WM8996_WRITE_SEQUENCER_138] = 0x106,
  282. [WM8996_WRITE_SEQUENCER_140] = 0x61,
  283. [WM8996_WRITE_SEQUENCER_141] = 0x11,
  284. [WM8996_WRITE_SEQUENCER_142] = 0x401,
  285. [WM8996_WRITE_SEQUENCER_144] = 0x50,
  286. [WM8996_WRITE_SEQUENCER_145] = 0x3,
  287. [WM8996_WRITE_SEQUENCER_146] = 0x102,
  288. [WM8996_WRITE_SEQUENCER_148] = 0x51,
  289. [WM8996_WRITE_SEQUENCER_149] = 0x3,
  290. [WM8996_WRITE_SEQUENCER_150] = 0x106,
  291. [WM8996_WRITE_SEQUENCER_151] = 0xa,
  292. [WM8996_WRITE_SEQUENCER_152] = 0x61,
  293. [WM8996_WRITE_SEQUENCER_153] = 0x3b,
  294. [WM8996_WRITE_SEQUENCER_154] = 0x502,
  295. [WM8996_WRITE_SEQUENCER_155] = 0x100,
  296. [WM8996_WRITE_SEQUENCER_156] = 0x2fff,
  297. [WM8996_WRITE_SEQUENCER_160] = 0x2fff,
  298. [WM8996_WRITE_SEQUENCER_164] = 0x2fff,
  299. [WM8996_WRITE_SEQUENCER_168] = 0x2fff,
  300. [WM8996_WRITE_SEQUENCER_172] = 0x2fff,
  301. [WM8996_WRITE_SEQUENCER_176] = 0x2fff,
  302. [WM8996_WRITE_SEQUENCER_180] = 0x2fff,
  303. [WM8996_WRITE_SEQUENCER_184] = 0x2fff,
  304. [WM8996_WRITE_SEQUENCER_188] = 0x2fff,
  305. [WM8996_WRITE_SEQUENCER_192] = 0x1,
  306. [WM8996_WRITE_SEQUENCER_193] = 0x1,
  307. [WM8996_WRITE_SEQUENCER_195] = 0x6,
  308. [WM8996_WRITE_SEQUENCER_196] = 0x40,
  309. [WM8996_WRITE_SEQUENCER_197] = 0x1,
  310. [WM8996_WRITE_SEQUENCER_198] = 0xf,
  311. [WM8996_WRITE_SEQUENCER_199] = 0x6,
  312. [WM8996_WRITE_SEQUENCER_200] = 0x1,
  313. [WM8996_WRITE_SEQUENCER_201] = 0x3,
  314. [WM8996_WRITE_SEQUENCER_202] = 0x106,
  315. [WM8996_WRITE_SEQUENCER_204] = 0x61,
  316. [WM8996_WRITE_SEQUENCER_205] = 0x11,
  317. [WM8996_WRITE_SEQUENCER_206] = 0x401,
  318. [WM8996_WRITE_SEQUENCER_208] = 0x50,
  319. [WM8996_WRITE_SEQUENCER_209] = 0x3,
  320. [WM8996_WRITE_SEQUENCER_210] = 0x102,
  321. [WM8996_WRITE_SEQUENCER_212] = 0x61,
  322. [WM8996_WRITE_SEQUENCER_213] = 0x3b,
  323. [WM8996_WRITE_SEQUENCER_214] = 0x502,
  324. [WM8996_WRITE_SEQUENCER_215] = 0x100,
  325. [WM8996_WRITE_SEQUENCER_216] = 0x2fff,
  326. [WM8996_WRITE_SEQUENCER_220] = 0x2fff,
  327. [WM8996_WRITE_SEQUENCER_224] = 0x2fff,
  328. [WM8996_WRITE_SEQUENCER_228] = 0x2fff,
  329. [WM8996_WRITE_SEQUENCER_232] = 0x2fff,
  330. [WM8996_WRITE_SEQUENCER_236] = 0x2fff,
  331. [WM8996_WRITE_SEQUENCER_240] = 0x2fff,
  332. [WM8996_WRITE_SEQUENCER_244] = 0x2fff,
  333. [WM8996_WRITE_SEQUENCER_248] = 0x2fff,
  334. [WM8996_WRITE_SEQUENCER_252] = 0x2fff,
  335. [WM8996_WRITE_SEQUENCER_256] = 0x60,
  336. [WM8996_WRITE_SEQUENCER_258] = 0x601,
  337. [WM8996_WRITE_SEQUENCER_260] = 0x50,
  338. [WM8996_WRITE_SEQUENCER_262] = 0x100,
  339. [WM8996_WRITE_SEQUENCER_264] = 0x1,
  340. [WM8996_WRITE_SEQUENCER_266] = 0x104,
  341. [WM8996_WRITE_SEQUENCER_267] = 0x100,
  342. [WM8996_WRITE_SEQUENCER_268] = 0x2fff,
  343. [WM8996_WRITE_SEQUENCER_272] = 0x2fff,
  344. [WM8996_WRITE_SEQUENCER_276] = 0x2fff,
  345. [WM8996_WRITE_SEQUENCER_280] = 0x2fff,
  346. [WM8996_WRITE_SEQUENCER_284] = 0x2fff,
  347. [WM8996_WRITE_SEQUENCER_288] = 0x2fff,
  348. [WM8996_WRITE_SEQUENCER_292] = 0x2fff,
  349. [WM8996_WRITE_SEQUENCER_296] = 0x2fff,
  350. [WM8996_WRITE_SEQUENCER_300] = 0x2fff,
  351. [WM8996_WRITE_SEQUENCER_304] = 0x2fff,
  352. [WM8996_WRITE_SEQUENCER_308] = 0x2fff,
  353. [WM8996_WRITE_SEQUENCER_312] = 0x2fff,
  354. [WM8996_WRITE_SEQUENCER_316] = 0x2fff,
  355. [WM8996_WRITE_SEQUENCER_320] = 0x61,
  356. [WM8996_WRITE_SEQUENCER_322] = 0x601,
  357. [WM8996_WRITE_SEQUENCER_324] = 0x50,
  358. [WM8996_WRITE_SEQUENCER_326] = 0x102,
  359. [WM8996_WRITE_SEQUENCER_328] = 0x1,
  360. [WM8996_WRITE_SEQUENCER_330] = 0x106,
  361. [WM8996_WRITE_SEQUENCER_331] = 0x100,
  362. [WM8996_WRITE_SEQUENCER_332] = 0x2fff,
  363. [WM8996_WRITE_SEQUENCER_336] = 0x2fff,
  364. [WM8996_WRITE_SEQUENCER_340] = 0x2fff,
  365. [WM8996_WRITE_SEQUENCER_344] = 0x2fff,
  366. [WM8996_WRITE_SEQUENCER_348] = 0x2fff,
  367. [WM8996_WRITE_SEQUENCER_352] = 0x2fff,
  368. [WM8996_WRITE_SEQUENCER_356] = 0x2fff,
  369. [WM8996_WRITE_SEQUENCER_360] = 0x2fff,
  370. [WM8996_WRITE_SEQUENCER_364] = 0x2fff,
  371. [WM8996_WRITE_SEQUENCER_368] = 0x2fff,
  372. [WM8996_WRITE_SEQUENCER_372] = 0x2fff,
  373. [WM8996_WRITE_SEQUENCER_376] = 0x2fff,
  374. [WM8996_WRITE_SEQUENCER_380] = 0x2fff,
  375. [WM8996_WRITE_SEQUENCER_384] = 0x60,
  376. [WM8996_WRITE_SEQUENCER_386] = 0x601,
  377. [WM8996_WRITE_SEQUENCER_388] = 0x61,
  378. [WM8996_WRITE_SEQUENCER_390] = 0x601,
  379. [WM8996_WRITE_SEQUENCER_392] = 0x50,
  380. [WM8996_WRITE_SEQUENCER_394] = 0x300,
  381. [WM8996_WRITE_SEQUENCER_396] = 0x1,
  382. [WM8996_WRITE_SEQUENCER_398] = 0x304,
  383. [WM8996_WRITE_SEQUENCER_400] = 0x40,
  384. [WM8996_WRITE_SEQUENCER_402] = 0xf,
  385. [WM8996_WRITE_SEQUENCER_404] = 0x1,
  386. [WM8996_WRITE_SEQUENCER_407] = 0x100,
  387. };
  388. static const DECLARE_TLV_DB_SCALE(inpga_tlv, 0, 100, 0);
  389. static const DECLARE_TLV_DB_SCALE(sidetone_tlv, -3600, 150, 0);
  390. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  391. static const DECLARE_TLV_DB_SCALE(out_digital_tlv, -1200, 150, 0);
  392. static const DECLARE_TLV_DB_SCALE(out_tlv, -900, 75, 0);
  393. static const DECLARE_TLV_DB_SCALE(spk_tlv, -900, 150, 0);
  394. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  395. static const char *sidetone_hpf_text[] = {
  396. "2.9kHz", "1.5kHz", "735Hz", "403Hz", "196Hz", "98Hz", "49Hz"
  397. };
  398. static const struct soc_enum sidetone_hpf =
  399. SOC_ENUM_SINGLE(WM8996_SIDETONE, 7, 6, sidetone_hpf_text);
  400. static const char *hpf_mode_text[] = {
  401. "HiFi", "Custom", "Voice"
  402. };
  403. static const struct soc_enum dsp1tx_hpf_mode =
  404. SOC_ENUM_SINGLE(WM8996_DSP1_TX_FILTERS, 3, 3, hpf_mode_text);
  405. static const struct soc_enum dsp2tx_hpf_mode =
  406. SOC_ENUM_SINGLE(WM8996_DSP2_TX_FILTERS, 3, 3, hpf_mode_text);
  407. static const char *hpf_cutoff_text[] = {
  408. "50Hz", "75Hz", "100Hz", "150Hz", "200Hz", "300Hz", "400Hz"
  409. };
  410. static const struct soc_enum dsp1tx_hpf_cutoff =
  411. SOC_ENUM_SINGLE(WM8996_DSP1_TX_FILTERS, 0, 7, hpf_cutoff_text);
  412. static const struct soc_enum dsp2tx_hpf_cutoff =
  413. SOC_ENUM_SINGLE(WM8996_DSP2_TX_FILTERS, 0, 7, hpf_cutoff_text);
  414. static void wm8996_set_retune_mobile(struct snd_soc_codec *codec, int block)
  415. {
  416. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  417. struct wm8996_pdata *pdata = &wm8996->pdata;
  418. int base, best, best_val, save, i, cfg, iface;
  419. if (!wm8996->num_retune_mobile_texts)
  420. return;
  421. switch (block) {
  422. case 0:
  423. base = WM8996_DSP1_RX_EQ_GAINS_1;
  424. if (snd_soc_read(codec, WM8996_POWER_MANAGEMENT_8) &
  425. WM8996_DSP1RX_SRC)
  426. iface = 1;
  427. else
  428. iface = 0;
  429. break;
  430. case 1:
  431. base = WM8996_DSP1_RX_EQ_GAINS_2;
  432. if (snd_soc_read(codec, WM8996_POWER_MANAGEMENT_8) &
  433. WM8996_DSP2RX_SRC)
  434. iface = 1;
  435. else
  436. iface = 0;
  437. break;
  438. default:
  439. return;
  440. }
  441. /* Find the version of the currently selected configuration
  442. * with the nearest sample rate. */
  443. cfg = wm8996->retune_mobile_cfg[block];
  444. best = 0;
  445. best_val = INT_MAX;
  446. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  447. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  448. wm8996->retune_mobile_texts[cfg]) == 0 &&
  449. abs(pdata->retune_mobile_cfgs[i].rate
  450. - wm8996->rx_rate[iface]) < best_val) {
  451. best = i;
  452. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  453. - wm8996->rx_rate[iface]);
  454. }
  455. }
  456. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  457. block,
  458. pdata->retune_mobile_cfgs[best].name,
  459. pdata->retune_mobile_cfgs[best].rate,
  460. wm8996->rx_rate[iface]);
  461. /* The EQ will be disabled while reconfiguring it, remember the
  462. * current configuration.
  463. */
  464. save = snd_soc_read(codec, base);
  465. save &= WM8996_DSP1RX_EQ_ENA;
  466. for (i = 0; i < ARRAY_SIZE(pdata->retune_mobile_cfgs[best].regs); i++)
  467. snd_soc_update_bits(codec, base + i, 0xffff,
  468. pdata->retune_mobile_cfgs[best].regs[i]);
  469. snd_soc_update_bits(codec, base, WM8996_DSP1RX_EQ_ENA, save);
  470. }
  471. /* Icky as hell but saves code duplication */
  472. static int wm8996_get_retune_mobile_block(const char *name)
  473. {
  474. if (strcmp(name, "DSP1 EQ Mode") == 0)
  475. return 0;
  476. if (strcmp(name, "DSP2 EQ Mode") == 0)
  477. return 1;
  478. return -EINVAL;
  479. }
  480. static int wm8996_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  481. struct snd_ctl_elem_value *ucontrol)
  482. {
  483. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  484. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  485. struct wm8996_pdata *pdata = &wm8996->pdata;
  486. int block = wm8996_get_retune_mobile_block(kcontrol->id.name);
  487. int value = ucontrol->value.integer.value[0];
  488. if (block < 0)
  489. return block;
  490. if (value >= pdata->num_retune_mobile_cfgs)
  491. return -EINVAL;
  492. wm8996->retune_mobile_cfg[block] = value;
  493. wm8996_set_retune_mobile(codec, block);
  494. return 0;
  495. }
  496. static int wm8996_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  497. struct snd_ctl_elem_value *ucontrol)
  498. {
  499. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  500. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  501. int block = wm8996_get_retune_mobile_block(kcontrol->id.name);
  502. ucontrol->value.enumerated.item[0] = wm8996->retune_mobile_cfg[block];
  503. return 0;
  504. }
  505. static const struct snd_kcontrol_new wm8996_snd_controls[] = {
  506. SOC_DOUBLE_R_TLV("Capture Volume", WM8996_LEFT_LINE_INPUT_VOLUME,
  507. WM8996_RIGHT_LINE_INPUT_VOLUME, 0, 31, 0, inpga_tlv),
  508. SOC_DOUBLE_R("Capture ZC Switch", WM8996_LEFT_LINE_INPUT_VOLUME,
  509. WM8996_RIGHT_LINE_INPUT_VOLUME, 5, 1, 0),
  510. SOC_DOUBLE_TLV("DAC1 Sidetone Volume", WM8996_DAC1_MIXER_VOLUMES,
  511. 0, 5, 24, 0, sidetone_tlv),
  512. SOC_DOUBLE_TLV("DAC2 Sidetone Volume", WM8996_DAC2_MIXER_VOLUMES,
  513. 0, 5, 24, 0, sidetone_tlv),
  514. SOC_SINGLE("Sidetone LPF Switch", WM8996_SIDETONE, 12, 1, 0),
  515. SOC_ENUM("Sidetone HPF Cut-off", sidetone_hpf),
  516. SOC_SINGLE("Sidetone HPF Switch", WM8996_SIDETONE, 6, 1, 0),
  517. SOC_DOUBLE_R_TLV("DSP1 Capture Volume", WM8996_DSP1_TX_LEFT_VOLUME,
  518. WM8996_DSP1_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  519. SOC_DOUBLE_R_TLV("DSP2 Capture Volume", WM8996_DSP2_TX_LEFT_VOLUME,
  520. WM8996_DSP2_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  521. SOC_SINGLE("DSP1 Capture Notch Filter Switch", WM8996_DSP1_TX_FILTERS,
  522. 13, 1, 0),
  523. SOC_DOUBLE("DSP1 Capture HPF Switch", WM8996_DSP1_TX_FILTERS, 12, 11, 1, 0),
  524. SOC_ENUM("DSP1 Capture HPF Mode", dsp1tx_hpf_mode),
  525. SOC_ENUM("DSP1 Capture HPF Cutoff", dsp1tx_hpf_cutoff),
  526. SOC_SINGLE("DSP2 Capture Notch Filter Switch", WM8996_DSP2_TX_FILTERS,
  527. 13, 1, 0),
  528. SOC_DOUBLE("DSP2 Capture HPF Switch", WM8996_DSP2_TX_FILTERS, 12, 11, 1, 0),
  529. SOC_ENUM("DSP2 Capture HPF Mode", dsp2tx_hpf_mode),
  530. SOC_ENUM("DSP2 Capture HPF Cutoff", dsp2tx_hpf_cutoff),
  531. SOC_DOUBLE_R_TLV("DSP1 Playback Volume", WM8996_DSP1_RX_LEFT_VOLUME,
  532. WM8996_DSP1_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  533. SOC_SINGLE("DSP1 Playback Switch", WM8996_DSP1_RX_FILTERS_1, 9, 1, 1),
  534. SOC_DOUBLE_R_TLV("DSP2 Playback Volume", WM8996_DSP2_RX_LEFT_VOLUME,
  535. WM8996_DSP2_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  536. SOC_SINGLE("DSP2 Playback Switch", WM8996_DSP2_RX_FILTERS_1, 9, 1, 1),
  537. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8996_DAC1_LEFT_VOLUME,
  538. WM8996_DAC1_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  539. SOC_DOUBLE_R("DAC1 Switch", WM8996_DAC1_LEFT_VOLUME,
  540. WM8996_DAC1_RIGHT_VOLUME, 9, 1, 1),
  541. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8996_DAC2_LEFT_VOLUME,
  542. WM8996_DAC2_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  543. SOC_DOUBLE_R("DAC2 Switch", WM8996_DAC2_LEFT_VOLUME,
  544. WM8996_DAC2_RIGHT_VOLUME, 9, 1, 1),
  545. SOC_SINGLE("Speaker High Performance Switch", WM8996_OVERSAMPLING, 3, 1, 0),
  546. SOC_SINGLE("DMIC High Performance Switch", WM8996_OVERSAMPLING, 2, 1, 0),
  547. SOC_SINGLE("ADC High Performance Switch", WM8996_OVERSAMPLING, 1, 1, 0),
  548. SOC_SINGLE("DAC High Performance Switch", WM8996_OVERSAMPLING, 0, 1, 0),
  549. SOC_SINGLE("DAC Soft Mute Switch", WM8996_DAC_SOFTMUTE, 1, 1, 0),
  550. SOC_SINGLE("DAC Slow Soft Mute Switch", WM8996_DAC_SOFTMUTE, 0, 1, 0),
  551. SOC_DOUBLE_TLV("Digital Output 1 Volume", WM8996_DAC1_HPOUT1_VOLUME, 0, 4,
  552. 8, 0, out_digital_tlv),
  553. SOC_DOUBLE_TLV("Digital Output 2 Volume", WM8996_DAC2_HPOUT2_VOLUME, 0, 4,
  554. 8, 0, out_digital_tlv),
  555. SOC_DOUBLE_R_TLV("Output 1 Volume", WM8996_OUTPUT1_LEFT_VOLUME,
  556. WM8996_OUTPUT1_RIGHT_VOLUME, 0, 12, 0, out_tlv),
  557. SOC_DOUBLE_R("Output 1 ZC Switch", WM8996_OUTPUT1_LEFT_VOLUME,
  558. WM8996_OUTPUT1_RIGHT_VOLUME, 7, 1, 0),
  559. SOC_DOUBLE_R_TLV("Output 2 Volume", WM8996_OUTPUT2_LEFT_VOLUME,
  560. WM8996_OUTPUT2_RIGHT_VOLUME, 0, 12, 0, out_tlv),
  561. SOC_DOUBLE_R("Output 2 ZC Switch", WM8996_OUTPUT2_LEFT_VOLUME,
  562. WM8996_OUTPUT2_RIGHT_VOLUME, 7, 1, 0),
  563. SOC_DOUBLE_TLV("Speaker Volume", WM8996_PDM_SPEAKER_VOLUME, 0, 4, 8, 0,
  564. spk_tlv),
  565. SOC_DOUBLE_R("Speaker Switch", WM8996_LEFT_PDM_SPEAKER,
  566. WM8996_RIGHT_PDM_SPEAKER, 3, 1, 1),
  567. SOC_DOUBLE_R("Speaker ZC Switch", WM8996_LEFT_PDM_SPEAKER,
  568. WM8996_RIGHT_PDM_SPEAKER, 2, 1, 0),
  569. SOC_SINGLE("DSP1 EQ Switch", WM8996_DSP1_RX_EQ_GAINS_1, 0, 1, 0),
  570. SOC_SINGLE("DSP2 EQ Switch", WM8996_DSP2_RX_EQ_GAINS_1, 0, 1, 0),
  571. };
  572. static const struct snd_kcontrol_new wm8996_eq_controls[] = {
  573. SOC_SINGLE_TLV("DSP1 EQ B1 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 11, 31, 0,
  574. eq_tlv),
  575. SOC_SINGLE_TLV("DSP1 EQ B2 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 6, 31, 0,
  576. eq_tlv),
  577. SOC_SINGLE_TLV("DSP1 EQ B3 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 1, 31, 0,
  578. eq_tlv),
  579. SOC_SINGLE_TLV("DSP1 EQ B4 Volume", WM8996_DSP1_RX_EQ_GAINS_2, 11, 31, 0,
  580. eq_tlv),
  581. SOC_SINGLE_TLV("DSP1 EQ B5 Volume", WM8996_DSP1_RX_EQ_GAINS_2, 6, 31, 0,
  582. eq_tlv),
  583. SOC_SINGLE_TLV("DSP2 EQ B1 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 11, 31, 0,
  584. eq_tlv),
  585. SOC_SINGLE_TLV("DSP2 EQ B2 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 6, 31, 0,
  586. eq_tlv),
  587. SOC_SINGLE_TLV("DSP2 EQ B3 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 1, 31, 0,
  588. eq_tlv),
  589. SOC_SINGLE_TLV("DSP2 EQ B4 Volume", WM8996_DSP2_RX_EQ_GAINS_2, 11, 31, 0,
  590. eq_tlv),
  591. SOC_SINGLE_TLV("DSP2 EQ B5 Volume", WM8996_DSP2_RX_EQ_GAINS_2, 6, 31, 0,
  592. eq_tlv),
  593. };
  594. static int cp_event(struct snd_soc_dapm_widget *w,
  595. struct snd_kcontrol *kcontrol, int event)
  596. {
  597. switch (event) {
  598. case SND_SOC_DAPM_POST_PMU:
  599. msleep(5);
  600. break;
  601. default:
  602. BUG();
  603. return -EINVAL;
  604. }
  605. return 0;
  606. }
  607. static int rmv_short_event(struct snd_soc_dapm_widget *w,
  608. struct snd_kcontrol *kcontrol, int event)
  609. {
  610. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(w->codec);
  611. /* Record which outputs we enabled */
  612. switch (event) {
  613. case SND_SOC_DAPM_PRE_PMD:
  614. wm8996->hpout_pending &= ~w->shift;
  615. break;
  616. case SND_SOC_DAPM_PRE_PMU:
  617. wm8996->hpout_pending |= w->shift;
  618. break;
  619. default:
  620. BUG();
  621. return -EINVAL;
  622. }
  623. return 0;
  624. }
  625. static void wait_for_dc_servo(struct snd_soc_codec *codec, u16 mask)
  626. {
  627. struct i2c_client *i2c = to_i2c_client(codec->dev);
  628. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  629. int i, ret;
  630. unsigned long timeout = 200;
  631. snd_soc_write(codec, WM8996_DC_SERVO_2, mask);
  632. /* Use the interrupt if possible */
  633. do {
  634. if (i2c->irq) {
  635. timeout = wait_for_completion_timeout(&wm8996->dcs_done,
  636. msecs_to_jiffies(200));
  637. if (timeout == 0)
  638. dev_err(codec->dev, "DC servo timed out\n");
  639. } else {
  640. msleep(1);
  641. if (--i) {
  642. timeout = 0;
  643. break;
  644. }
  645. }
  646. ret = snd_soc_read(codec, WM8996_DC_SERVO_2);
  647. dev_dbg(codec->dev, "DC servo state: %x\n", ret);
  648. } while (ret & mask);
  649. if (timeout == 0)
  650. dev_err(codec->dev, "DC servo timed out for %x\n", mask);
  651. else
  652. dev_dbg(codec->dev, "DC servo complete for %x\n", mask);
  653. }
  654. static void wm8996_seq_notifier(struct snd_soc_dapm_context *dapm,
  655. enum snd_soc_dapm_type event, int subseq)
  656. {
  657. struct snd_soc_codec *codec = container_of(dapm,
  658. struct snd_soc_codec, dapm);
  659. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  660. u16 val, mask;
  661. /* Complete any pending DC servo starts */
  662. if (wm8996->dcs_pending) {
  663. dev_dbg(codec->dev, "Starting DC servo for %x\n",
  664. wm8996->dcs_pending);
  665. /* Trigger a startup sequence */
  666. wait_for_dc_servo(codec, wm8996->dcs_pending
  667. << WM8996_DCS_TRIG_STARTUP_0_SHIFT);
  668. wm8996->dcs_pending = 0;
  669. }
  670. if (wm8996->hpout_pending != wm8996->hpout_ena) {
  671. dev_dbg(codec->dev, "Applying RMV_SHORTs %x->%x\n",
  672. wm8996->hpout_ena, wm8996->hpout_pending);
  673. val = 0;
  674. mask = 0;
  675. if (wm8996->hpout_pending & HPOUT1L) {
  676. val |= WM8996_HPOUT1L_RMV_SHORT;
  677. mask |= WM8996_HPOUT1L_RMV_SHORT;
  678. } else {
  679. mask |= WM8996_HPOUT1L_RMV_SHORT |
  680. WM8996_HPOUT1L_OUTP |
  681. WM8996_HPOUT1L_DLY;
  682. }
  683. if (wm8996->hpout_pending & HPOUT1R) {
  684. val |= WM8996_HPOUT1R_RMV_SHORT;
  685. mask |= WM8996_HPOUT1R_RMV_SHORT;
  686. } else {
  687. mask |= WM8996_HPOUT1R_RMV_SHORT |
  688. WM8996_HPOUT1R_OUTP |
  689. WM8996_HPOUT1R_DLY;
  690. }
  691. snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1, mask, val);
  692. val = 0;
  693. mask = 0;
  694. if (wm8996->hpout_pending & HPOUT2L) {
  695. val |= WM8996_HPOUT2L_RMV_SHORT;
  696. mask |= WM8996_HPOUT2L_RMV_SHORT;
  697. } else {
  698. mask |= WM8996_HPOUT2L_RMV_SHORT |
  699. WM8996_HPOUT2L_OUTP |
  700. WM8996_HPOUT2L_DLY;
  701. }
  702. if (wm8996->hpout_pending & HPOUT2R) {
  703. val |= WM8996_HPOUT2R_RMV_SHORT;
  704. mask |= WM8996_HPOUT2R_RMV_SHORT;
  705. } else {
  706. mask |= WM8996_HPOUT2R_RMV_SHORT |
  707. WM8996_HPOUT2R_OUTP |
  708. WM8996_HPOUT2R_DLY;
  709. }
  710. snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_2, mask, val);
  711. wm8996->hpout_ena = wm8996->hpout_pending;
  712. }
  713. }
  714. static int dcs_start(struct snd_soc_dapm_widget *w,
  715. struct snd_kcontrol *kcontrol, int event)
  716. {
  717. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(w->codec);
  718. switch (event) {
  719. case SND_SOC_DAPM_POST_PMU:
  720. wm8996->dcs_pending |= 1 << w->shift;
  721. break;
  722. default:
  723. BUG();
  724. return -EINVAL;
  725. }
  726. return 0;
  727. }
  728. static const char *sidetone_text[] = {
  729. "IN1", "IN2",
  730. };
  731. static const struct soc_enum left_sidetone_enum =
  732. SOC_ENUM_SINGLE(WM8996_SIDETONE, 0, 2, sidetone_text);
  733. static const struct snd_kcontrol_new left_sidetone =
  734. SOC_DAPM_ENUM("Left Sidetone", left_sidetone_enum);
  735. static const struct soc_enum right_sidetone_enum =
  736. SOC_ENUM_SINGLE(WM8996_SIDETONE, 1, 2, sidetone_text);
  737. static const struct snd_kcontrol_new right_sidetone =
  738. SOC_DAPM_ENUM("Right Sidetone", right_sidetone_enum);
  739. static const char *spk_text[] = {
  740. "DAC1L", "DAC1R", "DAC2L", "DAC2R"
  741. };
  742. static const struct soc_enum spkl_enum =
  743. SOC_ENUM_SINGLE(WM8996_LEFT_PDM_SPEAKER, 0, 4, spk_text);
  744. static const struct snd_kcontrol_new spkl_mux =
  745. SOC_DAPM_ENUM("SPKL", spkl_enum);
  746. static const struct soc_enum spkr_enum =
  747. SOC_ENUM_SINGLE(WM8996_RIGHT_PDM_SPEAKER, 0, 4, spk_text);
  748. static const struct snd_kcontrol_new spkr_mux =
  749. SOC_DAPM_ENUM("SPKR", spkr_enum);
  750. static const char *dsp1rx_text[] = {
  751. "AIF1", "AIF2"
  752. };
  753. static const struct soc_enum dsp1rx_enum =
  754. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 0, 2, dsp1rx_text);
  755. static const struct snd_kcontrol_new dsp1rx =
  756. SOC_DAPM_ENUM("DSP1RX", dsp1rx_enum);
  757. static const char *dsp2rx_text[] = {
  758. "AIF2", "AIF1"
  759. };
  760. static const struct soc_enum dsp2rx_enum =
  761. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 4, 2, dsp2rx_text);
  762. static const struct snd_kcontrol_new dsp2rx =
  763. SOC_DAPM_ENUM("DSP2RX", dsp2rx_enum);
  764. static const char *aif2tx_text[] = {
  765. "DSP2", "DSP1", "AIF1"
  766. };
  767. static const struct soc_enum aif2tx_enum =
  768. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 6, 3, aif2tx_text);
  769. static const struct snd_kcontrol_new aif2tx =
  770. SOC_DAPM_ENUM("AIF2TX", aif2tx_enum);
  771. static const char *inmux_text[] = {
  772. "ADC", "DMIC1", "DMIC2"
  773. };
  774. static const struct soc_enum in1_enum =
  775. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_7, 0, 3, inmux_text);
  776. static const struct snd_kcontrol_new in1_mux =
  777. SOC_DAPM_ENUM("IN1 Mux", in1_enum);
  778. static const struct soc_enum in2_enum =
  779. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_7, 4, 3, inmux_text);
  780. static const struct snd_kcontrol_new in2_mux =
  781. SOC_DAPM_ENUM("IN2 Mux", in2_enum);
  782. static const struct snd_kcontrol_new dac2r_mix[] = {
  783. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING,
  784. 5, 1, 0),
  785. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING,
  786. 4, 1, 0),
  787. SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING, 1, 1, 0),
  788. SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING, 0, 1, 0),
  789. };
  790. static const struct snd_kcontrol_new dac2l_mix[] = {
  791. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC2_LEFT_MIXER_ROUTING,
  792. 5, 1, 0),
  793. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC2_LEFT_MIXER_ROUTING,
  794. 4, 1, 0),
  795. SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC2_LEFT_MIXER_ROUTING, 1, 1, 0),
  796. SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC2_LEFT_MIXER_ROUTING, 0, 1, 0),
  797. };
  798. static const struct snd_kcontrol_new dac1r_mix[] = {
  799. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING,
  800. 5, 1, 0),
  801. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING,
  802. 4, 1, 0),
  803. SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING, 1, 1, 0),
  804. SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING, 0, 1, 0),
  805. };
  806. static const struct snd_kcontrol_new dac1l_mix[] = {
  807. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC1_LEFT_MIXER_ROUTING,
  808. 5, 1, 0),
  809. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC1_LEFT_MIXER_ROUTING,
  810. 4, 1, 0),
  811. SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC1_LEFT_MIXER_ROUTING, 1, 1, 0),
  812. SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC1_LEFT_MIXER_ROUTING, 0, 1, 0),
  813. };
  814. static const struct snd_kcontrol_new dsp1txl[] = {
  815. SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP1_TX_LEFT_MIXER_ROUTING,
  816. 1, 1, 0),
  817. SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP1_TX_LEFT_MIXER_ROUTING,
  818. 0, 1, 0),
  819. };
  820. static const struct snd_kcontrol_new dsp1txr[] = {
  821. SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP1_TX_RIGHT_MIXER_ROUTING,
  822. 1, 1, 0),
  823. SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP1_TX_RIGHT_MIXER_ROUTING,
  824. 0, 1, 0),
  825. };
  826. static const struct snd_kcontrol_new dsp2txl[] = {
  827. SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP2_TX_LEFT_MIXER_ROUTING,
  828. 1, 1, 0),
  829. SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP2_TX_LEFT_MIXER_ROUTING,
  830. 0, 1, 0),
  831. };
  832. static const struct snd_kcontrol_new dsp2txr[] = {
  833. SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP2_TX_RIGHT_MIXER_ROUTING,
  834. 1, 1, 0),
  835. SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP2_TX_RIGHT_MIXER_ROUTING,
  836. 0, 1, 0),
  837. };
  838. static const struct snd_soc_dapm_widget wm8996_dapm_widgets[] = {
  839. SND_SOC_DAPM_INPUT("IN1LN"),
  840. SND_SOC_DAPM_INPUT("IN1LP"),
  841. SND_SOC_DAPM_INPUT("IN1RN"),
  842. SND_SOC_DAPM_INPUT("IN1RP"),
  843. SND_SOC_DAPM_INPUT("IN2LN"),
  844. SND_SOC_DAPM_INPUT("IN2LP"),
  845. SND_SOC_DAPM_INPUT("IN2RN"),
  846. SND_SOC_DAPM_INPUT("IN2RP"),
  847. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  848. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  849. SND_SOC_DAPM_SUPPLY_S("SYSCLK", 1, WM8996_AIF_CLOCKING_1, 0, 0, NULL, 0),
  850. SND_SOC_DAPM_SUPPLY_S("SYSDSPCLK", 2, WM8996_CLOCKING_1, 1, 0, NULL, 0),
  851. SND_SOC_DAPM_SUPPLY_S("AIFCLK", 2, WM8996_CLOCKING_1, 2, 0, NULL, 0),
  852. SND_SOC_DAPM_SUPPLY_S("Charge Pump", 2, WM8996_CHARGE_PUMP_1, 15, 0, cp_event,
  853. SND_SOC_DAPM_POST_PMU),
  854. SND_SOC_DAPM_SUPPLY("LDO2", WM8996_POWER_MANAGEMENT_2, 1, 0, NULL, 0),
  855. SND_SOC_DAPM_MICBIAS("MICB2", WM8996_POWER_MANAGEMENT_1, 9, 0),
  856. SND_SOC_DAPM_MICBIAS("MICB1", WM8996_POWER_MANAGEMENT_1, 8, 0),
  857. SND_SOC_DAPM_PGA("IN1L PGA", WM8996_POWER_MANAGEMENT_2, 5, 0, NULL, 0),
  858. SND_SOC_DAPM_PGA("IN1R PGA", WM8996_POWER_MANAGEMENT_2, 4, 0, NULL, 0),
  859. SND_SOC_DAPM_MUX("IN1L Mux", SND_SOC_NOPM, 0, 0, &in1_mux),
  860. SND_SOC_DAPM_MUX("IN1R Mux", SND_SOC_NOPM, 0, 0, &in1_mux),
  861. SND_SOC_DAPM_MUX("IN2L Mux", SND_SOC_NOPM, 0, 0, &in2_mux),
  862. SND_SOC_DAPM_MUX("IN2R Mux", SND_SOC_NOPM, 0, 0, &in2_mux),
  863. SND_SOC_DAPM_PGA("IN1L", WM8996_POWER_MANAGEMENT_7, 2, 0, NULL, 0),
  864. SND_SOC_DAPM_PGA("IN1R", WM8996_POWER_MANAGEMENT_7, 3, 0, NULL, 0),
  865. SND_SOC_DAPM_PGA("IN2L", WM8996_POWER_MANAGEMENT_7, 6, 0, NULL, 0),
  866. SND_SOC_DAPM_PGA("IN2R", WM8996_POWER_MANAGEMENT_7, 7, 0, NULL, 0),
  867. SND_SOC_DAPM_SUPPLY("DMIC2", WM8996_POWER_MANAGEMENT_7, 9, 0, NULL, 0),
  868. SND_SOC_DAPM_SUPPLY("DMIC1", WM8996_POWER_MANAGEMENT_7, 8, 0, NULL, 0),
  869. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8996_POWER_MANAGEMENT_3, 5, 0),
  870. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8996_POWER_MANAGEMENT_3, 4, 0),
  871. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8996_POWER_MANAGEMENT_3, 3, 0),
  872. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8996_POWER_MANAGEMENT_3, 2, 0),
  873. SND_SOC_DAPM_ADC("ADCL", NULL, WM8996_POWER_MANAGEMENT_3, 1, 0),
  874. SND_SOC_DAPM_ADC("ADCR", NULL, WM8996_POWER_MANAGEMENT_3, 0, 0),
  875. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &left_sidetone),
  876. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &right_sidetone),
  877. SND_SOC_DAPM_AIF_IN("DSP2RXL", NULL, 0, WM8996_POWER_MANAGEMENT_3, 11, 0),
  878. SND_SOC_DAPM_AIF_IN("DSP2RXR", NULL, 1, WM8996_POWER_MANAGEMENT_3, 10, 0),
  879. SND_SOC_DAPM_AIF_IN("DSP1RXL", NULL, 0, WM8996_POWER_MANAGEMENT_3, 9, 0),
  880. SND_SOC_DAPM_AIF_IN("DSP1RXR", NULL, 1, WM8996_POWER_MANAGEMENT_3, 8, 0),
  881. SND_SOC_DAPM_MIXER("DSP2TXL", WM8996_POWER_MANAGEMENT_5, 11, 0,
  882. dsp2txl, ARRAY_SIZE(dsp2txl)),
  883. SND_SOC_DAPM_MIXER("DSP2TXR", WM8996_POWER_MANAGEMENT_5, 10, 0,
  884. dsp2txr, ARRAY_SIZE(dsp2txr)),
  885. SND_SOC_DAPM_MIXER("DSP1TXL", WM8996_POWER_MANAGEMENT_5, 9, 0,
  886. dsp1txl, ARRAY_SIZE(dsp1txl)),
  887. SND_SOC_DAPM_MIXER("DSP1TXR", WM8996_POWER_MANAGEMENT_5, 8, 0,
  888. dsp1txr, ARRAY_SIZE(dsp1txr)),
  889. SND_SOC_DAPM_MIXER("DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  890. dac2l_mix, ARRAY_SIZE(dac2l_mix)),
  891. SND_SOC_DAPM_MIXER("DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  892. dac2r_mix, ARRAY_SIZE(dac2r_mix)),
  893. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  894. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  895. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  896. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  897. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8996_POWER_MANAGEMENT_5, 3, 0),
  898. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8996_POWER_MANAGEMENT_5, 2, 0),
  899. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8996_POWER_MANAGEMENT_5, 1, 0),
  900. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8996_POWER_MANAGEMENT_5, 0, 0),
  901. SND_SOC_DAPM_AIF_IN("AIF2RX1", "AIF2 Playback", 1,
  902. WM8996_POWER_MANAGEMENT_4, 9, 0),
  903. SND_SOC_DAPM_AIF_IN("AIF2RX0", "AIF2 Playback", 2,
  904. WM8996_POWER_MANAGEMENT_4, 8, 0),
  905. SND_SOC_DAPM_AIF_IN("AIF2TX1", "AIF2 Capture", 1,
  906. WM8996_POWER_MANAGEMENT_6, 9, 0),
  907. SND_SOC_DAPM_AIF_IN("AIF2TX0", "AIF2 Capture", 2,
  908. WM8996_POWER_MANAGEMENT_6, 8, 0),
  909. SND_SOC_DAPM_AIF_IN("AIF1RX5", "AIF1 Playback", 5,
  910. WM8996_POWER_MANAGEMENT_4, 5, 0),
  911. SND_SOC_DAPM_AIF_IN("AIF1RX4", "AIF1 Playback", 4,
  912. WM8996_POWER_MANAGEMENT_4, 4, 0),
  913. SND_SOC_DAPM_AIF_IN("AIF1RX3", "AIF1 Playback", 3,
  914. WM8996_POWER_MANAGEMENT_4, 3, 0),
  915. SND_SOC_DAPM_AIF_IN("AIF1RX2", "AIF1 Playback", 2,
  916. WM8996_POWER_MANAGEMENT_4, 2, 0),
  917. SND_SOC_DAPM_AIF_IN("AIF1RX1", "AIF1 Playback", 1,
  918. WM8996_POWER_MANAGEMENT_4, 1, 0),
  919. SND_SOC_DAPM_AIF_IN("AIF1RX0", "AIF1 Playback", 0,
  920. WM8996_POWER_MANAGEMENT_4, 0, 0),
  921. SND_SOC_DAPM_AIF_OUT("AIF1TX5", "AIF1 Capture", 5,
  922. WM8996_POWER_MANAGEMENT_6, 5, 0),
  923. SND_SOC_DAPM_AIF_OUT("AIF1TX4", "AIF1 Capture", 4,
  924. WM8996_POWER_MANAGEMENT_6, 4, 0),
  925. SND_SOC_DAPM_AIF_OUT("AIF1TX3", "AIF1 Capture", 3,
  926. WM8996_POWER_MANAGEMENT_6, 3, 0),
  927. SND_SOC_DAPM_AIF_OUT("AIF1TX2", "AIF1 Capture", 2,
  928. WM8996_POWER_MANAGEMENT_6, 2, 0),
  929. SND_SOC_DAPM_AIF_OUT("AIF1TX1", "AIF1 Capture", 1,
  930. WM8996_POWER_MANAGEMENT_6, 1, 0),
  931. SND_SOC_DAPM_AIF_OUT("AIF1TX0", "AIF1 Capture", 0,
  932. WM8996_POWER_MANAGEMENT_6, 0, 0),
  933. /* We route as stereo pairs so define some dummy widgets to squash
  934. * things down for now. RXA = 0,1, RXB = 2,3 and so on */
  935. SND_SOC_DAPM_PGA("AIF1RXA", SND_SOC_NOPM, 0, 0, NULL, 0),
  936. SND_SOC_DAPM_PGA("AIF1RXB", SND_SOC_NOPM, 0, 0, NULL, 0),
  937. SND_SOC_DAPM_PGA("AIF1RXC", SND_SOC_NOPM, 0, 0, NULL, 0),
  938. SND_SOC_DAPM_PGA("AIF2RX", SND_SOC_NOPM, 0, 0, NULL, 0),
  939. SND_SOC_DAPM_PGA("DSP2TX", SND_SOC_NOPM, 0, 0, NULL, 0),
  940. SND_SOC_DAPM_MUX("DSP1RX", SND_SOC_NOPM, 0, 0, &dsp1rx),
  941. SND_SOC_DAPM_MUX("DSP2RX", SND_SOC_NOPM, 0, 0, &dsp2rx),
  942. SND_SOC_DAPM_MUX("AIF2TX", SND_SOC_NOPM, 0, 0, &aif2tx),
  943. SND_SOC_DAPM_MUX("SPKL", SND_SOC_NOPM, 0, 0, &spkl_mux),
  944. SND_SOC_DAPM_MUX("SPKR", SND_SOC_NOPM, 0, 0, &spkr_mux),
  945. SND_SOC_DAPM_PGA("SPKL PGA", WM8996_LEFT_PDM_SPEAKER, 4, 0, NULL, 0),
  946. SND_SOC_DAPM_PGA("SPKR PGA", WM8996_RIGHT_PDM_SPEAKER, 4, 0, NULL, 0),
  947. SND_SOC_DAPM_PGA_S("HPOUT2L PGA", 0, WM8996_POWER_MANAGEMENT_1, 7, 0, NULL, 0),
  948. SND_SOC_DAPM_PGA_S("HPOUT2L_DLY", 1, WM8996_ANALOGUE_HP_2, 5, 0, NULL, 0),
  949. SND_SOC_DAPM_PGA_S("HPOUT2L_DCS", 2, WM8996_DC_SERVO_1, 2, 0, dcs_start,
  950. SND_SOC_DAPM_POST_PMU),
  951. SND_SOC_DAPM_PGA_S("HPOUT2L_OUTP", 3, WM8996_ANALOGUE_HP_2, 6, 0, NULL, 0),
  952. SND_SOC_DAPM_PGA_S("HPOUT2L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2L, 0,
  953. rmv_short_event,
  954. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  955. SND_SOC_DAPM_PGA_S("HPOUT2R PGA", 0, WM8996_POWER_MANAGEMENT_1, 6, 0,NULL, 0),
  956. SND_SOC_DAPM_PGA_S("HPOUT2R_DLY", 1, WM8996_ANALOGUE_HP_2, 1, 0, NULL, 0),
  957. SND_SOC_DAPM_PGA_S("HPOUT2R_DCS", 2, WM8996_DC_SERVO_1, 3, 0, dcs_start,
  958. SND_SOC_DAPM_POST_PMU),
  959. SND_SOC_DAPM_PGA_S("HPOUT2R_OUTP", 3, WM8996_ANALOGUE_HP_2, 2, 0, NULL, 0),
  960. SND_SOC_DAPM_PGA_S("HPOUT2R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2R, 0,
  961. rmv_short_event,
  962. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  963. SND_SOC_DAPM_PGA_S("HPOUT1L PGA", 0, WM8996_POWER_MANAGEMENT_1, 5, 0, NULL, 0),
  964. SND_SOC_DAPM_PGA_S("HPOUT1L_DLY", 1, WM8996_ANALOGUE_HP_1, 5, 0, NULL, 0),
  965. SND_SOC_DAPM_PGA_S("HPOUT1L_DCS", 2, WM8996_DC_SERVO_1, 0, 0, dcs_start,
  966. SND_SOC_DAPM_POST_PMU),
  967. SND_SOC_DAPM_PGA_S("HPOUT1L_OUTP", 3, WM8996_ANALOGUE_HP_1, 6, 0, NULL, 0),
  968. SND_SOC_DAPM_PGA_S("HPOUT1L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1L, 0,
  969. rmv_short_event,
  970. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  971. SND_SOC_DAPM_PGA_S("HPOUT1R PGA", 0, WM8996_POWER_MANAGEMENT_1, 4, 0, NULL, 0),
  972. SND_SOC_DAPM_PGA_S("HPOUT1R_DLY", 1, WM8996_ANALOGUE_HP_1, 1, 0, NULL, 0),
  973. SND_SOC_DAPM_PGA_S("HPOUT1R_DCS", 2, WM8996_DC_SERVO_1, 1, 0, dcs_start,
  974. SND_SOC_DAPM_POST_PMU),
  975. SND_SOC_DAPM_PGA_S("HPOUT1R_OUTP", 3, WM8996_ANALOGUE_HP_1, 2, 0, NULL, 0),
  976. SND_SOC_DAPM_PGA_S("HPOUT1R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1R, 0,
  977. rmv_short_event,
  978. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  979. SND_SOC_DAPM_OUTPUT("HPOUT1L"),
  980. SND_SOC_DAPM_OUTPUT("HPOUT1R"),
  981. SND_SOC_DAPM_OUTPUT("HPOUT2L"),
  982. SND_SOC_DAPM_OUTPUT("HPOUT2R"),
  983. SND_SOC_DAPM_OUTPUT("SPKDAT"),
  984. };
  985. static const struct snd_soc_dapm_route wm8996_dapm_routes[] = {
  986. { "AIFCLK", NULL, "SYSCLK" },
  987. { "SYSDSPCLK", NULL, "SYSCLK" },
  988. { "Charge Pump", NULL, "SYSCLK" },
  989. { "MICB1", NULL, "LDO2" },
  990. { "MICB2", NULL, "LDO2" },
  991. { "IN1L PGA", NULL, "IN2LN" },
  992. { "IN1L PGA", NULL, "IN2LP" },
  993. { "IN1L PGA", NULL, "IN1LN" },
  994. { "IN1L PGA", NULL, "IN1LP" },
  995. { "IN1R PGA", NULL, "IN2RN" },
  996. { "IN1R PGA", NULL, "IN2RP" },
  997. { "IN1R PGA", NULL, "IN1RN" },
  998. { "IN1R PGA", NULL, "IN1RP" },
  999. { "ADCL", NULL, "IN1L PGA" },
  1000. { "ADCR", NULL, "IN1R PGA" },
  1001. { "DMIC1L", NULL, "DMIC1DAT" },
  1002. { "DMIC1R", NULL, "DMIC1DAT" },
  1003. { "DMIC2L", NULL, "DMIC2DAT" },
  1004. { "DMIC2R", NULL, "DMIC2DAT" },
  1005. { "DMIC2L", NULL, "DMIC2" },
  1006. { "DMIC2R", NULL, "DMIC2" },
  1007. { "DMIC1L", NULL, "DMIC1" },
  1008. { "DMIC1R", NULL, "DMIC1" },
  1009. { "IN1L Mux", "ADC", "ADCL" },
  1010. { "IN1L Mux", "DMIC1", "DMIC1L" },
  1011. { "IN1L Mux", "DMIC2", "DMIC2L" },
  1012. { "IN1R Mux", "ADC", "ADCR" },
  1013. { "IN1R Mux", "DMIC1", "DMIC1R" },
  1014. { "IN1R Mux", "DMIC2", "DMIC2R" },
  1015. { "IN2L Mux", "ADC", "ADCL" },
  1016. { "IN2L Mux", "DMIC1", "DMIC1L" },
  1017. { "IN2L Mux", "DMIC2", "DMIC2L" },
  1018. { "IN2R Mux", "ADC", "ADCR" },
  1019. { "IN2R Mux", "DMIC1", "DMIC1R" },
  1020. { "IN2R Mux", "DMIC2", "DMIC2R" },
  1021. { "Left Sidetone", "IN1", "IN1L Mux" },
  1022. { "Left Sidetone", "IN2", "IN2L Mux" },
  1023. { "Right Sidetone", "IN1", "IN1R Mux" },
  1024. { "Right Sidetone", "IN2", "IN2R Mux" },
  1025. { "DSP1TXL", "IN1 Switch", "IN1L Mux" },
  1026. { "DSP1TXR", "IN1 Switch", "IN1R Mux" },
  1027. { "DSP2TXL", "IN1 Switch", "IN2L Mux" },
  1028. { "DSP2TXR", "IN1 Switch", "IN2R Mux" },
  1029. { "AIF1TX0", NULL, "DSP1TXL" },
  1030. { "AIF1TX1", NULL, "DSP1TXR" },
  1031. { "AIF1TX2", NULL, "DSP2TXL" },
  1032. { "AIF1TX3", NULL, "DSP2TXR" },
  1033. { "AIF1TX4", NULL, "AIF2RX0" },
  1034. { "AIF1TX5", NULL, "AIF2RX1" },
  1035. { "AIF1RX0", NULL, "AIFCLK" },
  1036. { "AIF1RX1", NULL, "AIFCLK" },
  1037. { "AIF1RX2", NULL, "AIFCLK" },
  1038. { "AIF1RX3", NULL, "AIFCLK" },
  1039. { "AIF1RX4", NULL, "AIFCLK" },
  1040. { "AIF1RX5", NULL, "AIFCLK" },
  1041. { "AIF2RX0", NULL, "AIFCLK" },
  1042. { "AIF2RX1", NULL, "AIFCLK" },
  1043. { "DSP1RXL", NULL, "SYSDSPCLK" },
  1044. { "DSP1RXR", NULL, "SYSDSPCLK" },
  1045. { "DSP2RXL", NULL, "SYSDSPCLK" },
  1046. { "DSP2RXR", NULL, "SYSDSPCLK" },
  1047. { "DSP1TXL", NULL, "SYSDSPCLK" },
  1048. { "DSP1TXR", NULL, "SYSDSPCLK" },
  1049. { "DSP2TXL", NULL, "SYSDSPCLK" },
  1050. { "DSP2TXR", NULL, "SYSDSPCLK" },
  1051. { "AIF1RXA", NULL, "AIF1RX0" },
  1052. { "AIF1RXA", NULL, "AIF1RX1" },
  1053. { "AIF1RXB", NULL, "AIF1RX2" },
  1054. { "AIF1RXB", NULL, "AIF1RX3" },
  1055. { "AIF1RXC", NULL, "AIF1RX4" },
  1056. { "AIF1RXC", NULL, "AIF1RX5" },
  1057. { "AIF2RX", NULL, "AIF2RX0" },
  1058. { "AIF2RX", NULL, "AIF2RX1" },
  1059. { "AIF2TX", "DSP2", "DSP2TX" },
  1060. { "AIF2TX", "DSP1", "DSP1RX" },
  1061. { "AIF2TX", "AIF1", "AIF1RXC" },
  1062. { "DSP1RXL", NULL, "DSP1RX" },
  1063. { "DSP1RXR", NULL, "DSP1RX" },
  1064. { "DSP2RXL", NULL, "DSP2RX" },
  1065. { "DSP2RXR", NULL, "DSP2RX" },
  1066. { "DSP2TX", NULL, "DSP2TXL" },
  1067. { "DSP2TX", NULL, "DSP2TXR" },
  1068. { "DSP1RX", "AIF1", "AIF1RXA" },
  1069. { "DSP1RX", "AIF2", "AIF2RX" },
  1070. { "DSP2RX", "AIF1", "AIF1RXB" },
  1071. { "DSP2RX", "AIF2", "AIF2RX" },
  1072. { "DAC2L Mixer", "DSP2 Switch", "DSP2RXL" },
  1073. { "DAC2L Mixer", "DSP1 Switch", "DSP1RXL" },
  1074. { "DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1075. { "DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1076. { "DAC2R Mixer", "DSP2 Switch", "DSP2RXR" },
  1077. { "DAC2R Mixer", "DSP1 Switch", "DSP1RXR" },
  1078. { "DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1079. { "DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1080. { "DAC1L Mixer", "DSP2 Switch", "DSP2RXL" },
  1081. { "DAC1L Mixer", "DSP1 Switch", "DSP1RXL" },
  1082. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1083. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1084. { "DAC1R Mixer", "DSP2 Switch", "DSP2RXR" },
  1085. { "DAC1R Mixer", "DSP1 Switch", "DSP1RXR" },
  1086. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1087. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1088. { "DAC1L", NULL, "DAC1L Mixer" },
  1089. { "DAC1R", NULL, "DAC1R Mixer" },
  1090. { "DAC2L", NULL, "DAC2L Mixer" },
  1091. { "DAC2R", NULL, "DAC2R Mixer" },
  1092. { "HPOUT2L PGA", NULL, "Charge Pump" },
  1093. { "HPOUT2L PGA", NULL, "DAC2L" },
  1094. { "HPOUT2L_DLY", NULL, "HPOUT2L PGA" },
  1095. { "HPOUT2L_DCS", NULL, "HPOUT2L_DLY" },
  1096. { "HPOUT2L_OUTP", NULL, "HPOUT2L_DCS" },
  1097. { "HPOUT2L_RMV_SHORT", NULL, "HPOUT2L_OUTP" },
  1098. { "HPOUT2R PGA", NULL, "Charge Pump" },
  1099. { "HPOUT2R PGA", NULL, "DAC2R" },
  1100. { "HPOUT2R_DLY", NULL, "HPOUT2R PGA" },
  1101. { "HPOUT2R_DCS", NULL, "HPOUT2R_DLY" },
  1102. { "HPOUT2R_OUTP", NULL, "HPOUT2R_DCS" },
  1103. { "HPOUT2R_RMV_SHORT", NULL, "HPOUT2R_OUTP" },
  1104. { "HPOUT1L PGA", NULL, "Charge Pump" },
  1105. { "HPOUT1L PGA", NULL, "DAC1L" },
  1106. { "HPOUT1L_DLY", NULL, "HPOUT1L PGA" },
  1107. { "HPOUT1L_DCS", NULL, "HPOUT1L_DLY" },
  1108. { "HPOUT1L_OUTP", NULL, "HPOUT1L_DCS" },
  1109. { "HPOUT1L_RMV_SHORT", NULL, "HPOUT1L_OUTP" },
  1110. { "HPOUT1R PGA", NULL, "Charge Pump" },
  1111. { "HPOUT1R PGA", NULL, "DAC1R" },
  1112. { "HPOUT1R_DLY", NULL, "HPOUT1R PGA" },
  1113. { "HPOUT1R_DCS", NULL, "HPOUT1R_DLY" },
  1114. { "HPOUT1R_OUTP", NULL, "HPOUT1R_DCS" },
  1115. { "HPOUT1R_RMV_SHORT", NULL, "HPOUT1R_OUTP" },
  1116. { "HPOUT2L", NULL, "HPOUT2L_RMV_SHORT" },
  1117. { "HPOUT2R", NULL, "HPOUT2R_RMV_SHORT" },
  1118. { "HPOUT1L", NULL, "HPOUT1L_RMV_SHORT" },
  1119. { "HPOUT1R", NULL, "HPOUT1R_RMV_SHORT" },
  1120. { "SPKL", "DAC1L", "DAC1L" },
  1121. { "SPKL", "DAC1R", "DAC1R" },
  1122. { "SPKL", "DAC2L", "DAC2L" },
  1123. { "SPKL", "DAC2R", "DAC2R" },
  1124. { "SPKR", "DAC1L", "DAC1L" },
  1125. { "SPKR", "DAC1R", "DAC1R" },
  1126. { "SPKR", "DAC2L", "DAC2L" },
  1127. { "SPKR", "DAC2R", "DAC2R" },
  1128. { "SPKL PGA", NULL, "SPKL" },
  1129. { "SPKR PGA", NULL, "SPKR" },
  1130. { "SPKDAT", NULL, "SPKL PGA" },
  1131. { "SPKDAT", NULL, "SPKR PGA" },
  1132. };
  1133. static int wm8996_readable_register(struct snd_soc_codec *codec,
  1134. unsigned int reg)
  1135. {
  1136. /* Due to the sparseness of the register map the compiler
  1137. * output from an explicit switch statement ends up being much
  1138. * more efficient than a table.
  1139. */
  1140. switch (reg) {
  1141. case WM8996_SOFTWARE_RESET:
  1142. case WM8996_POWER_MANAGEMENT_1:
  1143. case WM8996_POWER_MANAGEMENT_2:
  1144. case WM8996_POWER_MANAGEMENT_3:
  1145. case WM8996_POWER_MANAGEMENT_4:
  1146. case WM8996_POWER_MANAGEMENT_5:
  1147. case WM8996_POWER_MANAGEMENT_6:
  1148. case WM8996_POWER_MANAGEMENT_7:
  1149. case WM8996_POWER_MANAGEMENT_8:
  1150. case WM8996_LEFT_LINE_INPUT_VOLUME:
  1151. case WM8996_RIGHT_LINE_INPUT_VOLUME:
  1152. case WM8996_LINE_INPUT_CONTROL:
  1153. case WM8996_DAC1_HPOUT1_VOLUME:
  1154. case WM8996_DAC2_HPOUT2_VOLUME:
  1155. case WM8996_DAC1_LEFT_VOLUME:
  1156. case WM8996_DAC1_RIGHT_VOLUME:
  1157. case WM8996_DAC2_LEFT_VOLUME:
  1158. case WM8996_DAC2_RIGHT_VOLUME:
  1159. case WM8996_OUTPUT1_LEFT_VOLUME:
  1160. case WM8996_OUTPUT1_RIGHT_VOLUME:
  1161. case WM8996_OUTPUT2_LEFT_VOLUME:
  1162. case WM8996_OUTPUT2_RIGHT_VOLUME:
  1163. case WM8996_MICBIAS_1:
  1164. case WM8996_MICBIAS_2:
  1165. case WM8996_LDO_1:
  1166. case WM8996_LDO_2:
  1167. case WM8996_ACCESSORY_DETECT_MODE_1:
  1168. case WM8996_ACCESSORY_DETECT_MODE_2:
  1169. case WM8996_HEADPHONE_DETECT_1:
  1170. case WM8996_HEADPHONE_DETECT_2:
  1171. case WM8996_MIC_DETECT_1:
  1172. case WM8996_MIC_DETECT_2:
  1173. case WM8996_MIC_DETECT_3:
  1174. case WM8996_CHARGE_PUMP_1:
  1175. case WM8996_CHARGE_PUMP_2:
  1176. case WM8996_DC_SERVO_1:
  1177. case WM8996_DC_SERVO_2:
  1178. case WM8996_DC_SERVO_3:
  1179. case WM8996_DC_SERVO_5:
  1180. case WM8996_DC_SERVO_6:
  1181. case WM8996_DC_SERVO_7:
  1182. case WM8996_DC_SERVO_READBACK_0:
  1183. case WM8996_ANALOGUE_HP_1:
  1184. case WM8996_ANALOGUE_HP_2:
  1185. case WM8996_CHIP_REVISION:
  1186. case WM8996_CONTROL_INTERFACE_1:
  1187. case WM8996_WRITE_SEQUENCER_CTRL_1:
  1188. case WM8996_WRITE_SEQUENCER_CTRL_2:
  1189. case WM8996_AIF_CLOCKING_1:
  1190. case WM8996_AIF_CLOCKING_2:
  1191. case WM8996_CLOCKING_1:
  1192. case WM8996_CLOCKING_2:
  1193. case WM8996_AIF_RATE:
  1194. case WM8996_FLL_CONTROL_1:
  1195. case WM8996_FLL_CONTROL_2:
  1196. case WM8996_FLL_CONTROL_3:
  1197. case WM8996_FLL_CONTROL_4:
  1198. case WM8996_FLL_CONTROL_5:
  1199. case WM8996_FLL_CONTROL_6:
  1200. case WM8996_FLL_EFS_1:
  1201. case WM8996_FLL_EFS_2:
  1202. case WM8996_AIF1_CONTROL:
  1203. case WM8996_AIF1_BCLK:
  1204. case WM8996_AIF1_TX_LRCLK_1:
  1205. case WM8996_AIF1_TX_LRCLK_2:
  1206. case WM8996_AIF1_RX_LRCLK_1:
  1207. case WM8996_AIF1_RX_LRCLK_2:
  1208. case WM8996_AIF1TX_DATA_CONFIGURATION_1:
  1209. case WM8996_AIF1TX_DATA_CONFIGURATION_2:
  1210. case WM8996_AIF1RX_DATA_CONFIGURATION:
  1211. case WM8996_AIF1TX_CHANNEL_0_CONFIGURATION:
  1212. case WM8996_AIF1TX_CHANNEL_1_CONFIGURATION:
  1213. case WM8996_AIF1TX_CHANNEL_2_CONFIGURATION:
  1214. case WM8996_AIF1TX_CHANNEL_3_CONFIGURATION:
  1215. case WM8996_AIF1TX_CHANNEL_4_CONFIGURATION:
  1216. case WM8996_AIF1TX_CHANNEL_5_CONFIGURATION:
  1217. case WM8996_AIF1RX_CHANNEL_0_CONFIGURATION:
  1218. case WM8996_AIF1RX_CHANNEL_1_CONFIGURATION:
  1219. case WM8996_AIF1RX_CHANNEL_2_CONFIGURATION:
  1220. case WM8996_AIF1RX_CHANNEL_3_CONFIGURATION:
  1221. case WM8996_AIF1RX_CHANNEL_4_CONFIGURATION:
  1222. case WM8996_AIF1RX_CHANNEL_5_CONFIGURATION:
  1223. case WM8996_AIF1RX_MONO_CONFIGURATION:
  1224. case WM8996_AIF1TX_TEST:
  1225. case WM8996_AIF2_CONTROL:
  1226. case WM8996_AIF2_BCLK:
  1227. case WM8996_AIF2_TX_LRCLK_1:
  1228. case WM8996_AIF2_TX_LRCLK_2:
  1229. case WM8996_AIF2_RX_LRCLK_1:
  1230. case WM8996_AIF2_RX_LRCLK_2:
  1231. case WM8996_AIF2TX_DATA_CONFIGURATION_1:
  1232. case WM8996_AIF2TX_DATA_CONFIGURATION_2:
  1233. case WM8996_AIF2RX_DATA_CONFIGURATION:
  1234. case WM8996_AIF2TX_CHANNEL_0_CONFIGURATION:
  1235. case WM8996_AIF2TX_CHANNEL_1_CONFIGURATION:
  1236. case WM8996_AIF2RX_CHANNEL_0_CONFIGURATION:
  1237. case WM8996_AIF2RX_CHANNEL_1_CONFIGURATION:
  1238. case WM8996_AIF2RX_MONO_CONFIGURATION:
  1239. case WM8996_AIF2TX_TEST:
  1240. case WM8996_DSP1_TX_LEFT_VOLUME:
  1241. case WM8996_DSP1_TX_RIGHT_VOLUME:
  1242. case WM8996_DSP1_RX_LEFT_VOLUME:
  1243. case WM8996_DSP1_RX_RIGHT_VOLUME:
  1244. case WM8996_DSP1_TX_FILTERS:
  1245. case WM8996_DSP1_RX_FILTERS_1:
  1246. case WM8996_DSP1_RX_FILTERS_2:
  1247. case WM8996_DSP1_DRC_1:
  1248. case WM8996_DSP1_DRC_2:
  1249. case WM8996_DSP1_DRC_3:
  1250. case WM8996_DSP1_DRC_4:
  1251. case WM8996_DSP1_DRC_5:
  1252. case WM8996_DSP1_RX_EQ_GAINS_1:
  1253. case WM8996_DSP1_RX_EQ_GAINS_2:
  1254. case WM8996_DSP1_RX_EQ_BAND_1_A:
  1255. case WM8996_DSP1_RX_EQ_BAND_1_B:
  1256. case WM8996_DSP1_RX_EQ_BAND_1_PG:
  1257. case WM8996_DSP1_RX_EQ_BAND_2_A:
  1258. case WM8996_DSP1_RX_EQ_BAND_2_B:
  1259. case WM8996_DSP1_RX_EQ_BAND_2_C:
  1260. case WM8996_DSP1_RX_EQ_BAND_2_PG:
  1261. case WM8996_DSP1_RX_EQ_BAND_3_A:
  1262. case WM8996_DSP1_RX_EQ_BAND_3_B:
  1263. case WM8996_DSP1_RX_EQ_BAND_3_C:
  1264. case WM8996_DSP1_RX_EQ_BAND_3_PG:
  1265. case WM8996_DSP1_RX_EQ_BAND_4_A:
  1266. case WM8996_DSP1_RX_EQ_BAND_4_B:
  1267. case WM8996_DSP1_RX_EQ_BAND_4_C:
  1268. case WM8996_DSP1_RX_EQ_BAND_4_PG:
  1269. case WM8996_DSP1_RX_EQ_BAND_5_A:
  1270. case WM8996_DSP1_RX_EQ_BAND_5_B:
  1271. case WM8996_DSP1_RX_EQ_BAND_5_PG:
  1272. case WM8996_DSP2_TX_LEFT_VOLUME:
  1273. case WM8996_DSP2_TX_RIGHT_VOLUME:
  1274. case WM8996_DSP2_RX_LEFT_VOLUME:
  1275. case WM8996_DSP2_RX_RIGHT_VOLUME:
  1276. case WM8996_DSP2_TX_FILTERS:
  1277. case WM8996_DSP2_RX_FILTERS_1:
  1278. case WM8996_DSP2_RX_FILTERS_2:
  1279. case WM8996_DSP2_DRC_1:
  1280. case WM8996_DSP2_DRC_2:
  1281. case WM8996_DSP2_DRC_3:
  1282. case WM8996_DSP2_DRC_4:
  1283. case WM8996_DSP2_DRC_5:
  1284. case WM8996_DSP2_RX_EQ_GAINS_1:
  1285. case WM8996_DSP2_RX_EQ_GAINS_2:
  1286. case WM8996_DSP2_RX_EQ_BAND_1_A:
  1287. case WM8996_DSP2_RX_EQ_BAND_1_B:
  1288. case WM8996_DSP2_RX_EQ_BAND_1_PG:
  1289. case WM8996_DSP2_RX_EQ_BAND_2_A:
  1290. case WM8996_DSP2_RX_EQ_BAND_2_B:
  1291. case WM8996_DSP2_RX_EQ_BAND_2_C:
  1292. case WM8996_DSP2_RX_EQ_BAND_2_PG:
  1293. case WM8996_DSP2_RX_EQ_BAND_3_A:
  1294. case WM8996_DSP2_RX_EQ_BAND_3_B:
  1295. case WM8996_DSP2_RX_EQ_BAND_3_C:
  1296. case WM8996_DSP2_RX_EQ_BAND_3_PG:
  1297. case WM8996_DSP2_RX_EQ_BAND_4_A:
  1298. case WM8996_DSP2_RX_EQ_BAND_4_B:
  1299. case WM8996_DSP2_RX_EQ_BAND_4_C:
  1300. case WM8996_DSP2_RX_EQ_BAND_4_PG:
  1301. case WM8996_DSP2_RX_EQ_BAND_5_A:
  1302. case WM8996_DSP2_RX_EQ_BAND_5_B:
  1303. case WM8996_DSP2_RX_EQ_BAND_5_PG:
  1304. case WM8996_DAC1_MIXER_VOLUMES:
  1305. case WM8996_DAC1_LEFT_MIXER_ROUTING:
  1306. case WM8996_DAC1_RIGHT_MIXER_ROUTING:
  1307. case WM8996_DAC2_MIXER_VOLUMES:
  1308. case WM8996_DAC2_LEFT_MIXER_ROUTING:
  1309. case WM8996_DAC2_RIGHT_MIXER_ROUTING:
  1310. case WM8996_DSP1_TX_LEFT_MIXER_ROUTING:
  1311. case WM8996_DSP1_TX_RIGHT_MIXER_ROUTING:
  1312. case WM8996_DSP2_TX_LEFT_MIXER_ROUTING:
  1313. case WM8996_DSP2_TX_RIGHT_MIXER_ROUTING:
  1314. case WM8996_DSP_TX_MIXER_SELECT:
  1315. case WM8996_DAC_SOFTMUTE:
  1316. case WM8996_OVERSAMPLING:
  1317. case WM8996_SIDETONE:
  1318. case WM8996_GPIO_1:
  1319. case WM8996_GPIO_2:
  1320. case WM8996_GPIO_3:
  1321. case WM8996_GPIO_4:
  1322. case WM8996_GPIO_5:
  1323. case WM8996_PULL_CONTROL_1:
  1324. case WM8996_PULL_CONTROL_2:
  1325. case WM8996_INTERRUPT_STATUS_1:
  1326. case WM8996_INTERRUPT_STATUS_2:
  1327. case WM8996_INTERRUPT_RAW_STATUS_2:
  1328. case WM8996_INTERRUPT_STATUS_1_MASK:
  1329. case WM8996_INTERRUPT_STATUS_2_MASK:
  1330. case WM8996_INTERRUPT_CONTROL:
  1331. case WM8996_LEFT_PDM_SPEAKER:
  1332. case WM8996_RIGHT_PDM_SPEAKER:
  1333. case WM8996_PDM_SPEAKER_MUTE_SEQUENCE:
  1334. case WM8996_PDM_SPEAKER_VOLUME:
  1335. return 1;
  1336. default:
  1337. return 0;
  1338. }
  1339. }
  1340. static int wm8996_volatile_register(struct snd_soc_codec *codec,
  1341. unsigned int reg)
  1342. {
  1343. switch (reg) {
  1344. case WM8996_SOFTWARE_RESET:
  1345. case WM8996_CHIP_REVISION:
  1346. case WM8996_LDO_1:
  1347. case WM8996_LDO_2:
  1348. case WM8996_INTERRUPT_STATUS_1:
  1349. case WM8996_INTERRUPT_STATUS_2:
  1350. case WM8996_INTERRUPT_RAW_STATUS_2:
  1351. case WM8996_DC_SERVO_READBACK_0:
  1352. case WM8996_DC_SERVO_2:
  1353. case WM8996_DC_SERVO_6:
  1354. case WM8996_DC_SERVO_7:
  1355. case WM8996_FLL_CONTROL_6:
  1356. case WM8996_MIC_DETECT_3:
  1357. case WM8996_HEADPHONE_DETECT_1:
  1358. case WM8996_HEADPHONE_DETECT_2:
  1359. return 1;
  1360. default:
  1361. return 0;
  1362. }
  1363. }
  1364. static int wm8996_reset(struct snd_soc_codec *codec)
  1365. {
  1366. return snd_soc_write(codec, WM8996_SOFTWARE_RESET, 0x8915);
  1367. }
  1368. static const int bclk_divs[] = {
  1369. 1, 2, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96
  1370. };
  1371. static void wm8996_update_bclk(struct snd_soc_codec *codec)
  1372. {
  1373. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1374. int aif, best, cur_val, bclk_rate, bclk_reg, i;
  1375. /* Don't bother if we're in a low frequency idle mode that
  1376. * can't support audio.
  1377. */
  1378. if (wm8996->sysclk < 64000)
  1379. return;
  1380. for (aif = 0; aif < WM8996_AIFS; aif++) {
  1381. switch (aif) {
  1382. case 0:
  1383. bclk_reg = WM8996_AIF1_BCLK;
  1384. break;
  1385. case 1:
  1386. bclk_reg = WM8996_AIF2_BCLK;
  1387. break;
  1388. }
  1389. bclk_rate = wm8996->bclk_rate[aif];
  1390. /* Pick a divisor for BCLK as close as we can get to ideal */
  1391. best = 0;
  1392. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  1393. cur_val = (wm8996->sysclk / bclk_divs[i]) - bclk_rate;
  1394. if (cur_val < 0) /* BCLK table is sorted */
  1395. break;
  1396. best = i;
  1397. }
  1398. bclk_rate = wm8996->sysclk / bclk_divs[best];
  1399. dev_dbg(codec->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  1400. bclk_divs[best], bclk_rate);
  1401. snd_soc_update_bits(codec, bclk_reg,
  1402. WM8996_AIF1_BCLK_DIV_MASK, best);
  1403. }
  1404. }
  1405. static int wm8996_set_bias_level(struct snd_soc_codec *codec,
  1406. enum snd_soc_bias_level level)
  1407. {
  1408. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1409. int ret;
  1410. switch (level) {
  1411. case SND_SOC_BIAS_ON:
  1412. break;
  1413. case SND_SOC_BIAS_PREPARE:
  1414. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
  1415. snd_soc_update_bits(codec, WM8996_POWER_MANAGEMENT_1,
  1416. WM8996_BG_ENA, WM8996_BG_ENA);
  1417. msleep(2);
  1418. }
  1419. break;
  1420. case SND_SOC_BIAS_STANDBY:
  1421. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1422. ret = regulator_bulk_enable(ARRAY_SIZE(wm8996->supplies),
  1423. wm8996->supplies);
  1424. if (ret != 0) {
  1425. dev_err(codec->dev,
  1426. "Failed to enable supplies: %d\n",
  1427. ret);
  1428. return ret;
  1429. }
  1430. if (wm8996->pdata.ldo_ena >= 0) {
  1431. gpio_set_value_cansleep(wm8996->pdata.ldo_ena,
  1432. 1);
  1433. msleep(5);
  1434. }
  1435. codec->cache_only = false;
  1436. snd_soc_cache_sync(codec);
  1437. }
  1438. snd_soc_update_bits(codec, WM8996_POWER_MANAGEMENT_1,
  1439. WM8996_BG_ENA, 0);
  1440. break;
  1441. case SND_SOC_BIAS_OFF:
  1442. codec->cache_only = true;
  1443. if (wm8996->pdata.ldo_ena >= 0)
  1444. gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
  1445. regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies),
  1446. wm8996->supplies);
  1447. break;
  1448. }
  1449. codec->dapm.bias_level = level;
  1450. return 0;
  1451. }
  1452. static int wm8996_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1453. {
  1454. struct snd_soc_codec *codec = dai->codec;
  1455. int aifctrl = 0;
  1456. int bclk = 0;
  1457. int lrclk_tx = 0;
  1458. int lrclk_rx = 0;
  1459. int aifctrl_reg, bclk_reg, lrclk_tx_reg, lrclk_rx_reg;
  1460. switch (dai->id) {
  1461. case 0:
  1462. aifctrl_reg = WM8996_AIF1_CONTROL;
  1463. bclk_reg = WM8996_AIF1_BCLK;
  1464. lrclk_tx_reg = WM8996_AIF1_TX_LRCLK_2;
  1465. lrclk_rx_reg = WM8996_AIF1_RX_LRCLK_2;
  1466. break;
  1467. case 1:
  1468. aifctrl_reg = WM8996_AIF2_CONTROL;
  1469. bclk_reg = WM8996_AIF2_BCLK;
  1470. lrclk_tx_reg = WM8996_AIF2_TX_LRCLK_2;
  1471. lrclk_rx_reg = WM8996_AIF2_RX_LRCLK_2;
  1472. break;
  1473. default:
  1474. BUG();
  1475. return -EINVAL;
  1476. }
  1477. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1478. case SND_SOC_DAIFMT_NB_NF:
  1479. break;
  1480. case SND_SOC_DAIFMT_IB_NF:
  1481. bclk |= WM8996_AIF1_BCLK_INV;
  1482. break;
  1483. case SND_SOC_DAIFMT_NB_IF:
  1484. lrclk_tx |= WM8996_AIF1TX_LRCLK_INV;
  1485. lrclk_rx |= WM8996_AIF1RX_LRCLK_INV;
  1486. break;
  1487. case SND_SOC_DAIFMT_IB_IF:
  1488. bclk |= WM8996_AIF1_BCLK_INV;
  1489. lrclk_tx |= WM8996_AIF1TX_LRCLK_INV;
  1490. lrclk_rx |= WM8996_AIF1RX_LRCLK_INV;
  1491. break;
  1492. }
  1493. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1494. case SND_SOC_DAIFMT_CBS_CFS:
  1495. break;
  1496. case SND_SOC_DAIFMT_CBS_CFM:
  1497. lrclk_tx |= WM8996_AIF1TX_LRCLK_MSTR;
  1498. lrclk_rx |= WM8996_AIF1RX_LRCLK_MSTR;
  1499. break;
  1500. case SND_SOC_DAIFMT_CBM_CFS:
  1501. bclk |= WM8996_AIF1_BCLK_MSTR;
  1502. break;
  1503. case SND_SOC_DAIFMT_CBM_CFM:
  1504. bclk |= WM8996_AIF1_BCLK_MSTR;
  1505. lrclk_tx |= WM8996_AIF1TX_LRCLK_MSTR;
  1506. lrclk_rx |= WM8996_AIF1RX_LRCLK_MSTR;
  1507. break;
  1508. default:
  1509. return -EINVAL;
  1510. }
  1511. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1512. case SND_SOC_DAIFMT_DSP_A:
  1513. break;
  1514. case SND_SOC_DAIFMT_DSP_B:
  1515. aifctrl |= 1;
  1516. break;
  1517. case SND_SOC_DAIFMT_I2S:
  1518. aifctrl |= 2;
  1519. break;
  1520. case SND_SOC_DAIFMT_LEFT_J:
  1521. aifctrl |= 3;
  1522. break;
  1523. default:
  1524. return -EINVAL;
  1525. }
  1526. snd_soc_update_bits(codec, aifctrl_reg, WM8996_AIF1_FMT_MASK, aifctrl);
  1527. snd_soc_update_bits(codec, bclk_reg,
  1528. WM8996_AIF1_BCLK_INV | WM8996_AIF1_BCLK_MSTR,
  1529. bclk);
  1530. snd_soc_update_bits(codec, lrclk_tx_reg,
  1531. WM8996_AIF1TX_LRCLK_INV |
  1532. WM8996_AIF1TX_LRCLK_MSTR,
  1533. lrclk_tx);
  1534. snd_soc_update_bits(codec, lrclk_rx_reg,
  1535. WM8996_AIF1RX_LRCLK_INV |
  1536. WM8996_AIF1RX_LRCLK_MSTR,
  1537. lrclk_rx);
  1538. return 0;
  1539. }
  1540. static const int dsp_divs[] = {
  1541. 48000, 32000, 16000, 8000
  1542. };
  1543. static int wm8996_hw_params(struct snd_pcm_substream *substream,
  1544. struct snd_pcm_hw_params *params,
  1545. struct snd_soc_dai *dai)
  1546. {
  1547. struct snd_soc_codec *codec = dai->codec;
  1548. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1549. int bits, i, bclk_rate;
  1550. int aifdata = 0;
  1551. int lrclk = 0;
  1552. int dsp = 0;
  1553. int aifdata_reg, lrclk_reg, dsp_shift;
  1554. switch (dai->id) {
  1555. case 0:
  1556. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1557. (snd_soc_read(codec, WM8996_GPIO_1)) & WM8996_GP1_FN_MASK) {
  1558. aifdata_reg = WM8996_AIF1RX_DATA_CONFIGURATION;
  1559. lrclk_reg = WM8996_AIF1_RX_LRCLK_1;
  1560. } else {
  1561. aifdata_reg = WM8996_AIF1TX_DATA_CONFIGURATION_1;
  1562. lrclk_reg = WM8996_AIF1_TX_LRCLK_1;
  1563. }
  1564. dsp_shift = 0;
  1565. break;
  1566. case 1:
  1567. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1568. (snd_soc_read(codec, WM8996_GPIO_2)) & WM8996_GP2_FN_MASK) {
  1569. aifdata_reg = WM8996_AIF2RX_DATA_CONFIGURATION;
  1570. lrclk_reg = WM8996_AIF2_RX_LRCLK_1;
  1571. } else {
  1572. aifdata_reg = WM8996_AIF2TX_DATA_CONFIGURATION_1;
  1573. lrclk_reg = WM8996_AIF2_TX_LRCLK_1;
  1574. }
  1575. dsp_shift = WM8996_DSP2_DIV_SHIFT;
  1576. break;
  1577. default:
  1578. BUG();
  1579. return -EINVAL;
  1580. }
  1581. bclk_rate = snd_soc_params_to_bclk(params);
  1582. if (bclk_rate < 0) {
  1583. dev_err(codec->dev, "Unsupported BCLK rate: %d\n", bclk_rate);
  1584. return bclk_rate;
  1585. }
  1586. wm8996->bclk_rate[dai->id] = bclk_rate;
  1587. wm8996->rx_rate[dai->id] = params_rate(params);
  1588. /* Needs looking at for TDM */
  1589. bits = snd_pcm_format_width(params_format(params));
  1590. if (bits < 0)
  1591. return bits;
  1592. aifdata |= (bits << WM8996_AIF1TX_WL_SHIFT) | bits;
  1593. for (i = 0; i < ARRAY_SIZE(dsp_divs); i++) {
  1594. if (dsp_divs[i] == params_rate(params))
  1595. break;
  1596. }
  1597. if (i == ARRAY_SIZE(dsp_divs)) {
  1598. dev_err(codec->dev, "Unsupported sample rate %dHz\n",
  1599. params_rate(params));
  1600. return -EINVAL;
  1601. }
  1602. dsp |= i << dsp_shift;
  1603. wm8996_update_bclk(codec);
  1604. lrclk = bclk_rate / params_rate(params);
  1605. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  1606. lrclk, bclk_rate / lrclk);
  1607. snd_soc_update_bits(codec, aifdata_reg,
  1608. WM8996_AIF1TX_WL_MASK |
  1609. WM8996_AIF1TX_SLOT_LEN_MASK,
  1610. aifdata);
  1611. snd_soc_update_bits(codec, lrclk_reg, WM8996_AIF1RX_RATE_MASK,
  1612. lrclk);
  1613. snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_2,
  1614. WM8996_DSP1_DIV_SHIFT << dsp_shift, dsp);
  1615. return 0;
  1616. }
  1617. static int wm8996_set_sysclk(struct snd_soc_dai *dai,
  1618. int clk_id, unsigned int freq, int dir)
  1619. {
  1620. struct snd_soc_codec *codec = dai->codec;
  1621. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1622. int lfclk = 0;
  1623. int ratediv = 0;
  1624. int src;
  1625. int old;
  1626. if (freq == wm8996->sysclk && clk_id == wm8996->sysclk_src)
  1627. return 0;
  1628. /* Disable SYSCLK while we reconfigure */
  1629. old = snd_soc_read(codec, WM8996_AIF_CLOCKING_1) & WM8996_SYSCLK_ENA;
  1630. snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
  1631. WM8996_SYSCLK_ENA, 0);
  1632. switch (clk_id) {
  1633. case WM8996_SYSCLK_MCLK1:
  1634. wm8996->sysclk = freq;
  1635. src = 0;
  1636. break;
  1637. case WM8996_SYSCLK_MCLK2:
  1638. wm8996->sysclk = freq;
  1639. src = 1;
  1640. break;
  1641. case WM8996_SYSCLK_FLL:
  1642. wm8996->sysclk = freq;
  1643. src = 2;
  1644. break;
  1645. default:
  1646. dev_err(codec->dev, "Unsupported clock source %d\n", clk_id);
  1647. return -EINVAL;
  1648. }
  1649. switch (wm8996->sysclk) {
  1650. case 6144000:
  1651. snd_soc_update_bits(codec, WM8996_AIF_RATE,
  1652. WM8996_SYSCLK_RATE, 0);
  1653. break;
  1654. case 24576000:
  1655. ratediv = WM8996_SYSCLK_DIV;
  1656. case 12288000:
  1657. snd_soc_update_bits(codec, WM8996_AIF_RATE,
  1658. WM8996_SYSCLK_RATE, WM8996_SYSCLK_RATE);
  1659. break;
  1660. case 32000:
  1661. case 32768:
  1662. lfclk = WM8996_LFCLK_ENA;
  1663. break;
  1664. default:
  1665. dev_warn(codec->dev, "Unsupported clock rate %dHz\n",
  1666. wm8996->sysclk);
  1667. return -EINVAL;
  1668. }
  1669. wm8996_update_bclk(codec);
  1670. snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
  1671. WM8996_SYSCLK_SRC_MASK | WM8996_SYSCLK_DIV_MASK,
  1672. src << WM8996_SYSCLK_SRC_SHIFT | ratediv);
  1673. snd_soc_update_bits(codec, WM8996_CLOCKING_1, WM8996_LFCLK_ENA, lfclk);
  1674. snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
  1675. WM8996_SYSCLK_ENA, old);
  1676. wm8996->sysclk_src = clk_id;
  1677. return 0;
  1678. }
  1679. struct _fll_div {
  1680. u16 fll_fratio;
  1681. u16 fll_outdiv;
  1682. u16 fll_refclk_div;
  1683. u16 fll_loop_gain;
  1684. u16 fll_ref_freq;
  1685. u16 n;
  1686. u16 theta;
  1687. u16 lambda;
  1688. };
  1689. static struct {
  1690. unsigned int min;
  1691. unsigned int max;
  1692. u16 fll_fratio;
  1693. int ratio;
  1694. } fll_fratios[] = {
  1695. { 0, 64000, 4, 16 },
  1696. { 64000, 128000, 3, 8 },
  1697. { 128000, 256000, 2, 4 },
  1698. { 256000, 1000000, 1, 2 },
  1699. { 1000000, 13500000, 0, 1 },
  1700. };
  1701. static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
  1702. unsigned int Fout)
  1703. {
  1704. unsigned int target;
  1705. unsigned int div;
  1706. unsigned int fratio, gcd_fll;
  1707. int i;
  1708. /* Fref must be <=13.5MHz */
  1709. div = 1;
  1710. fll_div->fll_refclk_div = 0;
  1711. while ((Fref / div) > 13500000) {
  1712. div *= 2;
  1713. fll_div->fll_refclk_div++;
  1714. if (div > 8) {
  1715. pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
  1716. Fref);
  1717. return -EINVAL;
  1718. }
  1719. }
  1720. pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout);
  1721. /* Apply the division for our remaining calculations */
  1722. Fref /= div;
  1723. if (Fref >= 3000000)
  1724. fll_div->fll_loop_gain = 5;
  1725. else
  1726. fll_div->fll_loop_gain = 0;
  1727. if (Fref >= 48000)
  1728. fll_div->fll_ref_freq = 0;
  1729. else
  1730. fll_div->fll_ref_freq = 1;
  1731. /* Fvco should be 90-100MHz; don't check the upper bound */
  1732. div = 2;
  1733. while (Fout * div < 90000000) {
  1734. div++;
  1735. if (div > 64) {
  1736. pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
  1737. Fout);
  1738. return -EINVAL;
  1739. }
  1740. }
  1741. target = Fout * div;
  1742. fll_div->fll_outdiv = div - 1;
  1743. pr_debug("FLL Fvco=%dHz\n", target);
  1744. /* Find an appropraite FLL_FRATIO and factor it out of the target */
  1745. for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
  1746. if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
  1747. fll_div->fll_fratio = fll_fratios[i].fll_fratio;
  1748. fratio = fll_fratios[i].ratio;
  1749. break;
  1750. }
  1751. }
  1752. if (i == ARRAY_SIZE(fll_fratios)) {
  1753. pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
  1754. return -EINVAL;
  1755. }
  1756. fll_div->n = target / (fratio * Fref);
  1757. if (target % Fref == 0) {
  1758. fll_div->theta = 0;
  1759. fll_div->lambda = 0;
  1760. } else {
  1761. gcd_fll = gcd(target, fratio * Fref);
  1762. fll_div->theta = (target - (fll_div->n * fratio * Fref))
  1763. / gcd_fll;
  1764. fll_div->lambda = (fratio * Fref) / gcd_fll;
  1765. }
  1766. pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
  1767. fll_div->n, fll_div->theta, fll_div->lambda);
  1768. pr_debug("FLL_FRATIO=%x FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
  1769. fll_div->fll_fratio, fll_div->fll_outdiv,
  1770. fll_div->fll_refclk_div);
  1771. return 0;
  1772. }
  1773. static int wm8996_set_fll(struct snd_soc_codec *codec, int fll_id, int source,
  1774. unsigned int Fref, unsigned int Fout)
  1775. {
  1776. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1777. struct i2c_client *i2c = to_i2c_client(codec->dev);
  1778. struct _fll_div fll_div;
  1779. unsigned long timeout;
  1780. int ret, reg;
  1781. /* Any change? */
  1782. if (source == wm8996->fll_src && Fref == wm8996->fll_fref &&
  1783. Fout == wm8996->fll_fout)
  1784. return 0;
  1785. if (Fout == 0) {
  1786. dev_dbg(codec->dev, "FLL disabled\n");
  1787. wm8996->fll_fref = 0;
  1788. wm8996->fll_fout = 0;
  1789. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_1,
  1790. WM8996_FLL_ENA, 0);
  1791. return 0;
  1792. }
  1793. ret = fll_factors(&fll_div, Fref, Fout);
  1794. if (ret != 0)
  1795. return ret;
  1796. switch (source) {
  1797. case WM8996_FLL_MCLK1:
  1798. reg = 0;
  1799. break;
  1800. case WM8996_FLL_MCLK2:
  1801. reg = 1;
  1802. break;
  1803. case WM8996_FLL_DACLRCLK1:
  1804. reg = 2;
  1805. break;
  1806. case WM8996_FLL_BCLK1:
  1807. reg = 3;
  1808. break;
  1809. default:
  1810. dev_err(codec->dev, "Unknown FLL source %d\n", ret);
  1811. return -EINVAL;
  1812. }
  1813. reg |= fll_div.fll_refclk_div << WM8996_FLL_REFCLK_DIV_SHIFT;
  1814. reg |= fll_div.fll_ref_freq << WM8996_FLL_REF_FREQ_SHIFT;
  1815. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_5,
  1816. WM8996_FLL_REFCLK_DIV_MASK | WM8996_FLL_REF_FREQ |
  1817. WM8996_FLL_REFCLK_SRC_MASK, reg);
  1818. reg = 0;
  1819. if (fll_div.theta || fll_div.lambda)
  1820. reg |= WM8996_FLL_EFS_ENA | (3 << WM8996_FLL_LFSR_SEL_SHIFT);
  1821. else
  1822. reg |= 1 << WM8996_FLL_LFSR_SEL_SHIFT;
  1823. snd_soc_write(codec, WM8996_FLL_EFS_2, reg);
  1824. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_2,
  1825. WM8996_FLL_OUTDIV_MASK |
  1826. WM8996_FLL_FRATIO_MASK,
  1827. (fll_div.fll_outdiv << WM8996_FLL_OUTDIV_SHIFT) |
  1828. (fll_div.fll_fratio));
  1829. snd_soc_write(codec, WM8996_FLL_CONTROL_3, fll_div.theta);
  1830. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_4,
  1831. WM8996_FLL_N_MASK | WM8996_FLL_LOOP_GAIN_MASK,
  1832. (fll_div.n << WM8996_FLL_N_SHIFT) |
  1833. fll_div.fll_loop_gain);
  1834. snd_soc_write(codec, WM8996_FLL_EFS_1, fll_div.lambda);
  1835. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_1,
  1836. WM8996_FLL_ENA, WM8996_FLL_ENA);
  1837. /* The FLL supports live reconfiguration - kick that in case we were
  1838. * already enabled.
  1839. */
  1840. snd_soc_write(codec, WM8996_FLL_CONTROL_6, WM8996_FLL_SWITCH_CLK);
  1841. /* Wait for the FLL to lock, using the interrupt if possible */
  1842. if (Fref > 1000000)
  1843. timeout = usecs_to_jiffies(300);
  1844. else
  1845. timeout = msecs_to_jiffies(2);
  1846. /* Allow substantially longer if we've actually got the IRQ */
  1847. if (i2c->irq)
  1848. timeout *= 1000;
  1849. ret = wait_for_completion_timeout(&wm8996->fll_lock, timeout);
  1850. if (ret == 0 && i2c->irq) {
  1851. dev_err(codec->dev, "Timed out waiting for FLL\n");
  1852. ret = -ETIMEDOUT;
  1853. } else {
  1854. ret = 0;
  1855. }
  1856. dev_dbg(codec->dev, "FLL configured for %dHz->%dHz\n", Fref, Fout);
  1857. wm8996->fll_fref = Fref;
  1858. wm8996->fll_fout = Fout;
  1859. wm8996->fll_src = source;
  1860. return ret;
  1861. }
  1862. #ifdef CONFIG_GPIOLIB
  1863. static inline struct wm8996_priv *gpio_to_wm8996(struct gpio_chip *chip)
  1864. {
  1865. return container_of(chip, struct wm8996_priv, gpio_chip);
  1866. }
  1867. static void wm8996_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1868. {
  1869. struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
  1870. struct snd_soc_codec *codec = wm8996->codec;
  1871. snd_soc_update_bits(codec, WM8996_GPIO_1 + offset,
  1872. WM8996_GP1_LVL, !!value << WM8996_GP1_LVL_SHIFT);
  1873. }
  1874. static int wm8996_gpio_direction_out(struct gpio_chip *chip,
  1875. unsigned offset, int value)
  1876. {
  1877. struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
  1878. struct snd_soc_codec *codec = wm8996->codec;
  1879. int val;
  1880. val = (1 << WM8996_GP1_FN_SHIFT) | (!!value << WM8996_GP1_LVL_SHIFT);
  1881. return snd_soc_update_bits(codec, WM8996_GPIO_1 + offset,
  1882. WM8996_GP1_FN_MASK | WM8996_GP1_DIR |
  1883. WM8996_GP1_LVL, val);
  1884. }
  1885. static int wm8996_gpio_get(struct gpio_chip *chip, unsigned offset)
  1886. {
  1887. struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
  1888. struct snd_soc_codec *codec = wm8996->codec;
  1889. int ret;
  1890. ret = snd_soc_read(codec, WM8996_GPIO_1 + offset);
  1891. if (ret < 0)
  1892. return ret;
  1893. return (ret & WM8996_GP1_LVL) != 0;
  1894. }
  1895. static int wm8996_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
  1896. {
  1897. struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
  1898. struct snd_soc_codec *codec = wm8996->codec;
  1899. return snd_soc_update_bits(codec, WM8996_GPIO_1 + offset,
  1900. WM8996_GP1_FN_MASK | WM8996_GP1_DIR,
  1901. (1 << WM8996_GP1_FN_SHIFT) |
  1902. (1 << WM8996_GP1_DIR_SHIFT));
  1903. }
  1904. static struct gpio_chip wm8996_template_chip = {
  1905. .label = "wm8996",
  1906. .owner = THIS_MODULE,
  1907. .direction_output = wm8996_gpio_direction_out,
  1908. .set = wm8996_gpio_set,
  1909. .direction_input = wm8996_gpio_direction_in,
  1910. .get = wm8996_gpio_get,
  1911. .can_sleep = 1,
  1912. };
  1913. static void wm8996_init_gpio(struct snd_soc_codec *codec)
  1914. {
  1915. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1916. int ret;
  1917. wm8996->gpio_chip = wm8996_template_chip;
  1918. wm8996->gpio_chip.ngpio = 5;
  1919. wm8996->gpio_chip.dev = codec->dev;
  1920. if (wm8996->pdata.gpio_base)
  1921. wm8996->gpio_chip.base = wm8996->pdata.gpio_base;
  1922. else
  1923. wm8996->gpio_chip.base = -1;
  1924. ret = gpiochip_add(&wm8996->gpio_chip);
  1925. if (ret != 0)
  1926. dev_err(codec->dev, "Failed to add GPIOs: %d\n", ret);
  1927. }
  1928. static void wm8996_free_gpio(struct snd_soc_codec *codec)
  1929. {
  1930. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1931. int ret;
  1932. ret = gpiochip_remove(&wm8996->gpio_chip);
  1933. if (ret != 0)
  1934. dev_err(codec->dev, "Failed to remove GPIOs: %d\n", ret);
  1935. }
  1936. #else
  1937. static void wm8996_init_gpio(struct snd_soc_codec *codec)
  1938. {
  1939. }
  1940. static void wm8996_free_gpio(struct snd_soc_codec *codec)
  1941. {
  1942. }
  1943. #endif
  1944. /**
  1945. * wm8996_detect - Enable default WM8996 jack detection
  1946. *
  1947. * The WM8996 has advanced accessory detection support for headsets.
  1948. * This function provides a default implementation which integrates
  1949. * the majority of this functionality with minimal user configuration.
  1950. *
  1951. * This will detect headset, headphone and short circuit button and
  1952. * will also detect inverted microphone ground connections and update
  1953. * the polarity of the connections.
  1954. */
  1955. int wm8996_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  1956. wm8996_polarity_fn polarity_cb)
  1957. {
  1958. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1959. wm8996->jack = jack;
  1960. wm8996->detecting = true;
  1961. wm8996->polarity_cb = polarity_cb;
  1962. if (wm8996->polarity_cb)
  1963. wm8996->polarity_cb(codec, 0);
  1964. /* Clear discarge to avoid noise during detection */
  1965. snd_soc_update_bits(codec, WM8996_MICBIAS_1,
  1966. WM8996_MICB1_DISCH, 0);
  1967. snd_soc_update_bits(codec, WM8996_MICBIAS_2,
  1968. WM8996_MICB2_DISCH, 0);
  1969. /* LDO2 powers the microphones, SYSCLK clocks detection */
  1970. snd_soc_dapm_force_enable_pin(&codec->dapm, "LDO2");
  1971. snd_soc_dapm_force_enable_pin(&codec->dapm, "SYSCLK");
  1972. /* We start off just enabling microphone detection - even a
  1973. * plain headphone will trigger detection.
  1974. */
  1975. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  1976. WM8996_MICD_ENA, WM8996_MICD_ENA);
  1977. /* Slowest detection rate, gives debounce for initial detection */
  1978. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  1979. WM8996_MICD_RATE_MASK,
  1980. WM8996_MICD_RATE_MASK);
  1981. /* Enable interrupts and we're off */
  1982. snd_soc_update_bits(codec, WM8996_INTERRUPT_STATUS_2_MASK,
  1983. WM8996_IM_MICD_EINT, 0);
  1984. return 0;
  1985. }
  1986. EXPORT_SYMBOL_GPL(wm8996_detect);
  1987. static void wm8996_micd(struct snd_soc_codec *codec)
  1988. {
  1989. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1990. int val, reg;
  1991. val = snd_soc_read(codec, WM8996_MIC_DETECT_3);
  1992. dev_dbg(codec->dev, "Microphone event: %x\n", val);
  1993. if (!(val & WM8996_MICD_VALID)) {
  1994. dev_warn(codec->dev, "Microphone detection state invalid\n");
  1995. return;
  1996. }
  1997. /* No accessory, reset everything and report removal */
  1998. if (!(val & WM8996_MICD_STS)) {
  1999. dev_dbg(codec->dev, "Jack removal detected\n");
  2000. wm8996->jack_mic = false;
  2001. wm8996->detecting = true;
  2002. snd_soc_jack_report(wm8996->jack, 0,
  2003. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2004. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  2005. WM8996_MICD_RATE_MASK,
  2006. WM8996_MICD_RATE_MASK);
  2007. return;
  2008. }
  2009. /* If the measurement is very high we've got a microphone but
  2010. * do a little debounce to account for mechanical issues.
  2011. */
  2012. if (val & 0x400) {
  2013. dev_dbg(codec->dev, "Microphone detected\n");
  2014. snd_soc_jack_report(wm8996->jack, SND_JACK_HEADSET,
  2015. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2016. wm8996->jack_mic = true;
  2017. wm8996->detecting = false;
  2018. /* Increase poll rate to give better responsiveness
  2019. * for buttons */
  2020. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  2021. WM8996_MICD_RATE_MASK,
  2022. 5 << WM8996_MICD_RATE_SHIFT);
  2023. }
  2024. /* If we detected a lower impedence during initial startup
  2025. * then we probably have the wrong polarity, flip it. Don't
  2026. * do this for the lowest impedences to speed up detection of
  2027. * plain headphones.
  2028. */
  2029. if (wm8996->detecting && (val & 0x3f0)) {
  2030. reg = snd_soc_read(codec, WM8996_ACCESSORY_DETECT_MODE_2);
  2031. reg ^= WM8996_HPOUT1FB_SRC | WM8996_MICD_SRC |
  2032. WM8996_MICD_BIAS_SRC;
  2033. snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_2,
  2034. WM8996_HPOUT1FB_SRC | WM8996_MICD_SRC |
  2035. WM8996_MICD_BIAS_SRC, reg);
  2036. if (wm8996->polarity_cb)
  2037. wm8996->polarity_cb(codec,
  2038. (reg & WM8996_MICD_SRC) != 0);
  2039. dev_dbg(codec->dev, "Set microphone polarity to %d\n",
  2040. (reg & WM8996_MICD_SRC) != 0);
  2041. return;
  2042. }
  2043. /* Don't distinguish between buttons, just report any low
  2044. * impedence as BTN_0.
  2045. */
  2046. if (val & 0x3fc) {
  2047. if (wm8996->jack_mic) {
  2048. dev_dbg(codec->dev, "Mic button detected\n");
  2049. snd_soc_jack_report(wm8996->jack,
  2050. SND_JACK_HEADSET | SND_JACK_BTN_0,
  2051. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2052. } else {
  2053. dev_dbg(codec->dev, "Headphone detected\n");
  2054. snd_soc_jack_report(wm8996->jack,
  2055. SND_JACK_HEADPHONE,
  2056. SND_JACK_HEADSET |
  2057. SND_JACK_BTN_0);
  2058. /* Increase the detection rate a bit for
  2059. * responsiveness.
  2060. */
  2061. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  2062. WM8996_MICD_RATE_MASK,
  2063. 7 << WM8996_MICD_RATE_SHIFT);
  2064. wm8996->detecting = false;
  2065. }
  2066. }
  2067. }
  2068. static irqreturn_t wm8996_irq(int irq, void *data)
  2069. {
  2070. struct snd_soc_codec *codec = data;
  2071. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2072. int irq_val;
  2073. irq_val = snd_soc_read(codec, WM8996_INTERRUPT_STATUS_2);
  2074. if (irq_val < 0) {
  2075. dev_err(codec->dev, "Failed to read IRQ status: %d\n",
  2076. irq_val);
  2077. return IRQ_NONE;
  2078. }
  2079. irq_val &= ~snd_soc_read(codec, WM8996_INTERRUPT_STATUS_2_MASK);
  2080. snd_soc_write(codec, WM8996_INTERRUPT_STATUS_2, irq_val);
  2081. if (irq_val & (WM8996_DCS_DONE_01_EINT | WM8996_DCS_DONE_23_EINT)) {
  2082. dev_dbg(codec->dev, "DC servo IRQ\n");
  2083. complete(&wm8996->dcs_done);
  2084. }
  2085. if (irq_val & WM8996_FIFOS_ERR_EINT)
  2086. dev_err(codec->dev, "Digital core FIFO error\n");
  2087. if (irq_val & WM8996_FLL_LOCK_EINT) {
  2088. dev_dbg(codec->dev, "FLL locked\n");
  2089. complete(&wm8996->fll_lock);
  2090. }
  2091. if (irq_val & WM8996_MICD_EINT)
  2092. wm8996_micd(codec);
  2093. if (irq_val)
  2094. return IRQ_HANDLED;
  2095. else
  2096. return IRQ_NONE;
  2097. }
  2098. static irqreturn_t wm8996_edge_irq(int irq, void *data)
  2099. {
  2100. irqreturn_t ret = IRQ_NONE;
  2101. irqreturn_t val;
  2102. do {
  2103. val = wm8996_irq(irq, data);
  2104. if (val != IRQ_NONE)
  2105. ret = val;
  2106. } while (val != IRQ_NONE);
  2107. return ret;
  2108. }
  2109. static void wm8996_retune_mobile_pdata(struct snd_soc_codec *codec)
  2110. {
  2111. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2112. struct wm8996_pdata *pdata = &wm8996->pdata;
  2113. struct snd_kcontrol_new controls[] = {
  2114. SOC_ENUM_EXT("DSP1 EQ Mode",
  2115. wm8996->retune_mobile_enum,
  2116. wm8996_get_retune_mobile_enum,
  2117. wm8996_put_retune_mobile_enum),
  2118. SOC_ENUM_EXT("DSP2 EQ Mode",
  2119. wm8996->retune_mobile_enum,
  2120. wm8996_get_retune_mobile_enum,
  2121. wm8996_put_retune_mobile_enum),
  2122. };
  2123. int ret, i, j;
  2124. const char **t;
  2125. /* We need an array of texts for the enum API but the number
  2126. * of texts is likely to be less than the number of
  2127. * configurations due to the sample rate dependency of the
  2128. * configurations. */
  2129. wm8996->num_retune_mobile_texts = 0;
  2130. wm8996->retune_mobile_texts = NULL;
  2131. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2132. for (j = 0; j < wm8996->num_retune_mobile_texts; j++) {
  2133. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2134. wm8996->retune_mobile_texts[j]) == 0)
  2135. break;
  2136. }
  2137. if (j != wm8996->num_retune_mobile_texts)
  2138. continue;
  2139. /* Expand the array... */
  2140. t = krealloc(wm8996->retune_mobile_texts,
  2141. sizeof(char *) *
  2142. (wm8996->num_retune_mobile_texts + 1),
  2143. GFP_KERNEL);
  2144. if (t == NULL)
  2145. continue;
  2146. /* ...store the new entry... */
  2147. t[wm8996->num_retune_mobile_texts] =
  2148. pdata->retune_mobile_cfgs[i].name;
  2149. /* ...and remember the new version. */
  2150. wm8996->num_retune_mobile_texts++;
  2151. wm8996->retune_mobile_texts = t;
  2152. }
  2153. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2154. wm8996->num_retune_mobile_texts);
  2155. wm8996->retune_mobile_enum.max = wm8996->num_retune_mobile_texts;
  2156. wm8996->retune_mobile_enum.texts = wm8996->retune_mobile_texts;
  2157. ret = snd_soc_add_controls(codec, controls, ARRAY_SIZE(controls));
  2158. if (ret != 0)
  2159. dev_err(codec->dev,
  2160. "Failed to add ReTune Mobile controls: %d\n", ret);
  2161. }
  2162. static int wm8996_probe(struct snd_soc_codec *codec)
  2163. {
  2164. int ret;
  2165. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2166. struct i2c_client *i2c = to_i2c_client(codec->dev);
  2167. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2168. int i, irq_flags;
  2169. wm8996->codec = codec;
  2170. init_completion(&wm8996->dcs_done);
  2171. init_completion(&wm8996->fll_lock);
  2172. dapm->idle_bias_off = true;
  2173. dapm->bias_level = SND_SOC_BIAS_OFF;
  2174. ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_I2C);
  2175. if (ret != 0) {
  2176. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  2177. goto err;
  2178. }
  2179. for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++)
  2180. wm8996->supplies[i].supply = wm8996_supply_names[i];
  2181. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(wm8996->supplies),
  2182. wm8996->supplies);
  2183. if (ret != 0) {
  2184. dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
  2185. goto err;
  2186. }
  2187. wm8996->disable_nb[0].notifier_call = wm8996_regulator_event_0;
  2188. wm8996->disable_nb[1].notifier_call = wm8996_regulator_event_1;
  2189. wm8996->disable_nb[2].notifier_call = wm8996_regulator_event_2;
  2190. wm8996->disable_nb[3].notifier_call = wm8996_regulator_event_3;
  2191. /* This should really be moved into the regulator core */
  2192. for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++) {
  2193. ret = regulator_register_notifier(wm8996->supplies[i].consumer,
  2194. &wm8996->disable_nb[i]);
  2195. if (ret != 0) {
  2196. dev_err(codec->dev,
  2197. "Failed to register regulator notifier: %d\n",
  2198. ret);
  2199. }
  2200. }
  2201. ret = regulator_bulk_enable(ARRAY_SIZE(wm8996->supplies),
  2202. wm8996->supplies);
  2203. if (ret != 0) {
  2204. dev_err(codec->dev, "Failed to enable supplies: %d\n", ret);
  2205. goto err_get;
  2206. }
  2207. if (wm8996->pdata.ldo_ena >= 0) {
  2208. gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 1);
  2209. msleep(5);
  2210. }
  2211. ret = snd_soc_read(codec, WM8996_SOFTWARE_RESET);
  2212. if (ret < 0) {
  2213. dev_err(codec->dev, "Failed to read ID register: %d\n", ret);
  2214. goto err_enable;
  2215. }
  2216. if (ret != 0x8915) {
  2217. dev_err(codec->dev, "Device is not a WM8996, ID %x\n", ret);
  2218. ret = -EINVAL;
  2219. goto err_enable;
  2220. }
  2221. ret = snd_soc_read(codec, WM8996_CHIP_REVISION);
  2222. if (ret < 0) {
  2223. dev_err(codec->dev, "Failed to read device revision: %d\n",
  2224. ret);
  2225. goto err_enable;
  2226. }
  2227. dev_info(codec->dev, "revision %c\n",
  2228. (ret & WM8996_CHIP_REV_MASK) + 'A');
  2229. if (wm8996->pdata.ldo_ena >= 0) {
  2230. gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
  2231. } else {
  2232. ret = wm8996_reset(codec);
  2233. if (ret < 0) {
  2234. dev_err(codec->dev, "Failed to issue reset\n");
  2235. goto err_enable;
  2236. }
  2237. }
  2238. codec->cache_only = true;
  2239. /* Apply platform data settings */
  2240. snd_soc_update_bits(codec, WM8996_LINE_INPUT_CONTROL,
  2241. WM8996_INL_MODE_MASK | WM8996_INR_MODE_MASK,
  2242. wm8996->pdata.inl_mode << WM8996_INL_MODE_SHIFT |
  2243. wm8996->pdata.inr_mode);
  2244. for (i = 0; i < ARRAY_SIZE(wm8996->pdata.gpio_default); i++) {
  2245. if (!wm8996->pdata.gpio_default[i])
  2246. continue;
  2247. snd_soc_write(codec, WM8996_GPIO_1 + i,
  2248. wm8996->pdata.gpio_default[i] & 0xffff);
  2249. }
  2250. if (wm8996->pdata.spkmute_seq)
  2251. snd_soc_update_bits(codec, WM8996_PDM_SPEAKER_MUTE_SEQUENCE,
  2252. WM8996_SPK_MUTE_ENDIAN |
  2253. WM8996_SPK_MUTE_SEQ1_MASK,
  2254. wm8996->pdata.spkmute_seq);
  2255. snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_2,
  2256. WM8996_MICD_BIAS_SRC | WM8996_HPOUT1FB_SRC |
  2257. WM8996_MICD_SRC, wm8996->pdata.micdet_def);
  2258. /* Latch volume update bits */
  2259. snd_soc_update_bits(codec, WM8996_LEFT_LINE_INPUT_VOLUME,
  2260. WM8996_IN1_VU, WM8996_IN1_VU);
  2261. snd_soc_update_bits(codec, WM8996_RIGHT_LINE_INPUT_VOLUME,
  2262. WM8996_IN1_VU, WM8996_IN1_VU);
  2263. snd_soc_update_bits(codec, WM8996_DAC1_LEFT_VOLUME,
  2264. WM8996_DAC1_VU, WM8996_DAC1_VU);
  2265. snd_soc_update_bits(codec, WM8996_DAC1_RIGHT_VOLUME,
  2266. WM8996_DAC1_VU, WM8996_DAC1_VU);
  2267. snd_soc_update_bits(codec, WM8996_DAC2_LEFT_VOLUME,
  2268. WM8996_DAC2_VU, WM8996_DAC2_VU);
  2269. snd_soc_update_bits(codec, WM8996_DAC2_RIGHT_VOLUME,
  2270. WM8996_DAC2_VU, WM8996_DAC2_VU);
  2271. snd_soc_update_bits(codec, WM8996_OUTPUT1_LEFT_VOLUME,
  2272. WM8996_DAC1_VU, WM8996_DAC1_VU);
  2273. snd_soc_update_bits(codec, WM8996_OUTPUT1_RIGHT_VOLUME,
  2274. WM8996_DAC1_VU, WM8996_DAC1_VU);
  2275. snd_soc_update_bits(codec, WM8996_OUTPUT2_LEFT_VOLUME,
  2276. WM8996_DAC2_VU, WM8996_DAC2_VU);
  2277. snd_soc_update_bits(codec, WM8996_OUTPUT2_RIGHT_VOLUME,
  2278. WM8996_DAC2_VU, WM8996_DAC2_VU);
  2279. snd_soc_update_bits(codec, WM8996_DSP1_TX_LEFT_VOLUME,
  2280. WM8996_DSP1TX_VU, WM8996_DSP1TX_VU);
  2281. snd_soc_update_bits(codec, WM8996_DSP1_TX_RIGHT_VOLUME,
  2282. WM8996_DSP1TX_VU, WM8996_DSP1TX_VU);
  2283. snd_soc_update_bits(codec, WM8996_DSP2_TX_LEFT_VOLUME,
  2284. WM8996_DSP2TX_VU, WM8996_DSP2TX_VU);
  2285. snd_soc_update_bits(codec, WM8996_DSP2_TX_RIGHT_VOLUME,
  2286. WM8996_DSP2TX_VU, WM8996_DSP2TX_VU);
  2287. snd_soc_update_bits(codec, WM8996_DSP1_RX_LEFT_VOLUME,
  2288. WM8996_DSP1RX_VU, WM8996_DSP1RX_VU);
  2289. snd_soc_update_bits(codec, WM8996_DSP1_RX_RIGHT_VOLUME,
  2290. WM8996_DSP1RX_VU, WM8996_DSP1RX_VU);
  2291. snd_soc_update_bits(codec, WM8996_DSP2_RX_LEFT_VOLUME,
  2292. WM8996_DSP2RX_VU, WM8996_DSP2RX_VU);
  2293. snd_soc_update_bits(codec, WM8996_DSP2_RX_RIGHT_VOLUME,
  2294. WM8996_DSP2RX_VU, WM8996_DSP2RX_VU);
  2295. /* No support currently for the underclocked TDM modes and
  2296. * pick a default TDM layout with each channel pair working with
  2297. * slots 0 and 1. */
  2298. snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_0_CONFIGURATION,
  2299. WM8996_AIF1RX_CHAN0_SLOTS_MASK |
  2300. WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
  2301. 1 << WM8996_AIF1RX_CHAN0_SLOTS_SHIFT | 0);
  2302. snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_1_CONFIGURATION,
  2303. WM8996_AIF1RX_CHAN1_SLOTS_MASK |
  2304. WM8996_AIF1RX_CHAN1_START_SLOT_MASK,
  2305. 1 << WM8996_AIF1RX_CHAN1_SLOTS_SHIFT | 1);
  2306. snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_2_CONFIGURATION,
  2307. WM8996_AIF1RX_CHAN2_SLOTS_MASK |
  2308. WM8996_AIF1RX_CHAN2_START_SLOT_MASK,
  2309. 1 << WM8996_AIF1RX_CHAN2_SLOTS_SHIFT | 0);
  2310. snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_3_CONFIGURATION,
  2311. WM8996_AIF1RX_CHAN3_SLOTS_MASK |
  2312. WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
  2313. 1 << WM8996_AIF1RX_CHAN3_SLOTS_SHIFT | 1);
  2314. snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_4_CONFIGURATION,
  2315. WM8996_AIF1RX_CHAN4_SLOTS_MASK |
  2316. WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
  2317. 1 << WM8996_AIF1RX_CHAN4_SLOTS_SHIFT | 0);
  2318. snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_5_CONFIGURATION,
  2319. WM8996_AIF1RX_CHAN5_SLOTS_MASK |
  2320. WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
  2321. 1 << WM8996_AIF1RX_CHAN5_SLOTS_SHIFT | 1);
  2322. snd_soc_update_bits(codec, WM8996_AIF2RX_CHANNEL_0_CONFIGURATION,
  2323. WM8996_AIF2RX_CHAN0_SLOTS_MASK |
  2324. WM8996_AIF2RX_CHAN0_START_SLOT_MASK,
  2325. 1 << WM8996_AIF2RX_CHAN0_SLOTS_SHIFT | 0);
  2326. snd_soc_update_bits(codec, WM8996_AIF2RX_CHANNEL_1_CONFIGURATION,
  2327. WM8996_AIF2RX_CHAN1_SLOTS_MASK |
  2328. WM8996_AIF2RX_CHAN1_START_SLOT_MASK,
  2329. 1 << WM8996_AIF2RX_CHAN1_SLOTS_SHIFT | 1);
  2330. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_0_CONFIGURATION,
  2331. WM8996_AIF1TX_CHAN0_SLOTS_MASK |
  2332. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2333. 1 << WM8996_AIF1TX_CHAN0_SLOTS_SHIFT | 0);
  2334. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_1_CONFIGURATION,
  2335. WM8996_AIF1TX_CHAN1_SLOTS_MASK |
  2336. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2337. 1 << WM8996_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
  2338. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_2_CONFIGURATION,
  2339. WM8996_AIF1TX_CHAN2_SLOTS_MASK |
  2340. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2341. 1 << WM8996_AIF1TX_CHAN2_SLOTS_SHIFT | 0);
  2342. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_3_CONFIGURATION,
  2343. WM8996_AIF1TX_CHAN3_SLOTS_MASK |
  2344. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2345. 1 << WM8996_AIF1TX_CHAN3_SLOTS_SHIFT | 1);
  2346. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_4_CONFIGURATION,
  2347. WM8996_AIF1TX_CHAN4_SLOTS_MASK |
  2348. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2349. 1 << WM8996_AIF1TX_CHAN4_SLOTS_SHIFT | 0);
  2350. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_5_CONFIGURATION,
  2351. WM8996_AIF1TX_CHAN5_SLOTS_MASK |
  2352. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2353. 1 << WM8996_AIF1TX_CHAN5_SLOTS_SHIFT | 1);
  2354. snd_soc_update_bits(codec, WM8996_AIF2TX_CHANNEL_0_CONFIGURATION,
  2355. WM8996_AIF2TX_CHAN0_SLOTS_MASK |
  2356. WM8996_AIF2TX_CHAN0_START_SLOT_MASK,
  2357. 1 << WM8996_AIF2TX_CHAN0_SLOTS_SHIFT | 0);
  2358. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_1_CONFIGURATION,
  2359. WM8996_AIF2TX_CHAN1_SLOTS_MASK |
  2360. WM8996_AIF2TX_CHAN1_START_SLOT_MASK,
  2361. 1 << WM8996_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
  2362. if (wm8996->pdata.num_retune_mobile_cfgs)
  2363. wm8996_retune_mobile_pdata(codec);
  2364. else
  2365. snd_soc_add_controls(codec, wm8996_eq_controls,
  2366. ARRAY_SIZE(wm8996_eq_controls));
  2367. /* If the TX LRCLK pins are not in LRCLK mode configure the
  2368. * AIFs to source their clocks from the RX LRCLKs.
  2369. */
  2370. if ((snd_soc_read(codec, WM8996_GPIO_1)))
  2371. snd_soc_update_bits(codec, WM8996_AIF1_TX_LRCLK_2,
  2372. WM8996_AIF1TX_LRCLK_MODE,
  2373. WM8996_AIF1TX_LRCLK_MODE);
  2374. if ((snd_soc_read(codec, WM8996_GPIO_2)))
  2375. snd_soc_update_bits(codec, WM8996_AIF2_TX_LRCLK_2,
  2376. WM8996_AIF2TX_LRCLK_MODE,
  2377. WM8996_AIF2TX_LRCLK_MODE);
  2378. regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
  2379. wm8996_init_gpio(codec);
  2380. if (i2c->irq) {
  2381. if (wm8996->pdata.irq_flags)
  2382. irq_flags = wm8996->pdata.irq_flags;
  2383. else
  2384. irq_flags = IRQF_TRIGGER_LOW;
  2385. irq_flags |= IRQF_ONESHOT;
  2386. if (irq_flags & (IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING))
  2387. ret = request_threaded_irq(i2c->irq, NULL,
  2388. wm8996_edge_irq,
  2389. irq_flags, "wm8996", codec);
  2390. else
  2391. ret = request_threaded_irq(i2c->irq, NULL, wm8996_irq,
  2392. irq_flags, "wm8996", codec);
  2393. if (ret == 0) {
  2394. /* Unmask the interrupt */
  2395. snd_soc_update_bits(codec, WM8996_INTERRUPT_CONTROL,
  2396. WM8996_IM_IRQ, 0);
  2397. /* Enable error reporting and DC servo status */
  2398. snd_soc_update_bits(codec,
  2399. WM8996_INTERRUPT_STATUS_2_MASK,
  2400. WM8996_IM_DCS_DONE_23_EINT |
  2401. WM8996_IM_DCS_DONE_01_EINT |
  2402. WM8996_IM_FLL_LOCK_EINT |
  2403. WM8996_IM_FIFOS_ERR_EINT,
  2404. 0);
  2405. } else {
  2406. dev_err(codec->dev, "Failed to request IRQ: %d\n",
  2407. ret);
  2408. }
  2409. }
  2410. return 0;
  2411. err_enable:
  2412. if (wm8996->pdata.ldo_ena >= 0)
  2413. gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
  2414. regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
  2415. err_get:
  2416. regulator_bulk_free(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
  2417. err:
  2418. return ret;
  2419. }
  2420. static int wm8996_remove(struct snd_soc_codec *codec)
  2421. {
  2422. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2423. struct i2c_client *i2c = to_i2c_client(codec->dev);
  2424. int i;
  2425. snd_soc_update_bits(codec, WM8996_INTERRUPT_CONTROL,
  2426. WM8996_IM_IRQ, WM8996_IM_IRQ);
  2427. if (i2c->irq)
  2428. free_irq(i2c->irq, codec);
  2429. wm8996_free_gpio(codec);
  2430. for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++)
  2431. regulator_unregister_notifier(wm8996->supplies[i].consumer,
  2432. &wm8996->disable_nb[i]);
  2433. regulator_bulk_free(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
  2434. return 0;
  2435. }
  2436. static struct snd_soc_codec_driver soc_codec_dev_wm8996 = {
  2437. .probe = wm8996_probe,
  2438. .remove = wm8996_remove,
  2439. .set_bias_level = wm8996_set_bias_level,
  2440. .seq_notifier = wm8996_seq_notifier,
  2441. .reg_cache_size = WM8996_MAX_REGISTER + 1,
  2442. .reg_word_size = sizeof(u16),
  2443. .reg_cache_default = wm8996_reg,
  2444. .volatile_register = wm8996_volatile_register,
  2445. .readable_register = wm8996_readable_register,
  2446. .compress_type = SND_SOC_RBTREE_COMPRESSION,
  2447. .controls = wm8996_snd_controls,
  2448. .num_controls = ARRAY_SIZE(wm8996_snd_controls),
  2449. .dapm_widgets = wm8996_dapm_widgets,
  2450. .num_dapm_widgets = ARRAY_SIZE(wm8996_dapm_widgets),
  2451. .dapm_routes = wm8996_dapm_routes,
  2452. .num_dapm_routes = ARRAY_SIZE(wm8996_dapm_routes),
  2453. .set_pll = wm8996_set_fll,
  2454. };
  2455. #define WM8996_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  2456. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000)
  2457. #define WM8996_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE |\
  2458. SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S24_LE |\
  2459. SNDRV_PCM_FMTBIT_S32_LE)
  2460. static struct snd_soc_dai_ops wm8996_dai_ops = {
  2461. .set_fmt = wm8996_set_fmt,
  2462. .hw_params = wm8996_hw_params,
  2463. .set_sysclk = wm8996_set_sysclk,
  2464. };
  2465. static struct snd_soc_dai_driver wm8996_dai[] = {
  2466. {
  2467. .name = "wm8996-aif1",
  2468. .playback = {
  2469. .stream_name = "AIF1 Playback",
  2470. .channels_min = 1,
  2471. .channels_max = 6,
  2472. .rates = WM8996_RATES,
  2473. .formats = WM8996_FORMATS,
  2474. },
  2475. .capture = {
  2476. .stream_name = "AIF1 Capture",
  2477. .channels_min = 1,
  2478. .channels_max = 6,
  2479. .rates = WM8996_RATES,
  2480. .formats = WM8996_FORMATS,
  2481. },
  2482. .ops = &wm8996_dai_ops,
  2483. },
  2484. {
  2485. .name = "wm8996-aif2",
  2486. .playback = {
  2487. .stream_name = "AIF2 Playback",
  2488. .channels_min = 1,
  2489. .channels_max = 2,
  2490. .rates = WM8996_RATES,
  2491. .formats = WM8996_FORMATS,
  2492. },
  2493. .capture = {
  2494. .stream_name = "AIF2 Capture",
  2495. .channels_min = 1,
  2496. .channels_max = 2,
  2497. .rates = WM8996_RATES,
  2498. .formats = WM8996_FORMATS,
  2499. },
  2500. .ops = &wm8996_dai_ops,
  2501. },
  2502. };
  2503. static __devinit int wm8996_i2c_probe(struct i2c_client *i2c,
  2504. const struct i2c_device_id *id)
  2505. {
  2506. struct wm8996_priv *wm8996;
  2507. int ret;
  2508. wm8996 = kzalloc(sizeof(struct wm8996_priv), GFP_KERNEL);
  2509. if (wm8996 == NULL)
  2510. return -ENOMEM;
  2511. i2c_set_clientdata(i2c, wm8996);
  2512. if (dev_get_platdata(&i2c->dev))
  2513. memcpy(&wm8996->pdata, dev_get_platdata(&i2c->dev),
  2514. sizeof(wm8996->pdata));
  2515. if (wm8996->pdata.ldo_ena > 0) {
  2516. ret = gpio_request_one(wm8996->pdata.ldo_ena,
  2517. GPIOF_OUT_INIT_LOW, "WM8996 ENA");
  2518. if (ret < 0) {
  2519. dev_err(&i2c->dev, "Failed to request GPIO %d: %d\n",
  2520. wm8996->pdata.ldo_ena, ret);
  2521. goto err;
  2522. }
  2523. }
  2524. ret = snd_soc_register_codec(&i2c->dev,
  2525. &soc_codec_dev_wm8996, wm8996_dai,
  2526. ARRAY_SIZE(wm8996_dai));
  2527. if (ret < 0)
  2528. goto err_gpio;
  2529. return ret;
  2530. err_gpio:
  2531. if (wm8996->pdata.ldo_ena > 0)
  2532. gpio_free(wm8996->pdata.ldo_ena);
  2533. err:
  2534. kfree(wm8996);
  2535. return ret;
  2536. }
  2537. static __devexit int wm8996_i2c_remove(struct i2c_client *client)
  2538. {
  2539. struct wm8996_priv *wm8996 = i2c_get_clientdata(client);
  2540. snd_soc_unregister_codec(&client->dev);
  2541. if (wm8996->pdata.ldo_ena > 0)
  2542. gpio_free(wm8996->pdata.ldo_ena);
  2543. kfree(i2c_get_clientdata(client));
  2544. return 0;
  2545. }
  2546. static const struct i2c_device_id wm8996_i2c_id[] = {
  2547. { "wm8996", 0 },
  2548. { }
  2549. };
  2550. MODULE_DEVICE_TABLE(i2c, wm8996_i2c_id);
  2551. static struct i2c_driver wm8996_i2c_driver = {
  2552. .driver = {
  2553. .name = "wm8996",
  2554. .owner = THIS_MODULE,
  2555. },
  2556. .probe = wm8996_i2c_probe,
  2557. .remove = __devexit_p(wm8996_i2c_remove),
  2558. .id_table = wm8996_i2c_id,
  2559. };
  2560. static int __init wm8996_modinit(void)
  2561. {
  2562. int ret;
  2563. ret = i2c_add_driver(&wm8996_i2c_driver);
  2564. if (ret != 0) {
  2565. printk(KERN_ERR "Failed to register WM8996 I2C driver: %d\n",
  2566. ret);
  2567. }
  2568. return ret;
  2569. }
  2570. module_init(wm8996_modinit);
  2571. static void __exit wm8996_exit(void)
  2572. {
  2573. i2c_del_driver(&wm8996_i2c_driver);
  2574. }
  2575. module_exit(wm8996_exit);
  2576. MODULE_DESCRIPTION("ASoC WM8996 driver");
  2577. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  2578. MODULE_LICENSE("GPL");