altera_uart.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651
  1. /*
  2. * altera_uart.c -- Altera UART driver
  3. *
  4. * Based on mcf.c -- Freescale ColdFire UART driver
  5. *
  6. * (C) Copyright 2003-2007, Greg Ungerer <gerg@snapgear.com>
  7. * (C) Copyright 2008, Thomas Chou <thomas@wytron.com.tw>
  8. * (C) Copyright 2010, Tobias Klauser <tklauser@distanz.ch>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/timer.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/module.h>
  20. #include <linux/console.h>
  21. #include <linux/tty.h>
  22. #include <linux/tty_flip.h>
  23. #include <linux/serial.h>
  24. #include <linux/serial_core.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/of.h>
  27. #include <linux/io.h>
  28. #include <linux/altera_uart.h>
  29. #define DRV_NAME "altera_uart"
  30. #define SERIAL_ALTERA_MAJOR 204
  31. #define SERIAL_ALTERA_MINOR 213
  32. /*
  33. * Altera UART register definitions according to the Nios UART datasheet:
  34. * http://www.altera.com/literature/ds/ds_nios_uart.pdf
  35. */
  36. #define ALTERA_UART_SIZE 32
  37. #define ALTERA_UART_RXDATA_REG 0
  38. #define ALTERA_UART_TXDATA_REG 4
  39. #define ALTERA_UART_STATUS_REG 8
  40. #define ALTERA_UART_CONTROL_REG 12
  41. #define ALTERA_UART_DIVISOR_REG 16
  42. #define ALTERA_UART_EOP_REG 20
  43. #define ALTERA_UART_STATUS_PE_MSK 0x0001 /* parity error */
  44. #define ALTERA_UART_STATUS_FE_MSK 0x0002 /* framing error */
  45. #define ALTERA_UART_STATUS_BRK_MSK 0x0004 /* break */
  46. #define ALTERA_UART_STATUS_ROE_MSK 0x0008 /* RX overrun error */
  47. #define ALTERA_UART_STATUS_TOE_MSK 0x0010 /* TX overrun error */
  48. #define ALTERA_UART_STATUS_TMT_MSK 0x0020 /* TX shift register state */
  49. #define ALTERA_UART_STATUS_TRDY_MSK 0x0040 /* TX ready */
  50. #define ALTERA_UART_STATUS_RRDY_MSK 0x0080 /* RX ready */
  51. #define ALTERA_UART_STATUS_E_MSK 0x0100 /* exception condition */
  52. #define ALTERA_UART_STATUS_DCTS_MSK 0x0400 /* CTS logic-level change */
  53. #define ALTERA_UART_STATUS_CTS_MSK 0x0800 /* CTS logic state */
  54. #define ALTERA_UART_STATUS_EOP_MSK 0x1000 /* EOP written/read */
  55. /* Enable interrupt on... */
  56. #define ALTERA_UART_CONTROL_PE_MSK 0x0001 /* ...parity error */
  57. #define ALTERA_UART_CONTROL_FE_MSK 0x0002 /* ...framing error */
  58. #define ALTERA_UART_CONTROL_BRK_MSK 0x0004 /* ...break */
  59. #define ALTERA_UART_CONTROL_ROE_MSK 0x0008 /* ...RX overrun */
  60. #define ALTERA_UART_CONTROL_TOE_MSK 0x0010 /* ...TX overrun */
  61. #define ALTERA_UART_CONTROL_TMT_MSK 0x0020 /* ...TX shift register empty */
  62. #define ALTERA_UART_CONTROL_TRDY_MSK 0x0040 /* ...TX ready */
  63. #define ALTERA_UART_CONTROL_RRDY_MSK 0x0080 /* ...RX ready */
  64. #define ALTERA_UART_CONTROL_E_MSK 0x0100 /* ...exception*/
  65. #define ALTERA_UART_CONTROL_TRBK_MSK 0x0200 /* TX break */
  66. #define ALTERA_UART_CONTROL_DCTS_MSK 0x0400 /* Interrupt on CTS change */
  67. #define ALTERA_UART_CONTROL_RTS_MSK 0x0800 /* RTS signal */
  68. #define ALTERA_UART_CONTROL_EOP_MSK 0x1000 /* Interrupt on EOP */
  69. /*
  70. * Local per-uart structure.
  71. */
  72. struct altera_uart {
  73. struct uart_port port;
  74. struct timer_list tmr;
  75. unsigned int sigs; /* Local copy of line sigs */
  76. unsigned short imr; /* Local IMR mirror */
  77. };
  78. static u32 altera_uart_readl(struct uart_port *port, int reg)
  79. {
  80. struct altera_uart_platform_uart *platp = port->private_data;
  81. return readl(port->membase + (reg << platp->bus_shift));
  82. }
  83. static void altera_uart_writel(struct uart_port *port, u32 dat, int reg)
  84. {
  85. struct altera_uart_platform_uart *platp = port->private_data;
  86. writel(dat, port->membase + (reg << platp->bus_shift));
  87. }
  88. static unsigned int altera_uart_tx_empty(struct uart_port *port)
  89. {
  90. return (altera_uart_readl(port, ALTERA_UART_STATUS_REG) &
  91. ALTERA_UART_STATUS_TMT_MSK) ? TIOCSER_TEMT : 0;
  92. }
  93. static unsigned int altera_uart_get_mctrl(struct uart_port *port)
  94. {
  95. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  96. unsigned int sigs;
  97. sigs = (altera_uart_readl(port, ALTERA_UART_STATUS_REG) &
  98. ALTERA_UART_STATUS_CTS_MSK) ? TIOCM_CTS : 0;
  99. sigs |= (pp->sigs & TIOCM_RTS);
  100. return sigs;
  101. }
  102. static void altera_uart_set_mctrl(struct uart_port *port, unsigned int sigs)
  103. {
  104. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  105. pp->sigs = sigs;
  106. if (sigs & TIOCM_RTS)
  107. pp->imr |= ALTERA_UART_CONTROL_RTS_MSK;
  108. else
  109. pp->imr &= ~ALTERA_UART_CONTROL_RTS_MSK;
  110. altera_uart_writel(port, pp->imr, ALTERA_UART_CONTROL_REG);
  111. }
  112. static void altera_uart_start_tx(struct uart_port *port)
  113. {
  114. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  115. pp->imr |= ALTERA_UART_CONTROL_TRDY_MSK;
  116. altera_uart_writel(port, pp->imr, ALTERA_UART_CONTROL_REG);
  117. }
  118. static void altera_uart_stop_tx(struct uart_port *port)
  119. {
  120. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  121. pp->imr &= ~ALTERA_UART_CONTROL_TRDY_MSK;
  122. altera_uart_writel(port, pp->imr, ALTERA_UART_CONTROL_REG);
  123. }
  124. static void altera_uart_stop_rx(struct uart_port *port)
  125. {
  126. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  127. pp->imr &= ~ALTERA_UART_CONTROL_RRDY_MSK;
  128. altera_uart_writel(port, pp->imr, ALTERA_UART_CONTROL_REG);
  129. }
  130. static void altera_uart_break_ctl(struct uart_port *port, int break_state)
  131. {
  132. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  133. unsigned long flags;
  134. spin_lock_irqsave(&port->lock, flags);
  135. if (break_state == -1)
  136. pp->imr |= ALTERA_UART_CONTROL_TRBK_MSK;
  137. else
  138. pp->imr &= ~ALTERA_UART_CONTROL_TRBK_MSK;
  139. altera_uart_writel(port, pp->imr, ALTERA_UART_CONTROL_REG);
  140. spin_unlock_irqrestore(&port->lock, flags);
  141. }
  142. static void altera_uart_enable_ms(struct uart_port *port)
  143. {
  144. }
  145. static void altera_uart_set_termios(struct uart_port *port,
  146. struct ktermios *termios,
  147. struct ktermios *old)
  148. {
  149. unsigned long flags;
  150. unsigned int baud, baudclk;
  151. baud = uart_get_baud_rate(port, termios, old, 0, 4000000);
  152. baudclk = port->uartclk / baud;
  153. if (old)
  154. tty_termios_copy_hw(termios, old);
  155. tty_termios_encode_baud_rate(termios, baud, baud);
  156. spin_lock_irqsave(&port->lock, flags);
  157. uart_update_timeout(port, termios->c_cflag, baud);
  158. altera_uart_writel(port, baudclk, ALTERA_UART_DIVISOR_REG);
  159. spin_unlock_irqrestore(&port->lock, flags);
  160. }
  161. static void altera_uart_rx_chars(struct altera_uart *pp)
  162. {
  163. struct uart_port *port = &pp->port;
  164. unsigned char ch, flag;
  165. unsigned short status;
  166. while ((status = altera_uart_readl(port, ALTERA_UART_STATUS_REG)) &
  167. ALTERA_UART_STATUS_RRDY_MSK) {
  168. ch = altera_uart_readl(port, ALTERA_UART_RXDATA_REG);
  169. flag = TTY_NORMAL;
  170. port->icount.rx++;
  171. if (status & ALTERA_UART_STATUS_E_MSK) {
  172. altera_uart_writel(port, status,
  173. ALTERA_UART_STATUS_REG);
  174. if (status & ALTERA_UART_STATUS_BRK_MSK) {
  175. port->icount.brk++;
  176. if (uart_handle_break(port))
  177. continue;
  178. } else if (status & ALTERA_UART_STATUS_PE_MSK) {
  179. port->icount.parity++;
  180. } else if (status & ALTERA_UART_STATUS_ROE_MSK) {
  181. port->icount.overrun++;
  182. } else if (status & ALTERA_UART_STATUS_FE_MSK) {
  183. port->icount.frame++;
  184. }
  185. status &= port->read_status_mask;
  186. if (status & ALTERA_UART_STATUS_BRK_MSK)
  187. flag = TTY_BREAK;
  188. else if (status & ALTERA_UART_STATUS_PE_MSK)
  189. flag = TTY_PARITY;
  190. else if (status & ALTERA_UART_STATUS_FE_MSK)
  191. flag = TTY_FRAME;
  192. }
  193. if (uart_handle_sysrq_char(port, ch))
  194. continue;
  195. uart_insert_char(port, status, ALTERA_UART_STATUS_ROE_MSK, ch,
  196. flag);
  197. }
  198. tty_flip_buffer_push(port->state->port.tty);
  199. }
  200. static void altera_uart_tx_chars(struct altera_uart *pp)
  201. {
  202. struct uart_port *port = &pp->port;
  203. struct circ_buf *xmit = &port->state->xmit;
  204. if (port->x_char) {
  205. /* Send special char - probably flow control */
  206. altera_uart_writel(port, port->x_char, ALTERA_UART_TXDATA_REG);
  207. port->x_char = 0;
  208. port->icount.tx++;
  209. return;
  210. }
  211. while (altera_uart_readl(port, ALTERA_UART_STATUS_REG) &
  212. ALTERA_UART_STATUS_TRDY_MSK) {
  213. if (xmit->head == xmit->tail)
  214. break;
  215. altera_uart_writel(port, xmit->buf[xmit->tail],
  216. ALTERA_UART_TXDATA_REG);
  217. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  218. port->icount.tx++;
  219. }
  220. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  221. uart_write_wakeup(port);
  222. if (xmit->head == xmit->tail) {
  223. pp->imr &= ~ALTERA_UART_CONTROL_TRDY_MSK;
  224. altera_uart_writel(port, pp->imr, ALTERA_UART_CONTROL_REG);
  225. }
  226. }
  227. static irqreturn_t altera_uart_interrupt(int irq, void *data)
  228. {
  229. struct uart_port *port = data;
  230. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  231. unsigned int isr;
  232. isr = altera_uart_readl(port, ALTERA_UART_STATUS_REG) & pp->imr;
  233. spin_lock(&port->lock);
  234. if (isr & ALTERA_UART_STATUS_RRDY_MSK)
  235. altera_uart_rx_chars(pp);
  236. if (isr & ALTERA_UART_STATUS_TRDY_MSK)
  237. altera_uart_tx_chars(pp);
  238. spin_unlock(&port->lock);
  239. return IRQ_RETVAL(isr);
  240. }
  241. static void altera_uart_timer(unsigned long data)
  242. {
  243. struct uart_port *port = (void *)data;
  244. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  245. altera_uart_interrupt(0, port);
  246. mod_timer(&pp->tmr, jiffies + uart_poll_timeout(port));
  247. }
  248. static void altera_uart_config_port(struct uart_port *port, int flags)
  249. {
  250. port->type = PORT_ALTERA_UART;
  251. /* Clear mask, so no surprise interrupts. */
  252. altera_uart_writel(port, 0, ALTERA_UART_CONTROL_REG);
  253. /* Clear status register */
  254. altera_uart_writel(port, 0, ALTERA_UART_STATUS_REG);
  255. }
  256. static int altera_uart_startup(struct uart_port *port)
  257. {
  258. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  259. unsigned long flags;
  260. int ret;
  261. if (!port->irq) {
  262. setup_timer(&pp->tmr, altera_uart_timer, (unsigned long)port);
  263. mod_timer(&pp->tmr, jiffies + uart_poll_timeout(port));
  264. return 0;
  265. }
  266. ret = request_irq(port->irq, altera_uart_interrupt, IRQF_DISABLED,
  267. DRV_NAME, port);
  268. if (ret) {
  269. pr_err(DRV_NAME ": unable to attach Altera UART %d "
  270. "interrupt vector=%d\n", port->line, port->irq);
  271. return ret;
  272. }
  273. spin_lock_irqsave(&port->lock, flags);
  274. /* Enable RX interrupts now */
  275. pp->imr = ALTERA_UART_CONTROL_RRDY_MSK;
  276. writel(pp->imr, port->membase + ALTERA_UART_CONTROL_REG);
  277. spin_unlock_irqrestore(&port->lock, flags);
  278. return 0;
  279. }
  280. static void altera_uart_shutdown(struct uart_port *port)
  281. {
  282. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  283. unsigned long flags;
  284. spin_lock_irqsave(&port->lock, flags);
  285. /* Disable all interrupts now */
  286. pp->imr = 0;
  287. writel(pp->imr, port->membase + ALTERA_UART_CONTROL_REG);
  288. spin_unlock_irqrestore(&port->lock, flags);
  289. if (port->irq)
  290. free_irq(port->irq, port);
  291. else
  292. del_timer_sync(&pp->tmr);
  293. }
  294. static const char *altera_uart_type(struct uart_port *port)
  295. {
  296. return (port->type == PORT_ALTERA_UART) ? "Altera UART" : NULL;
  297. }
  298. static int altera_uart_request_port(struct uart_port *port)
  299. {
  300. /* UARTs always present */
  301. return 0;
  302. }
  303. static void altera_uart_release_port(struct uart_port *port)
  304. {
  305. /* Nothing to release... */
  306. }
  307. static int altera_uart_verify_port(struct uart_port *port,
  308. struct serial_struct *ser)
  309. {
  310. if ((ser->type != PORT_UNKNOWN) && (ser->type != PORT_ALTERA_UART))
  311. return -EINVAL;
  312. return 0;
  313. }
  314. /*
  315. * Define the basic serial functions we support.
  316. */
  317. static struct uart_ops altera_uart_ops = {
  318. .tx_empty = altera_uart_tx_empty,
  319. .get_mctrl = altera_uart_get_mctrl,
  320. .set_mctrl = altera_uart_set_mctrl,
  321. .start_tx = altera_uart_start_tx,
  322. .stop_tx = altera_uart_stop_tx,
  323. .stop_rx = altera_uart_stop_rx,
  324. .enable_ms = altera_uart_enable_ms,
  325. .break_ctl = altera_uart_break_ctl,
  326. .startup = altera_uart_startup,
  327. .shutdown = altera_uart_shutdown,
  328. .set_termios = altera_uart_set_termios,
  329. .type = altera_uart_type,
  330. .request_port = altera_uart_request_port,
  331. .release_port = altera_uart_release_port,
  332. .config_port = altera_uart_config_port,
  333. .verify_port = altera_uart_verify_port,
  334. };
  335. static struct altera_uart altera_uart_ports[CONFIG_SERIAL_ALTERA_UART_MAXPORTS];
  336. #if defined(CONFIG_SERIAL_ALTERA_UART_CONSOLE)
  337. int __init early_altera_uart_setup(struct altera_uart_platform_uart *platp)
  338. {
  339. struct uart_port *port;
  340. int i;
  341. for (i = 0; i < CONFIG_SERIAL_ALTERA_UART_MAXPORTS && platp[i].mapbase; i++) {
  342. port = &altera_uart_ports[i].port;
  343. port->line = i;
  344. port->type = PORT_ALTERA_UART;
  345. port->mapbase = platp[i].mapbase;
  346. port->membase = ioremap(port->mapbase, ALTERA_UART_SIZE);
  347. port->iotype = SERIAL_IO_MEM;
  348. port->irq = platp[i].irq;
  349. port->uartclk = platp[i].uartclk;
  350. port->flags = UPF_BOOT_AUTOCONF;
  351. port->ops = &altera_uart_ops;
  352. port->private_data = platp;
  353. }
  354. return 0;
  355. }
  356. static void altera_uart_console_putc(struct uart_port *port, const char c)
  357. {
  358. while (!(altera_uart_readl(port, ALTERA_UART_STATUS_REG) &
  359. ALTERA_UART_STATUS_TRDY_MSK))
  360. cpu_relax();
  361. writel(c, port->membase + ALTERA_UART_TXDATA_REG);
  362. }
  363. static void altera_uart_console_write(struct console *co, const char *s,
  364. unsigned int count)
  365. {
  366. struct uart_port *port = &(altera_uart_ports + co->index)->port;
  367. for (; count; count--, s++) {
  368. altera_uart_console_putc(port, *s);
  369. if (*s == '\n')
  370. altera_uart_console_putc(port, '\r');
  371. }
  372. }
  373. static int __init altera_uart_console_setup(struct console *co, char *options)
  374. {
  375. struct uart_port *port;
  376. int baud = CONFIG_SERIAL_ALTERA_UART_BAUDRATE;
  377. int bits = 8;
  378. int parity = 'n';
  379. int flow = 'n';
  380. if (co->index < 0 || co->index >= CONFIG_SERIAL_ALTERA_UART_MAXPORTS)
  381. return -EINVAL;
  382. port = &altera_uart_ports[co->index].port;
  383. if (!port->membase)
  384. return -ENODEV;
  385. if (options)
  386. uart_parse_options(options, &baud, &parity, &bits, &flow);
  387. return uart_set_options(port, co, baud, parity, bits, flow);
  388. }
  389. static struct uart_driver altera_uart_driver;
  390. static struct console altera_uart_console = {
  391. .name = "ttyAL",
  392. .write = altera_uart_console_write,
  393. .device = uart_console_device,
  394. .setup = altera_uart_console_setup,
  395. .flags = CON_PRINTBUFFER,
  396. .index = -1,
  397. .data = &altera_uart_driver,
  398. };
  399. static int __init altera_uart_console_init(void)
  400. {
  401. register_console(&altera_uart_console);
  402. return 0;
  403. }
  404. console_initcall(altera_uart_console_init);
  405. #define ALTERA_UART_CONSOLE (&altera_uart_console)
  406. #else
  407. #define ALTERA_UART_CONSOLE NULL
  408. #endif /* CONFIG_ALTERA_UART_CONSOLE */
  409. /*
  410. * Define the altera_uart UART driver structure.
  411. */
  412. static struct uart_driver altera_uart_driver = {
  413. .owner = THIS_MODULE,
  414. .driver_name = DRV_NAME,
  415. .dev_name = "ttyAL",
  416. .major = SERIAL_ALTERA_MAJOR,
  417. .minor = SERIAL_ALTERA_MINOR,
  418. .nr = CONFIG_SERIAL_ALTERA_UART_MAXPORTS,
  419. .cons = ALTERA_UART_CONSOLE,
  420. };
  421. #ifdef CONFIG_OF
  422. static int altera_uart_get_of_uartclk(struct platform_device *pdev,
  423. struct uart_port *port)
  424. {
  425. int len;
  426. const __be32 *clk;
  427. clk = of_get_property(pdev->dev.of_node, "clock-frequency", &len);
  428. if (!clk || len < sizeof(__be32))
  429. return -ENODEV;
  430. port->uartclk = be32_to_cpup(clk);
  431. return 0;
  432. }
  433. #else
  434. static int altera_uart_get_of_uartclk(struct platform_device *pdev,
  435. struct uart_port *port)
  436. {
  437. return -ENODEV;
  438. }
  439. #endif /* CONFIG_OF */
  440. static int __devinit altera_uart_probe(struct platform_device *pdev)
  441. {
  442. struct altera_uart_platform_uart *platp = pdev->dev.platform_data;
  443. struct uart_port *port;
  444. struct resource *res_mem;
  445. struct resource *res_irq;
  446. int i = pdev->id;
  447. int ret;
  448. /* -1 emphasizes that the platform must have one port, no .N suffix */
  449. if (i == -1)
  450. i = 0;
  451. if (i >= CONFIG_SERIAL_ALTERA_UART_MAXPORTS)
  452. return -EINVAL;
  453. port = &altera_uart_ports[i].port;
  454. res_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  455. if (res_mem)
  456. port->mapbase = res_mem->start;
  457. else if (platp->mapbase)
  458. port->mapbase = platp->mapbase;
  459. else
  460. return -EINVAL;
  461. res_irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  462. if (res_irq)
  463. port->irq = res_irq->start;
  464. else if (platp->irq)
  465. port->irq = platp->irq;
  466. /* Check platform data first so we can override device node data */
  467. if (platp)
  468. port->uartclk = platp->uartclk;
  469. else {
  470. ret = altera_uart_get_of_uartclk(pdev, port);
  471. if (ret)
  472. return ret;
  473. }
  474. port->membase = ioremap(port->mapbase, ALTERA_UART_SIZE);
  475. if (!port->membase)
  476. return -ENOMEM;
  477. port->line = i;
  478. port->type = PORT_ALTERA_UART;
  479. port->iotype = SERIAL_IO_MEM;
  480. port->ops = &altera_uart_ops;
  481. port->flags = UPF_BOOT_AUTOCONF;
  482. port->private_data = platp;
  483. uart_add_one_port(&altera_uart_driver, port);
  484. return 0;
  485. }
  486. static int __devexit altera_uart_remove(struct platform_device *pdev)
  487. {
  488. struct uart_port *port = &altera_uart_ports[pdev->id].port;
  489. uart_remove_one_port(&altera_uart_driver, port);
  490. return 0;
  491. }
  492. #ifdef CONFIG_OF
  493. static struct of_device_id altera_uart_match[] = {
  494. { .compatible = "ALTR,uart-1.0", },
  495. {},
  496. };
  497. MODULE_DEVICE_TABLE(of, altera_uart_match);
  498. #else
  499. #define altera_uart_match NULL
  500. #endif /* CONFIG_OF */
  501. static struct platform_driver altera_uart_platform_driver = {
  502. .probe = altera_uart_probe,
  503. .remove = __devexit_p(altera_uart_remove),
  504. .driver = {
  505. .name = DRV_NAME,
  506. .owner = THIS_MODULE,
  507. .of_match_table = altera_uart_match,
  508. },
  509. };
  510. static int __init altera_uart_init(void)
  511. {
  512. int rc;
  513. rc = uart_register_driver(&altera_uart_driver);
  514. if (rc)
  515. return rc;
  516. rc = platform_driver_register(&altera_uart_platform_driver);
  517. if (rc) {
  518. uart_unregister_driver(&altera_uart_driver);
  519. return rc;
  520. }
  521. return 0;
  522. }
  523. static void __exit altera_uart_exit(void)
  524. {
  525. platform_driver_unregister(&altera_uart_platform_driver);
  526. uart_unregister_driver(&altera_uart_driver);
  527. }
  528. module_init(altera_uart_init);
  529. module_exit(altera_uart_exit);
  530. MODULE_DESCRIPTION("Altera UART driver");
  531. MODULE_AUTHOR("Thomas Chou <thomas@wytron.com.tw>");
  532. MODULE_LICENSE("GPL");
  533. MODULE_ALIAS("platform:" DRV_NAME);
  534. MODULE_ALIAS_CHARDEV_MAJOR(SERIAL_ALTERA_MAJOR);