ti_hdmi_4xxx_ip.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275
  1. /*
  2. * ti_hdmi_4xxx_ip.c
  3. *
  4. * HDMI TI81xx, TI38xx, TI OMAP4 etc IP driver Library
  5. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
  6. * Authors: Yong Zhi
  7. * Mythri pk <mythripk@ti.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published by
  11. * the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along with
  19. * this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/module.h>
  23. #include <linux/err.h>
  24. #include <linux/io.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/mutex.h>
  27. #include <linux/delay.h>
  28. #include <linux/string.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/gpio.h>
  31. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  32. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  33. #include <sound/asound.h>
  34. #endif
  35. #include "ti_hdmi_4xxx_ip.h"
  36. #include "dss.h"
  37. static inline void hdmi_write_reg(void __iomem *base_addr,
  38. const u16 idx, u32 val)
  39. {
  40. __raw_writel(val, base_addr + idx);
  41. }
  42. static inline u32 hdmi_read_reg(void __iomem *base_addr,
  43. const u16 idx)
  44. {
  45. return __raw_readl(base_addr + idx);
  46. }
  47. static inline void __iomem *hdmi_wp_base(struct hdmi_ip_data *ip_data)
  48. {
  49. return ip_data->base_wp;
  50. }
  51. static inline void __iomem *hdmi_phy_base(struct hdmi_ip_data *ip_data)
  52. {
  53. return ip_data->base_wp + ip_data->phy_offset;
  54. }
  55. static inline void __iomem *hdmi_pll_base(struct hdmi_ip_data *ip_data)
  56. {
  57. return ip_data->base_wp + ip_data->pll_offset;
  58. }
  59. static inline void __iomem *hdmi_av_base(struct hdmi_ip_data *ip_data)
  60. {
  61. return ip_data->base_wp + ip_data->core_av_offset;
  62. }
  63. static inline void __iomem *hdmi_core_sys_base(struct hdmi_ip_data *ip_data)
  64. {
  65. return ip_data->base_wp + ip_data->core_sys_offset;
  66. }
  67. static inline int hdmi_wait_for_bit_change(void __iomem *base_addr,
  68. const u16 idx,
  69. int b2, int b1, u32 val)
  70. {
  71. u32 t = 0;
  72. while (val != REG_GET(base_addr, idx, b2, b1)) {
  73. udelay(1);
  74. if (t++ > 10000)
  75. return !val;
  76. }
  77. return val;
  78. }
  79. static int hdmi_pll_init(struct hdmi_ip_data *ip_data)
  80. {
  81. u32 r;
  82. void __iomem *pll_base = hdmi_pll_base(ip_data);
  83. struct hdmi_pll_info *fmt = &ip_data->pll_data;
  84. /* PLL start always use manual mode */
  85. REG_FLD_MOD(pll_base, PLLCTRL_PLL_CONTROL, 0x0, 0, 0);
  86. r = hdmi_read_reg(pll_base, PLLCTRL_CFG1);
  87. r = FLD_MOD(r, fmt->regm, 20, 9); /* CFG1_PLL_REGM */
  88. r = FLD_MOD(r, fmt->regn - 1, 8, 1); /* CFG1_PLL_REGN */
  89. hdmi_write_reg(pll_base, PLLCTRL_CFG1, r);
  90. r = hdmi_read_reg(pll_base, PLLCTRL_CFG2);
  91. r = FLD_MOD(r, 0x0, 12, 12); /* PLL_HIGHFREQ divide by 2 */
  92. r = FLD_MOD(r, 0x1, 13, 13); /* PLL_REFEN */
  93. r = FLD_MOD(r, 0x0, 14, 14); /* PHY_CLKINEN de-assert during locking */
  94. r = FLD_MOD(r, fmt->refsel, 22, 21); /* REFSEL */
  95. if (fmt->dcofreq) {
  96. /* divider programming for frequency beyond 1000Mhz */
  97. REG_FLD_MOD(pll_base, PLLCTRL_CFG3, fmt->regsd, 17, 10);
  98. r = FLD_MOD(r, 0x4, 3, 1); /* 1000MHz and 2000MHz */
  99. } else {
  100. r = FLD_MOD(r, 0x2, 3, 1); /* 500MHz and 1000MHz */
  101. }
  102. hdmi_write_reg(pll_base, PLLCTRL_CFG2, r);
  103. r = hdmi_read_reg(pll_base, PLLCTRL_CFG4);
  104. r = FLD_MOD(r, fmt->regm2, 24, 18);
  105. r = FLD_MOD(r, fmt->regmf, 17, 0);
  106. hdmi_write_reg(pll_base, PLLCTRL_CFG4, r);
  107. /* go now */
  108. REG_FLD_MOD(pll_base, PLLCTRL_PLL_GO, 0x1, 0, 0);
  109. /* wait for bit change */
  110. if (hdmi_wait_for_bit_change(pll_base, PLLCTRL_PLL_GO,
  111. 0, 0, 1) != 1) {
  112. pr_err("PLL GO bit not set\n");
  113. return -ETIMEDOUT;
  114. }
  115. /* Wait till the lock bit is set in PLL status */
  116. if (hdmi_wait_for_bit_change(pll_base,
  117. PLLCTRL_PLL_STATUS, 1, 1, 1) != 1) {
  118. pr_err("cannot lock PLL\n");
  119. pr_err("CFG1 0x%x\n",
  120. hdmi_read_reg(pll_base, PLLCTRL_CFG1));
  121. pr_err("CFG2 0x%x\n",
  122. hdmi_read_reg(pll_base, PLLCTRL_CFG2));
  123. pr_err("CFG4 0x%x\n",
  124. hdmi_read_reg(pll_base, PLLCTRL_CFG4));
  125. return -ETIMEDOUT;
  126. }
  127. pr_debug("PLL locked!\n");
  128. return 0;
  129. }
  130. /* PHY_PWR_CMD */
  131. static int hdmi_set_phy_pwr(struct hdmi_ip_data *ip_data, enum hdmi_phy_pwr val)
  132. {
  133. /* Command for power control of HDMI PHY */
  134. REG_FLD_MOD(hdmi_wp_base(ip_data), HDMI_WP_PWR_CTRL, val, 7, 6);
  135. /* Status of the power control of HDMI PHY */
  136. if (hdmi_wait_for_bit_change(hdmi_wp_base(ip_data),
  137. HDMI_WP_PWR_CTRL, 5, 4, val) != val) {
  138. pr_err("Failed to set PHY power mode to %d\n", val);
  139. return -ETIMEDOUT;
  140. }
  141. return 0;
  142. }
  143. /* PLL_PWR_CMD */
  144. static int hdmi_set_pll_pwr(struct hdmi_ip_data *ip_data, enum hdmi_pll_pwr val)
  145. {
  146. /* Command for power control of HDMI PLL */
  147. REG_FLD_MOD(hdmi_wp_base(ip_data), HDMI_WP_PWR_CTRL, val, 3, 2);
  148. /* wait till PHY_PWR_STATUS is set */
  149. if (hdmi_wait_for_bit_change(hdmi_wp_base(ip_data), HDMI_WP_PWR_CTRL,
  150. 1, 0, val) != val) {
  151. pr_err("Failed to set PLL_PWR_STATUS\n");
  152. return -ETIMEDOUT;
  153. }
  154. return 0;
  155. }
  156. static int hdmi_pll_reset(struct hdmi_ip_data *ip_data)
  157. {
  158. /* SYSRESET controlled by power FSM */
  159. REG_FLD_MOD(hdmi_pll_base(ip_data), PLLCTRL_PLL_CONTROL, 0x0, 3, 3);
  160. /* READ 0x0 reset is in progress */
  161. if (hdmi_wait_for_bit_change(hdmi_pll_base(ip_data),
  162. PLLCTRL_PLL_STATUS, 0, 0, 1) != 1) {
  163. pr_err("Failed to sysreset PLL\n");
  164. return -ETIMEDOUT;
  165. }
  166. return 0;
  167. }
  168. int ti_hdmi_4xxx_pll_enable(struct hdmi_ip_data *ip_data)
  169. {
  170. u16 r = 0;
  171. r = hdmi_set_pll_pwr(ip_data, HDMI_PLLPWRCMD_ALLOFF);
  172. if (r)
  173. return r;
  174. r = hdmi_set_pll_pwr(ip_data, HDMI_PLLPWRCMD_BOTHON_ALLCLKS);
  175. if (r)
  176. return r;
  177. r = hdmi_pll_reset(ip_data);
  178. if (r)
  179. return r;
  180. r = hdmi_pll_init(ip_data);
  181. if (r)
  182. return r;
  183. return 0;
  184. }
  185. void ti_hdmi_4xxx_pll_disable(struct hdmi_ip_data *ip_data)
  186. {
  187. hdmi_set_pll_pwr(ip_data, HDMI_PLLPWRCMD_ALLOFF);
  188. }
  189. static int hdmi_check_hpd_state(struct hdmi_ip_data *ip_data)
  190. {
  191. unsigned long flags;
  192. bool hpd;
  193. int r;
  194. /* this should be in ti_hdmi_4xxx_ip private data */
  195. static DEFINE_SPINLOCK(phy_tx_lock);
  196. spin_lock_irqsave(&phy_tx_lock, flags);
  197. hpd = gpio_get_value(ip_data->hpd_gpio);
  198. if (hpd == ip_data->phy_tx_enabled) {
  199. spin_unlock_irqrestore(&phy_tx_lock, flags);
  200. return 0;
  201. }
  202. if (hpd)
  203. r = hdmi_set_phy_pwr(ip_data, HDMI_PHYPWRCMD_TXON);
  204. else
  205. r = hdmi_set_phy_pwr(ip_data, HDMI_PHYPWRCMD_LDOON);
  206. if (r) {
  207. DSSERR("Failed to %s PHY TX power\n",
  208. hpd ? "enable" : "disable");
  209. goto err;
  210. }
  211. ip_data->phy_tx_enabled = hpd;
  212. err:
  213. spin_unlock_irqrestore(&phy_tx_lock, flags);
  214. return r;
  215. }
  216. static irqreturn_t hpd_irq_handler(int irq, void *data)
  217. {
  218. struct hdmi_ip_data *ip_data = data;
  219. hdmi_check_hpd_state(ip_data);
  220. return IRQ_HANDLED;
  221. }
  222. int ti_hdmi_4xxx_phy_enable(struct hdmi_ip_data *ip_data)
  223. {
  224. u16 r = 0;
  225. void __iomem *phy_base = hdmi_phy_base(ip_data);
  226. r = hdmi_set_phy_pwr(ip_data, HDMI_PHYPWRCMD_LDOON);
  227. if (r)
  228. return r;
  229. /*
  230. * Read address 0 in order to get the SCP reset done completed
  231. * Dummy access performed to make sure reset is done
  232. */
  233. hdmi_read_reg(phy_base, HDMI_TXPHY_TX_CTRL);
  234. /*
  235. * Write to phy address 0 to configure the clock
  236. * use HFBITCLK write HDMI_TXPHY_TX_CONTROL_FREQOUT field
  237. */
  238. REG_FLD_MOD(phy_base, HDMI_TXPHY_TX_CTRL, 0x1, 31, 30);
  239. /* Write to phy address 1 to start HDMI line (TXVALID and TMDSCLKEN) */
  240. hdmi_write_reg(phy_base, HDMI_TXPHY_DIGITAL_CTRL, 0xF0000000);
  241. /* Setup max LDO voltage */
  242. REG_FLD_MOD(phy_base, HDMI_TXPHY_POWER_CTRL, 0xB, 3, 0);
  243. /* Write to phy address 3 to change the polarity control */
  244. REG_FLD_MOD(phy_base, HDMI_TXPHY_PAD_CFG_CTRL, 0x1, 27, 27);
  245. r = request_threaded_irq(gpio_to_irq(ip_data->hpd_gpio),
  246. NULL, hpd_irq_handler,
  247. IRQF_DISABLED | IRQF_TRIGGER_RISING |
  248. IRQF_TRIGGER_FALLING, "hpd", ip_data);
  249. if (r) {
  250. DSSERR("HPD IRQ request failed\n");
  251. hdmi_set_phy_pwr(ip_data, HDMI_PHYPWRCMD_OFF);
  252. return r;
  253. }
  254. r = hdmi_check_hpd_state(ip_data);
  255. if (r) {
  256. free_irq(gpio_to_irq(ip_data->hpd_gpio), ip_data);
  257. hdmi_set_phy_pwr(ip_data, HDMI_PHYPWRCMD_OFF);
  258. return r;
  259. }
  260. return 0;
  261. }
  262. void ti_hdmi_4xxx_phy_disable(struct hdmi_ip_data *ip_data)
  263. {
  264. free_irq(gpio_to_irq(ip_data->hpd_gpio), ip_data);
  265. hdmi_set_phy_pwr(ip_data, HDMI_PHYPWRCMD_OFF);
  266. ip_data->phy_tx_enabled = false;
  267. }
  268. static int hdmi_core_ddc_init(struct hdmi_ip_data *ip_data)
  269. {
  270. void __iomem *base = hdmi_core_sys_base(ip_data);
  271. /* Turn on CLK for DDC */
  272. REG_FLD_MOD(base, HDMI_CORE_AV_DPD, 0x7, 2, 0);
  273. /* IN_PROG */
  274. if (REG_GET(base, HDMI_CORE_DDC_STATUS, 4, 4) == 1) {
  275. /* Abort transaction */
  276. REG_FLD_MOD(base, HDMI_CORE_DDC_CMD, 0xf, 3, 0);
  277. /* IN_PROG */
  278. if (hdmi_wait_for_bit_change(base, HDMI_CORE_DDC_STATUS,
  279. 4, 4, 0) != 0) {
  280. DSSERR("Timeout aborting DDC transaction\n");
  281. return -ETIMEDOUT;
  282. }
  283. }
  284. /* Clk SCL Devices */
  285. REG_FLD_MOD(base, HDMI_CORE_DDC_CMD, 0xA, 3, 0);
  286. /* HDMI_CORE_DDC_STATUS_IN_PROG */
  287. if (hdmi_wait_for_bit_change(base, HDMI_CORE_DDC_STATUS,
  288. 4, 4, 0) != 0) {
  289. DSSERR("Timeout starting SCL clock\n");
  290. return -ETIMEDOUT;
  291. }
  292. /* Clear FIFO */
  293. REG_FLD_MOD(base, HDMI_CORE_DDC_CMD, 0x9, 3, 0);
  294. /* HDMI_CORE_DDC_STATUS_IN_PROG */
  295. if (hdmi_wait_for_bit_change(base, HDMI_CORE_DDC_STATUS,
  296. 4, 4, 0) != 0) {
  297. DSSERR("Timeout clearing DDC fifo\n");
  298. return -ETIMEDOUT;
  299. }
  300. return 0;
  301. }
  302. static int hdmi_core_ddc_edid(struct hdmi_ip_data *ip_data,
  303. u8 *pedid, int ext)
  304. {
  305. void __iomem *base = hdmi_core_sys_base(ip_data);
  306. u32 i;
  307. char checksum;
  308. u32 offset = 0;
  309. /* HDMI_CORE_DDC_STATUS_IN_PROG */
  310. if (hdmi_wait_for_bit_change(base, HDMI_CORE_DDC_STATUS,
  311. 4, 4, 0) != 0) {
  312. DSSERR("Timeout waiting DDC to be ready\n");
  313. return -ETIMEDOUT;
  314. }
  315. if (ext % 2 != 0)
  316. offset = 0x80;
  317. /* Load Segment Address Register */
  318. REG_FLD_MOD(base, HDMI_CORE_DDC_SEGM, ext / 2, 7, 0);
  319. /* Load Slave Address Register */
  320. REG_FLD_MOD(base, HDMI_CORE_DDC_ADDR, 0xA0 >> 1, 7, 1);
  321. /* Load Offset Address Register */
  322. REG_FLD_MOD(base, HDMI_CORE_DDC_OFFSET, offset, 7, 0);
  323. /* Load Byte Count */
  324. REG_FLD_MOD(base, HDMI_CORE_DDC_COUNT1, 0x80, 7, 0);
  325. REG_FLD_MOD(base, HDMI_CORE_DDC_COUNT2, 0x0, 1, 0);
  326. /* Set DDC_CMD */
  327. if (ext)
  328. REG_FLD_MOD(base, HDMI_CORE_DDC_CMD, 0x4, 3, 0);
  329. else
  330. REG_FLD_MOD(base, HDMI_CORE_DDC_CMD, 0x2, 3, 0);
  331. /* HDMI_CORE_DDC_STATUS_BUS_LOW */
  332. if (REG_GET(base, HDMI_CORE_DDC_STATUS, 6, 6) == 1) {
  333. pr_err("I2C Bus Low?\n");
  334. return -EIO;
  335. }
  336. /* HDMI_CORE_DDC_STATUS_NO_ACK */
  337. if (REG_GET(base, HDMI_CORE_DDC_STATUS, 5, 5) == 1) {
  338. pr_err("I2C No Ack\n");
  339. return -EIO;
  340. }
  341. for (i = 0; i < 0x80; ++i) {
  342. int t;
  343. /* IN_PROG */
  344. if (REG_GET(base, HDMI_CORE_DDC_STATUS, 4, 4) == 0) {
  345. DSSERR("operation stopped when reading edid\n");
  346. return -EIO;
  347. }
  348. t = 0;
  349. /* FIFO_EMPTY */
  350. while (REG_GET(base, HDMI_CORE_DDC_STATUS, 2, 2) == 1) {
  351. if (t++ > 10000) {
  352. DSSERR("timeout reading edid\n");
  353. return -ETIMEDOUT;
  354. }
  355. udelay(1);
  356. }
  357. pedid[i] = REG_GET(base, HDMI_CORE_DDC_DATA, 7, 0);
  358. }
  359. checksum = 0;
  360. for (i = 0; i < 0x80; ++i)
  361. checksum += pedid[i];
  362. if (checksum != 0) {
  363. pr_err("E-EDID checksum failed!!\n");
  364. return -EIO;
  365. }
  366. return 0;
  367. }
  368. int ti_hdmi_4xxx_read_edid(struct hdmi_ip_data *ip_data,
  369. u8 *edid, int len)
  370. {
  371. int r, l;
  372. if (len < 128)
  373. return -EINVAL;
  374. r = hdmi_core_ddc_init(ip_data);
  375. if (r)
  376. return r;
  377. r = hdmi_core_ddc_edid(ip_data, edid, 0);
  378. if (r)
  379. return r;
  380. l = 128;
  381. if (len >= 128 * 2 && edid[0x7e] > 0) {
  382. r = hdmi_core_ddc_edid(ip_data, edid + 0x80, 1);
  383. if (r)
  384. return r;
  385. l += 128;
  386. }
  387. return l;
  388. }
  389. bool ti_hdmi_4xxx_detect(struct hdmi_ip_data *ip_data)
  390. {
  391. return gpio_get_value(ip_data->hpd_gpio);
  392. }
  393. static void hdmi_core_init(struct hdmi_core_video_config *video_cfg,
  394. struct hdmi_core_infoframe_avi *avi_cfg,
  395. struct hdmi_core_packet_enable_repeat *repeat_cfg)
  396. {
  397. pr_debug("Enter hdmi_core_init\n");
  398. /* video core */
  399. video_cfg->ip_bus_width = HDMI_INPUT_8BIT;
  400. video_cfg->op_dither_truc = HDMI_OUTPUTTRUNCATION_8BIT;
  401. video_cfg->deep_color_pkt = HDMI_DEEPCOLORPACKECTDISABLE;
  402. video_cfg->pkt_mode = HDMI_PACKETMODERESERVEDVALUE;
  403. video_cfg->hdmi_dvi = HDMI_DVI;
  404. video_cfg->tclk_sel_clkmult = HDMI_FPLL10IDCK;
  405. /* info frame */
  406. avi_cfg->db1_format = 0;
  407. avi_cfg->db1_active_info = 0;
  408. avi_cfg->db1_bar_info_dv = 0;
  409. avi_cfg->db1_scan_info = 0;
  410. avi_cfg->db2_colorimetry = 0;
  411. avi_cfg->db2_aspect_ratio = 0;
  412. avi_cfg->db2_active_fmt_ar = 0;
  413. avi_cfg->db3_itc = 0;
  414. avi_cfg->db3_ec = 0;
  415. avi_cfg->db3_q_range = 0;
  416. avi_cfg->db3_nup_scaling = 0;
  417. avi_cfg->db4_videocode = 0;
  418. avi_cfg->db5_pixel_repeat = 0;
  419. avi_cfg->db6_7_line_eoftop = 0 ;
  420. avi_cfg->db8_9_line_sofbottom = 0;
  421. avi_cfg->db10_11_pixel_eofleft = 0;
  422. avi_cfg->db12_13_pixel_sofright = 0;
  423. /* packet enable and repeat */
  424. repeat_cfg->audio_pkt = 0;
  425. repeat_cfg->audio_pkt_repeat = 0;
  426. repeat_cfg->avi_infoframe = 0;
  427. repeat_cfg->avi_infoframe_repeat = 0;
  428. repeat_cfg->gen_cntrl_pkt = 0;
  429. repeat_cfg->gen_cntrl_pkt_repeat = 0;
  430. repeat_cfg->generic_pkt = 0;
  431. repeat_cfg->generic_pkt_repeat = 0;
  432. }
  433. static void hdmi_core_powerdown_disable(struct hdmi_ip_data *ip_data)
  434. {
  435. pr_debug("Enter hdmi_core_powerdown_disable\n");
  436. REG_FLD_MOD(hdmi_core_sys_base(ip_data), HDMI_CORE_CTRL1, 0x0, 0, 0);
  437. }
  438. static void hdmi_core_swreset_release(struct hdmi_ip_data *ip_data)
  439. {
  440. pr_debug("Enter hdmi_core_swreset_release\n");
  441. REG_FLD_MOD(hdmi_core_sys_base(ip_data), HDMI_CORE_SYS_SRST, 0x0, 0, 0);
  442. }
  443. static void hdmi_core_swreset_assert(struct hdmi_ip_data *ip_data)
  444. {
  445. pr_debug("Enter hdmi_core_swreset_assert\n");
  446. REG_FLD_MOD(hdmi_core_sys_base(ip_data), HDMI_CORE_SYS_SRST, 0x1, 0, 0);
  447. }
  448. /* HDMI_CORE_VIDEO_CONFIG */
  449. static void hdmi_core_video_config(struct hdmi_ip_data *ip_data,
  450. struct hdmi_core_video_config *cfg)
  451. {
  452. u32 r = 0;
  453. void __iomem *core_sys_base = hdmi_core_sys_base(ip_data);
  454. /* sys_ctrl1 default configuration not tunable */
  455. r = hdmi_read_reg(core_sys_base, HDMI_CORE_CTRL1);
  456. r = FLD_MOD(r, HDMI_CORE_CTRL1_VEN_FOLLOWVSYNC, 5, 5);
  457. r = FLD_MOD(r, HDMI_CORE_CTRL1_HEN_FOLLOWHSYNC, 4, 4);
  458. r = FLD_MOD(r, HDMI_CORE_CTRL1_BSEL_24BITBUS, 2, 2);
  459. r = FLD_MOD(r, HDMI_CORE_CTRL1_EDGE_RISINGEDGE, 1, 1);
  460. hdmi_write_reg(core_sys_base, HDMI_CORE_CTRL1, r);
  461. REG_FLD_MOD(core_sys_base,
  462. HDMI_CORE_SYS_VID_ACEN, cfg->ip_bus_width, 7, 6);
  463. /* Vid_Mode */
  464. r = hdmi_read_reg(core_sys_base, HDMI_CORE_SYS_VID_MODE);
  465. /* dither truncation configuration */
  466. if (cfg->op_dither_truc > HDMI_OUTPUTTRUNCATION_12BIT) {
  467. r = FLD_MOD(r, cfg->op_dither_truc - 3, 7, 6);
  468. r = FLD_MOD(r, 1, 5, 5);
  469. } else {
  470. r = FLD_MOD(r, cfg->op_dither_truc, 7, 6);
  471. r = FLD_MOD(r, 0, 5, 5);
  472. }
  473. hdmi_write_reg(core_sys_base, HDMI_CORE_SYS_VID_MODE, r);
  474. /* HDMI_Ctrl */
  475. r = hdmi_read_reg(hdmi_av_base(ip_data), HDMI_CORE_AV_HDMI_CTRL);
  476. r = FLD_MOD(r, cfg->deep_color_pkt, 6, 6);
  477. r = FLD_MOD(r, cfg->pkt_mode, 5, 3);
  478. r = FLD_MOD(r, cfg->hdmi_dvi, 0, 0);
  479. hdmi_write_reg(hdmi_av_base(ip_data), HDMI_CORE_AV_HDMI_CTRL, r);
  480. /* TMDS_CTRL */
  481. REG_FLD_MOD(core_sys_base,
  482. HDMI_CORE_SYS_TMDS_CTRL, cfg->tclk_sel_clkmult, 6, 5);
  483. }
  484. static void hdmi_core_aux_infoframe_avi_config(struct hdmi_ip_data *ip_data)
  485. {
  486. u32 val;
  487. char sum = 0, checksum = 0;
  488. void __iomem *av_base = hdmi_av_base(ip_data);
  489. struct hdmi_core_infoframe_avi info_avi = ip_data->avi_cfg;
  490. sum += 0x82 + 0x002 + 0x00D;
  491. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_TYPE, 0x082);
  492. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_VERS, 0x002);
  493. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_LEN, 0x00D);
  494. val = (info_avi.db1_format << 5) |
  495. (info_avi.db1_active_info << 4) |
  496. (info_avi.db1_bar_info_dv << 2) |
  497. (info_avi.db1_scan_info);
  498. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(0), val);
  499. sum += val;
  500. val = (info_avi.db2_colorimetry << 6) |
  501. (info_avi.db2_aspect_ratio << 4) |
  502. (info_avi.db2_active_fmt_ar);
  503. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(1), val);
  504. sum += val;
  505. val = (info_avi.db3_itc << 7) |
  506. (info_avi.db3_ec << 4) |
  507. (info_avi.db3_q_range << 2) |
  508. (info_avi.db3_nup_scaling);
  509. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(2), val);
  510. sum += val;
  511. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(3),
  512. info_avi.db4_videocode);
  513. sum += info_avi.db4_videocode;
  514. val = info_avi.db5_pixel_repeat;
  515. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(4), val);
  516. sum += val;
  517. val = info_avi.db6_7_line_eoftop & 0x00FF;
  518. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(5), val);
  519. sum += val;
  520. val = ((info_avi.db6_7_line_eoftop >> 8) & 0x00FF);
  521. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(6), val);
  522. sum += val;
  523. val = info_avi.db8_9_line_sofbottom & 0x00FF;
  524. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(7), val);
  525. sum += val;
  526. val = ((info_avi.db8_9_line_sofbottom >> 8) & 0x00FF);
  527. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(8), val);
  528. sum += val;
  529. val = info_avi.db10_11_pixel_eofleft & 0x00FF;
  530. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(9), val);
  531. sum += val;
  532. val = ((info_avi.db10_11_pixel_eofleft >> 8) & 0x00FF);
  533. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(10), val);
  534. sum += val;
  535. val = info_avi.db12_13_pixel_sofright & 0x00FF;
  536. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(11), val);
  537. sum += val;
  538. val = ((info_avi.db12_13_pixel_sofright >> 8) & 0x00FF);
  539. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(12), val);
  540. sum += val;
  541. checksum = 0x100 - sum;
  542. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_CHSUM, checksum);
  543. }
  544. static void hdmi_core_av_packet_config(struct hdmi_ip_data *ip_data,
  545. struct hdmi_core_packet_enable_repeat repeat_cfg)
  546. {
  547. /* enable/repeat the infoframe */
  548. hdmi_write_reg(hdmi_av_base(ip_data), HDMI_CORE_AV_PB_CTRL1,
  549. (repeat_cfg.audio_pkt << 5) |
  550. (repeat_cfg.audio_pkt_repeat << 4) |
  551. (repeat_cfg.avi_infoframe << 1) |
  552. (repeat_cfg.avi_infoframe_repeat));
  553. /* enable/repeat the packet */
  554. hdmi_write_reg(hdmi_av_base(ip_data), HDMI_CORE_AV_PB_CTRL2,
  555. (repeat_cfg.gen_cntrl_pkt << 3) |
  556. (repeat_cfg.gen_cntrl_pkt_repeat << 2) |
  557. (repeat_cfg.generic_pkt << 1) |
  558. (repeat_cfg.generic_pkt_repeat));
  559. }
  560. static void hdmi_wp_init(struct omap_video_timings *timings,
  561. struct hdmi_video_format *video_fmt)
  562. {
  563. pr_debug("Enter hdmi_wp_init\n");
  564. timings->hbp = 0;
  565. timings->hfp = 0;
  566. timings->hsw = 0;
  567. timings->vbp = 0;
  568. timings->vfp = 0;
  569. timings->vsw = 0;
  570. video_fmt->packing_mode = HDMI_PACK_10b_RGB_YUV444;
  571. video_fmt->y_res = 0;
  572. video_fmt->x_res = 0;
  573. }
  574. int ti_hdmi_4xxx_wp_video_start(struct hdmi_ip_data *ip_data)
  575. {
  576. REG_FLD_MOD(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_CFG, true, 31, 31);
  577. return 0;
  578. }
  579. void ti_hdmi_4xxx_wp_video_stop(struct hdmi_ip_data *ip_data)
  580. {
  581. REG_FLD_MOD(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_CFG, false, 31, 31);
  582. }
  583. static void hdmi_wp_video_init_format(struct hdmi_video_format *video_fmt,
  584. struct omap_video_timings *timings, struct hdmi_config *param)
  585. {
  586. pr_debug("Enter hdmi_wp_video_init_format\n");
  587. video_fmt->y_res = param->timings.y_res;
  588. video_fmt->x_res = param->timings.x_res;
  589. timings->hbp = param->timings.hbp;
  590. timings->hfp = param->timings.hfp;
  591. timings->hsw = param->timings.hsw;
  592. timings->vbp = param->timings.vbp;
  593. timings->vfp = param->timings.vfp;
  594. timings->vsw = param->timings.vsw;
  595. }
  596. static void hdmi_wp_video_config_format(struct hdmi_ip_data *ip_data,
  597. struct hdmi_video_format *video_fmt)
  598. {
  599. u32 l = 0;
  600. REG_FLD_MOD(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_CFG,
  601. video_fmt->packing_mode, 10, 8);
  602. l |= FLD_VAL(video_fmt->y_res, 31, 16);
  603. l |= FLD_VAL(video_fmt->x_res, 15, 0);
  604. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_SIZE, l);
  605. }
  606. static void hdmi_wp_video_config_interface(struct hdmi_ip_data *ip_data)
  607. {
  608. u32 r;
  609. pr_debug("Enter hdmi_wp_video_config_interface\n");
  610. r = hdmi_read_reg(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_CFG);
  611. r = FLD_MOD(r, ip_data->cfg.timings.vsync_pol, 7, 7);
  612. r = FLD_MOD(r, ip_data->cfg.timings.hsync_pol, 6, 6);
  613. r = FLD_MOD(r, ip_data->cfg.timings.interlace, 3, 3);
  614. r = FLD_MOD(r, 1, 1, 0); /* HDMI_TIMING_MASTER_24BIT */
  615. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_CFG, r);
  616. }
  617. static void hdmi_wp_video_config_timing(struct hdmi_ip_data *ip_data,
  618. struct omap_video_timings *timings)
  619. {
  620. u32 timing_h = 0;
  621. u32 timing_v = 0;
  622. pr_debug("Enter hdmi_wp_video_config_timing\n");
  623. timing_h |= FLD_VAL(timings->hbp, 31, 20);
  624. timing_h |= FLD_VAL(timings->hfp, 19, 8);
  625. timing_h |= FLD_VAL(timings->hsw, 7, 0);
  626. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_TIMING_H, timing_h);
  627. timing_v |= FLD_VAL(timings->vbp, 31, 20);
  628. timing_v |= FLD_VAL(timings->vfp, 19, 8);
  629. timing_v |= FLD_VAL(timings->vsw, 7, 0);
  630. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_TIMING_V, timing_v);
  631. }
  632. void ti_hdmi_4xxx_basic_configure(struct hdmi_ip_data *ip_data)
  633. {
  634. /* HDMI */
  635. struct omap_video_timings video_timing;
  636. struct hdmi_video_format video_format;
  637. /* HDMI core */
  638. struct hdmi_core_infoframe_avi avi_cfg = ip_data->avi_cfg;
  639. struct hdmi_core_video_config v_core_cfg;
  640. struct hdmi_core_packet_enable_repeat repeat_cfg;
  641. struct hdmi_config *cfg = &ip_data->cfg;
  642. hdmi_wp_init(&video_timing, &video_format);
  643. hdmi_core_init(&v_core_cfg,
  644. &avi_cfg,
  645. &repeat_cfg);
  646. hdmi_wp_video_init_format(&video_format, &video_timing, cfg);
  647. hdmi_wp_video_config_timing(ip_data, &video_timing);
  648. /* video config */
  649. video_format.packing_mode = HDMI_PACK_24b_RGB_YUV444_YUV422;
  650. hdmi_wp_video_config_format(ip_data, &video_format);
  651. hdmi_wp_video_config_interface(ip_data);
  652. /*
  653. * configure core video part
  654. * set software reset in the core
  655. */
  656. hdmi_core_swreset_assert(ip_data);
  657. /* power down off */
  658. hdmi_core_powerdown_disable(ip_data);
  659. v_core_cfg.pkt_mode = HDMI_PACKETMODE24BITPERPIXEL;
  660. v_core_cfg.hdmi_dvi = cfg->cm.mode;
  661. hdmi_core_video_config(ip_data, &v_core_cfg);
  662. /* release software reset in the core */
  663. hdmi_core_swreset_release(ip_data);
  664. /*
  665. * configure packet
  666. * info frame video see doc CEA861-D page 65
  667. */
  668. avi_cfg.db1_format = HDMI_INFOFRAME_AVI_DB1Y_RGB;
  669. avi_cfg.db1_active_info =
  670. HDMI_INFOFRAME_AVI_DB1A_ACTIVE_FORMAT_OFF;
  671. avi_cfg.db1_bar_info_dv = HDMI_INFOFRAME_AVI_DB1B_NO;
  672. avi_cfg.db1_scan_info = HDMI_INFOFRAME_AVI_DB1S_0;
  673. avi_cfg.db2_colorimetry = HDMI_INFOFRAME_AVI_DB2C_NO;
  674. avi_cfg.db2_aspect_ratio = HDMI_INFOFRAME_AVI_DB2M_NO;
  675. avi_cfg.db2_active_fmt_ar = HDMI_INFOFRAME_AVI_DB2R_SAME;
  676. avi_cfg.db3_itc = HDMI_INFOFRAME_AVI_DB3ITC_NO;
  677. avi_cfg.db3_ec = HDMI_INFOFRAME_AVI_DB3EC_XVYUV601;
  678. avi_cfg.db3_q_range = HDMI_INFOFRAME_AVI_DB3Q_DEFAULT;
  679. avi_cfg.db3_nup_scaling = HDMI_INFOFRAME_AVI_DB3SC_NO;
  680. avi_cfg.db4_videocode = cfg->cm.code;
  681. avi_cfg.db5_pixel_repeat = HDMI_INFOFRAME_AVI_DB5PR_NO;
  682. avi_cfg.db6_7_line_eoftop = 0;
  683. avi_cfg.db8_9_line_sofbottom = 0;
  684. avi_cfg.db10_11_pixel_eofleft = 0;
  685. avi_cfg.db12_13_pixel_sofright = 0;
  686. hdmi_core_aux_infoframe_avi_config(ip_data);
  687. /* enable/repeat the infoframe */
  688. repeat_cfg.avi_infoframe = HDMI_PACKETENABLE;
  689. repeat_cfg.avi_infoframe_repeat = HDMI_PACKETREPEATON;
  690. /* wakeup */
  691. repeat_cfg.audio_pkt = HDMI_PACKETENABLE;
  692. repeat_cfg.audio_pkt_repeat = HDMI_PACKETREPEATON;
  693. hdmi_core_av_packet_config(ip_data, repeat_cfg);
  694. }
  695. void ti_hdmi_4xxx_wp_dump(struct hdmi_ip_data *ip_data, struct seq_file *s)
  696. {
  697. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r,\
  698. hdmi_read_reg(hdmi_wp_base(ip_data), r))
  699. DUMPREG(HDMI_WP_REVISION);
  700. DUMPREG(HDMI_WP_SYSCONFIG);
  701. DUMPREG(HDMI_WP_IRQSTATUS_RAW);
  702. DUMPREG(HDMI_WP_IRQSTATUS);
  703. DUMPREG(HDMI_WP_PWR_CTRL);
  704. DUMPREG(HDMI_WP_IRQENABLE_SET);
  705. DUMPREG(HDMI_WP_VIDEO_CFG);
  706. DUMPREG(HDMI_WP_VIDEO_SIZE);
  707. DUMPREG(HDMI_WP_VIDEO_TIMING_H);
  708. DUMPREG(HDMI_WP_VIDEO_TIMING_V);
  709. DUMPREG(HDMI_WP_WP_CLK);
  710. DUMPREG(HDMI_WP_AUDIO_CFG);
  711. DUMPREG(HDMI_WP_AUDIO_CFG2);
  712. DUMPREG(HDMI_WP_AUDIO_CTRL);
  713. DUMPREG(HDMI_WP_AUDIO_DATA);
  714. }
  715. void ti_hdmi_4xxx_pll_dump(struct hdmi_ip_data *ip_data, struct seq_file *s)
  716. {
  717. #define DUMPPLL(r) seq_printf(s, "%-35s %08x\n", #r,\
  718. hdmi_read_reg(hdmi_pll_base(ip_data), r))
  719. DUMPPLL(PLLCTRL_PLL_CONTROL);
  720. DUMPPLL(PLLCTRL_PLL_STATUS);
  721. DUMPPLL(PLLCTRL_PLL_GO);
  722. DUMPPLL(PLLCTRL_CFG1);
  723. DUMPPLL(PLLCTRL_CFG2);
  724. DUMPPLL(PLLCTRL_CFG3);
  725. DUMPPLL(PLLCTRL_CFG4);
  726. }
  727. void ti_hdmi_4xxx_core_dump(struct hdmi_ip_data *ip_data, struct seq_file *s)
  728. {
  729. int i;
  730. #define CORE_REG(i, name) name(i)
  731. #define DUMPCORE(r) seq_printf(s, "%-35s %08x\n", #r,\
  732. hdmi_read_reg(hdmi_core_sys_base(ip_data), r))
  733. #define DUMPCOREAV(r) seq_printf(s, "%-35s %08x\n", #r,\
  734. hdmi_read_reg(hdmi_av_base(ip_data), r))
  735. #define DUMPCOREAV2(i, r) seq_printf(s, "%s[%d]%*s %08x\n", #r, i, \
  736. (i < 10) ? 32 - strlen(#r) : 31 - strlen(#r), " ", \
  737. hdmi_read_reg(hdmi_av_base(ip_data), CORE_REG(i, r)))
  738. DUMPCORE(HDMI_CORE_SYS_VND_IDL);
  739. DUMPCORE(HDMI_CORE_SYS_DEV_IDL);
  740. DUMPCORE(HDMI_CORE_SYS_DEV_IDH);
  741. DUMPCORE(HDMI_CORE_SYS_DEV_REV);
  742. DUMPCORE(HDMI_CORE_SYS_SRST);
  743. DUMPCORE(HDMI_CORE_CTRL1);
  744. DUMPCORE(HDMI_CORE_SYS_SYS_STAT);
  745. DUMPCORE(HDMI_CORE_SYS_DE_DLY);
  746. DUMPCORE(HDMI_CORE_SYS_DE_CTRL);
  747. DUMPCORE(HDMI_CORE_SYS_DE_TOP);
  748. DUMPCORE(HDMI_CORE_SYS_DE_CNTL);
  749. DUMPCORE(HDMI_CORE_SYS_DE_CNTH);
  750. DUMPCORE(HDMI_CORE_SYS_DE_LINL);
  751. DUMPCORE(HDMI_CORE_SYS_DE_LINH_1);
  752. DUMPCORE(HDMI_CORE_SYS_VID_ACEN);
  753. DUMPCORE(HDMI_CORE_SYS_VID_MODE);
  754. DUMPCORE(HDMI_CORE_SYS_INTR_STATE);
  755. DUMPCORE(HDMI_CORE_SYS_INTR1);
  756. DUMPCORE(HDMI_CORE_SYS_INTR2);
  757. DUMPCORE(HDMI_CORE_SYS_INTR3);
  758. DUMPCORE(HDMI_CORE_SYS_INTR4);
  759. DUMPCORE(HDMI_CORE_SYS_UMASK1);
  760. DUMPCORE(HDMI_CORE_SYS_TMDS_CTRL);
  761. DUMPCORE(HDMI_CORE_DDC_ADDR);
  762. DUMPCORE(HDMI_CORE_DDC_SEGM);
  763. DUMPCORE(HDMI_CORE_DDC_OFFSET);
  764. DUMPCORE(HDMI_CORE_DDC_COUNT1);
  765. DUMPCORE(HDMI_CORE_DDC_COUNT2);
  766. DUMPCORE(HDMI_CORE_DDC_STATUS);
  767. DUMPCORE(HDMI_CORE_DDC_CMD);
  768. DUMPCORE(HDMI_CORE_DDC_DATA);
  769. DUMPCOREAV(HDMI_CORE_AV_ACR_CTRL);
  770. DUMPCOREAV(HDMI_CORE_AV_FREQ_SVAL);
  771. DUMPCOREAV(HDMI_CORE_AV_N_SVAL1);
  772. DUMPCOREAV(HDMI_CORE_AV_N_SVAL2);
  773. DUMPCOREAV(HDMI_CORE_AV_N_SVAL3);
  774. DUMPCOREAV(HDMI_CORE_AV_CTS_SVAL1);
  775. DUMPCOREAV(HDMI_CORE_AV_CTS_SVAL2);
  776. DUMPCOREAV(HDMI_CORE_AV_CTS_SVAL3);
  777. DUMPCOREAV(HDMI_CORE_AV_CTS_HVAL1);
  778. DUMPCOREAV(HDMI_CORE_AV_CTS_HVAL2);
  779. DUMPCOREAV(HDMI_CORE_AV_CTS_HVAL3);
  780. DUMPCOREAV(HDMI_CORE_AV_AUD_MODE);
  781. DUMPCOREAV(HDMI_CORE_AV_SPDIF_CTRL);
  782. DUMPCOREAV(HDMI_CORE_AV_HW_SPDIF_FS);
  783. DUMPCOREAV(HDMI_CORE_AV_SWAP_I2S);
  784. DUMPCOREAV(HDMI_CORE_AV_SPDIF_ERTH);
  785. DUMPCOREAV(HDMI_CORE_AV_I2S_IN_MAP);
  786. DUMPCOREAV(HDMI_CORE_AV_I2S_IN_CTRL);
  787. DUMPCOREAV(HDMI_CORE_AV_I2S_CHST0);
  788. DUMPCOREAV(HDMI_CORE_AV_I2S_CHST1);
  789. DUMPCOREAV(HDMI_CORE_AV_I2S_CHST2);
  790. DUMPCOREAV(HDMI_CORE_AV_I2S_CHST4);
  791. DUMPCOREAV(HDMI_CORE_AV_I2S_CHST5);
  792. DUMPCOREAV(HDMI_CORE_AV_ASRC);
  793. DUMPCOREAV(HDMI_CORE_AV_I2S_IN_LEN);
  794. DUMPCOREAV(HDMI_CORE_AV_HDMI_CTRL);
  795. DUMPCOREAV(HDMI_CORE_AV_AUDO_TXSTAT);
  796. DUMPCOREAV(HDMI_CORE_AV_AUD_PAR_BUSCLK_1);
  797. DUMPCOREAV(HDMI_CORE_AV_AUD_PAR_BUSCLK_2);
  798. DUMPCOREAV(HDMI_CORE_AV_AUD_PAR_BUSCLK_3);
  799. DUMPCOREAV(HDMI_CORE_AV_TEST_TXCTRL);
  800. DUMPCOREAV(HDMI_CORE_AV_DPD);
  801. DUMPCOREAV(HDMI_CORE_AV_PB_CTRL1);
  802. DUMPCOREAV(HDMI_CORE_AV_PB_CTRL2);
  803. DUMPCOREAV(HDMI_CORE_AV_AVI_TYPE);
  804. DUMPCOREAV(HDMI_CORE_AV_AVI_VERS);
  805. DUMPCOREAV(HDMI_CORE_AV_AVI_LEN);
  806. DUMPCOREAV(HDMI_CORE_AV_AVI_CHSUM);
  807. for (i = 0; i < HDMI_CORE_AV_AVI_DBYTE_NELEMS; i++)
  808. DUMPCOREAV2(i, HDMI_CORE_AV_AVI_DBYTE);
  809. DUMPCOREAV(HDMI_CORE_AV_SPD_TYPE);
  810. DUMPCOREAV(HDMI_CORE_AV_SPD_VERS);
  811. DUMPCOREAV(HDMI_CORE_AV_SPD_LEN);
  812. DUMPCOREAV(HDMI_CORE_AV_SPD_CHSUM);
  813. for (i = 0; i < HDMI_CORE_AV_SPD_DBYTE_NELEMS; i++)
  814. DUMPCOREAV2(i, HDMI_CORE_AV_SPD_DBYTE);
  815. DUMPCOREAV(HDMI_CORE_AV_AUDIO_TYPE);
  816. DUMPCOREAV(HDMI_CORE_AV_AUDIO_VERS);
  817. DUMPCOREAV(HDMI_CORE_AV_AUDIO_LEN);
  818. DUMPCOREAV(HDMI_CORE_AV_AUDIO_CHSUM);
  819. for (i = 0; i < HDMI_CORE_AV_AUD_DBYTE_NELEMS; i++)
  820. DUMPCOREAV2(i, HDMI_CORE_AV_AUD_DBYTE);
  821. DUMPCOREAV(HDMI_CORE_AV_MPEG_TYPE);
  822. DUMPCOREAV(HDMI_CORE_AV_MPEG_VERS);
  823. DUMPCOREAV(HDMI_CORE_AV_MPEG_LEN);
  824. DUMPCOREAV(HDMI_CORE_AV_MPEG_CHSUM);
  825. for (i = 0; i < HDMI_CORE_AV_MPEG_DBYTE_NELEMS; i++)
  826. DUMPCOREAV2(i, HDMI_CORE_AV_MPEG_DBYTE);
  827. for (i = 0; i < HDMI_CORE_AV_GEN_DBYTE_NELEMS; i++)
  828. DUMPCOREAV2(i, HDMI_CORE_AV_GEN_DBYTE);
  829. DUMPCOREAV(HDMI_CORE_AV_CP_BYTE1);
  830. for (i = 0; i < HDMI_CORE_AV_GEN2_DBYTE_NELEMS; i++)
  831. DUMPCOREAV2(i, HDMI_CORE_AV_GEN2_DBYTE);
  832. DUMPCOREAV(HDMI_CORE_AV_CEC_ADDR_ID);
  833. }
  834. void ti_hdmi_4xxx_phy_dump(struct hdmi_ip_data *ip_data, struct seq_file *s)
  835. {
  836. #define DUMPPHY(r) seq_printf(s, "%-35s %08x\n", #r,\
  837. hdmi_read_reg(hdmi_phy_base(ip_data), r))
  838. DUMPPHY(HDMI_TXPHY_TX_CTRL);
  839. DUMPPHY(HDMI_TXPHY_DIGITAL_CTRL);
  840. DUMPPHY(HDMI_TXPHY_POWER_CTRL);
  841. DUMPPHY(HDMI_TXPHY_PAD_CFG_CTRL);
  842. }
  843. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  844. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  845. void hdmi_wp_audio_config_format(struct hdmi_ip_data *ip_data,
  846. struct hdmi_audio_format *aud_fmt)
  847. {
  848. u32 r;
  849. DSSDBG("Enter hdmi_wp_audio_config_format\n");
  850. r = hdmi_read_reg(hdmi_wp_base(ip_data), HDMI_WP_AUDIO_CFG);
  851. r = FLD_MOD(r, aud_fmt->stereo_channels, 26, 24);
  852. r = FLD_MOD(r, aud_fmt->active_chnnls_msk, 23, 16);
  853. r = FLD_MOD(r, aud_fmt->en_sig_blk_strt_end, 5, 5);
  854. r = FLD_MOD(r, aud_fmt->type, 4, 4);
  855. r = FLD_MOD(r, aud_fmt->justification, 3, 3);
  856. r = FLD_MOD(r, aud_fmt->sample_order, 2, 2);
  857. r = FLD_MOD(r, aud_fmt->samples_per_word, 1, 1);
  858. r = FLD_MOD(r, aud_fmt->sample_size, 0, 0);
  859. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_AUDIO_CFG, r);
  860. }
  861. void hdmi_wp_audio_config_dma(struct hdmi_ip_data *ip_data,
  862. struct hdmi_audio_dma *aud_dma)
  863. {
  864. u32 r;
  865. DSSDBG("Enter hdmi_wp_audio_config_dma\n");
  866. r = hdmi_read_reg(hdmi_wp_base(ip_data), HDMI_WP_AUDIO_CFG2);
  867. r = FLD_MOD(r, aud_dma->transfer_size, 15, 8);
  868. r = FLD_MOD(r, aud_dma->block_size, 7, 0);
  869. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_AUDIO_CFG2, r);
  870. r = hdmi_read_reg(hdmi_wp_base(ip_data), HDMI_WP_AUDIO_CTRL);
  871. r = FLD_MOD(r, aud_dma->mode, 9, 9);
  872. r = FLD_MOD(r, aud_dma->fifo_threshold, 8, 0);
  873. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_AUDIO_CTRL, r);
  874. }
  875. void hdmi_core_audio_config(struct hdmi_ip_data *ip_data,
  876. struct hdmi_core_audio_config *cfg)
  877. {
  878. u32 r;
  879. void __iomem *av_base = hdmi_av_base(ip_data);
  880. /*
  881. * Parameters for generation of Audio Clock Recovery packets
  882. */
  883. REG_FLD_MOD(av_base, HDMI_CORE_AV_N_SVAL1, cfg->n, 7, 0);
  884. REG_FLD_MOD(av_base, HDMI_CORE_AV_N_SVAL2, cfg->n >> 8, 7, 0);
  885. REG_FLD_MOD(av_base, HDMI_CORE_AV_N_SVAL3, cfg->n >> 16, 7, 0);
  886. if (cfg->cts_mode == HDMI_AUDIO_CTS_MODE_SW) {
  887. REG_FLD_MOD(av_base, HDMI_CORE_AV_CTS_SVAL1, cfg->cts, 7, 0);
  888. REG_FLD_MOD(av_base,
  889. HDMI_CORE_AV_CTS_SVAL2, cfg->cts >> 8, 7, 0);
  890. REG_FLD_MOD(av_base,
  891. HDMI_CORE_AV_CTS_SVAL3, cfg->cts >> 16, 7, 0);
  892. } else {
  893. REG_FLD_MOD(av_base, HDMI_CORE_AV_AUD_PAR_BUSCLK_1,
  894. cfg->aud_par_busclk, 7, 0);
  895. REG_FLD_MOD(av_base, HDMI_CORE_AV_AUD_PAR_BUSCLK_2,
  896. (cfg->aud_par_busclk >> 8), 7, 0);
  897. REG_FLD_MOD(av_base, HDMI_CORE_AV_AUD_PAR_BUSCLK_3,
  898. (cfg->aud_par_busclk >> 16), 7, 0);
  899. }
  900. /* Set ACR clock divisor */
  901. REG_FLD_MOD(av_base,
  902. HDMI_CORE_AV_FREQ_SVAL, cfg->mclk_mode, 2, 0);
  903. r = hdmi_read_reg(av_base, HDMI_CORE_AV_ACR_CTRL);
  904. /*
  905. * Use TMDS clock for ACR packets. For devices that use
  906. * the MCLK, this is the first part of the MCLK initialization.
  907. */
  908. r = FLD_MOD(r, 0, 2, 2);
  909. r = FLD_MOD(r, cfg->en_acr_pkt, 1, 1);
  910. r = FLD_MOD(r, cfg->cts_mode, 0, 0);
  911. hdmi_write_reg(av_base, HDMI_CORE_AV_ACR_CTRL, r);
  912. /* For devices using MCLK, this completes its initialization. */
  913. if (cfg->use_mclk)
  914. REG_FLD_MOD(av_base, HDMI_CORE_AV_ACR_CTRL, 1, 2, 2);
  915. /* Override of SPDIF sample frequency with value in I2S_CHST4 */
  916. REG_FLD_MOD(av_base, HDMI_CORE_AV_SPDIF_CTRL,
  917. cfg->fs_override, 1, 1);
  918. /* I2S parameters */
  919. REG_FLD_MOD(av_base, HDMI_CORE_AV_I2S_CHST4,
  920. cfg->freq_sample, 3, 0);
  921. r = hdmi_read_reg(av_base, HDMI_CORE_AV_I2S_IN_CTRL);
  922. r = FLD_MOD(r, cfg->i2s_cfg.sck_edge_mode, 6, 6);
  923. r = FLD_MOD(r, cfg->i2s_cfg.vbit, 4, 4);
  924. r = FLD_MOD(r, cfg->i2s_cfg.justification, 2, 2);
  925. r = FLD_MOD(r, cfg->i2s_cfg.direction, 1, 1);
  926. r = FLD_MOD(r, cfg->i2s_cfg.shift, 0, 0);
  927. hdmi_write_reg(av_base, HDMI_CORE_AV_I2S_IN_CTRL, r);
  928. r = hdmi_read_reg(av_base, HDMI_CORE_AV_I2S_CHST5);
  929. r = FLD_MOD(r, cfg->freq_sample, 7, 4);
  930. r = FLD_MOD(r, cfg->i2s_cfg.word_length, 3, 1);
  931. r = FLD_MOD(r, cfg->i2s_cfg.word_max_length, 0, 0);
  932. hdmi_write_reg(av_base, HDMI_CORE_AV_I2S_CHST5, r);
  933. REG_FLD_MOD(av_base, HDMI_CORE_AV_I2S_IN_LEN,
  934. cfg->i2s_cfg.in_length_bits, 3, 0);
  935. /* Audio channels and mode parameters */
  936. REG_FLD_MOD(av_base, HDMI_CORE_AV_HDMI_CTRL, cfg->layout, 2, 1);
  937. r = hdmi_read_reg(av_base, HDMI_CORE_AV_AUD_MODE);
  938. r = FLD_MOD(r, cfg->i2s_cfg.active_sds, 7, 4);
  939. r = FLD_MOD(r, cfg->en_dsd_audio, 3, 3);
  940. r = FLD_MOD(r, cfg->en_parallel_aud_input, 2, 2);
  941. r = FLD_MOD(r, cfg->en_spdif, 1, 1);
  942. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_MODE, r);
  943. }
  944. void hdmi_core_audio_infoframe_config(struct hdmi_ip_data *ip_data,
  945. struct snd_cea_861_aud_if *info_aud)
  946. {
  947. u8 sum = 0, checksum = 0;
  948. void __iomem *av_base = hdmi_av_base(ip_data);
  949. /*
  950. * Set audio info frame type, version and length as
  951. * described in HDMI 1.4a Section 8.2.2 specification.
  952. * Checksum calculation is defined in Section 5.3.5.
  953. */
  954. hdmi_write_reg(av_base, HDMI_CORE_AV_AUDIO_TYPE, 0x84);
  955. hdmi_write_reg(av_base, HDMI_CORE_AV_AUDIO_VERS, 0x01);
  956. hdmi_write_reg(av_base, HDMI_CORE_AV_AUDIO_LEN, 0x0a);
  957. sum += 0x84 + 0x001 + 0x00a;
  958. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(0),
  959. info_aud->db1_ct_cc);
  960. sum += info_aud->db1_ct_cc;
  961. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(1),
  962. info_aud->db2_sf_ss);
  963. sum += info_aud->db2_sf_ss;
  964. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(2), info_aud->db3);
  965. sum += info_aud->db3;
  966. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(3), info_aud->db4_ca);
  967. sum += info_aud->db4_ca;
  968. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(4),
  969. info_aud->db5_dminh_lsv);
  970. sum += info_aud->db5_dminh_lsv;
  971. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(5), 0x00);
  972. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(6), 0x00);
  973. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(7), 0x00);
  974. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(8), 0x00);
  975. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(9), 0x00);
  976. checksum = 0x100 - sum;
  977. hdmi_write_reg(av_base,
  978. HDMI_CORE_AV_AUDIO_CHSUM, checksum);
  979. /*
  980. * TODO: Add MPEG and SPD enable and repeat cfg when EDID parsing
  981. * is available.
  982. */
  983. }
  984. int hdmi_config_audio_acr(struct hdmi_ip_data *ip_data,
  985. u32 sample_freq, u32 *n, u32 *cts)
  986. {
  987. u32 r;
  988. u32 deep_color = 0;
  989. u32 pclk = ip_data->cfg.timings.pixel_clock;
  990. if (n == NULL || cts == NULL)
  991. return -EINVAL;
  992. /*
  993. * Obtain current deep color configuration. This needed
  994. * to calculate the TMDS clock based on the pixel clock.
  995. */
  996. r = REG_GET(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_CFG, 1, 0);
  997. switch (r) {
  998. case 1: /* No deep color selected */
  999. deep_color = 100;
  1000. break;
  1001. case 2: /* 10-bit deep color selected */
  1002. deep_color = 125;
  1003. break;
  1004. case 3: /* 12-bit deep color selected */
  1005. deep_color = 150;
  1006. break;
  1007. default:
  1008. return -EINVAL;
  1009. }
  1010. switch (sample_freq) {
  1011. case 32000:
  1012. if ((deep_color == 125) && ((pclk == 54054)
  1013. || (pclk == 74250)))
  1014. *n = 8192;
  1015. else
  1016. *n = 4096;
  1017. break;
  1018. case 44100:
  1019. *n = 6272;
  1020. break;
  1021. case 48000:
  1022. if ((deep_color == 125) && ((pclk == 54054)
  1023. || (pclk == 74250)))
  1024. *n = 8192;
  1025. else
  1026. *n = 6144;
  1027. break;
  1028. default:
  1029. *n = 0;
  1030. return -EINVAL;
  1031. }
  1032. /* Calculate CTS. See HDMI 1.3a or 1.4a specifications */
  1033. *cts = pclk * (*n / 128) * deep_color / (sample_freq / 10);
  1034. return 0;
  1035. }
  1036. int ti_hdmi_4xxx_wp_audio_enable(struct hdmi_ip_data *ip_data)
  1037. {
  1038. REG_FLD_MOD(hdmi_av_base(ip_data),
  1039. HDMI_CORE_AV_AUD_MODE, true, 0, 0);
  1040. REG_FLD_MOD(hdmi_wp_base(ip_data),
  1041. HDMI_WP_AUDIO_CTRL, true, 31, 31);
  1042. REG_FLD_MOD(hdmi_wp_base(ip_data),
  1043. HDMI_WP_AUDIO_CTRL, true, 30, 30);
  1044. return 0;
  1045. }
  1046. void ti_hdmi_4xxx_wp_audio_disable(struct hdmi_ip_data *ip_data)
  1047. {
  1048. REG_FLD_MOD(hdmi_av_base(ip_data),
  1049. HDMI_CORE_AV_AUD_MODE, false, 0, 0);
  1050. REG_FLD_MOD(hdmi_wp_base(ip_data),
  1051. HDMI_WP_AUDIO_CTRL, false, 31, 31);
  1052. REG_FLD_MOD(hdmi_wp_base(ip_data),
  1053. HDMI_WP_AUDIO_CTRL, false, 30, 30);
  1054. }
  1055. #endif