iwl-core.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Tomas Winkler <tomas.winkler@intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *****************************************************************************/
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <linux/version.h>
  31. #include <net/mac80211.h>
  32. struct iwl_priv; /* FIXME: remove */
  33. #include "iwl-debug.h"
  34. #include "iwl-eeprom.h"
  35. #include "iwl-dev.h" /* FIXME: remove */
  36. #include "iwl-core.h"
  37. #include "iwl-io.h"
  38. #include "iwl-rfkill.h"
  39. #include "iwl-power.h"
  40. MODULE_DESCRIPTION("iwl core");
  41. MODULE_VERSION(IWLWIFI_VERSION);
  42. MODULE_AUTHOR(DRV_COPYRIGHT);
  43. MODULE_LICENSE("GPL");
  44. #define IWL_DECLARE_RATE_INFO(r, s, ip, in, rp, rn, pp, np) \
  45. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  46. IWL_RATE_SISO_##s##M_PLCP, \
  47. IWL_RATE_MIMO2_##s##M_PLCP,\
  48. IWL_RATE_MIMO3_##s##M_PLCP,\
  49. IWL_RATE_##r##M_IEEE, \
  50. IWL_RATE_##ip##M_INDEX, \
  51. IWL_RATE_##in##M_INDEX, \
  52. IWL_RATE_##rp##M_INDEX, \
  53. IWL_RATE_##rn##M_INDEX, \
  54. IWL_RATE_##pp##M_INDEX, \
  55. IWL_RATE_##np##M_INDEX }
  56. /*
  57. * Parameter order:
  58. * rate, ht rate, prev rate, next rate, prev tgg rate, next tgg rate
  59. *
  60. * If there isn't a valid next or previous rate then INV is used which
  61. * maps to IWL_RATE_INVALID
  62. *
  63. */
  64. const struct iwl_rate_info iwl_rates[IWL_RATE_COUNT] = {
  65. IWL_DECLARE_RATE_INFO(1, INV, INV, 2, INV, 2, INV, 2), /* 1mbps */
  66. IWL_DECLARE_RATE_INFO(2, INV, 1, 5, 1, 5, 1, 5), /* 2mbps */
  67. IWL_DECLARE_RATE_INFO(5, INV, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  68. IWL_DECLARE_RATE_INFO(11, INV, 9, 12, 9, 12, 5, 18), /* 11mbps */
  69. IWL_DECLARE_RATE_INFO(6, 6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  70. IWL_DECLARE_RATE_INFO(9, 6, 6, 11, 6, 11, 5, 11), /* 9mbps */
  71. IWL_DECLARE_RATE_INFO(12, 12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  72. IWL_DECLARE_RATE_INFO(18, 18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  73. IWL_DECLARE_RATE_INFO(24, 24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  74. IWL_DECLARE_RATE_INFO(36, 36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  75. IWL_DECLARE_RATE_INFO(48, 48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  76. IWL_DECLARE_RATE_INFO(54, 54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  77. IWL_DECLARE_RATE_INFO(60, 60, 48, INV, 48, INV, 48, INV),/* 60mbps */
  78. /* FIXME:RS: ^^ should be INV (legacy) */
  79. };
  80. EXPORT_SYMBOL(iwl_rates);
  81. const u8 iwl_bcast_addr[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
  82. EXPORT_SYMBOL(iwl_bcast_addr);
  83. /* This function both allocates and initializes hw and priv. */
  84. struct ieee80211_hw *iwl_alloc_all(struct iwl_cfg *cfg,
  85. struct ieee80211_ops *hw_ops)
  86. {
  87. struct iwl_priv *priv;
  88. /* mac80211 allocates memory for this device instance, including
  89. * space for this driver's private structure */
  90. struct ieee80211_hw *hw =
  91. ieee80211_alloc_hw(sizeof(struct iwl_priv), hw_ops);
  92. if (hw == NULL) {
  93. IWL_ERROR("Can not allocate network device\n");
  94. goto out;
  95. }
  96. priv = hw->priv;
  97. priv->hw = hw;
  98. out:
  99. return hw;
  100. }
  101. EXPORT_SYMBOL(iwl_alloc_all);
  102. void iwl_hw_detect(struct iwl_priv *priv)
  103. {
  104. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  105. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  106. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  107. }
  108. EXPORT_SYMBOL(iwl_hw_detect);
  109. /* Tell nic where to find the "keep warm" buffer */
  110. int iwl_kw_init(struct iwl_priv *priv)
  111. {
  112. unsigned long flags;
  113. int ret;
  114. spin_lock_irqsave(&priv->lock, flags);
  115. ret = iwl_grab_nic_access(priv);
  116. if (ret)
  117. goto out;
  118. iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG,
  119. priv->kw.dma_addr >> 4);
  120. iwl_release_nic_access(priv);
  121. out:
  122. spin_unlock_irqrestore(&priv->lock, flags);
  123. return ret;
  124. }
  125. int iwl_kw_alloc(struct iwl_priv *priv)
  126. {
  127. struct pci_dev *dev = priv->pci_dev;
  128. struct iwl_kw *kw = &priv->kw;
  129. kw->size = IWL_KW_SIZE;
  130. kw->v_addr = pci_alloc_consistent(dev, kw->size, &kw->dma_addr);
  131. if (!kw->v_addr)
  132. return -ENOMEM;
  133. return 0;
  134. }
  135. /**
  136. * iwl_kw_free - Free the "keep warm" buffer
  137. */
  138. void iwl_kw_free(struct iwl_priv *priv)
  139. {
  140. struct pci_dev *dev = priv->pci_dev;
  141. struct iwl_kw *kw = &priv->kw;
  142. if (kw->v_addr) {
  143. pci_free_consistent(dev, kw->size, kw->v_addr, kw->dma_addr);
  144. memset(kw, 0, sizeof(*kw));
  145. }
  146. }
  147. int iwl_hw_nic_init(struct iwl_priv *priv)
  148. {
  149. unsigned long flags;
  150. struct iwl_rx_queue *rxq = &priv->rxq;
  151. int ret;
  152. /* nic_init */
  153. spin_lock_irqsave(&priv->lock, flags);
  154. priv->cfg->ops->lib->apm_ops.init(priv);
  155. iwl_write32(priv, CSR_INT_COALESCING, 512 / 32);
  156. spin_unlock_irqrestore(&priv->lock, flags);
  157. ret = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  158. priv->cfg->ops->lib->apm_ops.config(priv);
  159. /* Allocate the RX queue, or reset if it is already allocated */
  160. if (!rxq->bd) {
  161. ret = iwl_rx_queue_alloc(priv);
  162. if (ret) {
  163. IWL_ERROR("Unable to initialize Rx queue\n");
  164. return -ENOMEM;
  165. }
  166. } else
  167. iwl_rx_queue_reset(priv, rxq);
  168. iwl_rx_replenish(priv);
  169. iwl_rx_init(priv, rxq);
  170. spin_lock_irqsave(&priv->lock, flags);
  171. rxq->need_update = 1;
  172. iwl_rx_queue_update_write_ptr(priv, rxq);
  173. spin_unlock_irqrestore(&priv->lock, flags);
  174. /* Allocate and init all Tx and Command queues */
  175. ret = iwl_txq_ctx_reset(priv);
  176. if (ret)
  177. return ret;
  178. set_bit(STATUS_INIT, &priv->status);
  179. return 0;
  180. }
  181. EXPORT_SYMBOL(iwl_hw_nic_init);
  182. /**
  183. * iwlcore_clear_stations_table - Clear the driver's station table
  184. *
  185. * NOTE: This does not clear or otherwise alter the device's station table.
  186. */
  187. void iwlcore_clear_stations_table(struct iwl_priv *priv)
  188. {
  189. unsigned long flags;
  190. spin_lock_irqsave(&priv->sta_lock, flags);
  191. priv->num_stations = 0;
  192. memset(priv->stations, 0, sizeof(priv->stations));
  193. spin_unlock_irqrestore(&priv->sta_lock, flags);
  194. }
  195. EXPORT_SYMBOL(iwlcore_clear_stations_table);
  196. void iwl_reset_qos(struct iwl_priv *priv)
  197. {
  198. u16 cw_min = 15;
  199. u16 cw_max = 1023;
  200. u8 aifs = 2;
  201. u8 is_legacy = 0;
  202. unsigned long flags;
  203. int i;
  204. spin_lock_irqsave(&priv->lock, flags);
  205. priv->qos_data.qos_active = 0;
  206. if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS) {
  207. if (priv->qos_data.qos_enable)
  208. priv->qos_data.qos_active = 1;
  209. if (!(priv->active_rate & 0xfff0)) {
  210. cw_min = 31;
  211. is_legacy = 1;
  212. }
  213. } else if (priv->iw_mode == IEEE80211_IF_TYPE_AP) {
  214. if (priv->qos_data.qos_enable)
  215. priv->qos_data.qos_active = 1;
  216. } else if (!(priv->staging_rxon.flags & RXON_FLG_SHORT_SLOT_MSK)) {
  217. cw_min = 31;
  218. is_legacy = 1;
  219. }
  220. if (priv->qos_data.qos_active)
  221. aifs = 3;
  222. priv->qos_data.def_qos_parm.ac[0].cw_min = cpu_to_le16(cw_min);
  223. priv->qos_data.def_qos_parm.ac[0].cw_max = cpu_to_le16(cw_max);
  224. priv->qos_data.def_qos_parm.ac[0].aifsn = aifs;
  225. priv->qos_data.def_qos_parm.ac[0].edca_txop = 0;
  226. priv->qos_data.def_qos_parm.ac[0].reserved1 = 0;
  227. if (priv->qos_data.qos_active) {
  228. i = 1;
  229. priv->qos_data.def_qos_parm.ac[i].cw_min = cpu_to_le16(cw_min);
  230. priv->qos_data.def_qos_parm.ac[i].cw_max = cpu_to_le16(cw_max);
  231. priv->qos_data.def_qos_parm.ac[i].aifsn = 7;
  232. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  233. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  234. i = 2;
  235. priv->qos_data.def_qos_parm.ac[i].cw_min =
  236. cpu_to_le16((cw_min + 1) / 2 - 1);
  237. priv->qos_data.def_qos_parm.ac[i].cw_max =
  238. cpu_to_le16(cw_max);
  239. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  240. if (is_legacy)
  241. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  242. cpu_to_le16(6016);
  243. else
  244. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  245. cpu_to_le16(3008);
  246. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  247. i = 3;
  248. priv->qos_data.def_qos_parm.ac[i].cw_min =
  249. cpu_to_le16((cw_min + 1) / 4 - 1);
  250. priv->qos_data.def_qos_parm.ac[i].cw_max =
  251. cpu_to_le16((cw_max + 1) / 2 - 1);
  252. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  253. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  254. if (is_legacy)
  255. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  256. cpu_to_le16(3264);
  257. else
  258. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  259. cpu_to_le16(1504);
  260. } else {
  261. for (i = 1; i < 4; i++) {
  262. priv->qos_data.def_qos_parm.ac[i].cw_min =
  263. cpu_to_le16(cw_min);
  264. priv->qos_data.def_qos_parm.ac[i].cw_max =
  265. cpu_to_le16(cw_max);
  266. priv->qos_data.def_qos_parm.ac[i].aifsn = aifs;
  267. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  268. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  269. }
  270. }
  271. IWL_DEBUG_QOS("set QoS to default \n");
  272. spin_unlock_irqrestore(&priv->lock, flags);
  273. }
  274. EXPORT_SYMBOL(iwl_reset_qos);
  275. #ifdef CONFIG_IWL4965_HT
  276. #define MAX_BIT_RATE_40_MHZ 0x96; /* 150 Mbps */
  277. #define MAX_BIT_RATE_20_MHZ 0x48; /* 72 Mbps */
  278. static void iwlcore_init_ht_hw_capab(const struct iwl_priv *priv,
  279. struct ieee80211_ht_info *ht_info,
  280. enum ieee80211_band band)
  281. {
  282. u16 max_bit_rate = 0;
  283. u8 rx_chains_num = priv->hw_params.rx_chains_num;
  284. u8 tx_chains_num = priv->hw_params.tx_chains_num;
  285. ht_info->cap = 0;
  286. memset(ht_info->supp_mcs_set, 0, 16);
  287. ht_info->ht_supported = 1;
  288. ht_info->cap |= (u16)IEEE80211_HT_CAP_GRN_FLD;
  289. ht_info->cap |= (u16)IEEE80211_HT_CAP_SGI_20;
  290. ht_info->cap |= (u16)(IEEE80211_HT_CAP_MIMO_PS &
  291. (IWL_MIMO_PS_NONE << 2));
  292. max_bit_rate = MAX_BIT_RATE_20_MHZ;
  293. if (priv->hw_params.fat_channel & BIT(band)) {
  294. ht_info->cap |= (u16)IEEE80211_HT_CAP_SUP_WIDTH;
  295. ht_info->cap |= (u16)IEEE80211_HT_CAP_SGI_40;
  296. ht_info->supp_mcs_set[4] = 0x01;
  297. max_bit_rate = MAX_BIT_RATE_40_MHZ;
  298. }
  299. if (priv->cfg->mod_params->amsdu_size_8K)
  300. ht_info->cap |= (u16)IEEE80211_HT_CAP_MAX_AMSDU;
  301. ht_info->ampdu_factor = CFG_HT_RX_AMPDU_FACTOR_DEF;
  302. ht_info->ampdu_density = CFG_HT_MPDU_DENSITY_DEF;
  303. ht_info->supp_mcs_set[0] = 0xFF;
  304. if (rx_chains_num >= 2)
  305. ht_info->supp_mcs_set[1] = 0xFF;
  306. if (rx_chains_num >= 3)
  307. ht_info->supp_mcs_set[2] = 0xFF;
  308. /* Highest supported Rx data rate */
  309. max_bit_rate *= rx_chains_num;
  310. ht_info->supp_mcs_set[10] = (u8)(max_bit_rate & 0x00FF);
  311. ht_info->supp_mcs_set[11] = (u8)((max_bit_rate & 0xFF00) >> 8);
  312. /* Tx MCS capabilities */
  313. ht_info->supp_mcs_set[12] = IEEE80211_HT_CAP_MCS_TX_DEFINED;
  314. if (tx_chains_num != rx_chains_num) {
  315. ht_info->supp_mcs_set[12] |= IEEE80211_HT_CAP_MCS_TX_RX_DIFF;
  316. ht_info->supp_mcs_set[12] |= ((tx_chains_num - 1) << 2);
  317. }
  318. }
  319. #else
  320. static inline void iwlcore_init_ht_hw_capab(const struct iwl_priv *priv,
  321. struct ieee80211_ht_info *ht_info,
  322. enum ieee80211_band band)
  323. {
  324. }
  325. #endif /* CONFIG_IWL4965_HT */
  326. static void iwlcore_init_hw_rates(struct iwl_priv *priv,
  327. struct ieee80211_rate *rates)
  328. {
  329. int i;
  330. for (i = 0; i < IWL_RATE_COUNT; i++) {
  331. rates[i].bitrate = iwl_rates[i].ieee * 5;
  332. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  333. rates[i].hw_value_short = i;
  334. rates[i].flags = 0;
  335. if ((i > IWL_LAST_OFDM_RATE) || (i < IWL_FIRST_OFDM_RATE)) {
  336. /*
  337. * If CCK != 1M then set short preamble rate flag.
  338. */
  339. rates[i].flags |=
  340. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  341. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  342. }
  343. }
  344. }
  345. /**
  346. * iwlcore_init_geos - Initialize mac80211's geo/channel info based from eeprom
  347. */
  348. static int iwlcore_init_geos(struct iwl_priv *priv)
  349. {
  350. struct iwl_channel_info *ch;
  351. struct ieee80211_supported_band *sband;
  352. struct ieee80211_channel *channels;
  353. struct ieee80211_channel *geo_ch;
  354. struct ieee80211_rate *rates;
  355. int i = 0;
  356. if (priv->bands[IEEE80211_BAND_2GHZ].n_bitrates ||
  357. priv->bands[IEEE80211_BAND_5GHZ].n_bitrates) {
  358. IWL_DEBUG_INFO("Geography modes already initialized.\n");
  359. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  360. return 0;
  361. }
  362. channels = kzalloc(sizeof(struct ieee80211_channel) *
  363. priv->channel_count, GFP_KERNEL);
  364. if (!channels)
  365. return -ENOMEM;
  366. rates = kzalloc((sizeof(struct ieee80211_rate) * (IWL_RATE_COUNT + 1)),
  367. GFP_KERNEL);
  368. if (!rates) {
  369. kfree(channels);
  370. return -ENOMEM;
  371. }
  372. /* 5.2GHz channels start after the 2.4GHz channels */
  373. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  374. sband->channels = &channels[ARRAY_SIZE(iwl_eeprom_band_1)];
  375. /* just OFDM */
  376. sband->bitrates = &rates[IWL_FIRST_OFDM_RATE];
  377. sband->n_bitrates = IWL_RATE_COUNT - IWL_FIRST_OFDM_RATE;
  378. iwlcore_init_ht_hw_capab(priv, &sband->ht_info, IEEE80211_BAND_5GHZ);
  379. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  380. sband->channels = channels;
  381. /* OFDM & CCK */
  382. sband->bitrates = rates;
  383. sband->n_bitrates = IWL_RATE_COUNT;
  384. iwlcore_init_ht_hw_capab(priv, &sband->ht_info, IEEE80211_BAND_2GHZ);
  385. priv->ieee_channels = channels;
  386. priv->ieee_rates = rates;
  387. iwlcore_init_hw_rates(priv, rates);
  388. for (i = 0; i < priv->channel_count; i++) {
  389. ch = &priv->channel_info[i];
  390. /* FIXME: might be removed if scan is OK */
  391. if (!is_channel_valid(ch))
  392. continue;
  393. if (is_channel_a_band(ch))
  394. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  395. else
  396. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  397. geo_ch = &sband->channels[sband->n_channels++];
  398. geo_ch->center_freq =
  399. ieee80211_channel_to_frequency(ch->channel);
  400. geo_ch->max_power = ch->max_power_avg;
  401. geo_ch->max_antenna_gain = 0xff;
  402. geo_ch->hw_value = ch->channel;
  403. if (is_channel_valid(ch)) {
  404. if (!(ch->flags & EEPROM_CHANNEL_IBSS))
  405. geo_ch->flags |= IEEE80211_CHAN_NO_IBSS;
  406. if (!(ch->flags & EEPROM_CHANNEL_ACTIVE))
  407. geo_ch->flags |= IEEE80211_CHAN_PASSIVE_SCAN;
  408. if (ch->flags & EEPROM_CHANNEL_RADAR)
  409. geo_ch->flags |= IEEE80211_CHAN_RADAR;
  410. if (ch->max_power_avg > priv->max_channel_txpower_limit)
  411. priv->max_channel_txpower_limit =
  412. ch->max_power_avg;
  413. } else {
  414. geo_ch->flags |= IEEE80211_CHAN_DISABLED;
  415. }
  416. /* Save flags for reg domain usage */
  417. geo_ch->orig_flags = geo_ch->flags;
  418. IWL_DEBUG_INFO("Channel %d Freq=%d[%sGHz] %s flag=0%X\n",
  419. ch->channel, geo_ch->center_freq,
  420. is_channel_a_band(ch) ? "5.2" : "2.4",
  421. geo_ch->flags & IEEE80211_CHAN_DISABLED ?
  422. "restricted" : "valid",
  423. geo_ch->flags);
  424. }
  425. if ((priv->bands[IEEE80211_BAND_5GHZ].n_channels == 0) &&
  426. priv->cfg->sku & IWL_SKU_A) {
  427. printk(KERN_INFO DRV_NAME
  428. ": Incorrectly detected BG card as ABG. Please send "
  429. "your PCI ID 0x%04X:0x%04X to maintainer.\n",
  430. priv->pci_dev->device, priv->pci_dev->subsystem_device);
  431. priv->cfg->sku &= ~IWL_SKU_A;
  432. }
  433. printk(KERN_INFO DRV_NAME
  434. ": Tunable channels: %d 802.11bg, %d 802.11a channels\n",
  435. priv->bands[IEEE80211_BAND_2GHZ].n_channels,
  436. priv->bands[IEEE80211_BAND_5GHZ].n_channels);
  437. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  438. return 0;
  439. }
  440. /*
  441. * iwlcore_free_geos - undo allocations in iwlcore_init_geos
  442. */
  443. static void iwlcore_free_geos(struct iwl_priv *priv)
  444. {
  445. kfree(priv->ieee_channels);
  446. kfree(priv->ieee_rates);
  447. clear_bit(STATUS_GEO_CONFIGURED, &priv->status);
  448. }
  449. #ifdef CONFIG_IWL4965_HT
  450. static u8 is_single_rx_stream(struct iwl_priv *priv)
  451. {
  452. return !priv->current_ht_config.is_ht ||
  453. ((priv->current_ht_config.supp_mcs_set[1] == 0) &&
  454. (priv->current_ht_config.supp_mcs_set[2] == 0)) ||
  455. priv->ps_mode == IWL_MIMO_PS_STATIC;
  456. }
  457. static u8 iwl_is_channel_extension(struct iwl_priv *priv,
  458. enum ieee80211_band band,
  459. u16 channel, u8 extension_chan_offset)
  460. {
  461. const struct iwl_channel_info *ch_info;
  462. ch_info = iwl_get_channel_info(priv, band, channel);
  463. if (!is_channel_valid(ch_info))
  464. return 0;
  465. if (extension_chan_offset == IWL_EXT_CHANNEL_OFFSET_NONE)
  466. return 0;
  467. if ((ch_info->fat_extension_channel == extension_chan_offset) ||
  468. (ch_info->fat_extension_channel == HT_IE_EXT_CHANNEL_MAX))
  469. return 1;
  470. return 0;
  471. }
  472. u8 iwl_is_fat_tx_allowed(struct iwl_priv *priv,
  473. struct ieee80211_ht_info *sta_ht_inf)
  474. {
  475. struct iwl_ht_info *iwl_ht_conf = &priv->current_ht_config;
  476. if ((!iwl_ht_conf->is_ht) ||
  477. (iwl_ht_conf->supported_chan_width != IWL_CHANNEL_WIDTH_40MHZ) ||
  478. (iwl_ht_conf->extension_chan_offset == IWL_EXT_CHANNEL_OFFSET_NONE))
  479. return 0;
  480. if (sta_ht_inf) {
  481. if ((!sta_ht_inf->ht_supported) ||
  482. (!(sta_ht_inf->cap & IEEE80211_HT_CAP_SUP_WIDTH)))
  483. return 0;
  484. }
  485. return iwl_is_channel_extension(priv, priv->band,
  486. iwl_ht_conf->control_channel,
  487. iwl_ht_conf->extension_chan_offset);
  488. }
  489. EXPORT_SYMBOL(iwl_is_fat_tx_allowed);
  490. void iwl_set_rxon_ht(struct iwl_priv *priv, struct iwl_ht_info *ht_info)
  491. {
  492. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  493. u32 val;
  494. if (!ht_info->is_ht)
  495. return;
  496. /* Set up channel bandwidth: 20 MHz only, or 20/40 mixed if fat ok */
  497. if (iwl_is_fat_tx_allowed(priv, NULL))
  498. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED_MSK;
  499. else
  500. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED_MSK |
  501. RXON_FLG_CHANNEL_MODE_PURE_40_MSK);
  502. if (le16_to_cpu(rxon->channel) != ht_info->control_channel) {
  503. IWL_DEBUG_ASSOC("control diff than current %d %d\n",
  504. le16_to_cpu(rxon->channel),
  505. ht_info->control_channel);
  506. rxon->channel = cpu_to_le16(ht_info->control_channel);
  507. return;
  508. }
  509. /* Note: control channel is opposite of extension channel */
  510. switch (ht_info->extension_chan_offset) {
  511. case IWL_EXT_CHANNEL_OFFSET_ABOVE:
  512. rxon->flags &= ~(RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  513. break;
  514. case IWL_EXT_CHANNEL_OFFSET_BELOW:
  515. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  516. break;
  517. case IWL_EXT_CHANNEL_OFFSET_NONE:
  518. default:
  519. rxon->flags &= ~RXON_FLG_CHANNEL_MODE_MIXED_MSK;
  520. break;
  521. }
  522. val = ht_info->ht_protection;
  523. rxon->flags |= cpu_to_le32(val << RXON_FLG_HT_OPERATING_MODE_POS);
  524. iwl_set_rxon_chain(priv);
  525. IWL_DEBUG_ASSOC("supported HT rate 0x%X 0x%X 0x%X "
  526. "rxon flags 0x%X operation mode :0x%X "
  527. "extension channel offset 0x%x "
  528. "control chan %d\n",
  529. ht_info->supp_mcs_set[0],
  530. ht_info->supp_mcs_set[1],
  531. ht_info->supp_mcs_set[2],
  532. le32_to_cpu(rxon->flags), ht_info->ht_protection,
  533. ht_info->extension_chan_offset,
  534. ht_info->control_channel);
  535. return;
  536. }
  537. EXPORT_SYMBOL(iwl_set_rxon_ht);
  538. #else
  539. static inline u8 is_single_rx_stream(struct iwl_priv *priv)
  540. {
  541. return 1;
  542. }
  543. #endif /*CONFIG_IWL4965_HT */
  544. /*
  545. * Determine how many receiver/antenna chains to use.
  546. * More provides better reception via diversity. Fewer saves power.
  547. * MIMO (dual stream) requires at least 2, but works better with 3.
  548. * This does not determine *which* chains to use, just how many.
  549. */
  550. static int iwlcore_get_rx_chain_counter(struct iwl_priv *priv,
  551. u8 *idle_state, u8 *rx_state)
  552. {
  553. u8 is_single = is_single_rx_stream(priv);
  554. u8 is_cam = test_bit(STATUS_POWER_PMI, &priv->status) ? 0 : 1;
  555. /* # of Rx chains to use when expecting MIMO. */
  556. if (is_single || (!is_cam && (priv->ps_mode == IWL_MIMO_PS_STATIC)))
  557. *rx_state = 2;
  558. else
  559. *rx_state = 3;
  560. /* # Rx chains when idling and maybe trying to save power */
  561. switch (priv->ps_mode) {
  562. case IWL_MIMO_PS_STATIC:
  563. case IWL_MIMO_PS_DYNAMIC:
  564. *idle_state = (is_cam) ? 2 : 1;
  565. break;
  566. case IWL_MIMO_PS_NONE:
  567. *idle_state = (is_cam) ? *rx_state : 1;
  568. break;
  569. default:
  570. *idle_state = 1;
  571. break;
  572. }
  573. return 0;
  574. }
  575. /**
  576. * iwl_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
  577. *
  578. * Selects how many and which Rx receivers/antennas/chains to use.
  579. * This should not be used for scan command ... it puts data in wrong place.
  580. */
  581. void iwl_set_rxon_chain(struct iwl_priv *priv)
  582. {
  583. u8 is_single = is_single_rx_stream(priv);
  584. u8 idle_state, rx_state;
  585. priv->staging_rxon.rx_chain = 0;
  586. rx_state = idle_state = 3;
  587. /* Tell uCode which antennas are actually connected.
  588. * Before first association, we assume all antennas are connected.
  589. * Just after first association, iwl_chain_noise_calibration()
  590. * checks which antennas actually *are* connected. */
  591. priv->staging_rxon.rx_chain |=
  592. cpu_to_le16(priv->hw_params.valid_rx_ant <<
  593. RXON_RX_CHAIN_VALID_POS);
  594. /* How many receivers should we use? */
  595. iwlcore_get_rx_chain_counter(priv, &idle_state, &rx_state);
  596. priv->staging_rxon.rx_chain |=
  597. cpu_to_le16(rx_state << RXON_RX_CHAIN_MIMO_CNT_POS);
  598. priv->staging_rxon.rx_chain |=
  599. cpu_to_le16(idle_state << RXON_RX_CHAIN_CNT_POS);
  600. if (!is_single && (rx_state >= 2) &&
  601. !test_bit(STATUS_POWER_PMI, &priv->status))
  602. priv->staging_rxon.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
  603. else
  604. priv->staging_rxon.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
  605. IWL_DEBUG_ASSOC("rx chain %X\n", priv->staging_rxon.rx_chain);
  606. }
  607. EXPORT_SYMBOL(iwl_set_rxon_chain);
  608. /**
  609. * iwlcore_set_rxon_channel - Set the phymode and channel values in staging RXON
  610. * @phymode: MODE_IEEE80211A sets to 5.2GHz; all else set to 2.4GHz
  611. * @channel: Any channel valid for the requested phymode
  612. * In addition to setting the staging RXON, priv->phymode is also set.
  613. *
  614. * NOTE: Does not commit to the hardware; it sets appropriate bit fields
  615. * in the staging RXON flag structure based on the phymode
  616. */
  617. int iwl_set_rxon_channel(struct iwl_priv *priv,
  618. enum ieee80211_band band,
  619. u16 channel)
  620. {
  621. if (!iwl_get_channel_info(priv, band, channel)) {
  622. IWL_DEBUG_INFO("Could not set channel to %d [%d]\n",
  623. channel, band);
  624. return -EINVAL;
  625. }
  626. if ((le16_to_cpu(priv->staging_rxon.channel) == channel) &&
  627. (priv->band == band))
  628. return 0;
  629. priv->staging_rxon.channel = cpu_to_le16(channel);
  630. if (band == IEEE80211_BAND_5GHZ)
  631. priv->staging_rxon.flags &= ~RXON_FLG_BAND_24G_MSK;
  632. else
  633. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  634. priv->band = band;
  635. IWL_DEBUG_INFO("Staging channel set to %d [%d]\n", channel, band);
  636. return 0;
  637. }
  638. EXPORT_SYMBOL(iwl_set_rxon_channel);
  639. int iwl_setup_mac(struct iwl_priv *priv)
  640. {
  641. int ret;
  642. struct ieee80211_hw *hw = priv->hw;
  643. hw->rate_control_algorithm = "iwl-4965-rs";
  644. /* Tell mac80211 our characteristics */
  645. hw->flags = IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE |
  646. IEEE80211_HW_SIGNAL_DBM |
  647. IEEE80211_HW_NOISE_DBM;
  648. /* Default value; 4 EDCA QOS priorities */
  649. hw->queues = 4;
  650. #ifdef CONFIG_IWL4965_HT
  651. /* Enhanced value; more queues, to support 11n aggregation */
  652. hw->ampdu_queues = 12;
  653. #endif /* CONFIG_IWL4965_HT */
  654. hw->conf.beacon_int = 100;
  655. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  656. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  657. &priv->bands[IEEE80211_BAND_2GHZ];
  658. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  659. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  660. &priv->bands[IEEE80211_BAND_5GHZ];
  661. ret = ieee80211_register_hw(priv->hw);
  662. if (ret) {
  663. IWL_ERROR("Failed to register hw (error %d)\n", ret);
  664. return ret;
  665. }
  666. priv->mac80211_registered = 1;
  667. return 0;
  668. }
  669. EXPORT_SYMBOL(iwl_setup_mac);
  670. int iwl_init_drv(struct iwl_priv *priv)
  671. {
  672. int ret;
  673. int i;
  674. priv->retry_rate = 1;
  675. priv->ibss_beacon = NULL;
  676. spin_lock_init(&priv->lock);
  677. spin_lock_init(&priv->power_data.lock);
  678. spin_lock_init(&priv->sta_lock);
  679. spin_lock_init(&priv->hcmd_lock);
  680. spin_lock_init(&priv->lq_mngr.lock);
  681. for (i = 0; i < IWL_IBSS_MAC_HASH_SIZE; i++)
  682. INIT_LIST_HEAD(&priv->ibss_mac_hash[i]);
  683. INIT_LIST_HEAD(&priv->free_frames);
  684. mutex_init(&priv->mutex);
  685. /* Clear the driver's (not device's) station table */
  686. iwlcore_clear_stations_table(priv);
  687. priv->data_retry_limit = -1;
  688. priv->ieee_channels = NULL;
  689. priv->ieee_rates = NULL;
  690. priv->band = IEEE80211_BAND_2GHZ;
  691. priv->iw_mode = IEEE80211_IF_TYPE_STA;
  692. priv->use_ant_b_for_management_frame = 1; /* start with ant B */
  693. priv->ps_mode = IWL_MIMO_PS_NONE;
  694. /* Choose which receivers/antennas to use */
  695. iwl_set_rxon_chain(priv);
  696. if (priv->cfg->mod_params->enable_qos)
  697. priv->qos_data.qos_enable = 1;
  698. iwl_reset_qos(priv);
  699. priv->qos_data.qos_active = 0;
  700. priv->qos_data.qos_cap.val = 0;
  701. iwl_set_rxon_channel(priv, IEEE80211_BAND_2GHZ, 6);
  702. priv->rates_mask = IWL_RATES_MASK;
  703. /* If power management is turned on, default to AC mode */
  704. priv->power_mode = IWL_POWER_AC;
  705. priv->user_txpower_limit = IWL_DEFAULT_TX_POWER;
  706. ret = iwl_init_channel_map(priv);
  707. if (ret) {
  708. IWL_ERROR("initializing regulatory failed: %d\n", ret);
  709. goto err;
  710. }
  711. ret = iwlcore_init_geos(priv);
  712. if (ret) {
  713. IWL_ERROR("initializing geos failed: %d\n", ret);
  714. goto err_free_channel_map;
  715. }
  716. return 0;
  717. err_free_channel_map:
  718. iwl_free_channel_map(priv);
  719. err:
  720. return ret;
  721. }
  722. EXPORT_SYMBOL(iwl_init_drv);
  723. void iwl_free_calib_results(struct iwl_priv *priv)
  724. {
  725. kfree(priv->calib_results.lo_res);
  726. priv->calib_results.lo_res = NULL;
  727. priv->calib_results.lo_res_len = 0;
  728. kfree(priv->calib_results.tx_iq_res);
  729. priv->calib_results.tx_iq_res = NULL;
  730. priv->calib_results.tx_iq_res_len = 0;
  731. kfree(priv->calib_results.tx_iq_perd_res);
  732. priv->calib_results.tx_iq_perd_res = NULL;
  733. priv->calib_results.tx_iq_perd_res_len = 0;
  734. }
  735. EXPORT_SYMBOL(iwl_free_calib_results);
  736. void iwl_uninit_drv(struct iwl_priv *priv)
  737. {
  738. iwl_free_calib_results(priv);
  739. iwlcore_free_geos(priv);
  740. iwl_free_channel_map(priv);
  741. }
  742. EXPORT_SYMBOL(iwl_uninit_drv);
  743. /* Low level driver call this function to update iwlcore with
  744. * driver status.
  745. */
  746. int iwlcore_low_level_notify(struct iwl_priv *priv,
  747. enum iwlcore_card_notify notify)
  748. {
  749. int ret;
  750. switch (notify) {
  751. case IWLCORE_INIT_EVT:
  752. ret = iwl_rfkill_init(priv);
  753. if (ret)
  754. IWL_ERROR("Unable to initialize RFKILL system. "
  755. "Ignoring error: %d\n", ret);
  756. iwl_power_initialize(priv);
  757. break;
  758. case IWLCORE_START_EVT:
  759. iwl_power_update_mode(priv, 1);
  760. break;
  761. case IWLCORE_STOP_EVT:
  762. break;
  763. case IWLCORE_REMOVE_EVT:
  764. iwl_rfkill_unregister(priv);
  765. break;
  766. }
  767. return 0;
  768. }
  769. EXPORT_SYMBOL(iwlcore_low_level_notify);
  770. int iwl_send_statistics_request(struct iwl_priv *priv, u8 flags)
  771. {
  772. u32 stat_flags = 0;
  773. struct iwl_host_cmd cmd = {
  774. .id = REPLY_STATISTICS_CMD,
  775. .meta.flags = flags,
  776. .len = sizeof(stat_flags),
  777. .data = (u8 *) &stat_flags,
  778. };
  779. return iwl_send_cmd(priv, &cmd);
  780. }
  781. EXPORT_SYMBOL(iwl_send_statistics_request);
  782. /**
  783. * iwl_verify_inst_sparse - verify runtime uCode image in card vs. host,
  784. * using sample data 100 bytes apart. If these sample points are good,
  785. * it's a pretty good bet that everything between them is good, too.
  786. */
  787. static int iwlcore_verify_inst_sparse(struct iwl_priv *priv, __le32 *image, u32 len)
  788. {
  789. u32 val;
  790. int ret = 0;
  791. u32 errcnt = 0;
  792. u32 i;
  793. IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
  794. ret = iwl_grab_nic_access(priv);
  795. if (ret)
  796. return ret;
  797. for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
  798. /* read data comes through single port, auto-incr addr */
  799. /* NOTE: Use the debugless read so we don't flood kernel log
  800. * if IWL_DL_IO is set */
  801. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  802. i + RTC_INST_LOWER_BOUND);
  803. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  804. if (val != le32_to_cpu(*image)) {
  805. ret = -EIO;
  806. errcnt++;
  807. if (errcnt >= 3)
  808. break;
  809. }
  810. }
  811. iwl_release_nic_access(priv);
  812. return ret;
  813. }
  814. /**
  815. * iwlcore_verify_inst_full - verify runtime uCode image in card vs. host,
  816. * looking at all data.
  817. */
  818. static int iwl_verify_inst_full(struct iwl_priv *priv, __le32 *image,
  819. u32 len)
  820. {
  821. u32 val;
  822. u32 save_len = len;
  823. int ret = 0;
  824. u32 errcnt;
  825. IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
  826. ret = iwl_grab_nic_access(priv);
  827. if (ret)
  828. return ret;
  829. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, RTC_INST_LOWER_BOUND);
  830. errcnt = 0;
  831. for (; len > 0; len -= sizeof(u32), image++) {
  832. /* read data comes through single port, auto-incr addr */
  833. /* NOTE: Use the debugless read so we don't flood kernel log
  834. * if IWL_DL_IO is set */
  835. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  836. if (val != le32_to_cpu(*image)) {
  837. IWL_ERROR("uCode INST section is invalid at "
  838. "offset 0x%x, is 0x%x, s/b 0x%x\n",
  839. save_len - len, val, le32_to_cpu(*image));
  840. ret = -EIO;
  841. errcnt++;
  842. if (errcnt >= 20)
  843. break;
  844. }
  845. }
  846. iwl_release_nic_access(priv);
  847. if (!errcnt)
  848. IWL_DEBUG_INFO
  849. ("ucode image in INSTRUCTION memory is good\n");
  850. return ret;
  851. }
  852. /**
  853. * iwl_verify_ucode - determine which instruction image is in SRAM,
  854. * and verify its contents
  855. */
  856. int iwl_verify_ucode(struct iwl_priv *priv)
  857. {
  858. __le32 *image;
  859. u32 len;
  860. int ret;
  861. /* Try bootstrap */
  862. image = (__le32 *)priv->ucode_boot.v_addr;
  863. len = priv->ucode_boot.len;
  864. ret = iwlcore_verify_inst_sparse(priv, image, len);
  865. if (!ret) {
  866. IWL_DEBUG_INFO("Bootstrap uCode is good in inst SRAM\n");
  867. return 0;
  868. }
  869. /* Try initialize */
  870. image = (__le32 *)priv->ucode_init.v_addr;
  871. len = priv->ucode_init.len;
  872. ret = iwlcore_verify_inst_sparse(priv, image, len);
  873. if (!ret) {
  874. IWL_DEBUG_INFO("Initialize uCode is good in inst SRAM\n");
  875. return 0;
  876. }
  877. /* Try runtime/protocol */
  878. image = (__le32 *)priv->ucode_code.v_addr;
  879. len = priv->ucode_code.len;
  880. ret = iwlcore_verify_inst_sparse(priv, image, len);
  881. if (!ret) {
  882. IWL_DEBUG_INFO("Runtime uCode is good in inst SRAM\n");
  883. return 0;
  884. }
  885. IWL_ERROR("NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
  886. /* Since nothing seems to match, show first several data entries in
  887. * instruction SRAM, so maybe visual inspection will give a clue.
  888. * Selection of bootstrap image (vs. other images) is arbitrary. */
  889. image = (__le32 *)priv->ucode_boot.v_addr;
  890. len = priv->ucode_boot.len;
  891. ret = iwl_verify_inst_full(priv, image, len);
  892. return ret;
  893. }
  894. EXPORT_SYMBOL(iwl_verify_ucode);
  895. static const char *desc_lookup(int i)
  896. {
  897. switch (i) {
  898. case 1:
  899. return "FAIL";
  900. case 2:
  901. return "BAD_PARAM";
  902. case 3:
  903. return "BAD_CHECKSUM";
  904. case 4:
  905. return "NMI_INTERRUPT";
  906. case 5:
  907. return "SYSASSERT";
  908. case 6:
  909. return "FATAL_ERROR";
  910. }
  911. return "UNKNOWN";
  912. }
  913. #define ERROR_START_OFFSET (1 * sizeof(u32))
  914. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  915. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  916. {
  917. u32 data2, line;
  918. u32 desc, time, count, base, data1;
  919. u32 blink1, blink2, ilink1, ilink2;
  920. int ret;
  921. if (priv->ucode_type == UCODE_INIT)
  922. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  923. else
  924. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  925. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  926. IWL_ERROR("Not valid error log pointer 0x%08X\n", base);
  927. return;
  928. }
  929. ret = iwl_grab_nic_access(priv);
  930. if (ret) {
  931. IWL_WARNING("Can not read from adapter at this time.\n");
  932. return;
  933. }
  934. count = iwl_read_targ_mem(priv, base);
  935. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  936. IWL_ERROR("Start IWL Error Log Dump:\n");
  937. IWL_ERROR("Status: 0x%08lX, count: %d\n", priv->status, count);
  938. }
  939. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  940. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  941. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  942. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  943. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  944. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  945. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  946. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  947. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  948. IWL_ERROR("Desc Time "
  949. "data1 data2 line\n");
  950. IWL_ERROR("%-13s (#%d) %010u 0x%08X 0x%08X %u\n",
  951. desc_lookup(desc), desc, time, data1, data2, line);
  952. IWL_ERROR("blink1 blink2 ilink1 ilink2\n");
  953. IWL_ERROR("0x%05X 0x%05X 0x%05X 0x%05X\n", blink1, blink2,
  954. ilink1, ilink2);
  955. iwl_release_nic_access(priv);
  956. }
  957. EXPORT_SYMBOL(iwl_dump_nic_error_log);
  958. #define EVENT_START_OFFSET (4 * sizeof(u32))
  959. /**
  960. * iwl_print_event_log - Dump error event log to syslog
  961. *
  962. * NOTE: Must be called with iwl4965_grab_nic_access() already obtained!
  963. */
  964. void iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  965. u32 num_events, u32 mode)
  966. {
  967. u32 i;
  968. u32 base; /* SRAM byte address of event log header */
  969. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  970. u32 ptr; /* SRAM byte address of log data */
  971. u32 ev, time, data; /* event log data */
  972. if (num_events == 0)
  973. return;
  974. if (priv->ucode_type == UCODE_INIT)
  975. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  976. else
  977. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  978. if (mode == 0)
  979. event_size = 2 * sizeof(u32);
  980. else
  981. event_size = 3 * sizeof(u32);
  982. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  983. /* "time" is actually "data" for mode 0 (no timestamp).
  984. * place event id # at far right for easier visual parsing. */
  985. for (i = 0; i < num_events; i++) {
  986. ev = iwl_read_targ_mem(priv, ptr);
  987. ptr += sizeof(u32);
  988. time = iwl_read_targ_mem(priv, ptr);
  989. ptr += sizeof(u32);
  990. if (mode == 0)
  991. IWL_ERROR("0x%08x\t%04u\n", time, ev); /* data, ev */
  992. else {
  993. data = iwl_read_targ_mem(priv, ptr);
  994. ptr += sizeof(u32);
  995. IWL_ERROR("%010u\t0x%08x\t%04u\n", time, data, ev);
  996. }
  997. }
  998. }
  999. EXPORT_SYMBOL(iwl_print_event_log);
  1000. void iwl_dump_nic_event_log(struct iwl_priv *priv)
  1001. {
  1002. int ret;
  1003. u32 base; /* SRAM byte address of event log header */
  1004. u32 capacity; /* event log capacity in # entries */
  1005. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  1006. u32 num_wraps; /* # times uCode wrapped to top of log */
  1007. u32 next_entry; /* index of next entry to be written by uCode */
  1008. u32 size; /* # entries that we'll print */
  1009. if (priv->ucode_type == UCODE_INIT)
  1010. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1011. else
  1012. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1013. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1014. IWL_ERROR("Invalid event log pointer 0x%08X\n", base);
  1015. return;
  1016. }
  1017. ret = iwl_grab_nic_access(priv);
  1018. if (ret) {
  1019. IWL_WARNING("Can not read from adapter at this time.\n");
  1020. return;
  1021. }
  1022. /* event log header */
  1023. capacity = iwl_read_targ_mem(priv, base);
  1024. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  1025. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  1026. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  1027. size = num_wraps ? capacity : next_entry;
  1028. /* bail out if nothing in log */
  1029. if (size == 0) {
  1030. IWL_ERROR("Start IWL Event Log Dump: nothing in log\n");
  1031. iwl_release_nic_access(priv);
  1032. return;
  1033. }
  1034. IWL_ERROR("Start IWL Event Log Dump: display count %d, wraps %d\n",
  1035. size, num_wraps);
  1036. /* if uCode has wrapped back to top of log, start at the oldest entry,
  1037. * i.e the next one that uCode would fill. */
  1038. if (num_wraps)
  1039. iwl_print_event_log(priv, next_entry,
  1040. capacity - next_entry, mode);
  1041. /* (then/else) start at top of log */
  1042. iwl_print_event_log(priv, 0, next_entry, mode);
  1043. iwl_release_nic_access(priv);
  1044. }
  1045. EXPORT_SYMBOL(iwl_dump_nic_event_log);