intel_mid_dma.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468
  1. /*
  2. * intel_mid_dma.c - Intel Langwell DMA Drivers
  3. *
  4. * Copyright (C) 2008-10 Intel Corp
  5. * Author: Vinod Koul <vinod.koul@intel.com>
  6. * The driver design is based on dw_dmac driver
  7. * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; version 2 of the License.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along
  19. * with this program; if not, write to the Free Software Foundation, Inc.,
  20. * 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA.
  21. *
  22. * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
  23. *
  24. *
  25. */
  26. #include <linux/pci.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/pm_runtime.h>
  29. #include <linux/intel_mid_dma.h>
  30. #include <linux/module.h>
  31. #define MAX_CHAN 4 /*max ch across controllers*/
  32. #include "intel_mid_dma_regs.h"
  33. #define INTEL_MID_DMAC1_ID 0x0814
  34. #define INTEL_MID_DMAC2_ID 0x0813
  35. #define INTEL_MID_GP_DMAC2_ID 0x0827
  36. #define INTEL_MFLD_DMAC1_ID 0x0830
  37. #define LNW_PERIPHRAL_MASK_BASE 0xFFAE8008
  38. #define LNW_PERIPHRAL_MASK_SIZE 0x10
  39. #define LNW_PERIPHRAL_STATUS 0x0
  40. #define LNW_PERIPHRAL_MASK 0x8
  41. struct intel_mid_dma_probe_info {
  42. u8 max_chan;
  43. u8 ch_base;
  44. u16 block_size;
  45. u32 pimr_mask;
  46. };
  47. #define INFO(_max_chan, _ch_base, _block_size, _pimr_mask) \
  48. ((kernel_ulong_t)&(struct intel_mid_dma_probe_info) { \
  49. .max_chan = (_max_chan), \
  50. .ch_base = (_ch_base), \
  51. .block_size = (_block_size), \
  52. .pimr_mask = (_pimr_mask), \
  53. })
  54. /*****************************************************************************
  55. Utility Functions*/
  56. /**
  57. * get_ch_index - convert status to channel
  58. * @status: status mask
  59. * @base: dma ch base value
  60. *
  61. * Modify the status mask and return the channel index needing
  62. * attention (or -1 if neither)
  63. */
  64. static int get_ch_index(int *status, unsigned int base)
  65. {
  66. int i;
  67. for (i = 0; i < MAX_CHAN; i++) {
  68. if (*status & (1 << (i + base))) {
  69. *status = *status & ~(1 << (i + base));
  70. pr_debug("MDMA: index %d New status %x\n", i, *status);
  71. return i;
  72. }
  73. }
  74. return -1;
  75. }
  76. /**
  77. * get_block_ts - calculates dma transaction length
  78. * @len: dma transfer length
  79. * @tx_width: dma transfer src width
  80. * @block_size: dma controller max block size
  81. *
  82. * Based on src width calculate the DMA trsaction length in data items
  83. * return data items or FFFF if exceeds max length for block
  84. */
  85. static int get_block_ts(int len, int tx_width, int block_size)
  86. {
  87. int byte_width = 0, block_ts = 0;
  88. switch (tx_width) {
  89. case DMA_SLAVE_BUSWIDTH_1_BYTE:
  90. byte_width = 1;
  91. break;
  92. case DMA_SLAVE_BUSWIDTH_2_BYTES:
  93. byte_width = 2;
  94. break;
  95. case DMA_SLAVE_BUSWIDTH_4_BYTES:
  96. default:
  97. byte_width = 4;
  98. break;
  99. }
  100. block_ts = len/byte_width;
  101. if (block_ts > block_size)
  102. block_ts = 0xFFFF;
  103. return block_ts;
  104. }
  105. /*****************************************************************************
  106. DMAC1 interrupt Functions*/
  107. /**
  108. * dmac1_mask_periphral_intr - mask the periphral interrupt
  109. * @midc: dma channel for which masking is required
  110. *
  111. * Masks the DMA periphral interrupt
  112. * this is valid for DMAC1 family controllers only
  113. * This controller should have periphral mask registers already mapped
  114. */
  115. static void dmac1_mask_periphral_intr(struct intel_mid_dma_chan *midc)
  116. {
  117. u32 pimr;
  118. struct middma_device *mid = to_middma_device(midc->chan.device);
  119. if (mid->pimr_mask) {
  120. pimr = readl(mid->mask_reg + LNW_PERIPHRAL_MASK);
  121. pimr |= mid->pimr_mask;
  122. writel(pimr, mid->mask_reg + LNW_PERIPHRAL_MASK);
  123. }
  124. return;
  125. }
  126. /**
  127. * dmac1_unmask_periphral_intr - unmask the periphral interrupt
  128. * @midc: dma channel for which masking is required
  129. *
  130. * UnMasks the DMA periphral interrupt,
  131. * this is valid for DMAC1 family controllers only
  132. * This controller should have periphral mask registers already mapped
  133. */
  134. static void dmac1_unmask_periphral_intr(struct intel_mid_dma_chan *midc)
  135. {
  136. u32 pimr;
  137. struct middma_device *mid = to_middma_device(midc->chan.device);
  138. if (mid->pimr_mask) {
  139. pimr = readl(mid->mask_reg + LNW_PERIPHRAL_MASK);
  140. pimr &= ~mid->pimr_mask;
  141. writel(pimr, mid->mask_reg + LNW_PERIPHRAL_MASK);
  142. }
  143. return;
  144. }
  145. /**
  146. * enable_dma_interrupt - enable the periphral interrupt
  147. * @midc: dma channel for which enable interrupt is required
  148. *
  149. * Enable the DMA periphral interrupt,
  150. * this is valid for DMAC1 family controllers only
  151. * This controller should have periphral mask registers already mapped
  152. */
  153. static void enable_dma_interrupt(struct intel_mid_dma_chan *midc)
  154. {
  155. dmac1_unmask_periphral_intr(midc);
  156. /*en ch interrupts*/
  157. iowrite32(UNMASK_INTR_REG(midc->ch_id), midc->dma_base + MASK_TFR);
  158. iowrite32(UNMASK_INTR_REG(midc->ch_id), midc->dma_base + MASK_ERR);
  159. return;
  160. }
  161. /**
  162. * disable_dma_interrupt - disable the periphral interrupt
  163. * @midc: dma channel for which disable interrupt is required
  164. *
  165. * Disable the DMA periphral interrupt,
  166. * this is valid for DMAC1 family controllers only
  167. * This controller should have periphral mask registers already mapped
  168. */
  169. static void disable_dma_interrupt(struct intel_mid_dma_chan *midc)
  170. {
  171. /*Check LPE PISR, make sure fwd is disabled*/
  172. dmac1_mask_periphral_intr(midc);
  173. iowrite32(MASK_INTR_REG(midc->ch_id), midc->dma_base + MASK_BLOCK);
  174. iowrite32(MASK_INTR_REG(midc->ch_id), midc->dma_base + MASK_TFR);
  175. iowrite32(MASK_INTR_REG(midc->ch_id), midc->dma_base + MASK_ERR);
  176. return;
  177. }
  178. /*****************************************************************************
  179. DMA channel helper Functions*/
  180. /**
  181. * mid_desc_get - get a descriptor
  182. * @midc: dma channel for which descriptor is required
  183. *
  184. * Obtain a descriptor for the channel. Returns NULL if none are free.
  185. * Once the descriptor is returned it is private until put on another
  186. * list or freed
  187. */
  188. static struct intel_mid_dma_desc *midc_desc_get(struct intel_mid_dma_chan *midc)
  189. {
  190. struct intel_mid_dma_desc *desc, *_desc;
  191. struct intel_mid_dma_desc *ret = NULL;
  192. spin_lock_bh(&midc->lock);
  193. list_for_each_entry_safe(desc, _desc, &midc->free_list, desc_node) {
  194. if (async_tx_test_ack(&desc->txd)) {
  195. list_del(&desc->desc_node);
  196. ret = desc;
  197. break;
  198. }
  199. }
  200. spin_unlock_bh(&midc->lock);
  201. return ret;
  202. }
  203. /**
  204. * mid_desc_put - put a descriptor
  205. * @midc: dma channel for which descriptor is required
  206. * @desc: descriptor to put
  207. *
  208. * Return a descriptor from lwn_desc_get back to the free pool
  209. */
  210. static void midc_desc_put(struct intel_mid_dma_chan *midc,
  211. struct intel_mid_dma_desc *desc)
  212. {
  213. if (desc) {
  214. spin_lock_bh(&midc->lock);
  215. list_add_tail(&desc->desc_node, &midc->free_list);
  216. spin_unlock_bh(&midc->lock);
  217. }
  218. }
  219. /**
  220. * midc_dostart - begin a DMA transaction
  221. * @midc: channel for which txn is to be started
  222. * @first: first descriptor of series
  223. *
  224. * Load a transaction into the engine. This must be called with midc->lock
  225. * held and bh disabled.
  226. */
  227. static void midc_dostart(struct intel_mid_dma_chan *midc,
  228. struct intel_mid_dma_desc *first)
  229. {
  230. struct middma_device *mid = to_middma_device(midc->chan.device);
  231. /* channel is idle */
  232. if (midc->busy && test_ch_en(midc->dma_base, midc->ch_id)) {
  233. /*error*/
  234. pr_err("ERR_MDMA: channel is busy in start\n");
  235. /* The tasklet will hopefully advance the queue... */
  236. return;
  237. }
  238. midc->busy = true;
  239. /*write registers and en*/
  240. iowrite32(first->sar, midc->ch_regs + SAR);
  241. iowrite32(first->dar, midc->ch_regs + DAR);
  242. iowrite32(first->lli_phys, midc->ch_regs + LLP);
  243. iowrite32(first->cfg_hi, midc->ch_regs + CFG_HIGH);
  244. iowrite32(first->cfg_lo, midc->ch_regs + CFG_LOW);
  245. iowrite32(first->ctl_lo, midc->ch_regs + CTL_LOW);
  246. iowrite32(first->ctl_hi, midc->ch_regs + CTL_HIGH);
  247. pr_debug("MDMA:TX SAR %x,DAR %x,CFGL %x,CFGH %x,CTLH %x, CTLL %x\n",
  248. (int)first->sar, (int)first->dar, first->cfg_hi,
  249. first->cfg_lo, first->ctl_hi, first->ctl_lo);
  250. first->status = DMA_IN_PROGRESS;
  251. iowrite32(ENABLE_CHANNEL(midc->ch_id), mid->dma_base + DMA_CHAN_EN);
  252. }
  253. /**
  254. * midc_descriptor_complete - process completed descriptor
  255. * @midc: channel owning the descriptor
  256. * @desc: the descriptor itself
  257. *
  258. * Process a completed descriptor and perform any callbacks upon
  259. * the completion. The completion handling drops the lock during the
  260. * callbacks but must be called with the lock held.
  261. */
  262. static void midc_descriptor_complete(struct intel_mid_dma_chan *midc,
  263. struct intel_mid_dma_desc *desc)
  264. {
  265. struct dma_async_tx_descriptor *txd = &desc->txd;
  266. dma_async_tx_callback callback_txd = NULL;
  267. struct intel_mid_dma_lli *llitem;
  268. void *param_txd = NULL;
  269. midc->completed = txd->cookie;
  270. callback_txd = txd->callback;
  271. param_txd = txd->callback_param;
  272. if (desc->lli != NULL) {
  273. /*clear the DONE bit of completed LLI in memory*/
  274. llitem = desc->lli + desc->current_lli;
  275. llitem->ctl_hi &= CLEAR_DONE;
  276. if (desc->current_lli < desc->lli_length-1)
  277. (desc->current_lli)++;
  278. else
  279. desc->current_lli = 0;
  280. }
  281. spin_unlock_bh(&midc->lock);
  282. if (callback_txd) {
  283. pr_debug("MDMA: TXD callback set ... calling\n");
  284. callback_txd(param_txd);
  285. }
  286. if (midc->raw_tfr) {
  287. desc->status = DMA_SUCCESS;
  288. if (desc->lli != NULL) {
  289. pci_pool_free(desc->lli_pool, desc->lli,
  290. desc->lli_phys);
  291. pci_pool_destroy(desc->lli_pool);
  292. }
  293. list_move(&desc->desc_node, &midc->free_list);
  294. midc->busy = false;
  295. }
  296. spin_lock_bh(&midc->lock);
  297. }
  298. /**
  299. * midc_scan_descriptors - check the descriptors in channel
  300. * mark completed when tx is completete
  301. * @mid: device
  302. * @midc: channel to scan
  303. *
  304. * Walk the descriptor chain for the device and process any entries
  305. * that are complete.
  306. */
  307. static void midc_scan_descriptors(struct middma_device *mid,
  308. struct intel_mid_dma_chan *midc)
  309. {
  310. struct intel_mid_dma_desc *desc = NULL, *_desc = NULL;
  311. /*tx is complete*/
  312. list_for_each_entry_safe(desc, _desc, &midc->active_list, desc_node) {
  313. if (desc->status == DMA_IN_PROGRESS)
  314. midc_descriptor_complete(midc, desc);
  315. }
  316. return;
  317. }
  318. /**
  319. * midc_lli_fill_sg - Helper function to convert
  320. * SG list to Linked List Items.
  321. *@midc: Channel
  322. *@desc: DMA descriptor
  323. *@sglist: Pointer to SG list
  324. *@sglen: SG list length
  325. *@flags: DMA transaction flags
  326. *
  327. * Walk through the SG list and convert the SG list into Linked
  328. * List Items (LLI).
  329. */
  330. static int midc_lli_fill_sg(struct intel_mid_dma_chan *midc,
  331. struct intel_mid_dma_desc *desc,
  332. struct scatterlist *sglist,
  333. unsigned int sglen,
  334. unsigned int flags)
  335. {
  336. struct intel_mid_dma_slave *mids;
  337. struct scatterlist *sg;
  338. dma_addr_t lli_next, sg_phy_addr;
  339. struct intel_mid_dma_lli *lli_bloc_desc;
  340. union intel_mid_dma_ctl_lo ctl_lo;
  341. union intel_mid_dma_ctl_hi ctl_hi;
  342. int i;
  343. pr_debug("MDMA: Entered midc_lli_fill_sg\n");
  344. mids = midc->mid_slave;
  345. lli_bloc_desc = desc->lli;
  346. lli_next = desc->lli_phys;
  347. ctl_lo.ctl_lo = desc->ctl_lo;
  348. ctl_hi.ctl_hi = desc->ctl_hi;
  349. for_each_sg(sglist, sg, sglen, i) {
  350. /*Populate CTL_LOW and LLI values*/
  351. if (i != sglen - 1) {
  352. lli_next = lli_next +
  353. sizeof(struct intel_mid_dma_lli);
  354. } else {
  355. /*Check for circular list, otherwise terminate LLI to ZERO*/
  356. if (flags & DMA_PREP_CIRCULAR_LIST) {
  357. pr_debug("MDMA: LLI is configured in circular mode\n");
  358. lli_next = desc->lli_phys;
  359. } else {
  360. lli_next = 0;
  361. ctl_lo.ctlx.llp_dst_en = 0;
  362. ctl_lo.ctlx.llp_src_en = 0;
  363. }
  364. }
  365. /*Populate CTL_HI values*/
  366. ctl_hi.ctlx.block_ts = get_block_ts(sg->length,
  367. desc->width,
  368. midc->dma->block_size);
  369. /*Populate SAR and DAR values*/
  370. sg_phy_addr = sg_phys(sg);
  371. if (desc->dirn == DMA_TO_DEVICE) {
  372. lli_bloc_desc->sar = sg_phy_addr;
  373. lli_bloc_desc->dar = mids->dma_slave.dst_addr;
  374. } else if (desc->dirn == DMA_FROM_DEVICE) {
  375. lli_bloc_desc->sar = mids->dma_slave.src_addr;
  376. lli_bloc_desc->dar = sg_phy_addr;
  377. }
  378. /*Copy values into block descriptor in system memroy*/
  379. lli_bloc_desc->llp = lli_next;
  380. lli_bloc_desc->ctl_lo = ctl_lo.ctl_lo;
  381. lli_bloc_desc->ctl_hi = ctl_hi.ctl_hi;
  382. lli_bloc_desc++;
  383. }
  384. /*Copy very first LLI values to descriptor*/
  385. desc->ctl_lo = desc->lli->ctl_lo;
  386. desc->ctl_hi = desc->lli->ctl_hi;
  387. desc->sar = desc->lli->sar;
  388. desc->dar = desc->lli->dar;
  389. return 0;
  390. }
  391. /*****************************************************************************
  392. DMA engine callback Functions*/
  393. /**
  394. * intel_mid_dma_tx_submit - callback to submit DMA transaction
  395. * @tx: dma engine descriptor
  396. *
  397. * Submit the DMA trasaction for this descriptor, start if ch idle
  398. */
  399. static dma_cookie_t intel_mid_dma_tx_submit(struct dma_async_tx_descriptor *tx)
  400. {
  401. struct intel_mid_dma_desc *desc = to_intel_mid_dma_desc(tx);
  402. struct intel_mid_dma_chan *midc = to_intel_mid_dma_chan(tx->chan);
  403. dma_cookie_t cookie;
  404. spin_lock_bh(&midc->lock);
  405. cookie = midc->chan.cookie;
  406. if (++cookie < 0)
  407. cookie = 1;
  408. midc->chan.cookie = cookie;
  409. desc->txd.cookie = cookie;
  410. if (list_empty(&midc->active_list))
  411. list_add_tail(&desc->desc_node, &midc->active_list);
  412. else
  413. list_add_tail(&desc->desc_node, &midc->queue);
  414. midc_dostart(midc, desc);
  415. spin_unlock_bh(&midc->lock);
  416. return cookie;
  417. }
  418. /**
  419. * intel_mid_dma_issue_pending - callback to issue pending txn
  420. * @chan: chan where pending trascation needs to be checked and submitted
  421. *
  422. * Call for scan to issue pending descriptors
  423. */
  424. static void intel_mid_dma_issue_pending(struct dma_chan *chan)
  425. {
  426. struct intel_mid_dma_chan *midc = to_intel_mid_dma_chan(chan);
  427. spin_lock_bh(&midc->lock);
  428. if (!list_empty(&midc->queue))
  429. midc_scan_descriptors(to_middma_device(chan->device), midc);
  430. spin_unlock_bh(&midc->lock);
  431. }
  432. /**
  433. * intel_mid_dma_tx_status - Return status of txn
  434. * @chan: chan for where status needs to be checked
  435. * @cookie: cookie for txn
  436. * @txstate: DMA txn state
  437. *
  438. * Return status of DMA txn
  439. */
  440. static enum dma_status intel_mid_dma_tx_status(struct dma_chan *chan,
  441. dma_cookie_t cookie,
  442. struct dma_tx_state *txstate)
  443. {
  444. struct intel_mid_dma_chan *midc = to_intel_mid_dma_chan(chan);
  445. dma_cookie_t last_used;
  446. dma_cookie_t last_complete;
  447. int ret;
  448. last_complete = midc->completed;
  449. last_used = chan->cookie;
  450. ret = dma_async_is_complete(cookie, last_complete, last_used);
  451. if (ret != DMA_SUCCESS) {
  452. midc_scan_descriptors(to_middma_device(chan->device), midc);
  453. last_complete = midc->completed;
  454. last_used = chan->cookie;
  455. ret = dma_async_is_complete(cookie, last_complete, last_used);
  456. }
  457. if (txstate) {
  458. txstate->last = last_complete;
  459. txstate->used = last_used;
  460. txstate->residue = 0;
  461. }
  462. return ret;
  463. }
  464. static int dma_slave_control(struct dma_chan *chan, unsigned long arg)
  465. {
  466. struct intel_mid_dma_chan *midc = to_intel_mid_dma_chan(chan);
  467. struct dma_slave_config *slave = (struct dma_slave_config *)arg;
  468. struct intel_mid_dma_slave *mid_slave;
  469. BUG_ON(!midc);
  470. BUG_ON(!slave);
  471. pr_debug("MDMA: slave control called\n");
  472. mid_slave = to_intel_mid_dma_slave(slave);
  473. BUG_ON(!mid_slave);
  474. midc->mid_slave = mid_slave;
  475. return 0;
  476. }
  477. /**
  478. * intel_mid_dma_device_control - DMA device control
  479. * @chan: chan for DMA control
  480. * @cmd: control cmd
  481. * @arg: cmd arg value
  482. *
  483. * Perform DMA control command
  484. */
  485. static int intel_mid_dma_device_control(struct dma_chan *chan,
  486. enum dma_ctrl_cmd cmd, unsigned long arg)
  487. {
  488. struct intel_mid_dma_chan *midc = to_intel_mid_dma_chan(chan);
  489. struct middma_device *mid = to_middma_device(chan->device);
  490. struct intel_mid_dma_desc *desc, *_desc;
  491. union intel_mid_dma_cfg_lo cfg_lo;
  492. if (cmd == DMA_SLAVE_CONFIG)
  493. return dma_slave_control(chan, arg);
  494. if (cmd != DMA_TERMINATE_ALL)
  495. return -ENXIO;
  496. spin_lock_bh(&midc->lock);
  497. if (midc->busy == false) {
  498. spin_unlock_bh(&midc->lock);
  499. return 0;
  500. }
  501. /*Suspend and disable the channel*/
  502. cfg_lo.cfg_lo = ioread32(midc->ch_regs + CFG_LOW);
  503. cfg_lo.cfgx.ch_susp = 1;
  504. iowrite32(cfg_lo.cfg_lo, midc->ch_regs + CFG_LOW);
  505. iowrite32(DISABLE_CHANNEL(midc->ch_id), mid->dma_base + DMA_CHAN_EN);
  506. midc->busy = false;
  507. /* Disable interrupts */
  508. disable_dma_interrupt(midc);
  509. midc->descs_allocated = 0;
  510. spin_unlock_bh(&midc->lock);
  511. list_for_each_entry_safe(desc, _desc, &midc->active_list, desc_node) {
  512. if (desc->lli != NULL) {
  513. pci_pool_free(desc->lli_pool, desc->lli,
  514. desc->lli_phys);
  515. pci_pool_destroy(desc->lli_pool);
  516. }
  517. list_move(&desc->desc_node, &midc->free_list);
  518. }
  519. return 0;
  520. }
  521. /**
  522. * intel_mid_dma_prep_memcpy - Prep memcpy txn
  523. * @chan: chan for DMA transfer
  524. * @dest: destn address
  525. * @src: src address
  526. * @len: DMA transfer len
  527. * @flags: DMA flags
  528. *
  529. * Perform a DMA memcpy. Note we support slave periphral DMA transfers only
  530. * The periphral txn details should be filled in slave structure properly
  531. * Returns the descriptor for this txn
  532. */
  533. static struct dma_async_tx_descriptor *intel_mid_dma_prep_memcpy(
  534. struct dma_chan *chan, dma_addr_t dest,
  535. dma_addr_t src, size_t len, unsigned long flags)
  536. {
  537. struct intel_mid_dma_chan *midc;
  538. struct intel_mid_dma_desc *desc = NULL;
  539. struct intel_mid_dma_slave *mids;
  540. union intel_mid_dma_ctl_lo ctl_lo;
  541. union intel_mid_dma_ctl_hi ctl_hi;
  542. union intel_mid_dma_cfg_lo cfg_lo;
  543. union intel_mid_dma_cfg_hi cfg_hi;
  544. enum dma_slave_buswidth width;
  545. pr_debug("MDMA: Prep for memcpy\n");
  546. BUG_ON(!chan);
  547. if (!len)
  548. return NULL;
  549. midc = to_intel_mid_dma_chan(chan);
  550. BUG_ON(!midc);
  551. mids = midc->mid_slave;
  552. BUG_ON(!mids);
  553. pr_debug("MDMA:called for DMA %x CH %d Length %zu\n",
  554. midc->dma->pci_id, midc->ch_id, len);
  555. pr_debug("MDMA:Cfg passed Mode %x, Dirn %x, HS %x, Width %x\n",
  556. mids->cfg_mode, mids->dma_slave.direction,
  557. mids->hs_mode, mids->dma_slave.src_addr_width);
  558. /*calculate CFG_LO*/
  559. if (mids->hs_mode == LNW_DMA_SW_HS) {
  560. cfg_lo.cfg_lo = 0;
  561. cfg_lo.cfgx.hs_sel_dst = 1;
  562. cfg_lo.cfgx.hs_sel_src = 1;
  563. } else if (mids->hs_mode == LNW_DMA_HW_HS)
  564. cfg_lo.cfg_lo = 0x00000;
  565. /*calculate CFG_HI*/
  566. if (mids->cfg_mode == LNW_DMA_MEM_TO_MEM) {
  567. /*SW HS only*/
  568. cfg_hi.cfg_hi = 0;
  569. } else {
  570. cfg_hi.cfg_hi = 0;
  571. if (midc->dma->pimr_mask) {
  572. cfg_hi.cfgx.protctl = 0x0; /*default value*/
  573. cfg_hi.cfgx.fifo_mode = 1;
  574. if (mids->dma_slave.direction == DMA_TO_DEVICE) {
  575. cfg_hi.cfgx.src_per = 0;
  576. if (mids->device_instance == 0)
  577. cfg_hi.cfgx.dst_per = 3;
  578. if (mids->device_instance == 1)
  579. cfg_hi.cfgx.dst_per = 1;
  580. } else if (mids->dma_slave.direction == DMA_FROM_DEVICE) {
  581. if (mids->device_instance == 0)
  582. cfg_hi.cfgx.src_per = 2;
  583. if (mids->device_instance == 1)
  584. cfg_hi.cfgx.src_per = 0;
  585. cfg_hi.cfgx.dst_per = 0;
  586. }
  587. } else {
  588. cfg_hi.cfgx.protctl = 0x1; /*default value*/
  589. cfg_hi.cfgx.src_per = cfg_hi.cfgx.dst_per =
  590. midc->ch_id - midc->dma->chan_base;
  591. }
  592. }
  593. /*calculate CTL_HI*/
  594. ctl_hi.ctlx.reser = 0;
  595. ctl_hi.ctlx.done = 0;
  596. width = mids->dma_slave.src_addr_width;
  597. ctl_hi.ctlx.block_ts = get_block_ts(len, width, midc->dma->block_size);
  598. pr_debug("MDMA:calc len %d for block size %d\n",
  599. ctl_hi.ctlx.block_ts, midc->dma->block_size);
  600. /*calculate CTL_LO*/
  601. ctl_lo.ctl_lo = 0;
  602. ctl_lo.ctlx.int_en = 1;
  603. ctl_lo.ctlx.dst_msize = mids->dma_slave.src_maxburst;
  604. ctl_lo.ctlx.src_msize = mids->dma_slave.dst_maxburst;
  605. /*
  606. * Here we need some translation from "enum dma_slave_buswidth"
  607. * to the format for our dma controller
  608. * standard intel_mid_dmac's format
  609. * 1 Byte 0b000
  610. * 2 Bytes 0b001
  611. * 4 Bytes 0b010
  612. */
  613. ctl_lo.ctlx.dst_tr_width = mids->dma_slave.dst_addr_width / 2;
  614. ctl_lo.ctlx.src_tr_width = mids->dma_slave.src_addr_width / 2;
  615. if (mids->cfg_mode == LNW_DMA_MEM_TO_MEM) {
  616. ctl_lo.ctlx.tt_fc = 0;
  617. ctl_lo.ctlx.sinc = 0;
  618. ctl_lo.ctlx.dinc = 0;
  619. } else {
  620. if (mids->dma_slave.direction == DMA_TO_DEVICE) {
  621. ctl_lo.ctlx.sinc = 0;
  622. ctl_lo.ctlx.dinc = 2;
  623. ctl_lo.ctlx.tt_fc = 1;
  624. } else if (mids->dma_slave.direction == DMA_FROM_DEVICE) {
  625. ctl_lo.ctlx.sinc = 2;
  626. ctl_lo.ctlx.dinc = 0;
  627. ctl_lo.ctlx.tt_fc = 2;
  628. }
  629. }
  630. pr_debug("MDMA:Calc CTL LO %x, CTL HI %x, CFG LO %x, CFG HI %x\n",
  631. ctl_lo.ctl_lo, ctl_hi.ctl_hi, cfg_lo.cfg_lo, cfg_hi.cfg_hi);
  632. enable_dma_interrupt(midc);
  633. desc = midc_desc_get(midc);
  634. if (desc == NULL)
  635. goto err_desc_get;
  636. desc->sar = src;
  637. desc->dar = dest ;
  638. desc->len = len;
  639. desc->cfg_hi = cfg_hi.cfg_hi;
  640. desc->cfg_lo = cfg_lo.cfg_lo;
  641. desc->ctl_lo = ctl_lo.ctl_lo;
  642. desc->ctl_hi = ctl_hi.ctl_hi;
  643. desc->width = width;
  644. desc->dirn = mids->dma_slave.direction;
  645. desc->lli_phys = 0;
  646. desc->lli = NULL;
  647. desc->lli_pool = NULL;
  648. return &desc->txd;
  649. err_desc_get:
  650. pr_err("ERR_MDMA: Failed to get desc\n");
  651. midc_desc_put(midc, desc);
  652. return NULL;
  653. }
  654. /**
  655. * intel_mid_dma_prep_slave_sg - Prep slave sg txn
  656. * @chan: chan for DMA transfer
  657. * @sgl: scatter gather list
  658. * @sg_len: length of sg txn
  659. * @direction: DMA transfer dirtn
  660. * @flags: DMA flags
  661. *
  662. * Prepares LLI based periphral transfer
  663. */
  664. static struct dma_async_tx_descriptor *intel_mid_dma_prep_slave_sg(
  665. struct dma_chan *chan, struct scatterlist *sgl,
  666. unsigned int sg_len, enum dma_data_direction direction,
  667. unsigned long flags)
  668. {
  669. struct intel_mid_dma_chan *midc = NULL;
  670. struct intel_mid_dma_slave *mids = NULL;
  671. struct intel_mid_dma_desc *desc = NULL;
  672. struct dma_async_tx_descriptor *txd = NULL;
  673. union intel_mid_dma_ctl_lo ctl_lo;
  674. pr_debug("MDMA: Prep for slave SG\n");
  675. if (!sg_len) {
  676. pr_err("MDMA: Invalid SG length\n");
  677. return NULL;
  678. }
  679. midc = to_intel_mid_dma_chan(chan);
  680. BUG_ON(!midc);
  681. mids = midc->mid_slave;
  682. BUG_ON(!mids);
  683. if (!midc->dma->pimr_mask) {
  684. /* We can still handle sg list with only one item */
  685. if (sg_len == 1) {
  686. txd = intel_mid_dma_prep_memcpy(chan,
  687. mids->dma_slave.dst_addr,
  688. mids->dma_slave.src_addr,
  689. sgl->length,
  690. flags);
  691. return txd;
  692. } else {
  693. pr_warn("MDMA: SG list is not supported by this controller\n");
  694. return NULL;
  695. }
  696. }
  697. pr_debug("MDMA: SG Length = %d, direction = %d, Flags = %#lx\n",
  698. sg_len, direction, flags);
  699. txd = intel_mid_dma_prep_memcpy(chan, 0, 0, sgl->length, flags);
  700. if (NULL == txd) {
  701. pr_err("MDMA: Prep memcpy failed\n");
  702. return NULL;
  703. }
  704. desc = to_intel_mid_dma_desc(txd);
  705. desc->dirn = direction;
  706. ctl_lo.ctl_lo = desc->ctl_lo;
  707. ctl_lo.ctlx.llp_dst_en = 1;
  708. ctl_lo.ctlx.llp_src_en = 1;
  709. desc->ctl_lo = ctl_lo.ctl_lo;
  710. desc->lli_length = sg_len;
  711. desc->current_lli = 0;
  712. /* DMA coherent memory pool for LLI descriptors*/
  713. desc->lli_pool = pci_pool_create("intel_mid_dma_lli_pool",
  714. midc->dma->pdev,
  715. (sizeof(struct intel_mid_dma_lli)*sg_len),
  716. 32, 0);
  717. if (NULL == desc->lli_pool) {
  718. pr_err("MID_DMA:LLI pool create failed\n");
  719. return NULL;
  720. }
  721. desc->lli = pci_pool_alloc(desc->lli_pool, GFP_KERNEL, &desc->lli_phys);
  722. if (!desc->lli) {
  723. pr_err("MID_DMA: LLI alloc failed\n");
  724. pci_pool_destroy(desc->lli_pool);
  725. return NULL;
  726. }
  727. midc_lli_fill_sg(midc, desc, sgl, sg_len, flags);
  728. if (flags & DMA_PREP_INTERRUPT) {
  729. iowrite32(UNMASK_INTR_REG(midc->ch_id),
  730. midc->dma_base + MASK_BLOCK);
  731. pr_debug("MDMA:Enabled Block interrupt\n");
  732. }
  733. return &desc->txd;
  734. }
  735. /**
  736. * intel_mid_dma_free_chan_resources - Frees dma resources
  737. * @chan: chan requiring attention
  738. *
  739. * Frees the allocated resources on this DMA chan
  740. */
  741. static void intel_mid_dma_free_chan_resources(struct dma_chan *chan)
  742. {
  743. struct intel_mid_dma_chan *midc = to_intel_mid_dma_chan(chan);
  744. struct middma_device *mid = to_middma_device(chan->device);
  745. struct intel_mid_dma_desc *desc, *_desc;
  746. if (true == midc->busy) {
  747. /*trying to free ch in use!!!!!*/
  748. pr_err("ERR_MDMA: trying to free ch in use\n");
  749. }
  750. pm_runtime_put(&mid->pdev->dev);
  751. spin_lock_bh(&midc->lock);
  752. midc->descs_allocated = 0;
  753. list_for_each_entry_safe(desc, _desc, &midc->active_list, desc_node) {
  754. list_del(&desc->desc_node);
  755. pci_pool_free(mid->dma_pool, desc, desc->txd.phys);
  756. }
  757. list_for_each_entry_safe(desc, _desc, &midc->free_list, desc_node) {
  758. list_del(&desc->desc_node);
  759. pci_pool_free(mid->dma_pool, desc, desc->txd.phys);
  760. }
  761. list_for_each_entry_safe(desc, _desc, &midc->queue, desc_node) {
  762. list_del(&desc->desc_node);
  763. pci_pool_free(mid->dma_pool, desc, desc->txd.phys);
  764. }
  765. spin_unlock_bh(&midc->lock);
  766. midc->in_use = false;
  767. midc->busy = false;
  768. /* Disable CH interrupts */
  769. iowrite32(MASK_INTR_REG(midc->ch_id), mid->dma_base + MASK_BLOCK);
  770. iowrite32(MASK_INTR_REG(midc->ch_id), mid->dma_base + MASK_ERR);
  771. }
  772. /**
  773. * intel_mid_dma_alloc_chan_resources - Allocate dma resources
  774. * @chan: chan requiring attention
  775. *
  776. * Allocates DMA resources on this chan
  777. * Return the descriptors allocated
  778. */
  779. static int intel_mid_dma_alloc_chan_resources(struct dma_chan *chan)
  780. {
  781. struct intel_mid_dma_chan *midc = to_intel_mid_dma_chan(chan);
  782. struct middma_device *mid = to_middma_device(chan->device);
  783. struct intel_mid_dma_desc *desc;
  784. dma_addr_t phys;
  785. int i = 0;
  786. pm_runtime_get_sync(&mid->pdev->dev);
  787. if (mid->state == SUSPENDED) {
  788. if (dma_resume(mid->pdev)) {
  789. pr_err("ERR_MDMA: resume failed");
  790. return -EFAULT;
  791. }
  792. }
  793. /* ASSERT: channel is idle */
  794. if (test_ch_en(mid->dma_base, midc->ch_id)) {
  795. /*ch is not idle*/
  796. pr_err("ERR_MDMA: ch not idle\n");
  797. pm_runtime_put(&mid->pdev->dev);
  798. return -EIO;
  799. }
  800. midc->completed = chan->cookie = 1;
  801. spin_lock_bh(&midc->lock);
  802. while (midc->descs_allocated < DESCS_PER_CHANNEL) {
  803. spin_unlock_bh(&midc->lock);
  804. desc = pci_pool_alloc(mid->dma_pool, GFP_KERNEL, &phys);
  805. if (!desc) {
  806. pr_err("ERR_MDMA: desc failed\n");
  807. pm_runtime_put(&mid->pdev->dev);
  808. return -ENOMEM;
  809. /*check*/
  810. }
  811. dma_async_tx_descriptor_init(&desc->txd, chan);
  812. desc->txd.tx_submit = intel_mid_dma_tx_submit;
  813. desc->txd.flags = DMA_CTRL_ACK;
  814. desc->txd.phys = phys;
  815. spin_lock_bh(&midc->lock);
  816. i = ++midc->descs_allocated;
  817. list_add_tail(&desc->desc_node, &midc->free_list);
  818. }
  819. spin_unlock_bh(&midc->lock);
  820. midc->in_use = true;
  821. midc->busy = false;
  822. pr_debug("MID_DMA: Desc alloc done ret: %d desc\n", i);
  823. return i;
  824. }
  825. /**
  826. * midc_handle_error - Handle DMA txn error
  827. * @mid: controller where error occurred
  828. * @midc: chan where error occurred
  829. *
  830. * Scan the descriptor for error
  831. */
  832. static void midc_handle_error(struct middma_device *mid,
  833. struct intel_mid_dma_chan *midc)
  834. {
  835. midc_scan_descriptors(mid, midc);
  836. }
  837. /**
  838. * dma_tasklet - DMA interrupt tasklet
  839. * @data: tasklet arg (the controller structure)
  840. *
  841. * Scan the controller for interrupts for completion/error
  842. * Clear the interrupt and call for handling completion/error
  843. */
  844. static void dma_tasklet(unsigned long data)
  845. {
  846. struct middma_device *mid = NULL;
  847. struct intel_mid_dma_chan *midc = NULL;
  848. u32 status, raw_tfr, raw_block;
  849. int i;
  850. mid = (struct middma_device *)data;
  851. if (mid == NULL) {
  852. pr_err("ERR_MDMA: tasklet Null param\n");
  853. return;
  854. }
  855. pr_debug("MDMA: in tasklet for device %x\n", mid->pci_id);
  856. raw_tfr = ioread32(mid->dma_base + RAW_TFR);
  857. raw_block = ioread32(mid->dma_base + RAW_BLOCK);
  858. status = raw_tfr | raw_block;
  859. status &= mid->intr_mask;
  860. while (status) {
  861. /*txn interrupt*/
  862. i = get_ch_index(&status, mid->chan_base);
  863. if (i < 0) {
  864. pr_err("ERR_MDMA:Invalid ch index %x\n", i);
  865. return;
  866. }
  867. midc = &mid->ch[i];
  868. if (midc == NULL) {
  869. pr_err("ERR_MDMA:Null param midc\n");
  870. return;
  871. }
  872. pr_debug("MDMA:Tx complete interrupt %x, Ch No %d Index %d\n",
  873. status, midc->ch_id, i);
  874. midc->raw_tfr = raw_tfr;
  875. midc->raw_block = raw_block;
  876. spin_lock_bh(&midc->lock);
  877. /*clearing this interrupts first*/
  878. iowrite32((1 << midc->ch_id), mid->dma_base + CLEAR_TFR);
  879. if (raw_block) {
  880. iowrite32((1 << midc->ch_id),
  881. mid->dma_base + CLEAR_BLOCK);
  882. }
  883. midc_scan_descriptors(mid, midc);
  884. pr_debug("MDMA:Scan of desc... complete, unmasking\n");
  885. iowrite32(UNMASK_INTR_REG(midc->ch_id),
  886. mid->dma_base + MASK_TFR);
  887. if (raw_block) {
  888. iowrite32(UNMASK_INTR_REG(midc->ch_id),
  889. mid->dma_base + MASK_BLOCK);
  890. }
  891. spin_unlock_bh(&midc->lock);
  892. }
  893. status = ioread32(mid->dma_base + RAW_ERR);
  894. status &= mid->intr_mask;
  895. while (status) {
  896. /*err interrupt*/
  897. i = get_ch_index(&status, mid->chan_base);
  898. if (i < 0) {
  899. pr_err("ERR_MDMA:Invalid ch index %x\n", i);
  900. return;
  901. }
  902. midc = &mid->ch[i];
  903. if (midc == NULL) {
  904. pr_err("ERR_MDMA:Null param midc\n");
  905. return;
  906. }
  907. pr_debug("MDMA:Tx complete interrupt %x, Ch No %d Index %d\n",
  908. status, midc->ch_id, i);
  909. iowrite32((1 << midc->ch_id), mid->dma_base + CLEAR_ERR);
  910. spin_lock_bh(&midc->lock);
  911. midc_handle_error(mid, midc);
  912. iowrite32(UNMASK_INTR_REG(midc->ch_id),
  913. mid->dma_base + MASK_ERR);
  914. spin_unlock_bh(&midc->lock);
  915. }
  916. pr_debug("MDMA:Exiting takslet...\n");
  917. return;
  918. }
  919. static void dma_tasklet1(unsigned long data)
  920. {
  921. pr_debug("MDMA:in takslet1...\n");
  922. return dma_tasklet(data);
  923. }
  924. static void dma_tasklet2(unsigned long data)
  925. {
  926. pr_debug("MDMA:in takslet2...\n");
  927. return dma_tasklet(data);
  928. }
  929. /**
  930. * intel_mid_dma_interrupt - DMA ISR
  931. * @irq: IRQ where interrupt occurred
  932. * @data: ISR cllback data (the controller structure)
  933. *
  934. * See if this is our interrupt if so then schedule the tasklet
  935. * otherwise ignore
  936. */
  937. static irqreturn_t intel_mid_dma_interrupt(int irq, void *data)
  938. {
  939. struct middma_device *mid = data;
  940. u32 tfr_status, err_status;
  941. int call_tasklet = 0;
  942. tfr_status = ioread32(mid->dma_base + RAW_TFR);
  943. err_status = ioread32(mid->dma_base + RAW_ERR);
  944. if (!tfr_status && !err_status)
  945. return IRQ_NONE;
  946. /*DMA Interrupt*/
  947. pr_debug("MDMA:Got an interrupt on irq %d\n", irq);
  948. pr_debug("MDMA: Status %x, Mask %x\n", tfr_status, mid->intr_mask);
  949. tfr_status &= mid->intr_mask;
  950. if (tfr_status) {
  951. /*need to disable intr*/
  952. iowrite32((tfr_status << INT_MASK_WE), mid->dma_base + MASK_TFR);
  953. iowrite32((tfr_status << INT_MASK_WE), mid->dma_base + MASK_BLOCK);
  954. pr_debug("MDMA: Calling tasklet %x\n", tfr_status);
  955. call_tasklet = 1;
  956. }
  957. err_status &= mid->intr_mask;
  958. if (err_status) {
  959. iowrite32(MASK_INTR_REG(err_status), mid->dma_base + MASK_ERR);
  960. call_tasklet = 1;
  961. }
  962. if (call_tasklet)
  963. tasklet_schedule(&mid->tasklet);
  964. return IRQ_HANDLED;
  965. }
  966. static irqreturn_t intel_mid_dma_interrupt1(int irq, void *data)
  967. {
  968. return intel_mid_dma_interrupt(irq, data);
  969. }
  970. static irqreturn_t intel_mid_dma_interrupt2(int irq, void *data)
  971. {
  972. return intel_mid_dma_interrupt(irq, data);
  973. }
  974. /**
  975. * mid_setup_dma - Setup the DMA controller
  976. * @pdev: Controller PCI device structure
  977. *
  978. * Initialize the DMA controller, channels, registers with DMA engine,
  979. * ISR. Initialize DMA controller channels.
  980. */
  981. static int mid_setup_dma(struct pci_dev *pdev)
  982. {
  983. struct middma_device *dma = pci_get_drvdata(pdev);
  984. int err, i;
  985. /* DMA coherent memory pool for DMA descriptor allocations */
  986. dma->dma_pool = pci_pool_create("intel_mid_dma_desc_pool", pdev,
  987. sizeof(struct intel_mid_dma_desc),
  988. 32, 0);
  989. if (NULL == dma->dma_pool) {
  990. pr_err("ERR_MDMA:pci_pool_create failed\n");
  991. err = -ENOMEM;
  992. goto err_dma_pool;
  993. }
  994. INIT_LIST_HEAD(&dma->common.channels);
  995. dma->pci_id = pdev->device;
  996. if (dma->pimr_mask) {
  997. dma->mask_reg = ioremap(LNW_PERIPHRAL_MASK_BASE,
  998. LNW_PERIPHRAL_MASK_SIZE);
  999. if (dma->mask_reg == NULL) {
  1000. pr_err("ERR_MDMA:Can't map periphral intr space !!\n");
  1001. return -ENOMEM;
  1002. }
  1003. } else
  1004. dma->mask_reg = NULL;
  1005. pr_debug("MDMA:Adding %d channel for this controller\n", dma->max_chan);
  1006. /*init CH structures*/
  1007. dma->intr_mask = 0;
  1008. dma->state = RUNNING;
  1009. for (i = 0; i < dma->max_chan; i++) {
  1010. struct intel_mid_dma_chan *midch = &dma->ch[i];
  1011. midch->chan.device = &dma->common;
  1012. midch->chan.cookie = 1;
  1013. midch->chan.chan_id = i;
  1014. midch->ch_id = dma->chan_base + i;
  1015. pr_debug("MDMA:Init CH %d, ID %d\n", i, midch->ch_id);
  1016. midch->dma_base = dma->dma_base;
  1017. midch->ch_regs = dma->dma_base + DMA_CH_SIZE * midch->ch_id;
  1018. midch->dma = dma;
  1019. dma->intr_mask |= 1 << (dma->chan_base + i);
  1020. spin_lock_init(&midch->lock);
  1021. INIT_LIST_HEAD(&midch->active_list);
  1022. INIT_LIST_HEAD(&midch->queue);
  1023. INIT_LIST_HEAD(&midch->free_list);
  1024. /*mask interrupts*/
  1025. iowrite32(MASK_INTR_REG(midch->ch_id),
  1026. dma->dma_base + MASK_BLOCK);
  1027. iowrite32(MASK_INTR_REG(midch->ch_id),
  1028. dma->dma_base + MASK_SRC_TRAN);
  1029. iowrite32(MASK_INTR_REG(midch->ch_id),
  1030. dma->dma_base + MASK_DST_TRAN);
  1031. iowrite32(MASK_INTR_REG(midch->ch_id),
  1032. dma->dma_base + MASK_ERR);
  1033. iowrite32(MASK_INTR_REG(midch->ch_id),
  1034. dma->dma_base + MASK_TFR);
  1035. disable_dma_interrupt(midch);
  1036. list_add_tail(&midch->chan.device_node, &dma->common.channels);
  1037. }
  1038. pr_debug("MDMA: Calc Mask as %x for this controller\n", dma->intr_mask);
  1039. /*init dma structure*/
  1040. dma_cap_zero(dma->common.cap_mask);
  1041. dma_cap_set(DMA_MEMCPY, dma->common.cap_mask);
  1042. dma_cap_set(DMA_SLAVE, dma->common.cap_mask);
  1043. dma_cap_set(DMA_PRIVATE, dma->common.cap_mask);
  1044. dma->common.dev = &pdev->dev;
  1045. dma->common.chancnt = dma->max_chan;
  1046. dma->common.device_alloc_chan_resources =
  1047. intel_mid_dma_alloc_chan_resources;
  1048. dma->common.device_free_chan_resources =
  1049. intel_mid_dma_free_chan_resources;
  1050. dma->common.device_tx_status = intel_mid_dma_tx_status;
  1051. dma->common.device_prep_dma_memcpy = intel_mid_dma_prep_memcpy;
  1052. dma->common.device_issue_pending = intel_mid_dma_issue_pending;
  1053. dma->common.device_prep_slave_sg = intel_mid_dma_prep_slave_sg;
  1054. dma->common.device_control = intel_mid_dma_device_control;
  1055. /*enable dma cntrl*/
  1056. iowrite32(REG_BIT0, dma->dma_base + DMA_CFG);
  1057. /*register irq */
  1058. if (dma->pimr_mask) {
  1059. pr_debug("MDMA:Requesting irq shared for DMAC1\n");
  1060. err = request_irq(pdev->irq, intel_mid_dma_interrupt1,
  1061. IRQF_SHARED, "INTEL_MID_DMAC1", dma);
  1062. if (0 != err)
  1063. goto err_irq;
  1064. } else {
  1065. dma->intr_mask = 0x03;
  1066. pr_debug("MDMA:Requesting irq for DMAC2\n");
  1067. err = request_irq(pdev->irq, intel_mid_dma_interrupt2,
  1068. IRQF_SHARED, "INTEL_MID_DMAC2", dma);
  1069. if (0 != err)
  1070. goto err_irq;
  1071. }
  1072. /*register device w/ engine*/
  1073. err = dma_async_device_register(&dma->common);
  1074. if (0 != err) {
  1075. pr_err("ERR_MDMA:device_register failed: %d\n", err);
  1076. goto err_engine;
  1077. }
  1078. if (dma->pimr_mask) {
  1079. pr_debug("setting up tasklet1 for DMAC1\n");
  1080. tasklet_init(&dma->tasklet, dma_tasklet1, (unsigned long)dma);
  1081. } else {
  1082. pr_debug("setting up tasklet2 for DMAC2\n");
  1083. tasklet_init(&dma->tasklet, dma_tasklet2, (unsigned long)dma);
  1084. }
  1085. return 0;
  1086. err_engine:
  1087. free_irq(pdev->irq, dma);
  1088. err_irq:
  1089. pci_pool_destroy(dma->dma_pool);
  1090. err_dma_pool:
  1091. pr_err("ERR_MDMA:setup_dma failed: %d\n", err);
  1092. return err;
  1093. }
  1094. /**
  1095. * middma_shutdown - Shutdown the DMA controller
  1096. * @pdev: Controller PCI device structure
  1097. *
  1098. * Called by remove
  1099. * Unregister DMa controller, clear all structures and free interrupt
  1100. */
  1101. static void middma_shutdown(struct pci_dev *pdev)
  1102. {
  1103. struct middma_device *device = pci_get_drvdata(pdev);
  1104. dma_async_device_unregister(&device->common);
  1105. pci_pool_destroy(device->dma_pool);
  1106. if (device->mask_reg)
  1107. iounmap(device->mask_reg);
  1108. if (device->dma_base)
  1109. iounmap(device->dma_base);
  1110. free_irq(pdev->irq, device);
  1111. return;
  1112. }
  1113. /**
  1114. * intel_mid_dma_probe - PCI Probe
  1115. * @pdev: Controller PCI device structure
  1116. * @id: pci device id structure
  1117. *
  1118. * Initialize the PCI device, map BARs, query driver data.
  1119. * Call setup_dma to complete contoller and chan initilzation
  1120. */
  1121. static int __devinit intel_mid_dma_probe(struct pci_dev *pdev,
  1122. const struct pci_device_id *id)
  1123. {
  1124. struct middma_device *device;
  1125. u32 base_addr, bar_size;
  1126. struct intel_mid_dma_probe_info *info;
  1127. int err;
  1128. pr_debug("MDMA: probe for %x\n", pdev->device);
  1129. info = (void *)id->driver_data;
  1130. pr_debug("MDMA: CH %d, base %d, block len %d, Periphral mask %x\n",
  1131. info->max_chan, info->ch_base,
  1132. info->block_size, info->pimr_mask);
  1133. err = pci_enable_device(pdev);
  1134. if (err)
  1135. goto err_enable_device;
  1136. err = pci_request_regions(pdev, "intel_mid_dmac");
  1137. if (err)
  1138. goto err_request_regions;
  1139. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  1140. if (err)
  1141. goto err_set_dma_mask;
  1142. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  1143. if (err)
  1144. goto err_set_dma_mask;
  1145. device = kzalloc(sizeof(*device), GFP_KERNEL);
  1146. if (!device) {
  1147. pr_err("ERR_MDMA:kzalloc failed probe\n");
  1148. err = -ENOMEM;
  1149. goto err_kzalloc;
  1150. }
  1151. device->pdev = pci_dev_get(pdev);
  1152. base_addr = pci_resource_start(pdev, 0);
  1153. bar_size = pci_resource_len(pdev, 0);
  1154. device->dma_base = ioremap_nocache(base_addr, DMA_REG_SIZE);
  1155. if (!device->dma_base) {
  1156. pr_err("ERR_MDMA:ioremap failed\n");
  1157. err = -ENOMEM;
  1158. goto err_ioremap;
  1159. }
  1160. pci_set_drvdata(pdev, device);
  1161. pci_set_master(pdev);
  1162. device->max_chan = info->max_chan;
  1163. device->chan_base = info->ch_base;
  1164. device->block_size = info->block_size;
  1165. device->pimr_mask = info->pimr_mask;
  1166. err = mid_setup_dma(pdev);
  1167. if (err)
  1168. goto err_dma;
  1169. pm_runtime_put_noidle(&pdev->dev);
  1170. pm_runtime_allow(&pdev->dev);
  1171. return 0;
  1172. err_dma:
  1173. iounmap(device->dma_base);
  1174. err_ioremap:
  1175. pci_dev_put(pdev);
  1176. kfree(device);
  1177. err_kzalloc:
  1178. err_set_dma_mask:
  1179. pci_release_regions(pdev);
  1180. pci_disable_device(pdev);
  1181. err_request_regions:
  1182. err_enable_device:
  1183. pr_err("ERR_MDMA:Probe failed %d\n", err);
  1184. return err;
  1185. }
  1186. /**
  1187. * intel_mid_dma_remove - PCI remove
  1188. * @pdev: Controller PCI device structure
  1189. *
  1190. * Free up all resources and data
  1191. * Call shutdown_dma to complete contoller and chan cleanup
  1192. */
  1193. static void __devexit intel_mid_dma_remove(struct pci_dev *pdev)
  1194. {
  1195. struct middma_device *device = pci_get_drvdata(pdev);
  1196. pm_runtime_get_noresume(&pdev->dev);
  1197. pm_runtime_forbid(&pdev->dev);
  1198. middma_shutdown(pdev);
  1199. pci_dev_put(pdev);
  1200. kfree(device);
  1201. pci_release_regions(pdev);
  1202. pci_disable_device(pdev);
  1203. }
  1204. /* Power Management */
  1205. /*
  1206. * dma_suspend - PCI suspend function
  1207. *
  1208. * @pci: PCI device structure
  1209. * @state: PM message
  1210. *
  1211. * This function is called by OS when a power event occurs
  1212. */
  1213. int dma_suspend(struct pci_dev *pci, pm_message_t state)
  1214. {
  1215. int i;
  1216. struct middma_device *device = pci_get_drvdata(pci);
  1217. pr_debug("MDMA: dma_suspend called\n");
  1218. for (i = 0; i < device->max_chan; i++) {
  1219. if (device->ch[i].in_use)
  1220. return -EAGAIN;
  1221. }
  1222. device->state = SUSPENDED;
  1223. pci_save_state(pci);
  1224. pci_disable_device(pci);
  1225. pci_set_power_state(pci, PCI_D3hot);
  1226. return 0;
  1227. }
  1228. /**
  1229. * dma_resume - PCI resume function
  1230. *
  1231. * @pci: PCI device structure
  1232. *
  1233. * This function is called by OS when a power event occurs
  1234. */
  1235. int dma_resume(struct pci_dev *pci)
  1236. {
  1237. int ret;
  1238. struct middma_device *device = pci_get_drvdata(pci);
  1239. pr_debug("MDMA: dma_resume called\n");
  1240. pci_set_power_state(pci, PCI_D0);
  1241. pci_restore_state(pci);
  1242. ret = pci_enable_device(pci);
  1243. if (ret) {
  1244. pr_err("MDMA: device can't be enabled for %x\n", pci->device);
  1245. return ret;
  1246. }
  1247. device->state = RUNNING;
  1248. iowrite32(REG_BIT0, device->dma_base + DMA_CFG);
  1249. return 0;
  1250. }
  1251. static int dma_runtime_suspend(struct device *dev)
  1252. {
  1253. struct pci_dev *pci_dev = to_pci_dev(dev);
  1254. struct middma_device *device = pci_get_drvdata(pci_dev);
  1255. device->state = SUSPENDED;
  1256. return 0;
  1257. }
  1258. static int dma_runtime_resume(struct device *dev)
  1259. {
  1260. struct pci_dev *pci_dev = to_pci_dev(dev);
  1261. struct middma_device *device = pci_get_drvdata(pci_dev);
  1262. device->state = RUNNING;
  1263. iowrite32(REG_BIT0, device->dma_base + DMA_CFG);
  1264. return 0;
  1265. }
  1266. static int dma_runtime_idle(struct device *dev)
  1267. {
  1268. struct pci_dev *pdev = to_pci_dev(dev);
  1269. struct middma_device *device = pci_get_drvdata(pdev);
  1270. int i;
  1271. for (i = 0; i < device->max_chan; i++) {
  1272. if (device->ch[i].in_use)
  1273. return -EAGAIN;
  1274. }
  1275. return pm_schedule_suspend(dev, 0);
  1276. }
  1277. /******************************************************************************
  1278. * PCI stuff
  1279. */
  1280. static struct pci_device_id intel_mid_dma_ids[] = {
  1281. { PCI_VDEVICE(INTEL, INTEL_MID_DMAC1_ID), INFO(2, 6, 4095, 0x200020)},
  1282. { PCI_VDEVICE(INTEL, INTEL_MID_DMAC2_ID), INFO(2, 0, 2047, 0)},
  1283. { PCI_VDEVICE(INTEL, INTEL_MID_GP_DMAC2_ID), INFO(2, 0, 2047, 0)},
  1284. { PCI_VDEVICE(INTEL, INTEL_MFLD_DMAC1_ID), INFO(4, 0, 4095, 0x400040)},
  1285. { 0, }
  1286. };
  1287. MODULE_DEVICE_TABLE(pci, intel_mid_dma_ids);
  1288. static const struct dev_pm_ops intel_mid_dma_pm = {
  1289. .runtime_suspend = dma_runtime_suspend,
  1290. .runtime_resume = dma_runtime_resume,
  1291. .runtime_idle = dma_runtime_idle,
  1292. };
  1293. static struct pci_driver intel_mid_dma_pci_driver = {
  1294. .name = "Intel MID DMA",
  1295. .id_table = intel_mid_dma_ids,
  1296. .probe = intel_mid_dma_probe,
  1297. .remove = __devexit_p(intel_mid_dma_remove),
  1298. #ifdef CONFIG_PM
  1299. .suspend = dma_suspend,
  1300. .resume = dma_resume,
  1301. .driver = {
  1302. .pm = &intel_mid_dma_pm,
  1303. },
  1304. #endif
  1305. };
  1306. static int __init intel_mid_dma_init(void)
  1307. {
  1308. pr_debug("INFO_MDMA: LNW DMA Driver Version %s\n",
  1309. INTEL_MID_DMA_DRIVER_VERSION);
  1310. return pci_register_driver(&intel_mid_dma_pci_driver);
  1311. }
  1312. fs_initcall(intel_mid_dma_init);
  1313. static void __exit intel_mid_dma_exit(void)
  1314. {
  1315. pci_unregister_driver(&intel_mid_dma_pci_driver);
  1316. }
  1317. module_exit(intel_mid_dma_exit);
  1318. MODULE_AUTHOR("Vinod Koul <vinod.koul@intel.com>");
  1319. MODULE_DESCRIPTION("Intel (R) MID DMAC Driver");
  1320. MODULE_LICENSE("GPL v2");
  1321. MODULE_VERSION(INTEL_MID_DMA_DRIVER_VERSION);