spi_bfin5xx.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421
  1. /*
  2. * File: drivers/spi/bfin5xx_spi.c
  3. * Maintainer:
  4. * Bryan Wu <bryan.wu@analog.com>
  5. * Original Author:
  6. * Luke Yang (Analog Devices Inc.)
  7. *
  8. * Created: March. 10th 2006
  9. * Description: SPI controller driver for Blackfin BF5xx
  10. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  11. *
  12. * Modified:
  13. * March 10, 2006 bfin5xx_spi.c Created. (Luke Yang)
  14. * August 7, 2006 added full duplex mode (Axel Weiss & Luke Yang)
  15. * July 17, 2007 add support for BF54x SPI0 controller (Bryan Wu)
  16. * July 30, 2007 add platfrom_resource interface to support multi-port
  17. * SPI controller (Bryan Wu)
  18. *
  19. * Copyright 2004-2007 Analog Devices Inc.
  20. *
  21. * This program is free software ; you can redistribute it and/or modify
  22. * it under the terms of the GNU General Public License as published by
  23. * the Free Software Foundation ; either version 2, or (at your option)
  24. * any later version.
  25. *
  26. * This program is distributed in the hope that it will be useful,
  27. * but WITHOUT ANY WARRANTY ; without even the implied warranty of
  28. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  29. * GNU General Public License for more details.
  30. *
  31. * You should have received a copy of the GNU General Public License
  32. * along with this program ; see the file COPYING.
  33. * If not, write to the Free Software Foundation,
  34. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  35. */
  36. #include <linux/init.h>
  37. #include <linux/module.h>
  38. #include <linux/delay.h>
  39. #include <linux/device.h>
  40. #include <linux/io.h>
  41. #include <linux/ioport.h>
  42. #include <linux/irq.h>
  43. #include <linux/errno.h>
  44. #include <linux/interrupt.h>
  45. #include <linux/platform_device.h>
  46. #include <linux/dma-mapping.h>
  47. #include <linux/spi/spi.h>
  48. #include <linux/workqueue.h>
  49. #include <asm/dma.h>
  50. #include <asm/portmux.h>
  51. #include <asm/bfin5xx_spi.h>
  52. #define DRV_NAME "bfin-spi"
  53. #define DRV_AUTHOR "Bryan Wu, Luke Yang"
  54. #define DRV_DESC "Blackfin BF5xx on-chip SPI Contoller Driver"
  55. #define DRV_VERSION "1.0"
  56. MODULE_AUTHOR(DRV_AUTHOR);
  57. MODULE_DESCRIPTION(DRV_DESC);
  58. MODULE_LICENSE("GPL");
  59. #define IS_DMA_ALIGNED(x) (((u32)(x)&0x07)==0)
  60. static u32 spi_dma_ch;
  61. static u32 spi_regs_base;
  62. #define DEFINE_SPI_REG(reg, off) \
  63. static inline u16 read_##reg(void) \
  64. { return bfin_read16(spi_regs_base + off); } \
  65. static inline void write_##reg(u16 v) \
  66. {bfin_write16(spi_regs_base + off, v); }
  67. DEFINE_SPI_REG(CTRL, 0x00)
  68. DEFINE_SPI_REG(FLAG, 0x04)
  69. DEFINE_SPI_REG(STAT, 0x08)
  70. DEFINE_SPI_REG(TDBR, 0x0C)
  71. DEFINE_SPI_REG(RDBR, 0x10)
  72. DEFINE_SPI_REG(BAUD, 0x14)
  73. DEFINE_SPI_REG(SHAW, 0x18)
  74. #define START_STATE ((void*)0)
  75. #define RUNNING_STATE ((void*)1)
  76. #define DONE_STATE ((void*)2)
  77. #define ERROR_STATE ((void*)-1)
  78. #define QUEUE_RUNNING 0
  79. #define QUEUE_STOPPED 1
  80. int dma_requested;
  81. struct driver_data {
  82. /* Driver model hookup */
  83. struct platform_device *pdev;
  84. /* SPI framework hookup */
  85. struct spi_master *master;
  86. /* BFIN hookup */
  87. struct bfin5xx_spi_master *master_info;
  88. /* Driver message queue */
  89. struct workqueue_struct *workqueue;
  90. struct work_struct pump_messages;
  91. spinlock_t lock;
  92. struct list_head queue;
  93. int busy;
  94. int run;
  95. /* Message Transfer pump */
  96. struct tasklet_struct pump_transfers;
  97. /* Current message transfer state info */
  98. struct spi_message *cur_msg;
  99. struct spi_transfer *cur_transfer;
  100. struct chip_data *cur_chip;
  101. size_t len_in_bytes;
  102. size_t len;
  103. void *tx;
  104. void *tx_end;
  105. void *rx;
  106. void *rx_end;
  107. int dma_mapped;
  108. dma_addr_t rx_dma;
  109. dma_addr_t tx_dma;
  110. size_t rx_map_len;
  111. size_t tx_map_len;
  112. u8 n_bytes;
  113. int cs_change;
  114. void (*write) (struct driver_data *);
  115. void (*read) (struct driver_data *);
  116. void (*duplex) (struct driver_data *);
  117. };
  118. struct chip_data {
  119. u16 ctl_reg;
  120. u16 baud;
  121. u16 flag;
  122. u8 chip_select_num;
  123. u8 chip_select_requested;
  124. u8 n_bytes;
  125. u8 width; /* 0 or 1 */
  126. u8 enable_dma;
  127. u8 bits_per_word; /* 8 or 16 */
  128. u8 cs_change_per_word;
  129. u8 cs_chg_udelay;
  130. void (*write) (struct driver_data *);
  131. void (*read) (struct driver_data *);
  132. void (*duplex) (struct driver_data *);
  133. };
  134. static void bfin_spi_enable(struct driver_data *drv_data)
  135. {
  136. u16 cr;
  137. cr = read_CTRL();
  138. write_CTRL(cr | BIT_CTL_ENABLE);
  139. }
  140. static void bfin_spi_disable(struct driver_data *drv_data)
  141. {
  142. u16 cr;
  143. cr = read_CTRL();
  144. write_CTRL(cr & (~BIT_CTL_ENABLE));
  145. }
  146. /* Caculate the SPI_BAUD register value based on input HZ */
  147. static u16 hz_to_spi_baud(u32 speed_hz)
  148. {
  149. u_long sclk = get_sclk();
  150. u16 spi_baud = (sclk / (2 * speed_hz));
  151. if ((sclk % (2 * speed_hz)) > 0)
  152. spi_baud++;
  153. return spi_baud;
  154. }
  155. static int flush(struct driver_data *drv_data)
  156. {
  157. unsigned long limit = loops_per_jiffy << 1;
  158. /* wait for stop and clear stat */
  159. while (!(read_STAT() & BIT_STAT_SPIF) && limit--)
  160. continue;
  161. write_STAT(BIT_STAT_CLR);
  162. return limit;
  163. }
  164. /* Chip select operation functions for cs_change flag */
  165. static void cs_active(struct chip_data *chip)
  166. {
  167. u16 flag = read_FLAG();
  168. flag |= chip->flag;
  169. flag &= ~(chip->flag << 8);
  170. write_FLAG(flag);
  171. }
  172. static void cs_deactive(struct chip_data *chip)
  173. {
  174. u16 flag = read_FLAG();
  175. flag |= (chip->flag << 8);
  176. write_FLAG(flag);
  177. }
  178. #define MAX_SPI_SSEL 7
  179. /* stop controller and re-config current chip*/
  180. static int restore_state(struct driver_data *drv_data)
  181. {
  182. struct chip_data *chip = drv_data->cur_chip;
  183. int ret = 0;
  184. u16 ssel[3][MAX_SPI_SSEL] = {
  185. {P_SPI0_SSEL1, P_SPI0_SSEL2, P_SPI0_SSEL3,
  186. P_SPI0_SSEL4, P_SPI0_SSEL5,
  187. P_SPI0_SSEL6, P_SPI0_SSEL7},
  188. {P_SPI1_SSEL1, P_SPI1_SSEL2, P_SPI1_SSEL3,
  189. P_SPI1_SSEL4, P_SPI1_SSEL5,
  190. P_SPI1_SSEL6, P_SPI1_SSEL7},
  191. {P_SPI2_SSEL1, P_SPI2_SSEL2, P_SPI2_SSEL3,
  192. P_SPI2_SSEL4, P_SPI2_SSEL5,
  193. P_SPI2_SSEL6, P_SPI2_SSEL7},
  194. };
  195. /* Clear status and disable clock */
  196. write_STAT(BIT_STAT_CLR);
  197. bfin_spi_disable(drv_data);
  198. dev_dbg(&drv_data->pdev->dev, "restoring spi ctl state\n");
  199. /* Load the registers */
  200. write_CTRL(chip->ctl_reg);
  201. write_BAUD(chip->baud);
  202. cs_active(chip);
  203. if (!chip->chip_select_requested) {
  204. int i = chip->chip_select_num;
  205. dev_dbg(&drv_data->pdev->dev, "chip select number is %d\n", i);
  206. if ((i > 0) && (i <= MAX_SPI_SSEL))
  207. ret = peripheral_request(
  208. ssel[drv_data->master->bus_num][i-1], DRV_NAME);
  209. chip->chip_select_requested = 1;
  210. }
  211. if (ret)
  212. dev_dbg(&drv_data->pdev->dev,
  213. ": request chip select number %d failed\n",
  214. chip->chip_select_num);
  215. return ret;
  216. }
  217. /* used to kick off transfer in rx mode */
  218. static unsigned short dummy_read(void)
  219. {
  220. unsigned short tmp;
  221. tmp = read_RDBR();
  222. return tmp;
  223. }
  224. static void null_writer(struct driver_data *drv_data)
  225. {
  226. u8 n_bytes = drv_data->n_bytes;
  227. while (drv_data->tx < drv_data->tx_end) {
  228. write_TDBR(0);
  229. while ((read_STAT() & BIT_STAT_TXS))
  230. continue;
  231. drv_data->tx += n_bytes;
  232. }
  233. }
  234. static void null_reader(struct driver_data *drv_data)
  235. {
  236. u8 n_bytes = drv_data->n_bytes;
  237. dummy_read();
  238. while (drv_data->rx < drv_data->rx_end) {
  239. while (!(read_STAT() & BIT_STAT_RXS))
  240. continue;
  241. dummy_read();
  242. drv_data->rx += n_bytes;
  243. }
  244. }
  245. static void u8_writer(struct driver_data *drv_data)
  246. {
  247. dev_dbg(&drv_data->pdev->dev,
  248. "cr8-s is 0x%x\n", read_STAT());
  249. while (drv_data->tx < drv_data->tx_end) {
  250. write_TDBR(*(u8 *) (drv_data->tx));
  251. while (read_STAT() & BIT_STAT_TXS)
  252. continue;
  253. ++drv_data->tx;
  254. }
  255. /* poll for SPI completion before returning */
  256. while (!(read_STAT() & BIT_STAT_SPIF))
  257. continue;
  258. }
  259. static void u8_cs_chg_writer(struct driver_data *drv_data)
  260. {
  261. struct chip_data *chip = drv_data->cur_chip;
  262. while (drv_data->tx < drv_data->tx_end) {
  263. cs_active(chip);
  264. write_TDBR(*(u8 *) (drv_data->tx));
  265. while (read_STAT() & BIT_STAT_TXS)
  266. continue;
  267. while (!(read_STAT() & BIT_STAT_SPIF))
  268. continue;
  269. cs_deactive(chip);
  270. if (chip->cs_chg_udelay)
  271. udelay(chip->cs_chg_udelay);
  272. ++drv_data->tx;
  273. }
  274. cs_deactive(chip);
  275. }
  276. static void u8_reader(struct driver_data *drv_data)
  277. {
  278. dev_dbg(&drv_data->pdev->dev,
  279. "cr-8 is 0x%x\n", read_STAT());
  280. /* clear TDBR buffer before read(else it will be shifted out) */
  281. write_TDBR(0xFFFF);
  282. dummy_read();
  283. while (drv_data->rx < drv_data->rx_end - 1) {
  284. while (!(read_STAT() & BIT_STAT_RXS))
  285. continue;
  286. *(u8 *) (drv_data->rx) = read_RDBR();
  287. ++drv_data->rx;
  288. }
  289. while (!(read_STAT() & BIT_STAT_RXS))
  290. continue;
  291. *(u8 *) (drv_data->rx) = read_SHAW();
  292. ++drv_data->rx;
  293. }
  294. static void u8_cs_chg_reader(struct driver_data *drv_data)
  295. {
  296. struct chip_data *chip = drv_data->cur_chip;
  297. while (drv_data->rx < drv_data->rx_end) {
  298. cs_active(chip);
  299. read_RDBR(); /* kick off */
  300. while (!(read_STAT() & BIT_STAT_RXS))
  301. continue;
  302. while (!(read_STAT() & BIT_STAT_SPIF))
  303. continue;
  304. *(u8 *) (drv_data->rx) = read_SHAW();
  305. cs_deactive(chip);
  306. if (chip->cs_chg_udelay)
  307. udelay(chip->cs_chg_udelay);
  308. ++drv_data->rx;
  309. }
  310. cs_deactive(chip);
  311. }
  312. static void u8_duplex(struct driver_data *drv_data)
  313. {
  314. /* in duplex mode, clk is triggered by writing of TDBR */
  315. while (drv_data->rx < drv_data->rx_end) {
  316. write_TDBR(*(u8 *) (drv_data->tx));
  317. while (!(read_STAT() & BIT_STAT_SPIF))
  318. continue;
  319. while (!(read_STAT() & BIT_STAT_RXS))
  320. continue;
  321. *(u8 *) (drv_data->rx) = read_RDBR();
  322. ++drv_data->rx;
  323. ++drv_data->tx;
  324. }
  325. }
  326. static void u8_cs_chg_duplex(struct driver_data *drv_data)
  327. {
  328. struct chip_data *chip = drv_data->cur_chip;
  329. while (drv_data->rx < drv_data->rx_end) {
  330. cs_active(chip);
  331. write_TDBR(*(u8 *) (drv_data->tx));
  332. while (!(read_STAT() & BIT_STAT_SPIF))
  333. continue;
  334. while (!(read_STAT() & BIT_STAT_RXS))
  335. continue;
  336. *(u8 *) (drv_data->rx) = read_RDBR();
  337. cs_deactive(chip);
  338. if (chip->cs_chg_udelay)
  339. udelay(chip->cs_chg_udelay);
  340. ++drv_data->rx;
  341. ++drv_data->tx;
  342. }
  343. cs_deactive(chip);
  344. }
  345. static void u16_writer(struct driver_data *drv_data)
  346. {
  347. dev_dbg(&drv_data->pdev->dev,
  348. "cr16 is 0x%x\n", read_STAT());
  349. while (drv_data->tx < drv_data->tx_end) {
  350. write_TDBR(*(u16 *) (drv_data->tx));
  351. while ((read_STAT() & BIT_STAT_TXS))
  352. continue;
  353. drv_data->tx += 2;
  354. }
  355. /* poll for SPI completion before returning */
  356. while (!(read_STAT() & BIT_STAT_SPIF))
  357. continue;
  358. }
  359. static void u16_cs_chg_writer(struct driver_data *drv_data)
  360. {
  361. struct chip_data *chip = drv_data->cur_chip;
  362. while (drv_data->tx < drv_data->tx_end) {
  363. cs_active(chip);
  364. write_TDBR(*(u16 *) (drv_data->tx));
  365. while ((read_STAT() & BIT_STAT_TXS))
  366. continue;
  367. while (!(read_STAT() & BIT_STAT_SPIF))
  368. continue;
  369. cs_deactive(chip);
  370. if (chip->cs_chg_udelay)
  371. udelay(chip->cs_chg_udelay);
  372. drv_data->tx += 2;
  373. }
  374. cs_deactive(chip);
  375. }
  376. static void u16_reader(struct driver_data *drv_data)
  377. {
  378. dev_dbg(&drv_data->pdev->dev,
  379. "cr-16 is 0x%x\n", read_STAT());
  380. dummy_read();
  381. while (drv_data->rx < (drv_data->rx_end - 2)) {
  382. while (!(read_STAT() & BIT_STAT_RXS))
  383. continue;
  384. *(u16 *) (drv_data->rx) = read_RDBR();
  385. drv_data->rx += 2;
  386. }
  387. while (!(read_STAT() & BIT_STAT_RXS))
  388. continue;
  389. *(u16 *) (drv_data->rx) = read_SHAW();
  390. drv_data->rx += 2;
  391. }
  392. static void u16_cs_chg_reader(struct driver_data *drv_data)
  393. {
  394. struct chip_data *chip = drv_data->cur_chip;
  395. while (drv_data->rx < drv_data->rx_end) {
  396. cs_active(chip);
  397. read_RDBR(); /* kick off */
  398. while (!(read_STAT() & BIT_STAT_RXS))
  399. continue;
  400. while (!(read_STAT() & BIT_STAT_SPIF))
  401. continue;
  402. *(u16 *) (drv_data->rx) = read_SHAW();
  403. cs_deactive(chip);
  404. if (chip->cs_chg_udelay)
  405. udelay(chip->cs_chg_udelay);
  406. drv_data->rx += 2;
  407. }
  408. cs_deactive(chip);
  409. }
  410. static void u16_duplex(struct driver_data *drv_data)
  411. {
  412. /* in duplex mode, clk is triggered by writing of TDBR */
  413. while (drv_data->tx < drv_data->tx_end) {
  414. write_TDBR(*(u16 *) (drv_data->tx));
  415. while (!(read_STAT() & BIT_STAT_SPIF))
  416. continue;
  417. while (!(read_STAT() & BIT_STAT_RXS))
  418. continue;
  419. *(u16 *) (drv_data->rx) = read_RDBR();
  420. drv_data->rx += 2;
  421. drv_data->tx += 2;
  422. }
  423. }
  424. static void u16_cs_chg_duplex(struct driver_data *drv_data)
  425. {
  426. struct chip_data *chip = drv_data->cur_chip;
  427. while (drv_data->tx < drv_data->tx_end) {
  428. cs_active(chip);
  429. write_TDBR(*(u16 *) (drv_data->tx));
  430. while (!(read_STAT() & BIT_STAT_SPIF))
  431. continue;
  432. while (!(read_STAT() & BIT_STAT_RXS))
  433. continue;
  434. *(u16 *) (drv_data->rx) = read_RDBR();
  435. cs_deactive(chip);
  436. if (chip->cs_chg_udelay)
  437. udelay(chip->cs_chg_udelay);
  438. drv_data->rx += 2;
  439. drv_data->tx += 2;
  440. }
  441. cs_deactive(chip);
  442. }
  443. /* test if ther is more transfer to be done */
  444. static void *next_transfer(struct driver_data *drv_data)
  445. {
  446. struct spi_message *msg = drv_data->cur_msg;
  447. struct spi_transfer *trans = drv_data->cur_transfer;
  448. /* Move to next transfer */
  449. if (trans->transfer_list.next != &msg->transfers) {
  450. drv_data->cur_transfer =
  451. list_entry(trans->transfer_list.next,
  452. struct spi_transfer, transfer_list);
  453. return RUNNING_STATE;
  454. } else
  455. return DONE_STATE;
  456. }
  457. /*
  458. * caller already set message->status;
  459. * dma and pio irqs are blocked give finished message back
  460. */
  461. static void giveback(struct driver_data *drv_data)
  462. {
  463. struct chip_data *chip = drv_data->cur_chip;
  464. struct spi_transfer *last_transfer;
  465. unsigned long flags;
  466. struct spi_message *msg;
  467. spin_lock_irqsave(&drv_data->lock, flags);
  468. msg = drv_data->cur_msg;
  469. drv_data->cur_msg = NULL;
  470. drv_data->cur_transfer = NULL;
  471. drv_data->cur_chip = NULL;
  472. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  473. spin_unlock_irqrestore(&drv_data->lock, flags);
  474. last_transfer = list_entry(msg->transfers.prev,
  475. struct spi_transfer, transfer_list);
  476. msg->state = NULL;
  477. /* disable chip select signal. And not stop spi in autobuffer mode */
  478. if (drv_data->tx_dma != 0xFFFF) {
  479. cs_deactive(chip);
  480. bfin_spi_disable(drv_data);
  481. }
  482. if (!drv_data->cs_change)
  483. cs_deactive(chip);
  484. if (msg->complete)
  485. msg->complete(msg->context);
  486. }
  487. static irqreturn_t dma_irq_handler(int irq, void *dev_id)
  488. {
  489. struct driver_data *drv_data = (struct driver_data *)dev_id;
  490. struct spi_message *msg = drv_data->cur_msg;
  491. struct chip_data *chip = drv_data->cur_chip;
  492. dev_dbg(&drv_data->pdev->dev, "in dma_irq_handler\n");
  493. clear_dma_irqstat(spi_dma_ch);
  494. /* Wait for DMA to complete */
  495. while (get_dma_curr_irqstat(spi_dma_ch) & DMA_RUN)
  496. continue;
  497. /*
  498. * wait for the last transaction shifted out. HRM states:
  499. * at this point there may still be data in the SPI DMA FIFO waiting
  500. * to be transmitted ... software needs to poll TXS in the SPI_STAT
  501. * register until it goes low for 2 successive reads
  502. */
  503. if (drv_data->tx != NULL) {
  504. while ((read_STAT() & TXS) ||
  505. (read_STAT() & TXS))
  506. continue;
  507. }
  508. while (!(read_STAT() & SPIF))
  509. continue;
  510. bfin_spi_disable(drv_data);
  511. msg->actual_length += drv_data->len_in_bytes;
  512. if (drv_data->cs_change)
  513. cs_deactive(chip);
  514. /* Move to next transfer */
  515. msg->state = next_transfer(drv_data);
  516. /* Schedule transfer tasklet */
  517. tasklet_schedule(&drv_data->pump_transfers);
  518. /* free the irq handler before next transfer */
  519. dev_dbg(&drv_data->pdev->dev,
  520. "disable dma channel irq%d\n",
  521. spi_dma_ch);
  522. dma_disable_irq(spi_dma_ch);
  523. return IRQ_HANDLED;
  524. }
  525. static void pump_transfers(unsigned long data)
  526. {
  527. struct driver_data *drv_data = (struct driver_data *)data;
  528. struct spi_message *message = NULL;
  529. struct spi_transfer *transfer = NULL;
  530. struct spi_transfer *previous = NULL;
  531. struct chip_data *chip = NULL;
  532. u8 width;
  533. u16 cr, dma_width, dma_config;
  534. u32 tranf_success = 1;
  535. /* Get current state information */
  536. message = drv_data->cur_msg;
  537. transfer = drv_data->cur_transfer;
  538. chip = drv_data->cur_chip;
  539. /*
  540. * if msg is error or done, report it back using complete() callback
  541. */
  542. /* Handle for abort */
  543. if (message->state == ERROR_STATE) {
  544. message->status = -EIO;
  545. giveback(drv_data);
  546. return;
  547. }
  548. /* Handle end of message */
  549. if (message->state == DONE_STATE) {
  550. message->status = 0;
  551. giveback(drv_data);
  552. return;
  553. }
  554. /* Delay if requested at end of transfer */
  555. if (message->state == RUNNING_STATE) {
  556. previous = list_entry(transfer->transfer_list.prev,
  557. struct spi_transfer, transfer_list);
  558. if (previous->delay_usecs)
  559. udelay(previous->delay_usecs);
  560. }
  561. /* Setup the transfer state based on the type of transfer */
  562. if (flush(drv_data) == 0) {
  563. dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
  564. message->status = -EIO;
  565. giveback(drv_data);
  566. return;
  567. }
  568. if (transfer->tx_buf != NULL) {
  569. drv_data->tx = (void *)transfer->tx_buf;
  570. drv_data->tx_end = drv_data->tx + transfer->len;
  571. dev_dbg(&drv_data->pdev->dev, "tx_buf is %p, tx_end is %p\n",
  572. transfer->tx_buf, drv_data->tx_end);
  573. } else {
  574. drv_data->tx = NULL;
  575. }
  576. if (transfer->rx_buf != NULL) {
  577. drv_data->rx = transfer->rx_buf;
  578. drv_data->rx_end = drv_data->rx + transfer->len;
  579. dev_dbg(&drv_data->pdev->dev, "rx_buf is %p, rx_end is %p\n",
  580. transfer->rx_buf, drv_data->rx_end);
  581. } else {
  582. drv_data->rx = NULL;
  583. }
  584. drv_data->rx_dma = transfer->rx_dma;
  585. drv_data->tx_dma = transfer->tx_dma;
  586. drv_data->len_in_bytes = transfer->len;
  587. drv_data->cs_change = transfer->cs_change;
  588. width = chip->width;
  589. if (width == CFG_SPI_WORDSIZE16) {
  590. drv_data->len = (transfer->len) >> 1;
  591. } else {
  592. drv_data->len = transfer->len;
  593. }
  594. drv_data->write = drv_data->tx ? chip->write : null_writer;
  595. drv_data->read = drv_data->rx ? chip->read : null_reader;
  596. drv_data->duplex = chip->duplex ? chip->duplex : null_writer;
  597. dev_dbg(&drv_data->pdev->dev, "transfer: ",
  598. "drv_data->write is %p, chip->write is %p, null_wr is %p\n",
  599. drv_data->write, chip->write, null_writer);
  600. /* speed and width has been set on per message */
  601. message->state = RUNNING_STATE;
  602. dma_config = 0;
  603. /* restore spi status for each spi transfer */
  604. if (transfer->speed_hz) {
  605. write_BAUD(hz_to_spi_baud(transfer->speed_hz));
  606. } else {
  607. write_BAUD(chip->baud);
  608. }
  609. cs_active(chip);
  610. dev_dbg(&drv_data->pdev->dev,
  611. "now pumping a transfer: width is %d, len is %d\n",
  612. width, transfer->len);
  613. /*
  614. * Try to map dma buffer and do a dma transfer if
  615. * successful use different way to r/w according to
  616. * drv_data->cur_chip->enable_dma
  617. */
  618. if (drv_data->cur_chip->enable_dma && drv_data->len > 6) {
  619. write_STAT(BIT_STAT_CLR);
  620. disable_dma(spi_dma_ch);
  621. clear_dma_irqstat(spi_dma_ch);
  622. bfin_spi_disable(drv_data);
  623. /* config dma channel */
  624. dev_dbg(&drv_data->pdev->dev, "doing dma transfer\n");
  625. if (width == CFG_SPI_WORDSIZE16) {
  626. set_dma_x_count(spi_dma_ch, drv_data->len);
  627. set_dma_x_modify(spi_dma_ch, 2);
  628. dma_width = WDSIZE_16;
  629. } else {
  630. set_dma_x_count(spi_dma_ch, drv_data->len);
  631. set_dma_x_modify(spi_dma_ch, 1);
  632. dma_width = WDSIZE_8;
  633. }
  634. /* set transfer width,direction. And enable spi */
  635. cr = (read_CTRL() & (~BIT_CTL_TIMOD));
  636. /* dirty hack for autobuffer DMA mode */
  637. if (drv_data->tx_dma == 0xFFFF) {
  638. dev_dbg(&drv_data->pdev->dev,
  639. "doing autobuffer DMA out.\n");
  640. /* no irq in autobuffer mode */
  641. dma_config =
  642. (DMAFLOW_AUTO | RESTART | dma_width | DI_EN);
  643. set_dma_config(spi_dma_ch, dma_config);
  644. set_dma_start_addr(spi_dma_ch,
  645. (unsigned long)drv_data->tx);
  646. enable_dma(spi_dma_ch);
  647. write_CTRL(cr | CFG_SPI_DMAWRITE | (width << 8) |
  648. (CFG_SPI_ENABLE << 14));
  649. /* just return here, there can only be one transfer in this mode */
  650. message->status = 0;
  651. giveback(drv_data);
  652. return;
  653. }
  654. /* In dma mode, rx or tx must be NULL in one transfer */
  655. if (drv_data->rx != NULL) {
  656. /* set transfer mode, and enable SPI */
  657. dev_dbg(&drv_data->pdev->dev, "doing DMA in.\n");
  658. /* disable SPI before write to TDBR */
  659. write_CTRL(cr & ~BIT_CTL_ENABLE);
  660. /* clear tx reg soformer data is not shifted out */
  661. write_TDBR(0xFF);
  662. set_dma_x_count(spi_dma_ch, drv_data->len);
  663. /* start dma */
  664. dma_enable_irq(spi_dma_ch);
  665. dma_config = (WNR | RESTART | dma_width | DI_EN);
  666. set_dma_config(spi_dma_ch, dma_config);
  667. set_dma_start_addr(spi_dma_ch,
  668. (unsigned long)drv_data->rx);
  669. enable_dma(spi_dma_ch);
  670. cr |=
  671. CFG_SPI_DMAREAD | (width << 8) | (CFG_SPI_ENABLE <<
  672. 14);
  673. /* set transfer mode, and enable SPI */
  674. write_CTRL(cr);
  675. } else if (drv_data->tx != NULL) {
  676. dev_dbg(&drv_data->pdev->dev, "doing DMA out.\n");
  677. /* start dma */
  678. dma_enable_irq(spi_dma_ch);
  679. dma_config = (RESTART | dma_width | DI_EN);
  680. set_dma_config(spi_dma_ch, dma_config);
  681. set_dma_start_addr(spi_dma_ch,
  682. (unsigned long)drv_data->tx);
  683. enable_dma(spi_dma_ch);
  684. write_CTRL(cr | CFG_SPI_DMAWRITE | (width << 8) |
  685. (CFG_SPI_ENABLE << 14));
  686. }
  687. } else {
  688. /* IO mode write then read */
  689. dev_dbg(&drv_data->pdev->dev, "doing IO transfer\n");
  690. write_STAT(BIT_STAT_CLR);
  691. if (drv_data->tx != NULL && drv_data->rx != NULL) {
  692. /* full duplex mode */
  693. BUG_ON((drv_data->tx_end - drv_data->tx) !=
  694. (drv_data->rx_end - drv_data->rx));
  695. cr = (read_CTRL() & (~BIT_CTL_TIMOD));
  696. cr |= CFG_SPI_WRITE | (width << 8) |
  697. (CFG_SPI_ENABLE << 14);
  698. dev_dbg(&drv_data->pdev->dev,
  699. "IO duplex: cr is 0x%x\n", cr);
  700. write_CTRL(cr);
  701. drv_data->duplex(drv_data);
  702. if (drv_data->tx != drv_data->tx_end)
  703. tranf_success = 0;
  704. } else if (drv_data->tx != NULL) {
  705. /* write only half duplex */
  706. cr = (read_CTRL() & (~BIT_CTL_TIMOD));
  707. cr |= CFG_SPI_WRITE | (width << 8) |
  708. (CFG_SPI_ENABLE << 14);
  709. dev_dbg(&drv_data->pdev->dev,
  710. "IO write: cr is 0x%x\n", cr);
  711. write_CTRL(cr);
  712. drv_data->write(drv_data);
  713. if (drv_data->tx != drv_data->tx_end)
  714. tranf_success = 0;
  715. } else if (drv_data->rx != NULL) {
  716. /* read only half duplex */
  717. cr = (read_CTRL() & (~BIT_CTL_TIMOD));
  718. cr |= CFG_SPI_READ | (width << 8) |
  719. (CFG_SPI_ENABLE << 14);
  720. dev_dbg(&drv_data->pdev->dev,
  721. "IO read: cr is 0x%x\n", cr);
  722. write_CTRL(cr);
  723. drv_data->read(drv_data);
  724. if (drv_data->rx != drv_data->rx_end)
  725. tranf_success = 0;
  726. }
  727. if (!tranf_success) {
  728. dev_dbg(&drv_data->pdev->dev,
  729. "IO write error!\n");
  730. message->state = ERROR_STATE;
  731. } else {
  732. /* Update total byte transfered */
  733. message->actual_length += drv_data->len;
  734. if (drv_data->cs_change)
  735. cs_deactive(chip);
  736. /* Move to next transfer of this msg */
  737. message->state = next_transfer(drv_data);
  738. }
  739. /* Schedule next transfer tasklet */
  740. tasklet_schedule(&drv_data->pump_transfers);
  741. }
  742. }
  743. /* pop a msg from queue and kick off real transfer */
  744. static void pump_messages(struct work_struct *work)
  745. {
  746. struct driver_data *drv_data;
  747. unsigned long flags;
  748. drv_data = container_of(work, struct driver_data, pump_messages);
  749. /* Lock queue and check for queue work */
  750. spin_lock_irqsave(&drv_data->lock, flags);
  751. if (list_empty(&drv_data->queue) || drv_data->run == QUEUE_STOPPED) {
  752. /* pumper kicked off but no work to do */
  753. drv_data->busy = 0;
  754. spin_unlock_irqrestore(&drv_data->lock, flags);
  755. return;
  756. }
  757. /* Make sure we are not already running a message */
  758. if (drv_data->cur_msg) {
  759. spin_unlock_irqrestore(&drv_data->lock, flags);
  760. return;
  761. }
  762. /* Extract head of queue */
  763. drv_data->cur_msg = list_entry(drv_data->queue.next,
  764. struct spi_message, queue);
  765. /* Setup the SSP using the per chip configuration */
  766. drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
  767. if (restore_state(drv_data)) {
  768. spin_unlock_irqrestore(&drv_data->lock, flags);
  769. return;
  770. };
  771. list_del_init(&drv_data->cur_msg->queue);
  772. /* Initial message state */
  773. drv_data->cur_msg->state = START_STATE;
  774. drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
  775. struct spi_transfer, transfer_list);
  776. dev_dbg(&drv_data->pdev->dev, "got a message to pump, "
  777. "state is set to: baud %d, flag 0x%x, ctl 0x%x\n",
  778. drv_data->cur_chip->baud, drv_data->cur_chip->flag,
  779. drv_data->cur_chip->ctl_reg);
  780. dev_dbg(&drv_data->pdev->dev,
  781. "the first transfer len is %d\n",
  782. drv_data->cur_transfer->len);
  783. /* Mark as busy and launch transfers */
  784. tasklet_schedule(&drv_data->pump_transfers);
  785. drv_data->busy = 1;
  786. spin_unlock_irqrestore(&drv_data->lock, flags);
  787. }
  788. /*
  789. * got a msg to transfer, queue it in drv_data->queue.
  790. * And kick off message pumper
  791. */
  792. static int transfer(struct spi_device *spi, struct spi_message *msg)
  793. {
  794. struct driver_data *drv_data = spi_master_get_devdata(spi->master);
  795. unsigned long flags;
  796. spin_lock_irqsave(&drv_data->lock, flags);
  797. if (drv_data->run == QUEUE_STOPPED) {
  798. spin_unlock_irqrestore(&drv_data->lock, flags);
  799. return -ESHUTDOWN;
  800. }
  801. msg->actual_length = 0;
  802. msg->status = -EINPROGRESS;
  803. msg->state = START_STATE;
  804. dev_dbg(&spi->dev, "adding an msg in transfer() \n");
  805. list_add_tail(&msg->queue, &drv_data->queue);
  806. if (drv_data->run == QUEUE_RUNNING && !drv_data->busy)
  807. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  808. spin_unlock_irqrestore(&drv_data->lock, flags);
  809. return 0;
  810. }
  811. /* first setup for new devices */
  812. static int setup(struct spi_device *spi)
  813. {
  814. struct bfin5xx_spi_chip *chip_info = NULL;
  815. struct chip_data *chip;
  816. struct driver_data *drv_data = spi_master_get_devdata(spi->master);
  817. u8 spi_flg;
  818. /* Abort device setup if requested features are not supported */
  819. if (spi->mode & ~(SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST)) {
  820. dev_err(&spi->dev, "requested mode not fully supported\n");
  821. return -EINVAL;
  822. }
  823. /* Zero (the default) here means 8 bits */
  824. if (!spi->bits_per_word)
  825. spi->bits_per_word = 8;
  826. if (spi->bits_per_word != 8 && spi->bits_per_word != 16)
  827. return -EINVAL;
  828. /* Only alloc (or use chip_info) on first setup */
  829. chip = spi_get_ctldata(spi);
  830. if (chip == NULL) {
  831. chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
  832. if (!chip)
  833. return -ENOMEM;
  834. chip->enable_dma = 0;
  835. chip_info = spi->controller_data;
  836. }
  837. /* chip_info isn't always needed */
  838. if (chip_info) {
  839. /* Make sure people stop trying to set fields via ctl_reg
  840. * when they should actually be using common SPI framework.
  841. * Currently we let through: WOM EMISO PSSE GM SZ TIMOD.
  842. * Not sure if a user actually needs/uses any of these,
  843. * but let's assume (for now) they do.
  844. */
  845. if (chip_info->ctl_reg & (SPE|MSTR|CPOL|CPHA|LSBF|SIZE)) {
  846. dev_err(&spi->dev, "do not set bits in ctl_reg "
  847. "that the SPI framework manages\n");
  848. return -EINVAL;
  849. }
  850. chip->enable_dma = chip_info->enable_dma != 0
  851. && drv_data->master_info->enable_dma;
  852. chip->ctl_reg = chip_info->ctl_reg;
  853. chip->bits_per_word = chip_info->bits_per_word;
  854. chip->cs_change_per_word = chip_info->cs_change_per_word;
  855. chip->cs_chg_udelay = chip_info->cs_chg_udelay;
  856. }
  857. /* translate common spi framework into our register */
  858. if (spi->mode & SPI_CPOL)
  859. chip->ctl_reg |= CPOL;
  860. if (spi->mode & SPI_CPHA)
  861. chip->ctl_reg |= CPHA;
  862. if (spi->mode & SPI_LSB_FIRST)
  863. chip->ctl_reg |= LSBF;
  864. /* we dont support running in slave mode (yet?) */
  865. chip->ctl_reg |= MSTR;
  866. /*
  867. * if any one SPI chip is registered and wants DMA, request the
  868. * DMA channel for it
  869. */
  870. if (chip->enable_dma && !dma_requested) {
  871. /* register dma irq handler */
  872. if (request_dma(spi_dma_ch, "BF53x_SPI_DMA") < 0) {
  873. dev_dbg(&spi->dev,
  874. "Unable to request BlackFin SPI DMA channel\n");
  875. return -ENODEV;
  876. }
  877. if (set_dma_callback(spi_dma_ch, (void *)dma_irq_handler,
  878. drv_data) < 0) {
  879. dev_dbg(&spi->dev, "Unable to set dma callback\n");
  880. return -EPERM;
  881. }
  882. dma_disable_irq(spi_dma_ch);
  883. dma_requested = 1;
  884. }
  885. /*
  886. * Notice: for blackfin, the speed_hz is the value of register
  887. * SPI_BAUD, not the real baudrate
  888. */
  889. chip->baud = hz_to_spi_baud(spi->max_speed_hz);
  890. spi_flg = ~(1 << (spi->chip_select));
  891. chip->flag = ((u16) spi_flg << 8) | (1 << (spi->chip_select));
  892. chip->chip_select_num = spi->chip_select;
  893. switch (chip->bits_per_word) {
  894. case 8:
  895. chip->n_bytes = 1;
  896. chip->width = CFG_SPI_WORDSIZE8;
  897. chip->read = chip->cs_change_per_word ?
  898. u8_cs_chg_reader : u8_reader;
  899. chip->write = chip->cs_change_per_word ?
  900. u8_cs_chg_writer : u8_writer;
  901. chip->duplex = chip->cs_change_per_word ?
  902. u8_cs_chg_duplex : u8_duplex;
  903. break;
  904. case 16:
  905. chip->n_bytes = 2;
  906. chip->width = CFG_SPI_WORDSIZE16;
  907. chip->read = chip->cs_change_per_word ?
  908. u16_cs_chg_reader : u16_reader;
  909. chip->write = chip->cs_change_per_word ?
  910. u16_cs_chg_writer : u16_writer;
  911. chip->duplex = chip->cs_change_per_word ?
  912. u16_cs_chg_duplex : u16_duplex;
  913. break;
  914. default:
  915. dev_err(&spi->dev, "%d bits_per_word is not supported\n",
  916. chip->bits_per_word);
  917. kfree(chip);
  918. return -ENODEV;
  919. }
  920. dev_dbg(&spi->dev, "setup spi chip %s, width is %d, dma is %d\n",
  921. spi->modalias, chip->width, chip->enable_dma);
  922. dev_dbg(&spi->dev, "ctl_reg is 0x%x, flag_reg is 0x%x\n",
  923. chip->ctl_reg, chip->flag);
  924. spi_set_ctldata(spi, chip);
  925. return 0;
  926. }
  927. /*
  928. * callback for spi framework.
  929. * clean driver specific data
  930. */
  931. static void cleanup(struct spi_device *spi)
  932. {
  933. struct chip_data *chip = spi_get_ctldata(spi);
  934. kfree(chip);
  935. }
  936. static inline int init_queue(struct driver_data *drv_data)
  937. {
  938. INIT_LIST_HEAD(&drv_data->queue);
  939. spin_lock_init(&drv_data->lock);
  940. drv_data->run = QUEUE_STOPPED;
  941. drv_data->busy = 0;
  942. /* init transfer tasklet */
  943. tasklet_init(&drv_data->pump_transfers,
  944. pump_transfers, (unsigned long)drv_data);
  945. /* init messages workqueue */
  946. INIT_WORK(&drv_data->pump_messages, pump_messages);
  947. drv_data->workqueue =
  948. create_singlethread_workqueue(drv_data->master->dev.parent->bus_id);
  949. if (drv_data->workqueue == NULL)
  950. return -EBUSY;
  951. return 0;
  952. }
  953. static inline int start_queue(struct driver_data *drv_data)
  954. {
  955. unsigned long flags;
  956. spin_lock_irqsave(&drv_data->lock, flags);
  957. if (drv_data->run == QUEUE_RUNNING || drv_data->busy) {
  958. spin_unlock_irqrestore(&drv_data->lock, flags);
  959. return -EBUSY;
  960. }
  961. drv_data->run = QUEUE_RUNNING;
  962. drv_data->cur_msg = NULL;
  963. drv_data->cur_transfer = NULL;
  964. drv_data->cur_chip = NULL;
  965. spin_unlock_irqrestore(&drv_data->lock, flags);
  966. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  967. return 0;
  968. }
  969. static inline int stop_queue(struct driver_data *drv_data)
  970. {
  971. unsigned long flags;
  972. unsigned limit = 500;
  973. int status = 0;
  974. spin_lock_irqsave(&drv_data->lock, flags);
  975. /*
  976. * This is a bit lame, but is optimized for the common execution path.
  977. * A wait_queue on the drv_data->busy could be used, but then the common
  978. * execution path (pump_messages) would be required to call wake_up or
  979. * friends on every SPI message. Do this instead
  980. */
  981. drv_data->run = QUEUE_STOPPED;
  982. while (!list_empty(&drv_data->queue) && drv_data->busy && limit--) {
  983. spin_unlock_irqrestore(&drv_data->lock, flags);
  984. msleep(10);
  985. spin_lock_irqsave(&drv_data->lock, flags);
  986. }
  987. if (!list_empty(&drv_data->queue) || drv_data->busy)
  988. status = -EBUSY;
  989. spin_unlock_irqrestore(&drv_data->lock, flags);
  990. return status;
  991. }
  992. static inline int destroy_queue(struct driver_data *drv_data)
  993. {
  994. int status;
  995. status = stop_queue(drv_data);
  996. if (status != 0)
  997. return status;
  998. destroy_workqueue(drv_data->workqueue);
  999. return 0;
  1000. }
  1001. static int setup_pin_mux(int action, int bus_num)
  1002. {
  1003. u16 pin_req[3][4] = {
  1004. {P_SPI0_SCK, P_SPI0_MISO, P_SPI0_MOSI, 0},
  1005. {P_SPI1_SCK, P_SPI1_MISO, P_SPI1_MOSI, 0},
  1006. {P_SPI2_SCK, P_SPI2_MISO, P_SPI2_MOSI, 0},
  1007. };
  1008. if (action) {
  1009. if (peripheral_request_list(pin_req[bus_num], DRV_NAME))
  1010. return -EFAULT;
  1011. } else {
  1012. peripheral_free_list(pin_req[bus_num]);
  1013. }
  1014. return 0;
  1015. }
  1016. static int __init bfin5xx_spi_probe(struct platform_device *pdev)
  1017. {
  1018. struct device *dev = &pdev->dev;
  1019. struct bfin5xx_spi_master *platform_info;
  1020. struct spi_master *master;
  1021. struct driver_data *drv_data = 0;
  1022. struct resource *res;
  1023. int status = 0;
  1024. platform_info = dev->platform_data;
  1025. /* Allocate master with space for drv_data */
  1026. master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
  1027. if (!master) {
  1028. dev_err(&pdev->dev, "can not alloc spi_master\n");
  1029. return -ENOMEM;
  1030. }
  1031. drv_data = spi_master_get_devdata(master);
  1032. drv_data->master = master;
  1033. drv_data->master_info = platform_info;
  1034. drv_data->pdev = pdev;
  1035. master->bus_num = pdev->id;
  1036. master->num_chipselect = platform_info->num_chipselect;
  1037. master->cleanup = cleanup;
  1038. master->setup = setup;
  1039. master->transfer = transfer;
  1040. /* Find and map our resources */
  1041. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1042. if (res == NULL) {
  1043. dev_err(dev, "Cannot get IORESOURCE_MEM\n");
  1044. status = -ENOENT;
  1045. goto out_error_get_res;
  1046. }
  1047. spi_regs_base = (u32) ioremap(res->start, (res->end - res->start)+1);
  1048. if (!spi_regs_base) {
  1049. dev_err(dev, "Cannot map IO\n");
  1050. status = -ENXIO;
  1051. goto out_error_ioremap;
  1052. }
  1053. spi_dma_ch = platform_get_irq(pdev, 0);
  1054. if (spi_dma_ch < 0) {
  1055. dev_err(dev, "No DMA channel specified\n");
  1056. status = -ENOENT;
  1057. goto out_error_no_dma_ch;
  1058. }
  1059. /* Initial and start queue */
  1060. status = init_queue(drv_data);
  1061. if (status != 0) {
  1062. dev_err(dev, "problem initializing queue\n");
  1063. goto out_error_queue_alloc;
  1064. }
  1065. status = start_queue(drv_data);
  1066. if (status != 0) {
  1067. dev_err(dev, "problem starting queue\n");
  1068. goto out_error_queue_alloc;
  1069. }
  1070. /* Register with the SPI framework */
  1071. platform_set_drvdata(pdev, drv_data);
  1072. status = spi_register_master(master);
  1073. if (status != 0) {
  1074. dev_err(dev, "problem registering spi master\n");
  1075. goto out_error_queue_alloc;
  1076. }
  1077. if (setup_pin_mux(1, master->bus_num)) {
  1078. dev_err(&pdev->dev, ": Requesting Peripherals failed\n");
  1079. goto out_error;
  1080. }
  1081. dev_info(dev, "%s, Version %s, regs_base @ 0x%08x\n",
  1082. DRV_DESC, DRV_VERSION, spi_regs_base);
  1083. return status;
  1084. out_error_queue_alloc:
  1085. destroy_queue(drv_data);
  1086. out_error_no_dma_ch:
  1087. iounmap((void *) spi_regs_base);
  1088. out_error_ioremap:
  1089. out_error_get_res:
  1090. out_error:
  1091. spi_master_put(master);
  1092. return status;
  1093. }
  1094. /* stop hardware and remove the driver */
  1095. static int __devexit bfin5xx_spi_remove(struct platform_device *pdev)
  1096. {
  1097. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1098. int status = 0;
  1099. if (!drv_data)
  1100. return 0;
  1101. /* Remove the queue */
  1102. status = destroy_queue(drv_data);
  1103. if (status != 0)
  1104. return status;
  1105. /* Disable the SSP at the peripheral and SOC level */
  1106. bfin_spi_disable(drv_data);
  1107. /* Release DMA */
  1108. if (drv_data->master_info->enable_dma) {
  1109. if (dma_channel_active(spi_dma_ch))
  1110. free_dma(spi_dma_ch);
  1111. }
  1112. /* Disconnect from the SPI framework */
  1113. spi_unregister_master(drv_data->master);
  1114. setup_pin_mux(0, drv_data->master->bus_num);
  1115. /* Prevent double remove */
  1116. platform_set_drvdata(pdev, NULL);
  1117. return 0;
  1118. }
  1119. #ifdef CONFIG_PM
  1120. static int bfin5xx_spi_suspend(struct platform_device *pdev, pm_message_t state)
  1121. {
  1122. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1123. int status = 0;
  1124. status = stop_queue(drv_data);
  1125. if (status != 0)
  1126. return status;
  1127. /* stop hardware */
  1128. bfin_spi_disable(drv_data);
  1129. return 0;
  1130. }
  1131. static int bfin5xx_spi_resume(struct platform_device *pdev)
  1132. {
  1133. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1134. int status = 0;
  1135. /* Enable the SPI interface */
  1136. bfin_spi_enable(drv_data);
  1137. /* Start the queue running */
  1138. status = start_queue(drv_data);
  1139. if (status != 0) {
  1140. dev_err(&pdev->dev, "problem starting queue (%d)\n", status);
  1141. return status;
  1142. }
  1143. return 0;
  1144. }
  1145. #else
  1146. #define bfin5xx_spi_suspend NULL
  1147. #define bfin5xx_spi_resume NULL
  1148. #endif /* CONFIG_PM */
  1149. MODULE_ALIAS("bfin-spi-master"); /* for platform bus hotplug */
  1150. static struct platform_driver bfin5xx_spi_driver = {
  1151. .driver = {
  1152. .name = DRV_NAME,
  1153. .owner = THIS_MODULE,
  1154. },
  1155. .suspend = bfin5xx_spi_suspend,
  1156. .resume = bfin5xx_spi_resume,
  1157. .remove = __devexit_p(bfin5xx_spi_remove),
  1158. };
  1159. static int __init bfin5xx_spi_init(void)
  1160. {
  1161. return platform_driver_probe(&bfin5xx_spi_driver, bfin5xx_spi_probe);
  1162. }
  1163. module_init(bfin5xx_spi_init);
  1164. static void __exit bfin5xx_spi_exit(void)
  1165. {
  1166. platform_driver_unregister(&bfin5xx_spi_driver);
  1167. }
  1168. module_exit(bfin5xx_spi_exit);