quirks.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457
  1. /*
  2. * This file contains work-arounds for x86 and x86_64 platform bugs.
  3. */
  4. #include <linux/pci.h>
  5. #include <linux/irq.h>
  6. #include <asm/hpet.h>
  7. #if defined(CONFIG_X86_IO_APIC) && defined(CONFIG_SMP) && defined(CONFIG_PCI)
  8. static void __devinit quirk_intel_irqbalance(struct pci_dev *dev)
  9. {
  10. u8 config, rev;
  11. u16 word;
  12. /* BIOS may enable hardware IRQ balancing for
  13. * E7520/E7320/E7525(revision ID 0x9 and below)
  14. * based platforms.
  15. * Disable SW irqbalance/affinity on those platforms.
  16. */
  17. pci_read_config_byte(dev, PCI_CLASS_REVISION, &rev);
  18. if (rev > 0x9)
  19. return;
  20. /* enable access to config space*/
  21. pci_read_config_byte(dev, 0xf4, &config);
  22. pci_write_config_byte(dev, 0xf4, config|0x2);
  23. /*
  24. * read xTPR register. We may not have a pci_dev for device 8
  25. * because it might be hidden until the above write.
  26. */
  27. pci_bus_read_config_word(dev->bus, PCI_DEVFN(8, 0), 0x4c, &word);
  28. if (!(word & (1 << 13))) {
  29. dev_info(&dev->dev, "Intel E7520/7320/7525 detected; "
  30. "disabling irq balancing and affinity\n");
  31. #ifdef CONFIG_IRQBALANCE
  32. irqbalance_disable("");
  33. #endif
  34. noirqdebug_setup("");
  35. #ifdef CONFIG_PROC_FS
  36. no_irq_affinity = 1;
  37. #endif
  38. }
  39. /* put back the original value for config space*/
  40. if (!(config & 0x2))
  41. pci_write_config_byte(dev, 0xf4, config);
  42. }
  43. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH,
  44. quirk_intel_irqbalance);
  45. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH,
  46. quirk_intel_irqbalance);
  47. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH,
  48. quirk_intel_irqbalance);
  49. #endif
  50. #if defined(CONFIG_HPET_TIMER)
  51. unsigned long force_hpet_address;
  52. static enum {
  53. NONE_FORCE_HPET_RESUME,
  54. OLD_ICH_FORCE_HPET_RESUME,
  55. ICH_FORCE_HPET_RESUME,
  56. VT8237_FORCE_HPET_RESUME,
  57. NVIDIA_FORCE_HPET_RESUME,
  58. ATI_FORCE_HPET_RESUME,
  59. } force_hpet_resume_type;
  60. static void __iomem *rcba_base;
  61. static void ich_force_hpet_resume(void)
  62. {
  63. u32 val;
  64. if (!force_hpet_address)
  65. return;
  66. if (rcba_base == NULL)
  67. BUG();
  68. /* read the Function Disable register, dword mode only */
  69. val = readl(rcba_base + 0x3404);
  70. if (!(val & 0x80)) {
  71. /* HPET disabled in HPTC. Trying to enable */
  72. writel(val | 0x80, rcba_base + 0x3404);
  73. }
  74. val = readl(rcba_base + 0x3404);
  75. if (!(val & 0x80))
  76. BUG();
  77. else
  78. printk(KERN_DEBUG "Force enabled HPET at resume\n");
  79. return;
  80. }
  81. static void ich_force_enable_hpet(struct pci_dev *dev)
  82. {
  83. u32 val;
  84. u32 uninitialized_var(rcba);
  85. int err = 0;
  86. if (hpet_address || force_hpet_address)
  87. return;
  88. pci_read_config_dword(dev, 0xF0, &rcba);
  89. rcba &= 0xFFFFC000;
  90. if (rcba == 0) {
  91. dev_printk(KERN_DEBUG, &dev->dev, "RCBA disabled; "
  92. "cannot force enable HPET\n");
  93. return;
  94. }
  95. /* use bits 31:14, 16 kB aligned */
  96. rcba_base = ioremap_nocache(rcba, 0x4000);
  97. if (rcba_base == NULL) {
  98. dev_printk(KERN_DEBUG, &dev->dev, "ioremap failed; "
  99. "cannot force enable HPET\n");
  100. return;
  101. }
  102. /* read the Function Disable register, dword mode only */
  103. val = readl(rcba_base + 0x3404);
  104. if (val & 0x80) {
  105. /* HPET is enabled in HPTC. Just not reported by BIOS */
  106. val = val & 0x3;
  107. force_hpet_address = 0xFED00000 | (val << 12);
  108. dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at "
  109. "0x%lx\n", force_hpet_address);
  110. iounmap(rcba_base);
  111. return;
  112. }
  113. /* HPET disabled in HPTC. Trying to enable */
  114. writel(val | 0x80, rcba_base + 0x3404);
  115. val = readl(rcba_base + 0x3404);
  116. if (!(val & 0x80)) {
  117. err = 1;
  118. } else {
  119. val = val & 0x3;
  120. force_hpet_address = 0xFED00000 | (val << 12);
  121. }
  122. if (err) {
  123. force_hpet_address = 0;
  124. iounmap(rcba_base);
  125. dev_printk(KERN_DEBUG, &dev->dev,
  126. "Failed to force enable HPET\n");
  127. } else {
  128. force_hpet_resume_type = ICH_FORCE_HPET_RESUME;
  129. dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at "
  130. "0x%lx\n", force_hpet_address);
  131. }
  132. }
  133. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0,
  134. ich_force_enable_hpet);
  135. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1,
  136. ich_force_enable_hpet);
  137. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0,
  138. ich_force_enable_hpet);
  139. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1,
  140. ich_force_enable_hpet);
  141. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31,
  142. ich_force_enable_hpet);
  143. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1,
  144. ich_force_enable_hpet);
  145. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7,
  146. ich_force_enable_hpet);
  147. static struct pci_dev *cached_dev;
  148. static void hpet_print_force_info(void)
  149. {
  150. printk(KERN_INFO "HPET not enabled in BIOS. "
  151. "You might try hpet=force boot option\n");
  152. }
  153. static void old_ich_force_hpet_resume(void)
  154. {
  155. u32 val;
  156. u32 uninitialized_var(gen_cntl);
  157. if (!force_hpet_address || !cached_dev)
  158. return;
  159. pci_read_config_dword(cached_dev, 0xD0, &gen_cntl);
  160. gen_cntl &= (~(0x7 << 15));
  161. gen_cntl |= (0x4 << 15);
  162. pci_write_config_dword(cached_dev, 0xD0, gen_cntl);
  163. pci_read_config_dword(cached_dev, 0xD0, &gen_cntl);
  164. val = gen_cntl >> 15;
  165. val &= 0x7;
  166. if (val == 0x4)
  167. printk(KERN_DEBUG "Force enabled HPET at resume\n");
  168. else
  169. BUG();
  170. }
  171. static void old_ich_force_enable_hpet(struct pci_dev *dev)
  172. {
  173. u32 val;
  174. u32 uninitialized_var(gen_cntl);
  175. if (hpet_address || force_hpet_address)
  176. return;
  177. pci_read_config_dword(dev, 0xD0, &gen_cntl);
  178. /*
  179. * Bit 17 is HPET enable bit.
  180. * Bit 16:15 control the HPET base address.
  181. */
  182. val = gen_cntl >> 15;
  183. val &= 0x7;
  184. if (val & 0x4) {
  185. val &= 0x3;
  186. force_hpet_address = 0xFED00000 | (val << 12);
  187. dev_printk(KERN_DEBUG, &dev->dev, "HPET at 0x%lx\n",
  188. force_hpet_address);
  189. return;
  190. }
  191. /*
  192. * HPET is disabled. Trying enabling at FED00000 and check
  193. * whether it sticks
  194. */
  195. gen_cntl &= (~(0x7 << 15));
  196. gen_cntl |= (0x4 << 15);
  197. pci_write_config_dword(dev, 0xD0, gen_cntl);
  198. pci_read_config_dword(dev, 0xD0, &gen_cntl);
  199. val = gen_cntl >> 15;
  200. val &= 0x7;
  201. if (val & 0x4) {
  202. /* HPET is enabled in HPTC. Just not reported by BIOS */
  203. val &= 0x3;
  204. force_hpet_address = 0xFED00000 | (val << 12);
  205. dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at "
  206. "0x%lx\n", force_hpet_address);
  207. cached_dev = dev;
  208. force_hpet_resume_type = OLD_ICH_FORCE_HPET_RESUME;
  209. return;
  210. }
  211. dev_printk(KERN_DEBUG, &dev->dev, "Failed to force enable HPET\n");
  212. }
  213. /*
  214. * Undocumented chipset features. Make sure that the user enforced
  215. * this.
  216. */
  217. static void old_ich_force_enable_hpet_user(struct pci_dev *dev)
  218. {
  219. if (hpet_force_user)
  220. old_ich_force_enable_hpet(dev);
  221. else
  222. hpet_print_force_info();
  223. }
  224. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0,
  225. old_ich_force_enable_hpet_user);
  226. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12,
  227. old_ich_force_enable_hpet_user);
  228. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0,
  229. old_ich_force_enable_hpet_user);
  230. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12,
  231. old_ich_force_enable_hpet_user);
  232. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0,
  233. old_ich_force_enable_hpet);
  234. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_12,
  235. old_ich_force_enable_hpet);
  236. static void vt8237_force_hpet_resume(void)
  237. {
  238. u32 val;
  239. if (!force_hpet_address || !cached_dev)
  240. return;
  241. val = 0xfed00000 | 0x80;
  242. pci_write_config_dword(cached_dev, 0x68, val);
  243. pci_read_config_dword(cached_dev, 0x68, &val);
  244. if (val & 0x80)
  245. printk(KERN_DEBUG "Force enabled HPET at resume\n");
  246. else
  247. BUG();
  248. }
  249. static void vt8237_force_enable_hpet(struct pci_dev *dev)
  250. {
  251. u32 uninitialized_var(val);
  252. if (hpet_address || force_hpet_address)
  253. return;
  254. if (!hpet_force_user) {
  255. hpet_print_force_info();
  256. return;
  257. }
  258. pci_read_config_dword(dev, 0x68, &val);
  259. /*
  260. * Bit 7 is HPET enable bit.
  261. * Bit 31:10 is HPET base address (contrary to what datasheet claims)
  262. */
  263. if (val & 0x80) {
  264. force_hpet_address = (val & ~0x3ff);
  265. dev_printk(KERN_DEBUG, &dev->dev, "HPET at 0x%lx\n",
  266. force_hpet_address);
  267. return;
  268. }
  269. /*
  270. * HPET is disabled. Trying enabling at FED00000 and check
  271. * whether it sticks
  272. */
  273. val = 0xfed00000 | 0x80;
  274. pci_write_config_dword(dev, 0x68, val);
  275. pci_read_config_dword(dev, 0x68, &val);
  276. if (val & 0x80) {
  277. force_hpet_address = (val & ~0x3ff);
  278. dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at "
  279. "0x%lx\n", force_hpet_address);
  280. cached_dev = dev;
  281. force_hpet_resume_type = VT8237_FORCE_HPET_RESUME;
  282. return;
  283. }
  284. dev_printk(KERN_DEBUG, &dev->dev, "Failed to force enable HPET\n");
  285. }
  286. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235,
  287. vt8237_force_enable_hpet);
  288. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237,
  289. vt8237_force_enable_hpet);
  290. static void ati_force_hpet_resume(void)
  291. {
  292. pci_write_config_dword(cached_dev, 0x14, 0xfed00000);
  293. printk(KERN_DEBUG "Force enabled HPET at resume\n");
  294. }
  295. static void ati_force_enable_hpet(struct pci_dev *dev)
  296. {
  297. u32 uninitialized_var(val);
  298. if (hpet_address || force_hpet_address)
  299. return;
  300. if (!hpet_force_user) {
  301. hpet_print_force_info();
  302. return;
  303. }
  304. pci_write_config_dword(dev, 0x14, 0xfed00000);
  305. pci_read_config_dword(dev, 0x14, &val);
  306. force_hpet_address = val;
  307. force_hpet_resume_type = ATI_FORCE_HPET_RESUME;
  308. dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at 0x%lx\n",
  309. force_hpet_address);
  310. cached_dev = dev;
  311. return;
  312. }
  313. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP400_SMBUS,
  314. ati_force_enable_hpet);
  315. /*
  316. * Undocumented chipset feature taken from LinuxBIOS.
  317. */
  318. static void nvidia_force_hpet_resume(void)
  319. {
  320. pci_write_config_dword(cached_dev, 0x44, 0xfed00001);
  321. printk(KERN_DEBUG "Force enabled HPET at resume\n");
  322. }
  323. static void nvidia_force_enable_hpet(struct pci_dev *dev)
  324. {
  325. u32 uninitialized_var(val);
  326. if (hpet_address || force_hpet_address)
  327. return;
  328. if (!hpet_force_user) {
  329. hpet_print_force_info();
  330. return;
  331. }
  332. pci_write_config_dword(dev, 0x44, 0xfed00001);
  333. pci_read_config_dword(dev, 0x44, &val);
  334. force_hpet_address = val & 0xfffffffe;
  335. force_hpet_resume_type = NVIDIA_FORCE_HPET_RESUME;
  336. dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at 0x%lx\n",
  337. force_hpet_address);
  338. cached_dev = dev;
  339. return;
  340. }
  341. /* ISA Bridges */
  342. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0050,
  343. nvidia_force_enable_hpet);
  344. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0051,
  345. nvidia_force_enable_hpet);
  346. /* LPC bridges */
  347. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0260,
  348. nvidia_force_enable_hpet);
  349. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0360,
  350. nvidia_force_enable_hpet);
  351. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0361,
  352. nvidia_force_enable_hpet);
  353. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0362,
  354. nvidia_force_enable_hpet);
  355. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0363,
  356. nvidia_force_enable_hpet);
  357. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0364,
  358. nvidia_force_enable_hpet);
  359. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0365,
  360. nvidia_force_enable_hpet);
  361. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0366,
  362. nvidia_force_enable_hpet);
  363. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0367,
  364. nvidia_force_enable_hpet);
  365. void force_hpet_resume(void)
  366. {
  367. switch (force_hpet_resume_type) {
  368. case ICH_FORCE_HPET_RESUME:
  369. ich_force_hpet_resume();
  370. return;
  371. case OLD_ICH_FORCE_HPET_RESUME:
  372. old_ich_force_hpet_resume();
  373. return;
  374. case VT8237_FORCE_HPET_RESUME:
  375. vt8237_force_hpet_resume();
  376. return;
  377. case NVIDIA_FORCE_HPET_RESUME:
  378. nvidia_force_hpet_resume();
  379. return;
  380. case ATI_FORCE_HPET_RESUME:
  381. ati_force_hpet_resume();
  382. return;
  383. default:
  384. break;
  385. }
  386. }
  387. #endif