cik.c 232 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/slab.h>
  26. #include <linux/module.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "cikd.h"
  31. #include "atom.h"
  32. #include "cik_blit_shaders.h"
  33. #include "radeon_ucode.h"
  34. #include "clearstate_ci.h"
  35. MODULE_FIRMWARE("radeon/BONAIRE_pfp.bin");
  36. MODULE_FIRMWARE("radeon/BONAIRE_me.bin");
  37. MODULE_FIRMWARE("radeon/BONAIRE_ce.bin");
  38. MODULE_FIRMWARE("radeon/BONAIRE_mec.bin");
  39. MODULE_FIRMWARE("radeon/BONAIRE_mc.bin");
  40. MODULE_FIRMWARE("radeon/BONAIRE_rlc.bin");
  41. MODULE_FIRMWARE("radeon/BONAIRE_sdma.bin");
  42. MODULE_FIRMWARE("radeon/BONAIRE_smc.bin");
  43. MODULE_FIRMWARE("radeon/KAVERI_pfp.bin");
  44. MODULE_FIRMWARE("radeon/KAVERI_me.bin");
  45. MODULE_FIRMWARE("radeon/KAVERI_ce.bin");
  46. MODULE_FIRMWARE("radeon/KAVERI_mec.bin");
  47. MODULE_FIRMWARE("radeon/KAVERI_rlc.bin");
  48. MODULE_FIRMWARE("radeon/KAVERI_sdma.bin");
  49. MODULE_FIRMWARE("radeon/KABINI_pfp.bin");
  50. MODULE_FIRMWARE("radeon/KABINI_me.bin");
  51. MODULE_FIRMWARE("radeon/KABINI_ce.bin");
  52. MODULE_FIRMWARE("radeon/KABINI_mec.bin");
  53. MODULE_FIRMWARE("radeon/KABINI_rlc.bin");
  54. MODULE_FIRMWARE("radeon/KABINI_sdma.bin");
  55. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  56. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  57. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  58. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  59. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  60. extern void sumo_rlc_fini(struct radeon_device *rdev);
  61. extern int sumo_rlc_init(struct radeon_device *rdev);
  62. extern void si_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  63. extern void si_rlc_reset(struct radeon_device *rdev);
  64. extern void si_init_uvd_internal_cg(struct radeon_device *rdev);
  65. extern int cik_sdma_resume(struct radeon_device *rdev);
  66. extern void cik_sdma_enable(struct radeon_device *rdev, bool enable);
  67. extern void cik_sdma_fini(struct radeon_device *rdev);
  68. extern void cik_sdma_vm_set_page(struct radeon_device *rdev,
  69. struct radeon_ib *ib,
  70. uint64_t pe,
  71. uint64_t addr, unsigned count,
  72. uint32_t incr, uint32_t flags);
  73. static void cik_rlc_stop(struct radeon_device *rdev);
  74. static void cik_pcie_gen3_enable(struct radeon_device *rdev);
  75. static void cik_program_aspm(struct radeon_device *rdev);
  76. static void cik_init_pg(struct radeon_device *rdev);
  77. static void cik_init_cg(struct radeon_device *rdev);
  78. static void cik_enable_gui_idle_interrupt(struct radeon_device *rdev,
  79. bool enable);
  80. /* get temperature in millidegrees */
  81. int ci_get_temp(struct radeon_device *rdev)
  82. {
  83. u32 temp;
  84. int actual_temp = 0;
  85. temp = (RREG32_SMC(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  86. CTF_TEMP_SHIFT;
  87. if (temp & 0x200)
  88. actual_temp = 255;
  89. else
  90. actual_temp = temp & 0x1ff;
  91. actual_temp = actual_temp * 1000;
  92. return actual_temp;
  93. }
  94. /* get temperature in millidegrees */
  95. int kv_get_temp(struct radeon_device *rdev)
  96. {
  97. u32 temp;
  98. int actual_temp = 0;
  99. temp = RREG32_SMC(0xC0300E0C);
  100. if (temp)
  101. actual_temp = (temp / 8) - 49;
  102. else
  103. actual_temp = 0;
  104. actual_temp = actual_temp * 1000;
  105. return actual_temp;
  106. }
  107. /*
  108. * Indirect registers accessor
  109. */
  110. u32 cik_pciep_rreg(struct radeon_device *rdev, u32 reg)
  111. {
  112. unsigned long flags;
  113. u32 r;
  114. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  115. WREG32(PCIE_INDEX, reg);
  116. (void)RREG32(PCIE_INDEX);
  117. r = RREG32(PCIE_DATA);
  118. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  119. return r;
  120. }
  121. void cik_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  122. {
  123. unsigned long flags;
  124. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  125. WREG32(PCIE_INDEX, reg);
  126. (void)RREG32(PCIE_INDEX);
  127. WREG32(PCIE_DATA, v);
  128. (void)RREG32(PCIE_DATA);
  129. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  130. }
  131. static const u32 spectre_rlc_save_restore_register_list[] =
  132. {
  133. (0x0e00 << 16) | (0xc12c >> 2),
  134. 0x00000000,
  135. (0x0e00 << 16) | (0xc140 >> 2),
  136. 0x00000000,
  137. (0x0e00 << 16) | (0xc150 >> 2),
  138. 0x00000000,
  139. (0x0e00 << 16) | (0xc15c >> 2),
  140. 0x00000000,
  141. (0x0e00 << 16) | (0xc168 >> 2),
  142. 0x00000000,
  143. (0x0e00 << 16) | (0xc170 >> 2),
  144. 0x00000000,
  145. (0x0e00 << 16) | (0xc178 >> 2),
  146. 0x00000000,
  147. (0x0e00 << 16) | (0xc204 >> 2),
  148. 0x00000000,
  149. (0x0e00 << 16) | (0xc2b4 >> 2),
  150. 0x00000000,
  151. (0x0e00 << 16) | (0xc2b8 >> 2),
  152. 0x00000000,
  153. (0x0e00 << 16) | (0xc2bc >> 2),
  154. 0x00000000,
  155. (0x0e00 << 16) | (0xc2c0 >> 2),
  156. 0x00000000,
  157. (0x0e00 << 16) | (0x8228 >> 2),
  158. 0x00000000,
  159. (0x0e00 << 16) | (0x829c >> 2),
  160. 0x00000000,
  161. (0x0e00 << 16) | (0x869c >> 2),
  162. 0x00000000,
  163. (0x0600 << 16) | (0x98f4 >> 2),
  164. 0x00000000,
  165. (0x0e00 << 16) | (0x98f8 >> 2),
  166. 0x00000000,
  167. (0x0e00 << 16) | (0x9900 >> 2),
  168. 0x00000000,
  169. (0x0e00 << 16) | (0xc260 >> 2),
  170. 0x00000000,
  171. (0x0e00 << 16) | (0x90e8 >> 2),
  172. 0x00000000,
  173. (0x0e00 << 16) | (0x3c000 >> 2),
  174. 0x00000000,
  175. (0x0e00 << 16) | (0x3c00c >> 2),
  176. 0x00000000,
  177. (0x0e00 << 16) | (0x8c1c >> 2),
  178. 0x00000000,
  179. (0x0e00 << 16) | (0x9700 >> 2),
  180. 0x00000000,
  181. (0x0e00 << 16) | (0xcd20 >> 2),
  182. 0x00000000,
  183. (0x4e00 << 16) | (0xcd20 >> 2),
  184. 0x00000000,
  185. (0x5e00 << 16) | (0xcd20 >> 2),
  186. 0x00000000,
  187. (0x6e00 << 16) | (0xcd20 >> 2),
  188. 0x00000000,
  189. (0x7e00 << 16) | (0xcd20 >> 2),
  190. 0x00000000,
  191. (0x8e00 << 16) | (0xcd20 >> 2),
  192. 0x00000000,
  193. (0x9e00 << 16) | (0xcd20 >> 2),
  194. 0x00000000,
  195. (0xae00 << 16) | (0xcd20 >> 2),
  196. 0x00000000,
  197. (0xbe00 << 16) | (0xcd20 >> 2),
  198. 0x00000000,
  199. (0x0e00 << 16) | (0x89bc >> 2),
  200. 0x00000000,
  201. (0x0e00 << 16) | (0x8900 >> 2),
  202. 0x00000000,
  203. 0x3,
  204. (0x0e00 << 16) | (0xc130 >> 2),
  205. 0x00000000,
  206. (0x0e00 << 16) | (0xc134 >> 2),
  207. 0x00000000,
  208. (0x0e00 << 16) | (0xc1fc >> 2),
  209. 0x00000000,
  210. (0x0e00 << 16) | (0xc208 >> 2),
  211. 0x00000000,
  212. (0x0e00 << 16) | (0xc264 >> 2),
  213. 0x00000000,
  214. (0x0e00 << 16) | (0xc268 >> 2),
  215. 0x00000000,
  216. (0x0e00 << 16) | (0xc26c >> 2),
  217. 0x00000000,
  218. (0x0e00 << 16) | (0xc270 >> 2),
  219. 0x00000000,
  220. (0x0e00 << 16) | (0xc274 >> 2),
  221. 0x00000000,
  222. (0x0e00 << 16) | (0xc278 >> 2),
  223. 0x00000000,
  224. (0x0e00 << 16) | (0xc27c >> 2),
  225. 0x00000000,
  226. (0x0e00 << 16) | (0xc280 >> 2),
  227. 0x00000000,
  228. (0x0e00 << 16) | (0xc284 >> 2),
  229. 0x00000000,
  230. (0x0e00 << 16) | (0xc288 >> 2),
  231. 0x00000000,
  232. (0x0e00 << 16) | (0xc28c >> 2),
  233. 0x00000000,
  234. (0x0e00 << 16) | (0xc290 >> 2),
  235. 0x00000000,
  236. (0x0e00 << 16) | (0xc294 >> 2),
  237. 0x00000000,
  238. (0x0e00 << 16) | (0xc298 >> 2),
  239. 0x00000000,
  240. (0x0e00 << 16) | (0xc29c >> 2),
  241. 0x00000000,
  242. (0x0e00 << 16) | (0xc2a0 >> 2),
  243. 0x00000000,
  244. (0x0e00 << 16) | (0xc2a4 >> 2),
  245. 0x00000000,
  246. (0x0e00 << 16) | (0xc2a8 >> 2),
  247. 0x00000000,
  248. (0x0e00 << 16) | (0xc2ac >> 2),
  249. 0x00000000,
  250. (0x0e00 << 16) | (0xc2b0 >> 2),
  251. 0x00000000,
  252. (0x0e00 << 16) | (0x301d0 >> 2),
  253. 0x00000000,
  254. (0x0e00 << 16) | (0x30238 >> 2),
  255. 0x00000000,
  256. (0x0e00 << 16) | (0x30250 >> 2),
  257. 0x00000000,
  258. (0x0e00 << 16) | (0x30254 >> 2),
  259. 0x00000000,
  260. (0x0e00 << 16) | (0x30258 >> 2),
  261. 0x00000000,
  262. (0x0e00 << 16) | (0x3025c >> 2),
  263. 0x00000000,
  264. (0x4e00 << 16) | (0xc900 >> 2),
  265. 0x00000000,
  266. (0x5e00 << 16) | (0xc900 >> 2),
  267. 0x00000000,
  268. (0x6e00 << 16) | (0xc900 >> 2),
  269. 0x00000000,
  270. (0x7e00 << 16) | (0xc900 >> 2),
  271. 0x00000000,
  272. (0x8e00 << 16) | (0xc900 >> 2),
  273. 0x00000000,
  274. (0x9e00 << 16) | (0xc900 >> 2),
  275. 0x00000000,
  276. (0xae00 << 16) | (0xc900 >> 2),
  277. 0x00000000,
  278. (0xbe00 << 16) | (0xc900 >> 2),
  279. 0x00000000,
  280. (0x4e00 << 16) | (0xc904 >> 2),
  281. 0x00000000,
  282. (0x5e00 << 16) | (0xc904 >> 2),
  283. 0x00000000,
  284. (0x6e00 << 16) | (0xc904 >> 2),
  285. 0x00000000,
  286. (0x7e00 << 16) | (0xc904 >> 2),
  287. 0x00000000,
  288. (0x8e00 << 16) | (0xc904 >> 2),
  289. 0x00000000,
  290. (0x9e00 << 16) | (0xc904 >> 2),
  291. 0x00000000,
  292. (0xae00 << 16) | (0xc904 >> 2),
  293. 0x00000000,
  294. (0xbe00 << 16) | (0xc904 >> 2),
  295. 0x00000000,
  296. (0x4e00 << 16) | (0xc908 >> 2),
  297. 0x00000000,
  298. (0x5e00 << 16) | (0xc908 >> 2),
  299. 0x00000000,
  300. (0x6e00 << 16) | (0xc908 >> 2),
  301. 0x00000000,
  302. (0x7e00 << 16) | (0xc908 >> 2),
  303. 0x00000000,
  304. (0x8e00 << 16) | (0xc908 >> 2),
  305. 0x00000000,
  306. (0x9e00 << 16) | (0xc908 >> 2),
  307. 0x00000000,
  308. (0xae00 << 16) | (0xc908 >> 2),
  309. 0x00000000,
  310. (0xbe00 << 16) | (0xc908 >> 2),
  311. 0x00000000,
  312. (0x4e00 << 16) | (0xc90c >> 2),
  313. 0x00000000,
  314. (0x5e00 << 16) | (0xc90c >> 2),
  315. 0x00000000,
  316. (0x6e00 << 16) | (0xc90c >> 2),
  317. 0x00000000,
  318. (0x7e00 << 16) | (0xc90c >> 2),
  319. 0x00000000,
  320. (0x8e00 << 16) | (0xc90c >> 2),
  321. 0x00000000,
  322. (0x9e00 << 16) | (0xc90c >> 2),
  323. 0x00000000,
  324. (0xae00 << 16) | (0xc90c >> 2),
  325. 0x00000000,
  326. (0xbe00 << 16) | (0xc90c >> 2),
  327. 0x00000000,
  328. (0x4e00 << 16) | (0xc910 >> 2),
  329. 0x00000000,
  330. (0x5e00 << 16) | (0xc910 >> 2),
  331. 0x00000000,
  332. (0x6e00 << 16) | (0xc910 >> 2),
  333. 0x00000000,
  334. (0x7e00 << 16) | (0xc910 >> 2),
  335. 0x00000000,
  336. (0x8e00 << 16) | (0xc910 >> 2),
  337. 0x00000000,
  338. (0x9e00 << 16) | (0xc910 >> 2),
  339. 0x00000000,
  340. (0xae00 << 16) | (0xc910 >> 2),
  341. 0x00000000,
  342. (0xbe00 << 16) | (0xc910 >> 2),
  343. 0x00000000,
  344. (0x0e00 << 16) | (0xc99c >> 2),
  345. 0x00000000,
  346. (0x0e00 << 16) | (0x9834 >> 2),
  347. 0x00000000,
  348. (0x0000 << 16) | (0x30f00 >> 2),
  349. 0x00000000,
  350. (0x0001 << 16) | (0x30f00 >> 2),
  351. 0x00000000,
  352. (0x0000 << 16) | (0x30f04 >> 2),
  353. 0x00000000,
  354. (0x0001 << 16) | (0x30f04 >> 2),
  355. 0x00000000,
  356. (0x0000 << 16) | (0x30f08 >> 2),
  357. 0x00000000,
  358. (0x0001 << 16) | (0x30f08 >> 2),
  359. 0x00000000,
  360. (0x0000 << 16) | (0x30f0c >> 2),
  361. 0x00000000,
  362. (0x0001 << 16) | (0x30f0c >> 2),
  363. 0x00000000,
  364. (0x0600 << 16) | (0x9b7c >> 2),
  365. 0x00000000,
  366. (0x0e00 << 16) | (0x8a14 >> 2),
  367. 0x00000000,
  368. (0x0e00 << 16) | (0x8a18 >> 2),
  369. 0x00000000,
  370. (0x0600 << 16) | (0x30a00 >> 2),
  371. 0x00000000,
  372. (0x0e00 << 16) | (0x8bf0 >> 2),
  373. 0x00000000,
  374. (0x0e00 << 16) | (0x8bcc >> 2),
  375. 0x00000000,
  376. (0x0e00 << 16) | (0x8b24 >> 2),
  377. 0x00000000,
  378. (0x0e00 << 16) | (0x30a04 >> 2),
  379. 0x00000000,
  380. (0x0600 << 16) | (0x30a10 >> 2),
  381. 0x00000000,
  382. (0x0600 << 16) | (0x30a14 >> 2),
  383. 0x00000000,
  384. (0x0600 << 16) | (0x30a18 >> 2),
  385. 0x00000000,
  386. (0x0600 << 16) | (0x30a2c >> 2),
  387. 0x00000000,
  388. (0x0e00 << 16) | (0xc700 >> 2),
  389. 0x00000000,
  390. (0x0e00 << 16) | (0xc704 >> 2),
  391. 0x00000000,
  392. (0x0e00 << 16) | (0xc708 >> 2),
  393. 0x00000000,
  394. (0x0e00 << 16) | (0xc768 >> 2),
  395. 0x00000000,
  396. (0x0400 << 16) | (0xc770 >> 2),
  397. 0x00000000,
  398. (0x0400 << 16) | (0xc774 >> 2),
  399. 0x00000000,
  400. (0x0400 << 16) | (0xc778 >> 2),
  401. 0x00000000,
  402. (0x0400 << 16) | (0xc77c >> 2),
  403. 0x00000000,
  404. (0x0400 << 16) | (0xc780 >> 2),
  405. 0x00000000,
  406. (0x0400 << 16) | (0xc784 >> 2),
  407. 0x00000000,
  408. (0x0400 << 16) | (0xc788 >> 2),
  409. 0x00000000,
  410. (0x0400 << 16) | (0xc78c >> 2),
  411. 0x00000000,
  412. (0x0400 << 16) | (0xc798 >> 2),
  413. 0x00000000,
  414. (0x0400 << 16) | (0xc79c >> 2),
  415. 0x00000000,
  416. (0x0400 << 16) | (0xc7a0 >> 2),
  417. 0x00000000,
  418. (0x0400 << 16) | (0xc7a4 >> 2),
  419. 0x00000000,
  420. (0x0400 << 16) | (0xc7a8 >> 2),
  421. 0x00000000,
  422. (0x0400 << 16) | (0xc7ac >> 2),
  423. 0x00000000,
  424. (0x0400 << 16) | (0xc7b0 >> 2),
  425. 0x00000000,
  426. (0x0400 << 16) | (0xc7b4 >> 2),
  427. 0x00000000,
  428. (0x0e00 << 16) | (0x9100 >> 2),
  429. 0x00000000,
  430. (0x0e00 << 16) | (0x3c010 >> 2),
  431. 0x00000000,
  432. (0x0e00 << 16) | (0x92a8 >> 2),
  433. 0x00000000,
  434. (0x0e00 << 16) | (0x92ac >> 2),
  435. 0x00000000,
  436. (0x0e00 << 16) | (0x92b4 >> 2),
  437. 0x00000000,
  438. (0x0e00 << 16) | (0x92b8 >> 2),
  439. 0x00000000,
  440. (0x0e00 << 16) | (0x92bc >> 2),
  441. 0x00000000,
  442. (0x0e00 << 16) | (0x92c0 >> 2),
  443. 0x00000000,
  444. (0x0e00 << 16) | (0x92c4 >> 2),
  445. 0x00000000,
  446. (0x0e00 << 16) | (0x92c8 >> 2),
  447. 0x00000000,
  448. (0x0e00 << 16) | (0x92cc >> 2),
  449. 0x00000000,
  450. (0x0e00 << 16) | (0x92d0 >> 2),
  451. 0x00000000,
  452. (0x0e00 << 16) | (0x8c00 >> 2),
  453. 0x00000000,
  454. (0x0e00 << 16) | (0x8c04 >> 2),
  455. 0x00000000,
  456. (0x0e00 << 16) | (0x8c20 >> 2),
  457. 0x00000000,
  458. (0x0e00 << 16) | (0x8c38 >> 2),
  459. 0x00000000,
  460. (0x0e00 << 16) | (0x8c3c >> 2),
  461. 0x00000000,
  462. (0x0e00 << 16) | (0xae00 >> 2),
  463. 0x00000000,
  464. (0x0e00 << 16) | (0x9604 >> 2),
  465. 0x00000000,
  466. (0x0e00 << 16) | (0xac08 >> 2),
  467. 0x00000000,
  468. (0x0e00 << 16) | (0xac0c >> 2),
  469. 0x00000000,
  470. (0x0e00 << 16) | (0xac10 >> 2),
  471. 0x00000000,
  472. (0x0e00 << 16) | (0xac14 >> 2),
  473. 0x00000000,
  474. (0x0e00 << 16) | (0xac58 >> 2),
  475. 0x00000000,
  476. (0x0e00 << 16) | (0xac68 >> 2),
  477. 0x00000000,
  478. (0x0e00 << 16) | (0xac6c >> 2),
  479. 0x00000000,
  480. (0x0e00 << 16) | (0xac70 >> 2),
  481. 0x00000000,
  482. (0x0e00 << 16) | (0xac74 >> 2),
  483. 0x00000000,
  484. (0x0e00 << 16) | (0xac78 >> 2),
  485. 0x00000000,
  486. (0x0e00 << 16) | (0xac7c >> 2),
  487. 0x00000000,
  488. (0x0e00 << 16) | (0xac80 >> 2),
  489. 0x00000000,
  490. (0x0e00 << 16) | (0xac84 >> 2),
  491. 0x00000000,
  492. (0x0e00 << 16) | (0xac88 >> 2),
  493. 0x00000000,
  494. (0x0e00 << 16) | (0xac8c >> 2),
  495. 0x00000000,
  496. (0x0e00 << 16) | (0x970c >> 2),
  497. 0x00000000,
  498. (0x0e00 << 16) | (0x9714 >> 2),
  499. 0x00000000,
  500. (0x0e00 << 16) | (0x9718 >> 2),
  501. 0x00000000,
  502. (0x0e00 << 16) | (0x971c >> 2),
  503. 0x00000000,
  504. (0x0e00 << 16) | (0x31068 >> 2),
  505. 0x00000000,
  506. (0x4e00 << 16) | (0x31068 >> 2),
  507. 0x00000000,
  508. (0x5e00 << 16) | (0x31068 >> 2),
  509. 0x00000000,
  510. (0x6e00 << 16) | (0x31068 >> 2),
  511. 0x00000000,
  512. (0x7e00 << 16) | (0x31068 >> 2),
  513. 0x00000000,
  514. (0x8e00 << 16) | (0x31068 >> 2),
  515. 0x00000000,
  516. (0x9e00 << 16) | (0x31068 >> 2),
  517. 0x00000000,
  518. (0xae00 << 16) | (0x31068 >> 2),
  519. 0x00000000,
  520. (0xbe00 << 16) | (0x31068 >> 2),
  521. 0x00000000,
  522. (0x0e00 << 16) | (0xcd10 >> 2),
  523. 0x00000000,
  524. (0x0e00 << 16) | (0xcd14 >> 2),
  525. 0x00000000,
  526. (0x0e00 << 16) | (0x88b0 >> 2),
  527. 0x00000000,
  528. (0x0e00 << 16) | (0x88b4 >> 2),
  529. 0x00000000,
  530. (0x0e00 << 16) | (0x88b8 >> 2),
  531. 0x00000000,
  532. (0x0e00 << 16) | (0x88bc >> 2),
  533. 0x00000000,
  534. (0x0400 << 16) | (0x89c0 >> 2),
  535. 0x00000000,
  536. (0x0e00 << 16) | (0x88c4 >> 2),
  537. 0x00000000,
  538. (0x0e00 << 16) | (0x88c8 >> 2),
  539. 0x00000000,
  540. (0x0e00 << 16) | (0x88d0 >> 2),
  541. 0x00000000,
  542. (0x0e00 << 16) | (0x88d4 >> 2),
  543. 0x00000000,
  544. (0x0e00 << 16) | (0x88d8 >> 2),
  545. 0x00000000,
  546. (0x0e00 << 16) | (0x8980 >> 2),
  547. 0x00000000,
  548. (0x0e00 << 16) | (0x30938 >> 2),
  549. 0x00000000,
  550. (0x0e00 << 16) | (0x3093c >> 2),
  551. 0x00000000,
  552. (0x0e00 << 16) | (0x30940 >> 2),
  553. 0x00000000,
  554. (0x0e00 << 16) | (0x89a0 >> 2),
  555. 0x00000000,
  556. (0x0e00 << 16) | (0x30900 >> 2),
  557. 0x00000000,
  558. (0x0e00 << 16) | (0x30904 >> 2),
  559. 0x00000000,
  560. (0x0e00 << 16) | (0x89b4 >> 2),
  561. 0x00000000,
  562. (0x0e00 << 16) | (0x3c210 >> 2),
  563. 0x00000000,
  564. (0x0e00 << 16) | (0x3c214 >> 2),
  565. 0x00000000,
  566. (0x0e00 << 16) | (0x3c218 >> 2),
  567. 0x00000000,
  568. (0x0e00 << 16) | (0x8904 >> 2),
  569. 0x00000000,
  570. 0x5,
  571. (0x0e00 << 16) | (0x8c28 >> 2),
  572. (0x0e00 << 16) | (0x8c2c >> 2),
  573. (0x0e00 << 16) | (0x8c30 >> 2),
  574. (0x0e00 << 16) | (0x8c34 >> 2),
  575. (0x0e00 << 16) | (0x9600 >> 2),
  576. };
  577. static const u32 kalindi_rlc_save_restore_register_list[] =
  578. {
  579. (0x0e00 << 16) | (0xc12c >> 2),
  580. 0x00000000,
  581. (0x0e00 << 16) | (0xc140 >> 2),
  582. 0x00000000,
  583. (0x0e00 << 16) | (0xc150 >> 2),
  584. 0x00000000,
  585. (0x0e00 << 16) | (0xc15c >> 2),
  586. 0x00000000,
  587. (0x0e00 << 16) | (0xc168 >> 2),
  588. 0x00000000,
  589. (0x0e00 << 16) | (0xc170 >> 2),
  590. 0x00000000,
  591. (0x0e00 << 16) | (0xc204 >> 2),
  592. 0x00000000,
  593. (0x0e00 << 16) | (0xc2b4 >> 2),
  594. 0x00000000,
  595. (0x0e00 << 16) | (0xc2b8 >> 2),
  596. 0x00000000,
  597. (0x0e00 << 16) | (0xc2bc >> 2),
  598. 0x00000000,
  599. (0x0e00 << 16) | (0xc2c0 >> 2),
  600. 0x00000000,
  601. (0x0e00 << 16) | (0x8228 >> 2),
  602. 0x00000000,
  603. (0x0e00 << 16) | (0x829c >> 2),
  604. 0x00000000,
  605. (0x0e00 << 16) | (0x869c >> 2),
  606. 0x00000000,
  607. (0x0600 << 16) | (0x98f4 >> 2),
  608. 0x00000000,
  609. (0x0e00 << 16) | (0x98f8 >> 2),
  610. 0x00000000,
  611. (0x0e00 << 16) | (0x9900 >> 2),
  612. 0x00000000,
  613. (0x0e00 << 16) | (0xc260 >> 2),
  614. 0x00000000,
  615. (0x0e00 << 16) | (0x90e8 >> 2),
  616. 0x00000000,
  617. (0x0e00 << 16) | (0x3c000 >> 2),
  618. 0x00000000,
  619. (0x0e00 << 16) | (0x3c00c >> 2),
  620. 0x00000000,
  621. (0x0e00 << 16) | (0x8c1c >> 2),
  622. 0x00000000,
  623. (0x0e00 << 16) | (0x9700 >> 2),
  624. 0x00000000,
  625. (0x0e00 << 16) | (0xcd20 >> 2),
  626. 0x00000000,
  627. (0x4e00 << 16) | (0xcd20 >> 2),
  628. 0x00000000,
  629. (0x5e00 << 16) | (0xcd20 >> 2),
  630. 0x00000000,
  631. (0x6e00 << 16) | (0xcd20 >> 2),
  632. 0x00000000,
  633. (0x7e00 << 16) | (0xcd20 >> 2),
  634. 0x00000000,
  635. (0x0e00 << 16) | (0x89bc >> 2),
  636. 0x00000000,
  637. (0x0e00 << 16) | (0x8900 >> 2),
  638. 0x00000000,
  639. 0x3,
  640. (0x0e00 << 16) | (0xc130 >> 2),
  641. 0x00000000,
  642. (0x0e00 << 16) | (0xc134 >> 2),
  643. 0x00000000,
  644. (0x0e00 << 16) | (0xc1fc >> 2),
  645. 0x00000000,
  646. (0x0e00 << 16) | (0xc208 >> 2),
  647. 0x00000000,
  648. (0x0e00 << 16) | (0xc264 >> 2),
  649. 0x00000000,
  650. (0x0e00 << 16) | (0xc268 >> 2),
  651. 0x00000000,
  652. (0x0e00 << 16) | (0xc26c >> 2),
  653. 0x00000000,
  654. (0x0e00 << 16) | (0xc270 >> 2),
  655. 0x00000000,
  656. (0x0e00 << 16) | (0xc274 >> 2),
  657. 0x00000000,
  658. (0x0e00 << 16) | (0xc28c >> 2),
  659. 0x00000000,
  660. (0x0e00 << 16) | (0xc290 >> 2),
  661. 0x00000000,
  662. (0x0e00 << 16) | (0xc294 >> 2),
  663. 0x00000000,
  664. (0x0e00 << 16) | (0xc298 >> 2),
  665. 0x00000000,
  666. (0x0e00 << 16) | (0xc2a0 >> 2),
  667. 0x00000000,
  668. (0x0e00 << 16) | (0xc2a4 >> 2),
  669. 0x00000000,
  670. (0x0e00 << 16) | (0xc2a8 >> 2),
  671. 0x00000000,
  672. (0x0e00 << 16) | (0xc2ac >> 2),
  673. 0x00000000,
  674. (0x0e00 << 16) | (0x301d0 >> 2),
  675. 0x00000000,
  676. (0x0e00 << 16) | (0x30238 >> 2),
  677. 0x00000000,
  678. (0x0e00 << 16) | (0x30250 >> 2),
  679. 0x00000000,
  680. (0x0e00 << 16) | (0x30254 >> 2),
  681. 0x00000000,
  682. (0x0e00 << 16) | (0x30258 >> 2),
  683. 0x00000000,
  684. (0x0e00 << 16) | (0x3025c >> 2),
  685. 0x00000000,
  686. (0x4e00 << 16) | (0xc900 >> 2),
  687. 0x00000000,
  688. (0x5e00 << 16) | (0xc900 >> 2),
  689. 0x00000000,
  690. (0x6e00 << 16) | (0xc900 >> 2),
  691. 0x00000000,
  692. (0x7e00 << 16) | (0xc900 >> 2),
  693. 0x00000000,
  694. (0x4e00 << 16) | (0xc904 >> 2),
  695. 0x00000000,
  696. (0x5e00 << 16) | (0xc904 >> 2),
  697. 0x00000000,
  698. (0x6e00 << 16) | (0xc904 >> 2),
  699. 0x00000000,
  700. (0x7e00 << 16) | (0xc904 >> 2),
  701. 0x00000000,
  702. (0x4e00 << 16) | (0xc908 >> 2),
  703. 0x00000000,
  704. (0x5e00 << 16) | (0xc908 >> 2),
  705. 0x00000000,
  706. (0x6e00 << 16) | (0xc908 >> 2),
  707. 0x00000000,
  708. (0x7e00 << 16) | (0xc908 >> 2),
  709. 0x00000000,
  710. (0x4e00 << 16) | (0xc90c >> 2),
  711. 0x00000000,
  712. (0x5e00 << 16) | (0xc90c >> 2),
  713. 0x00000000,
  714. (0x6e00 << 16) | (0xc90c >> 2),
  715. 0x00000000,
  716. (0x7e00 << 16) | (0xc90c >> 2),
  717. 0x00000000,
  718. (0x4e00 << 16) | (0xc910 >> 2),
  719. 0x00000000,
  720. (0x5e00 << 16) | (0xc910 >> 2),
  721. 0x00000000,
  722. (0x6e00 << 16) | (0xc910 >> 2),
  723. 0x00000000,
  724. (0x7e00 << 16) | (0xc910 >> 2),
  725. 0x00000000,
  726. (0x0e00 << 16) | (0xc99c >> 2),
  727. 0x00000000,
  728. (0x0e00 << 16) | (0x9834 >> 2),
  729. 0x00000000,
  730. (0x0000 << 16) | (0x30f00 >> 2),
  731. 0x00000000,
  732. (0x0000 << 16) | (0x30f04 >> 2),
  733. 0x00000000,
  734. (0x0000 << 16) | (0x30f08 >> 2),
  735. 0x00000000,
  736. (0x0000 << 16) | (0x30f0c >> 2),
  737. 0x00000000,
  738. (0x0600 << 16) | (0x9b7c >> 2),
  739. 0x00000000,
  740. (0x0e00 << 16) | (0x8a14 >> 2),
  741. 0x00000000,
  742. (0x0e00 << 16) | (0x8a18 >> 2),
  743. 0x00000000,
  744. (0x0600 << 16) | (0x30a00 >> 2),
  745. 0x00000000,
  746. (0x0e00 << 16) | (0x8bf0 >> 2),
  747. 0x00000000,
  748. (0x0e00 << 16) | (0x8bcc >> 2),
  749. 0x00000000,
  750. (0x0e00 << 16) | (0x8b24 >> 2),
  751. 0x00000000,
  752. (0x0e00 << 16) | (0x30a04 >> 2),
  753. 0x00000000,
  754. (0x0600 << 16) | (0x30a10 >> 2),
  755. 0x00000000,
  756. (0x0600 << 16) | (0x30a14 >> 2),
  757. 0x00000000,
  758. (0x0600 << 16) | (0x30a18 >> 2),
  759. 0x00000000,
  760. (0x0600 << 16) | (0x30a2c >> 2),
  761. 0x00000000,
  762. (0x0e00 << 16) | (0xc700 >> 2),
  763. 0x00000000,
  764. (0x0e00 << 16) | (0xc704 >> 2),
  765. 0x00000000,
  766. (0x0e00 << 16) | (0xc708 >> 2),
  767. 0x00000000,
  768. (0x0e00 << 16) | (0xc768 >> 2),
  769. 0x00000000,
  770. (0x0400 << 16) | (0xc770 >> 2),
  771. 0x00000000,
  772. (0x0400 << 16) | (0xc774 >> 2),
  773. 0x00000000,
  774. (0x0400 << 16) | (0xc798 >> 2),
  775. 0x00000000,
  776. (0x0400 << 16) | (0xc79c >> 2),
  777. 0x00000000,
  778. (0x0e00 << 16) | (0x9100 >> 2),
  779. 0x00000000,
  780. (0x0e00 << 16) | (0x3c010 >> 2),
  781. 0x00000000,
  782. (0x0e00 << 16) | (0x8c00 >> 2),
  783. 0x00000000,
  784. (0x0e00 << 16) | (0x8c04 >> 2),
  785. 0x00000000,
  786. (0x0e00 << 16) | (0x8c20 >> 2),
  787. 0x00000000,
  788. (0x0e00 << 16) | (0x8c38 >> 2),
  789. 0x00000000,
  790. (0x0e00 << 16) | (0x8c3c >> 2),
  791. 0x00000000,
  792. (0x0e00 << 16) | (0xae00 >> 2),
  793. 0x00000000,
  794. (0x0e00 << 16) | (0x9604 >> 2),
  795. 0x00000000,
  796. (0x0e00 << 16) | (0xac08 >> 2),
  797. 0x00000000,
  798. (0x0e00 << 16) | (0xac0c >> 2),
  799. 0x00000000,
  800. (0x0e00 << 16) | (0xac10 >> 2),
  801. 0x00000000,
  802. (0x0e00 << 16) | (0xac14 >> 2),
  803. 0x00000000,
  804. (0x0e00 << 16) | (0xac58 >> 2),
  805. 0x00000000,
  806. (0x0e00 << 16) | (0xac68 >> 2),
  807. 0x00000000,
  808. (0x0e00 << 16) | (0xac6c >> 2),
  809. 0x00000000,
  810. (0x0e00 << 16) | (0xac70 >> 2),
  811. 0x00000000,
  812. (0x0e00 << 16) | (0xac74 >> 2),
  813. 0x00000000,
  814. (0x0e00 << 16) | (0xac78 >> 2),
  815. 0x00000000,
  816. (0x0e00 << 16) | (0xac7c >> 2),
  817. 0x00000000,
  818. (0x0e00 << 16) | (0xac80 >> 2),
  819. 0x00000000,
  820. (0x0e00 << 16) | (0xac84 >> 2),
  821. 0x00000000,
  822. (0x0e00 << 16) | (0xac88 >> 2),
  823. 0x00000000,
  824. (0x0e00 << 16) | (0xac8c >> 2),
  825. 0x00000000,
  826. (0x0e00 << 16) | (0x970c >> 2),
  827. 0x00000000,
  828. (0x0e00 << 16) | (0x9714 >> 2),
  829. 0x00000000,
  830. (0x0e00 << 16) | (0x9718 >> 2),
  831. 0x00000000,
  832. (0x0e00 << 16) | (0x971c >> 2),
  833. 0x00000000,
  834. (0x0e00 << 16) | (0x31068 >> 2),
  835. 0x00000000,
  836. (0x4e00 << 16) | (0x31068 >> 2),
  837. 0x00000000,
  838. (0x5e00 << 16) | (0x31068 >> 2),
  839. 0x00000000,
  840. (0x6e00 << 16) | (0x31068 >> 2),
  841. 0x00000000,
  842. (0x7e00 << 16) | (0x31068 >> 2),
  843. 0x00000000,
  844. (0x0e00 << 16) | (0xcd10 >> 2),
  845. 0x00000000,
  846. (0x0e00 << 16) | (0xcd14 >> 2),
  847. 0x00000000,
  848. (0x0e00 << 16) | (0x88b0 >> 2),
  849. 0x00000000,
  850. (0x0e00 << 16) | (0x88b4 >> 2),
  851. 0x00000000,
  852. (0x0e00 << 16) | (0x88b8 >> 2),
  853. 0x00000000,
  854. (0x0e00 << 16) | (0x88bc >> 2),
  855. 0x00000000,
  856. (0x0400 << 16) | (0x89c0 >> 2),
  857. 0x00000000,
  858. (0x0e00 << 16) | (0x88c4 >> 2),
  859. 0x00000000,
  860. (0x0e00 << 16) | (0x88c8 >> 2),
  861. 0x00000000,
  862. (0x0e00 << 16) | (0x88d0 >> 2),
  863. 0x00000000,
  864. (0x0e00 << 16) | (0x88d4 >> 2),
  865. 0x00000000,
  866. (0x0e00 << 16) | (0x88d8 >> 2),
  867. 0x00000000,
  868. (0x0e00 << 16) | (0x8980 >> 2),
  869. 0x00000000,
  870. (0x0e00 << 16) | (0x30938 >> 2),
  871. 0x00000000,
  872. (0x0e00 << 16) | (0x3093c >> 2),
  873. 0x00000000,
  874. (0x0e00 << 16) | (0x30940 >> 2),
  875. 0x00000000,
  876. (0x0e00 << 16) | (0x89a0 >> 2),
  877. 0x00000000,
  878. (0x0e00 << 16) | (0x30900 >> 2),
  879. 0x00000000,
  880. (0x0e00 << 16) | (0x30904 >> 2),
  881. 0x00000000,
  882. (0x0e00 << 16) | (0x89b4 >> 2),
  883. 0x00000000,
  884. (0x0e00 << 16) | (0x3e1fc >> 2),
  885. 0x00000000,
  886. (0x0e00 << 16) | (0x3c210 >> 2),
  887. 0x00000000,
  888. (0x0e00 << 16) | (0x3c214 >> 2),
  889. 0x00000000,
  890. (0x0e00 << 16) | (0x3c218 >> 2),
  891. 0x00000000,
  892. (0x0e00 << 16) | (0x8904 >> 2),
  893. 0x00000000,
  894. 0x5,
  895. (0x0e00 << 16) | (0x8c28 >> 2),
  896. (0x0e00 << 16) | (0x8c2c >> 2),
  897. (0x0e00 << 16) | (0x8c30 >> 2),
  898. (0x0e00 << 16) | (0x8c34 >> 2),
  899. (0x0e00 << 16) | (0x9600 >> 2),
  900. };
  901. static const u32 bonaire_golden_spm_registers[] =
  902. {
  903. 0x30800, 0xe0ffffff, 0xe0000000
  904. };
  905. static const u32 bonaire_golden_common_registers[] =
  906. {
  907. 0xc770, 0xffffffff, 0x00000800,
  908. 0xc774, 0xffffffff, 0x00000800,
  909. 0xc798, 0xffffffff, 0x00007fbf,
  910. 0xc79c, 0xffffffff, 0x00007faf
  911. };
  912. static const u32 bonaire_golden_registers[] =
  913. {
  914. 0x3354, 0x00000333, 0x00000333,
  915. 0x3350, 0x000c0fc0, 0x00040200,
  916. 0x9a10, 0x00010000, 0x00058208,
  917. 0x3c000, 0xffff1fff, 0x00140000,
  918. 0x3c200, 0xfdfc0fff, 0x00000100,
  919. 0x3c234, 0x40000000, 0x40000200,
  920. 0x9830, 0xffffffff, 0x00000000,
  921. 0x9834, 0xf00fffff, 0x00000400,
  922. 0x9838, 0x0002021c, 0x00020200,
  923. 0xc78, 0x00000080, 0x00000000,
  924. 0x5bb0, 0x000000f0, 0x00000070,
  925. 0x5bc0, 0xf0311fff, 0x80300000,
  926. 0x98f8, 0x73773777, 0x12010001,
  927. 0x350c, 0x00810000, 0x408af000,
  928. 0x7030, 0x31000111, 0x00000011,
  929. 0x2f48, 0x73773777, 0x12010001,
  930. 0x220c, 0x00007fb6, 0x0021a1b1,
  931. 0x2210, 0x00007fb6, 0x002021b1,
  932. 0x2180, 0x00007fb6, 0x00002191,
  933. 0x2218, 0x00007fb6, 0x002121b1,
  934. 0x221c, 0x00007fb6, 0x002021b1,
  935. 0x21dc, 0x00007fb6, 0x00002191,
  936. 0x21e0, 0x00007fb6, 0x00002191,
  937. 0x3628, 0x0000003f, 0x0000000a,
  938. 0x362c, 0x0000003f, 0x0000000a,
  939. 0x2ae4, 0x00073ffe, 0x000022a2,
  940. 0x240c, 0x000007ff, 0x00000000,
  941. 0x8a14, 0xf000003f, 0x00000007,
  942. 0x8bf0, 0x00002001, 0x00000001,
  943. 0x8b24, 0xffffffff, 0x00ffffff,
  944. 0x30a04, 0x0000ff0f, 0x00000000,
  945. 0x28a4c, 0x07ffffff, 0x06000000,
  946. 0x4d8, 0x00000fff, 0x00000100,
  947. 0x3e78, 0x00000001, 0x00000002,
  948. 0x9100, 0x03000000, 0x0362c688,
  949. 0x8c00, 0x000000ff, 0x00000001,
  950. 0xe40, 0x00001fff, 0x00001fff,
  951. 0x9060, 0x0000007f, 0x00000020,
  952. 0x9508, 0x00010000, 0x00010000,
  953. 0xac14, 0x000003ff, 0x000000f3,
  954. 0xac0c, 0xffffffff, 0x00001032
  955. };
  956. static const u32 bonaire_mgcg_cgcg_init[] =
  957. {
  958. 0xc420, 0xffffffff, 0xfffffffc,
  959. 0x30800, 0xffffffff, 0xe0000000,
  960. 0x3c2a0, 0xffffffff, 0x00000100,
  961. 0x3c208, 0xffffffff, 0x00000100,
  962. 0x3c2c0, 0xffffffff, 0xc0000100,
  963. 0x3c2c8, 0xffffffff, 0xc0000100,
  964. 0x3c2c4, 0xffffffff, 0xc0000100,
  965. 0x55e4, 0xffffffff, 0x00600100,
  966. 0x3c280, 0xffffffff, 0x00000100,
  967. 0x3c214, 0xffffffff, 0x06000100,
  968. 0x3c220, 0xffffffff, 0x00000100,
  969. 0x3c218, 0xffffffff, 0x06000100,
  970. 0x3c204, 0xffffffff, 0x00000100,
  971. 0x3c2e0, 0xffffffff, 0x00000100,
  972. 0x3c224, 0xffffffff, 0x00000100,
  973. 0x3c200, 0xffffffff, 0x00000100,
  974. 0x3c230, 0xffffffff, 0x00000100,
  975. 0x3c234, 0xffffffff, 0x00000100,
  976. 0x3c250, 0xffffffff, 0x00000100,
  977. 0x3c254, 0xffffffff, 0x00000100,
  978. 0x3c258, 0xffffffff, 0x00000100,
  979. 0x3c25c, 0xffffffff, 0x00000100,
  980. 0x3c260, 0xffffffff, 0x00000100,
  981. 0x3c27c, 0xffffffff, 0x00000100,
  982. 0x3c278, 0xffffffff, 0x00000100,
  983. 0x3c210, 0xffffffff, 0x06000100,
  984. 0x3c290, 0xffffffff, 0x00000100,
  985. 0x3c274, 0xffffffff, 0x00000100,
  986. 0x3c2b4, 0xffffffff, 0x00000100,
  987. 0x3c2b0, 0xffffffff, 0x00000100,
  988. 0x3c270, 0xffffffff, 0x00000100,
  989. 0x30800, 0xffffffff, 0xe0000000,
  990. 0x3c020, 0xffffffff, 0x00010000,
  991. 0x3c024, 0xffffffff, 0x00030002,
  992. 0x3c028, 0xffffffff, 0x00040007,
  993. 0x3c02c, 0xffffffff, 0x00060005,
  994. 0x3c030, 0xffffffff, 0x00090008,
  995. 0x3c034, 0xffffffff, 0x00010000,
  996. 0x3c038, 0xffffffff, 0x00030002,
  997. 0x3c03c, 0xffffffff, 0x00040007,
  998. 0x3c040, 0xffffffff, 0x00060005,
  999. 0x3c044, 0xffffffff, 0x00090008,
  1000. 0x3c048, 0xffffffff, 0x00010000,
  1001. 0x3c04c, 0xffffffff, 0x00030002,
  1002. 0x3c050, 0xffffffff, 0x00040007,
  1003. 0x3c054, 0xffffffff, 0x00060005,
  1004. 0x3c058, 0xffffffff, 0x00090008,
  1005. 0x3c05c, 0xffffffff, 0x00010000,
  1006. 0x3c060, 0xffffffff, 0x00030002,
  1007. 0x3c064, 0xffffffff, 0x00040007,
  1008. 0x3c068, 0xffffffff, 0x00060005,
  1009. 0x3c06c, 0xffffffff, 0x00090008,
  1010. 0x3c070, 0xffffffff, 0x00010000,
  1011. 0x3c074, 0xffffffff, 0x00030002,
  1012. 0x3c078, 0xffffffff, 0x00040007,
  1013. 0x3c07c, 0xffffffff, 0x00060005,
  1014. 0x3c080, 0xffffffff, 0x00090008,
  1015. 0x3c084, 0xffffffff, 0x00010000,
  1016. 0x3c088, 0xffffffff, 0x00030002,
  1017. 0x3c08c, 0xffffffff, 0x00040007,
  1018. 0x3c090, 0xffffffff, 0x00060005,
  1019. 0x3c094, 0xffffffff, 0x00090008,
  1020. 0x3c098, 0xffffffff, 0x00010000,
  1021. 0x3c09c, 0xffffffff, 0x00030002,
  1022. 0x3c0a0, 0xffffffff, 0x00040007,
  1023. 0x3c0a4, 0xffffffff, 0x00060005,
  1024. 0x3c0a8, 0xffffffff, 0x00090008,
  1025. 0x3c000, 0xffffffff, 0x96e00200,
  1026. 0x8708, 0xffffffff, 0x00900100,
  1027. 0xc424, 0xffffffff, 0x0020003f,
  1028. 0x38, 0xffffffff, 0x0140001c,
  1029. 0x3c, 0x000f0000, 0x000f0000,
  1030. 0x220, 0xffffffff, 0xC060000C,
  1031. 0x224, 0xc0000fff, 0x00000100,
  1032. 0xf90, 0xffffffff, 0x00000100,
  1033. 0xf98, 0x00000101, 0x00000000,
  1034. 0x20a8, 0xffffffff, 0x00000104,
  1035. 0x55e4, 0xff000fff, 0x00000100,
  1036. 0x30cc, 0xc0000fff, 0x00000104,
  1037. 0xc1e4, 0x00000001, 0x00000001,
  1038. 0xd00c, 0xff000ff0, 0x00000100,
  1039. 0xd80c, 0xff000ff0, 0x00000100
  1040. };
  1041. static const u32 spectre_golden_spm_registers[] =
  1042. {
  1043. 0x30800, 0xe0ffffff, 0xe0000000
  1044. };
  1045. static const u32 spectre_golden_common_registers[] =
  1046. {
  1047. 0xc770, 0xffffffff, 0x00000800,
  1048. 0xc774, 0xffffffff, 0x00000800,
  1049. 0xc798, 0xffffffff, 0x00007fbf,
  1050. 0xc79c, 0xffffffff, 0x00007faf
  1051. };
  1052. static const u32 spectre_golden_registers[] =
  1053. {
  1054. 0x3c000, 0xffff1fff, 0x96940200,
  1055. 0x3c00c, 0xffff0001, 0xff000000,
  1056. 0x3c200, 0xfffc0fff, 0x00000100,
  1057. 0x6ed8, 0x00010101, 0x00010000,
  1058. 0x9834, 0xf00fffff, 0x00000400,
  1059. 0x9838, 0xfffffffc, 0x00020200,
  1060. 0x5bb0, 0x000000f0, 0x00000070,
  1061. 0x5bc0, 0xf0311fff, 0x80300000,
  1062. 0x98f8, 0x73773777, 0x12010001,
  1063. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1064. 0x2f48, 0x73773777, 0x12010001,
  1065. 0x8a14, 0xf000003f, 0x00000007,
  1066. 0x8b24, 0xffffffff, 0x00ffffff,
  1067. 0x28350, 0x3f3f3fff, 0x00000082,
  1068. 0x28355, 0x0000003f, 0x00000000,
  1069. 0x3e78, 0x00000001, 0x00000002,
  1070. 0x913c, 0xffff03df, 0x00000004,
  1071. 0xc768, 0x00000008, 0x00000008,
  1072. 0x8c00, 0x000008ff, 0x00000800,
  1073. 0x9508, 0x00010000, 0x00010000,
  1074. 0xac0c, 0xffffffff, 0x54763210,
  1075. 0x214f8, 0x01ff01ff, 0x00000002,
  1076. 0x21498, 0x007ff800, 0x00200000,
  1077. 0x2015c, 0xffffffff, 0x00000f40,
  1078. 0x30934, 0xffffffff, 0x00000001
  1079. };
  1080. static const u32 spectre_mgcg_cgcg_init[] =
  1081. {
  1082. 0xc420, 0xffffffff, 0xfffffffc,
  1083. 0x30800, 0xffffffff, 0xe0000000,
  1084. 0x3c2a0, 0xffffffff, 0x00000100,
  1085. 0x3c208, 0xffffffff, 0x00000100,
  1086. 0x3c2c0, 0xffffffff, 0x00000100,
  1087. 0x3c2c8, 0xffffffff, 0x00000100,
  1088. 0x3c2c4, 0xffffffff, 0x00000100,
  1089. 0x55e4, 0xffffffff, 0x00600100,
  1090. 0x3c280, 0xffffffff, 0x00000100,
  1091. 0x3c214, 0xffffffff, 0x06000100,
  1092. 0x3c220, 0xffffffff, 0x00000100,
  1093. 0x3c218, 0xffffffff, 0x06000100,
  1094. 0x3c204, 0xffffffff, 0x00000100,
  1095. 0x3c2e0, 0xffffffff, 0x00000100,
  1096. 0x3c224, 0xffffffff, 0x00000100,
  1097. 0x3c200, 0xffffffff, 0x00000100,
  1098. 0x3c230, 0xffffffff, 0x00000100,
  1099. 0x3c234, 0xffffffff, 0x00000100,
  1100. 0x3c250, 0xffffffff, 0x00000100,
  1101. 0x3c254, 0xffffffff, 0x00000100,
  1102. 0x3c258, 0xffffffff, 0x00000100,
  1103. 0x3c25c, 0xffffffff, 0x00000100,
  1104. 0x3c260, 0xffffffff, 0x00000100,
  1105. 0x3c27c, 0xffffffff, 0x00000100,
  1106. 0x3c278, 0xffffffff, 0x00000100,
  1107. 0x3c210, 0xffffffff, 0x06000100,
  1108. 0x3c290, 0xffffffff, 0x00000100,
  1109. 0x3c274, 0xffffffff, 0x00000100,
  1110. 0x3c2b4, 0xffffffff, 0x00000100,
  1111. 0x3c2b0, 0xffffffff, 0x00000100,
  1112. 0x3c270, 0xffffffff, 0x00000100,
  1113. 0x30800, 0xffffffff, 0xe0000000,
  1114. 0x3c020, 0xffffffff, 0x00010000,
  1115. 0x3c024, 0xffffffff, 0x00030002,
  1116. 0x3c028, 0xffffffff, 0x00040007,
  1117. 0x3c02c, 0xffffffff, 0x00060005,
  1118. 0x3c030, 0xffffffff, 0x00090008,
  1119. 0x3c034, 0xffffffff, 0x00010000,
  1120. 0x3c038, 0xffffffff, 0x00030002,
  1121. 0x3c03c, 0xffffffff, 0x00040007,
  1122. 0x3c040, 0xffffffff, 0x00060005,
  1123. 0x3c044, 0xffffffff, 0x00090008,
  1124. 0x3c048, 0xffffffff, 0x00010000,
  1125. 0x3c04c, 0xffffffff, 0x00030002,
  1126. 0x3c050, 0xffffffff, 0x00040007,
  1127. 0x3c054, 0xffffffff, 0x00060005,
  1128. 0x3c058, 0xffffffff, 0x00090008,
  1129. 0x3c05c, 0xffffffff, 0x00010000,
  1130. 0x3c060, 0xffffffff, 0x00030002,
  1131. 0x3c064, 0xffffffff, 0x00040007,
  1132. 0x3c068, 0xffffffff, 0x00060005,
  1133. 0x3c06c, 0xffffffff, 0x00090008,
  1134. 0x3c070, 0xffffffff, 0x00010000,
  1135. 0x3c074, 0xffffffff, 0x00030002,
  1136. 0x3c078, 0xffffffff, 0x00040007,
  1137. 0x3c07c, 0xffffffff, 0x00060005,
  1138. 0x3c080, 0xffffffff, 0x00090008,
  1139. 0x3c084, 0xffffffff, 0x00010000,
  1140. 0x3c088, 0xffffffff, 0x00030002,
  1141. 0x3c08c, 0xffffffff, 0x00040007,
  1142. 0x3c090, 0xffffffff, 0x00060005,
  1143. 0x3c094, 0xffffffff, 0x00090008,
  1144. 0x3c098, 0xffffffff, 0x00010000,
  1145. 0x3c09c, 0xffffffff, 0x00030002,
  1146. 0x3c0a0, 0xffffffff, 0x00040007,
  1147. 0x3c0a4, 0xffffffff, 0x00060005,
  1148. 0x3c0a8, 0xffffffff, 0x00090008,
  1149. 0x3c0ac, 0xffffffff, 0x00010000,
  1150. 0x3c0b0, 0xffffffff, 0x00030002,
  1151. 0x3c0b4, 0xffffffff, 0x00040007,
  1152. 0x3c0b8, 0xffffffff, 0x00060005,
  1153. 0x3c0bc, 0xffffffff, 0x00090008,
  1154. 0x3c000, 0xffffffff, 0x96e00200,
  1155. 0x8708, 0xffffffff, 0x00900100,
  1156. 0xc424, 0xffffffff, 0x0020003f,
  1157. 0x38, 0xffffffff, 0x0140001c,
  1158. 0x3c, 0x000f0000, 0x000f0000,
  1159. 0x220, 0xffffffff, 0xC060000C,
  1160. 0x224, 0xc0000fff, 0x00000100,
  1161. 0xf90, 0xffffffff, 0x00000100,
  1162. 0xf98, 0x00000101, 0x00000000,
  1163. 0x20a8, 0xffffffff, 0x00000104,
  1164. 0x55e4, 0xff000fff, 0x00000100,
  1165. 0x30cc, 0xc0000fff, 0x00000104,
  1166. 0xc1e4, 0x00000001, 0x00000001,
  1167. 0xd00c, 0xff000ff0, 0x00000100,
  1168. 0xd80c, 0xff000ff0, 0x00000100
  1169. };
  1170. static const u32 kalindi_golden_spm_registers[] =
  1171. {
  1172. 0x30800, 0xe0ffffff, 0xe0000000
  1173. };
  1174. static const u32 kalindi_golden_common_registers[] =
  1175. {
  1176. 0xc770, 0xffffffff, 0x00000800,
  1177. 0xc774, 0xffffffff, 0x00000800,
  1178. 0xc798, 0xffffffff, 0x00007fbf,
  1179. 0xc79c, 0xffffffff, 0x00007faf
  1180. };
  1181. static const u32 kalindi_golden_registers[] =
  1182. {
  1183. 0x3c000, 0xffffdfff, 0x6e944040,
  1184. 0x55e4, 0xff607fff, 0xfc000100,
  1185. 0x3c220, 0xff000fff, 0x00000100,
  1186. 0x3c224, 0xff000fff, 0x00000100,
  1187. 0x3c200, 0xfffc0fff, 0x00000100,
  1188. 0x6ed8, 0x00010101, 0x00010000,
  1189. 0x9830, 0xffffffff, 0x00000000,
  1190. 0x9834, 0xf00fffff, 0x00000400,
  1191. 0x5bb0, 0x000000f0, 0x00000070,
  1192. 0x5bc0, 0xf0311fff, 0x80300000,
  1193. 0x98f8, 0x73773777, 0x12010001,
  1194. 0x98fc, 0xffffffff, 0x00000010,
  1195. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1196. 0x8030, 0x00001f0f, 0x0000100a,
  1197. 0x2f48, 0x73773777, 0x12010001,
  1198. 0x2408, 0x000fffff, 0x000c007f,
  1199. 0x8a14, 0xf000003f, 0x00000007,
  1200. 0x8b24, 0x3fff3fff, 0x00ffcfff,
  1201. 0x30a04, 0x0000ff0f, 0x00000000,
  1202. 0x28a4c, 0x07ffffff, 0x06000000,
  1203. 0x4d8, 0x00000fff, 0x00000100,
  1204. 0x3e78, 0x00000001, 0x00000002,
  1205. 0xc768, 0x00000008, 0x00000008,
  1206. 0x8c00, 0x000000ff, 0x00000003,
  1207. 0x214f8, 0x01ff01ff, 0x00000002,
  1208. 0x21498, 0x007ff800, 0x00200000,
  1209. 0x2015c, 0xffffffff, 0x00000f40,
  1210. 0x88c4, 0x001f3ae3, 0x00000082,
  1211. 0x88d4, 0x0000001f, 0x00000010,
  1212. 0x30934, 0xffffffff, 0x00000000
  1213. };
  1214. static const u32 kalindi_mgcg_cgcg_init[] =
  1215. {
  1216. 0xc420, 0xffffffff, 0xfffffffc,
  1217. 0x30800, 0xffffffff, 0xe0000000,
  1218. 0x3c2a0, 0xffffffff, 0x00000100,
  1219. 0x3c208, 0xffffffff, 0x00000100,
  1220. 0x3c2c0, 0xffffffff, 0x00000100,
  1221. 0x3c2c8, 0xffffffff, 0x00000100,
  1222. 0x3c2c4, 0xffffffff, 0x00000100,
  1223. 0x55e4, 0xffffffff, 0x00600100,
  1224. 0x3c280, 0xffffffff, 0x00000100,
  1225. 0x3c214, 0xffffffff, 0x06000100,
  1226. 0x3c220, 0xffffffff, 0x00000100,
  1227. 0x3c218, 0xffffffff, 0x06000100,
  1228. 0x3c204, 0xffffffff, 0x00000100,
  1229. 0x3c2e0, 0xffffffff, 0x00000100,
  1230. 0x3c224, 0xffffffff, 0x00000100,
  1231. 0x3c200, 0xffffffff, 0x00000100,
  1232. 0x3c230, 0xffffffff, 0x00000100,
  1233. 0x3c234, 0xffffffff, 0x00000100,
  1234. 0x3c250, 0xffffffff, 0x00000100,
  1235. 0x3c254, 0xffffffff, 0x00000100,
  1236. 0x3c258, 0xffffffff, 0x00000100,
  1237. 0x3c25c, 0xffffffff, 0x00000100,
  1238. 0x3c260, 0xffffffff, 0x00000100,
  1239. 0x3c27c, 0xffffffff, 0x00000100,
  1240. 0x3c278, 0xffffffff, 0x00000100,
  1241. 0x3c210, 0xffffffff, 0x06000100,
  1242. 0x3c290, 0xffffffff, 0x00000100,
  1243. 0x3c274, 0xffffffff, 0x00000100,
  1244. 0x3c2b4, 0xffffffff, 0x00000100,
  1245. 0x3c2b0, 0xffffffff, 0x00000100,
  1246. 0x3c270, 0xffffffff, 0x00000100,
  1247. 0x30800, 0xffffffff, 0xe0000000,
  1248. 0x3c020, 0xffffffff, 0x00010000,
  1249. 0x3c024, 0xffffffff, 0x00030002,
  1250. 0x3c028, 0xffffffff, 0x00040007,
  1251. 0x3c02c, 0xffffffff, 0x00060005,
  1252. 0x3c030, 0xffffffff, 0x00090008,
  1253. 0x3c034, 0xffffffff, 0x00010000,
  1254. 0x3c038, 0xffffffff, 0x00030002,
  1255. 0x3c03c, 0xffffffff, 0x00040007,
  1256. 0x3c040, 0xffffffff, 0x00060005,
  1257. 0x3c044, 0xffffffff, 0x00090008,
  1258. 0x3c000, 0xffffffff, 0x96e00200,
  1259. 0x8708, 0xffffffff, 0x00900100,
  1260. 0xc424, 0xffffffff, 0x0020003f,
  1261. 0x38, 0xffffffff, 0x0140001c,
  1262. 0x3c, 0x000f0000, 0x000f0000,
  1263. 0x220, 0xffffffff, 0xC060000C,
  1264. 0x224, 0xc0000fff, 0x00000100,
  1265. 0x20a8, 0xffffffff, 0x00000104,
  1266. 0x55e4, 0xff000fff, 0x00000100,
  1267. 0x30cc, 0xc0000fff, 0x00000104,
  1268. 0xc1e4, 0x00000001, 0x00000001,
  1269. 0xd00c, 0xff000ff0, 0x00000100,
  1270. 0xd80c, 0xff000ff0, 0x00000100
  1271. };
  1272. static void cik_init_golden_registers(struct radeon_device *rdev)
  1273. {
  1274. switch (rdev->family) {
  1275. case CHIP_BONAIRE:
  1276. radeon_program_register_sequence(rdev,
  1277. bonaire_mgcg_cgcg_init,
  1278. (const u32)ARRAY_SIZE(bonaire_mgcg_cgcg_init));
  1279. radeon_program_register_sequence(rdev,
  1280. bonaire_golden_registers,
  1281. (const u32)ARRAY_SIZE(bonaire_golden_registers));
  1282. radeon_program_register_sequence(rdev,
  1283. bonaire_golden_common_registers,
  1284. (const u32)ARRAY_SIZE(bonaire_golden_common_registers));
  1285. radeon_program_register_sequence(rdev,
  1286. bonaire_golden_spm_registers,
  1287. (const u32)ARRAY_SIZE(bonaire_golden_spm_registers));
  1288. break;
  1289. case CHIP_KABINI:
  1290. radeon_program_register_sequence(rdev,
  1291. kalindi_mgcg_cgcg_init,
  1292. (const u32)ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  1293. radeon_program_register_sequence(rdev,
  1294. kalindi_golden_registers,
  1295. (const u32)ARRAY_SIZE(kalindi_golden_registers));
  1296. radeon_program_register_sequence(rdev,
  1297. kalindi_golden_common_registers,
  1298. (const u32)ARRAY_SIZE(kalindi_golden_common_registers));
  1299. radeon_program_register_sequence(rdev,
  1300. kalindi_golden_spm_registers,
  1301. (const u32)ARRAY_SIZE(kalindi_golden_spm_registers));
  1302. break;
  1303. case CHIP_KAVERI:
  1304. radeon_program_register_sequence(rdev,
  1305. spectre_mgcg_cgcg_init,
  1306. (const u32)ARRAY_SIZE(spectre_mgcg_cgcg_init));
  1307. radeon_program_register_sequence(rdev,
  1308. spectre_golden_registers,
  1309. (const u32)ARRAY_SIZE(spectre_golden_registers));
  1310. radeon_program_register_sequence(rdev,
  1311. spectre_golden_common_registers,
  1312. (const u32)ARRAY_SIZE(spectre_golden_common_registers));
  1313. radeon_program_register_sequence(rdev,
  1314. spectre_golden_spm_registers,
  1315. (const u32)ARRAY_SIZE(spectre_golden_spm_registers));
  1316. break;
  1317. default:
  1318. break;
  1319. }
  1320. }
  1321. /**
  1322. * cik_get_xclk - get the xclk
  1323. *
  1324. * @rdev: radeon_device pointer
  1325. *
  1326. * Returns the reference clock used by the gfx engine
  1327. * (CIK).
  1328. */
  1329. u32 cik_get_xclk(struct radeon_device *rdev)
  1330. {
  1331. u32 reference_clock = rdev->clock.spll.reference_freq;
  1332. if (rdev->flags & RADEON_IS_IGP) {
  1333. if (RREG32_SMC(GENERAL_PWRMGT) & GPU_COUNTER_CLK)
  1334. return reference_clock / 2;
  1335. } else {
  1336. if (RREG32_SMC(CG_CLKPIN_CNTL) & XTALIN_DIVIDE)
  1337. return reference_clock / 4;
  1338. }
  1339. return reference_clock;
  1340. }
  1341. /**
  1342. * cik_mm_rdoorbell - read a doorbell dword
  1343. *
  1344. * @rdev: radeon_device pointer
  1345. * @offset: byte offset into the aperture
  1346. *
  1347. * Returns the value in the doorbell aperture at the
  1348. * requested offset (CIK).
  1349. */
  1350. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset)
  1351. {
  1352. if (offset < rdev->doorbell.size) {
  1353. return readl(((void __iomem *)rdev->doorbell.ptr) + offset);
  1354. } else {
  1355. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", offset);
  1356. return 0;
  1357. }
  1358. }
  1359. /**
  1360. * cik_mm_wdoorbell - write a doorbell dword
  1361. *
  1362. * @rdev: radeon_device pointer
  1363. * @offset: byte offset into the aperture
  1364. * @v: value to write
  1365. *
  1366. * Writes @v to the doorbell aperture at the
  1367. * requested offset (CIK).
  1368. */
  1369. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v)
  1370. {
  1371. if (offset < rdev->doorbell.size) {
  1372. writel(v, ((void __iomem *)rdev->doorbell.ptr) + offset);
  1373. } else {
  1374. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", offset);
  1375. }
  1376. }
  1377. #define BONAIRE_IO_MC_REGS_SIZE 36
  1378. static const u32 bonaire_io_mc_regs[BONAIRE_IO_MC_REGS_SIZE][2] =
  1379. {
  1380. {0x00000070, 0x04400000},
  1381. {0x00000071, 0x80c01803},
  1382. {0x00000072, 0x00004004},
  1383. {0x00000073, 0x00000100},
  1384. {0x00000074, 0x00ff0000},
  1385. {0x00000075, 0x34000000},
  1386. {0x00000076, 0x08000014},
  1387. {0x00000077, 0x00cc08ec},
  1388. {0x00000078, 0x00000400},
  1389. {0x00000079, 0x00000000},
  1390. {0x0000007a, 0x04090000},
  1391. {0x0000007c, 0x00000000},
  1392. {0x0000007e, 0x4408a8e8},
  1393. {0x0000007f, 0x00000304},
  1394. {0x00000080, 0x00000000},
  1395. {0x00000082, 0x00000001},
  1396. {0x00000083, 0x00000002},
  1397. {0x00000084, 0xf3e4f400},
  1398. {0x00000085, 0x052024e3},
  1399. {0x00000087, 0x00000000},
  1400. {0x00000088, 0x01000000},
  1401. {0x0000008a, 0x1c0a0000},
  1402. {0x0000008b, 0xff010000},
  1403. {0x0000008d, 0xffffefff},
  1404. {0x0000008e, 0xfff3efff},
  1405. {0x0000008f, 0xfff3efbf},
  1406. {0x00000092, 0xf7ffffff},
  1407. {0x00000093, 0xffffff7f},
  1408. {0x00000095, 0x00101101},
  1409. {0x00000096, 0x00000fff},
  1410. {0x00000097, 0x00116fff},
  1411. {0x00000098, 0x60010000},
  1412. {0x00000099, 0x10010000},
  1413. {0x0000009a, 0x00006000},
  1414. {0x0000009b, 0x00001000},
  1415. {0x0000009f, 0x00b48000}
  1416. };
  1417. /**
  1418. * cik_srbm_select - select specific register instances
  1419. *
  1420. * @rdev: radeon_device pointer
  1421. * @me: selected ME (micro engine)
  1422. * @pipe: pipe
  1423. * @queue: queue
  1424. * @vmid: VMID
  1425. *
  1426. * Switches the currently active registers instances. Some
  1427. * registers are instanced per VMID, others are instanced per
  1428. * me/pipe/queue combination.
  1429. */
  1430. static void cik_srbm_select(struct radeon_device *rdev,
  1431. u32 me, u32 pipe, u32 queue, u32 vmid)
  1432. {
  1433. u32 srbm_gfx_cntl = (PIPEID(pipe & 0x3) |
  1434. MEID(me & 0x3) |
  1435. VMID(vmid & 0xf) |
  1436. QUEUEID(queue & 0x7));
  1437. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl);
  1438. }
  1439. /* ucode loading */
  1440. /**
  1441. * ci_mc_load_microcode - load MC ucode into the hw
  1442. *
  1443. * @rdev: radeon_device pointer
  1444. *
  1445. * Load the GDDR MC ucode into the hw (CIK).
  1446. * Returns 0 on success, error on failure.
  1447. */
  1448. static int ci_mc_load_microcode(struct radeon_device *rdev)
  1449. {
  1450. const __be32 *fw_data;
  1451. u32 running, blackout = 0;
  1452. u32 *io_mc_regs;
  1453. int i, ucode_size, regs_size;
  1454. if (!rdev->mc_fw)
  1455. return -EINVAL;
  1456. switch (rdev->family) {
  1457. case CHIP_BONAIRE:
  1458. default:
  1459. io_mc_regs = (u32 *)&bonaire_io_mc_regs;
  1460. ucode_size = CIK_MC_UCODE_SIZE;
  1461. regs_size = BONAIRE_IO_MC_REGS_SIZE;
  1462. break;
  1463. }
  1464. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  1465. if (running == 0) {
  1466. if (running) {
  1467. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  1468. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  1469. }
  1470. /* reset the engine and set to writable */
  1471. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1472. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  1473. /* load mc io regs */
  1474. for (i = 0; i < regs_size; i++) {
  1475. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  1476. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  1477. }
  1478. /* load the MC ucode */
  1479. fw_data = (const __be32 *)rdev->mc_fw->data;
  1480. for (i = 0; i < ucode_size; i++)
  1481. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  1482. /* put the engine back into the active state */
  1483. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1484. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  1485. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  1486. /* wait for training to complete */
  1487. for (i = 0; i < rdev->usec_timeout; i++) {
  1488. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  1489. break;
  1490. udelay(1);
  1491. }
  1492. for (i = 0; i < rdev->usec_timeout; i++) {
  1493. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  1494. break;
  1495. udelay(1);
  1496. }
  1497. if (running)
  1498. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  1499. }
  1500. return 0;
  1501. }
  1502. /**
  1503. * cik_init_microcode - load ucode images from disk
  1504. *
  1505. * @rdev: radeon_device pointer
  1506. *
  1507. * Use the firmware interface to load the ucode images into
  1508. * the driver (not loaded into hw).
  1509. * Returns 0 on success, error on failure.
  1510. */
  1511. static int cik_init_microcode(struct radeon_device *rdev)
  1512. {
  1513. const char *chip_name;
  1514. size_t pfp_req_size, me_req_size, ce_req_size,
  1515. mec_req_size, rlc_req_size, mc_req_size,
  1516. sdma_req_size, smc_req_size;
  1517. char fw_name[30];
  1518. int err;
  1519. DRM_DEBUG("\n");
  1520. switch (rdev->family) {
  1521. case CHIP_BONAIRE:
  1522. chip_name = "BONAIRE";
  1523. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1524. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1525. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1526. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1527. rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
  1528. mc_req_size = CIK_MC_UCODE_SIZE * 4;
  1529. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1530. smc_req_size = ALIGN(BONAIRE_SMC_UCODE_SIZE, 4);
  1531. break;
  1532. case CHIP_KAVERI:
  1533. chip_name = "KAVERI";
  1534. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1535. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1536. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1537. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1538. rlc_req_size = KV_RLC_UCODE_SIZE * 4;
  1539. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1540. break;
  1541. case CHIP_KABINI:
  1542. chip_name = "KABINI";
  1543. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1544. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1545. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1546. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1547. rlc_req_size = KB_RLC_UCODE_SIZE * 4;
  1548. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1549. break;
  1550. default: BUG();
  1551. }
  1552. DRM_INFO("Loading %s Microcode\n", chip_name);
  1553. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1554. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  1555. if (err)
  1556. goto out;
  1557. if (rdev->pfp_fw->size != pfp_req_size) {
  1558. printk(KERN_ERR
  1559. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1560. rdev->pfp_fw->size, fw_name);
  1561. err = -EINVAL;
  1562. goto out;
  1563. }
  1564. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1565. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  1566. if (err)
  1567. goto out;
  1568. if (rdev->me_fw->size != me_req_size) {
  1569. printk(KERN_ERR
  1570. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1571. rdev->me_fw->size, fw_name);
  1572. err = -EINVAL;
  1573. }
  1574. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  1575. err = request_firmware(&rdev->ce_fw, fw_name, rdev->dev);
  1576. if (err)
  1577. goto out;
  1578. if (rdev->ce_fw->size != ce_req_size) {
  1579. printk(KERN_ERR
  1580. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1581. rdev->ce_fw->size, fw_name);
  1582. err = -EINVAL;
  1583. }
  1584. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
  1585. err = request_firmware(&rdev->mec_fw, fw_name, rdev->dev);
  1586. if (err)
  1587. goto out;
  1588. if (rdev->mec_fw->size != mec_req_size) {
  1589. printk(KERN_ERR
  1590. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1591. rdev->mec_fw->size, fw_name);
  1592. err = -EINVAL;
  1593. }
  1594. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  1595. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  1596. if (err)
  1597. goto out;
  1598. if (rdev->rlc_fw->size != rlc_req_size) {
  1599. printk(KERN_ERR
  1600. "cik_rlc: Bogus length %zu in firmware \"%s\"\n",
  1601. rdev->rlc_fw->size, fw_name);
  1602. err = -EINVAL;
  1603. }
  1604. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  1605. err = request_firmware(&rdev->sdma_fw, fw_name, rdev->dev);
  1606. if (err)
  1607. goto out;
  1608. if (rdev->sdma_fw->size != sdma_req_size) {
  1609. printk(KERN_ERR
  1610. "cik_sdma: Bogus length %zu in firmware \"%s\"\n",
  1611. rdev->sdma_fw->size, fw_name);
  1612. err = -EINVAL;
  1613. }
  1614. /* No SMC, MC ucode on APUs */
  1615. if (!(rdev->flags & RADEON_IS_IGP)) {
  1616. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  1617. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  1618. if (err)
  1619. goto out;
  1620. if (rdev->mc_fw->size != mc_req_size) {
  1621. printk(KERN_ERR
  1622. "cik_mc: Bogus length %zu in firmware \"%s\"\n",
  1623. rdev->mc_fw->size, fw_name);
  1624. err = -EINVAL;
  1625. }
  1626. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  1627. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  1628. if (err) {
  1629. printk(KERN_ERR
  1630. "smc: error loading firmware \"%s\"\n",
  1631. fw_name);
  1632. release_firmware(rdev->smc_fw);
  1633. rdev->smc_fw = NULL;
  1634. } else if (rdev->smc_fw->size != smc_req_size) {
  1635. printk(KERN_ERR
  1636. "cik_smc: Bogus length %zu in firmware \"%s\"\n",
  1637. rdev->smc_fw->size, fw_name);
  1638. err = -EINVAL;
  1639. }
  1640. }
  1641. out:
  1642. if (err) {
  1643. if (err != -EINVAL)
  1644. printk(KERN_ERR
  1645. "cik_cp: Failed to load firmware \"%s\"\n",
  1646. fw_name);
  1647. release_firmware(rdev->pfp_fw);
  1648. rdev->pfp_fw = NULL;
  1649. release_firmware(rdev->me_fw);
  1650. rdev->me_fw = NULL;
  1651. release_firmware(rdev->ce_fw);
  1652. rdev->ce_fw = NULL;
  1653. release_firmware(rdev->rlc_fw);
  1654. rdev->rlc_fw = NULL;
  1655. release_firmware(rdev->mc_fw);
  1656. rdev->mc_fw = NULL;
  1657. release_firmware(rdev->smc_fw);
  1658. rdev->smc_fw = NULL;
  1659. }
  1660. return err;
  1661. }
  1662. /*
  1663. * Core functions
  1664. */
  1665. /**
  1666. * cik_tiling_mode_table_init - init the hw tiling table
  1667. *
  1668. * @rdev: radeon_device pointer
  1669. *
  1670. * Starting with SI, the tiling setup is done globally in a
  1671. * set of 32 tiling modes. Rather than selecting each set of
  1672. * parameters per surface as on older asics, we just select
  1673. * which index in the tiling table we want to use, and the
  1674. * surface uses those parameters (CIK).
  1675. */
  1676. static void cik_tiling_mode_table_init(struct radeon_device *rdev)
  1677. {
  1678. const u32 num_tile_mode_states = 32;
  1679. const u32 num_secondary_tile_mode_states = 16;
  1680. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  1681. u32 num_pipe_configs;
  1682. u32 num_rbs = rdev->config.cik.max_backends_per_se *
  1683. rdev->config.cik.max_shader_engines;
  1684. switch (rdev->config.cik.mem_row_size_in_kb) {
  1685. case 1:
  1686. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  1687. break;
  1688. case 2:
  1689. default:
  1690. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  1691. break;
  1692. case 4:
  1693. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  1694. break;
  1695. }
  1696. num_pipe_configs = rdev->config.cik.max_tile_pipes;
  1697. if (num_pipe_configs > 8)
  1698. num_pipe_configs = 8; /* ??? */
  1699. if (num_pipe_configs == 8) {
  1700. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1701. switch (reg_offset) {
  1702. case 0:
  1703. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1704. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1705. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1706. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  1707. break;
  1708. case 1:
  1709. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1710. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1711. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1712. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  1713. break;
  1714. case 2:
  1715. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1716. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1717. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1718. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1719. break;
  1720. case 3:
  1721. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1722. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1723. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1724. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  1725. break;
  1726. case 4:
  1727. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1728. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1729. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1730. TILE_SPLIT(split_equal_to_row_size));
  1731. break;
  1732. case 5:
  1733. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1734. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1735. break;
  1736. case 6:
  1737. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1738. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1739. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1740. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1741. break;
  1742. case 7:
  1743. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1744. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1745. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1746. TILE_SPLIT(split_equal_to_row_size));
  1747. break;
  1748. case 8:
  1749. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1750. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  1751. break;
  1752. case 9:
  1753. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1754. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1755. break;
  1756. case 10:
  1757. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1758. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1759. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1760. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1761. break;
  1762. case 11:
  1763. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1764. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1765. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1766. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1767. break;
  1768. case 12:
  1769. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1770. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1771. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1772. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1773. break;
  1774. case 13:
  1775. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1776. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1777. break;
  1778. case 14:
  1779. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1780. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1781. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1782. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1783. break;
  1784. case 16:
  1785. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1786. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1787. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1788. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1789. break;
  1790. case 17:
  1791. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1792. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1793. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1794. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1795. break;
  1796. case 27:
  1797. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1798. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1799. break;
  1800. case 28:
  1801. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1802. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1803. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1804. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1805. break;
  1806. case 29:
  1807. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1808. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1809. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1810. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1811. break;
  1812. case 30:
  1813. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1814. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1815. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1816. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1817. break;
  1818. default:
  1819. gb_tile_moden = 0;
  1820. break;
  1821. }
  1822. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  1823. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1824. }
  1825. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1826. switch (reg_offset) {
  1827. case 0:
  1828. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1829. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1830. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1831. NUM_BANKS(ADDR_SURF_16_BANK));
  1832. break;
  1833. case 1:
  1834. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1835. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1836. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1837. NUM_BANKS(ADDR_SURF_16_BANK));
  1838. break;
  1839. case 2:
  1840. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1841. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1842. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1843. NUM_BANKS(ADDR_SURF_16_BANK));
  1844. break;
  1845. case 3:
  1846. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1847. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1848. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1849. NUM_BANKS(ADDR_SURF_16_BANK));
  1850. break;
  1851. case 4:
  1852. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1853. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1854. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1855. NUM_BANKS(ADDR_SURF_8_BANK));
  1856. break;
  1857. case 5:
  1858. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1859. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1860. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1861. NUM_BANKS(ADDR_SURF_4_BANK));
  1862. break;
  1863. case 6:
  1864. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1865. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1866. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1867. NUM_BANKS(ADDR_SURF_2_BANK));
  1868. break;
  1869. case 8:
  1870. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1871. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1872. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1873. NUM_BANKS(ADDR_SURF_16_BANK));
  1874. break;
  1875. case 9:
  1876. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1877. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1878. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1879. NUM_BANKS(ADDR_SURF_16_BANK));
  1880. break;
  1881. case 10:
  1882. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1883. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1884. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1885. NUM_BANKS(ADDR_SURF_16_BANK));
  1886. break;
  1887. case 11:
  1888. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1889. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1890. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1891. NUM_BANKS(ADDR_SURF_16_BANK));
  1892. break;
  1893. case 12:
  1894. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1895. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1896. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1897. NUM_BANKS(ADDR_SURF_8_BANK));
  1898. break;
  1899. case 13:
  1900. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1901. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1902. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1903. NUM_BANKS(ADDR_SURF_4_BANK));
  1904. break;
  1905. case 14:
  1906. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1907. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1908. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1909. NUM_BANKS(ADDR_SURF_2_BANK));
  1910. break;
  1911. default:
  1912. gb_tile_moden = 0;
  1913. break;
  1914. }
  1915. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1916. }
  1917. } else if (num_pipe_configs == 4) {
  1918. if (num_rbs == 4) {
  1919. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1920. switch (reg_offset) {
  1921. case 0:
  1922. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1923. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1924. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1925. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  1926. break;
  1927. case 1:
  1928. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1929. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1930. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1931. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  1932. break;
  1933. case 2:
  1934. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1935. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1936. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1937. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1938. break;
  1939. case 3:
  1940. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1941. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1942. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1943. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  1944. break;
  1945. case 4:
  1946. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1947. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1948. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1949. TILE_SPLIT(split_equal_to_row_size));
  1950. break;
  1951. case 5:
  1952. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1953. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1954. break;
  1955. case 6:
  1956. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1957. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1958. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1959. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1960. break;
  1961. case 7:
  1962. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1963. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1964. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1965. TILE_SPLIT(split_equal_to_row_size));
  1966. break;
  1967. case 8:
  1968. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1969. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  1970. break;
  1971. case 9:
  1972. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1973. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1974. break;
  1975. case 10:
  1976. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1977. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1978. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1979. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1980. break;
  1981. case 11:
  1982. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1983. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1984. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1985. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1986. break;
  1987. case 12:
  1988. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1989. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1990. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1991. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1992. break;
  1993. case 13:
  1994. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1995. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1996. break;
  1997. case 14:
  1998. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1999. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2000. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2001. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2002. break;
  2003. case 16:
  2004. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2005. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2006. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2007. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2008. break;
  2009. case 17:
  2010. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2011. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2012. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2013. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2014. break;
  2015. case 27:
  2016. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2017. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2018. break;
  2019. case 28:
  2020. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2021. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2022. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2023. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2024. break;
  2025. case 29:
  2026. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2027. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2028. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2029. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2030. break;
  2031. case 30:
  2032. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2033. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2034. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2035. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2036. break;
  2037. default:
  2038. gb_tile_moden = 0;
  2039. break;
  2040. }
  2041. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2042. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2043. }
  2044. } else if (num_rbs < 4) {
  2045. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2046. switch (reg_offset) {
  2047. case 0:
  2048. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2049. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2050. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2051. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2052. break;
  2053. case 1:
  2054. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2055. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2056. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2057. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2058. break;
  2059. case 2:
  2060. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2061. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2062. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2063. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2064. break;
  2065. case 3:
  2066. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2067. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2068. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2069. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2070. break;
  2071. case 4:
  2072. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2073. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2074. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2075. TILE_SPLIT(split_equal_to_row_size));
  2076. break;
  2077. case 5:
  2078. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2079. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2080. break;
  2081. case 6:
  2082. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2083. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2084. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2085. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2086. break;
  2087. case 7:
  2088. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2089. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2090. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2091. TILE_SPLIT(split_equal_to_row_size));
  2092. break;
  2093. case 8:
  2094. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2095. PIPE_CONFIG(ADDR_SURF_P4_8x16));
  2096. break;
  2097. case 9:
  2098. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2099. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2100. break;
  2101. case 10:
  2102. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2103. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2104. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2105. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2106. break;
  2107. case 11:
  2108. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2109. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2110. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2111. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2112. break;
  2113. case 12:
  2114. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2115. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2116. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2117. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2118. break;
  2119. case 13:
  2120. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2121. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2122. break;
  2123. case 14:
  2124. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2125. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2126. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2127. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2128. break;
  2129. case 16:
  2130. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2131. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2132. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2133. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2134. break;
  2135. case 17:
  2136. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2137. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2138. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2139. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2140. break;
  2141. case 27:
  2142. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2143. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2144. break;
  2145. case 28:
  2146. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2147. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2148. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2149. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2150. break;
  2151. case 29:
  2152. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2153. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2154. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2155. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2156. break;
  2157. case 30:
  2158. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2159. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2160. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2161. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2162. break;
  2163. default:
  2164. gb_tile_moden = 0;
  2165. break;
  2166. }
  2167. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2168. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2169. }
  2170. }
  2171. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2172. switch (reg_offset) {
  2173. case 0:
  2174. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2175. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2176. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2177. NUM_BANKS(ADDR_SURF_16_BANK));
  2178. break;
  2179. case 1:
  2180. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2181. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2182. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2183. NUM_BANKS(ADDR_SURF_16_BANK));
  2184. break;
  2185. case 2:
  2186. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2187. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2188. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2189. NUM_BANKS(ADDR_SURF_16_BANK));
  2190. break;
  2191. case 3:
  2192. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2193. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2194. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2195. NUM_BANKS(ADDR_SURF_16_BANK));
  2196. break;
  2197. case 4:
  2198. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2199. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2200. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2201. NUM_BANKS(ADDR_SURF_16_BANK));
  2202. break;
  2203. case 5:
  2204. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2205. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2206. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2207. NUM_BANKS(ADDR_SURF_8_BANK));
  2208. break;
  2209. case 6:
  2210. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2211. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2212. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2213. NUM_BANKS(ADDR_SURF_4_BANK));
  2214. break;
  2215. case 8:
  2216. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2217. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2218. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2219. NUM_BANKS(ADDR_SURF_16_BANK));
  2220. break;
  2221. case 9:
  2222. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2223. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2224. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2225. NUM_BANKS(ADDR_SURF_16_BANK));
  2226. break;
  2227. case 10:
  2228. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2229. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2230. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2231. NUM_BANKS(ADDR_SURF_16_BANK));
  2232. break;
  2233. case 11:
  2234. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2235. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2236. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2237. NUM_BANKS(ADDR_SURF_16_BANK));
  2238. break;
  2239. case 12:
  2240. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2241. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2242. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2243. NUM_BANKS(ADDR_SURF_16_BANK));
  2244. break;
  2245. case 13:
  2246. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2247. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2248. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2249. NUM_BANKS(ADDR_SURF_8_BANK));
  2250. break;
  2251. case 14:
  2252. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2253. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2254. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2255. NUM_BANKS(ADDR_SURF_4_BANK));
  2256. break;
  2257. default:
  2258. gb_tile_moden = 0;
  2259. break;
  2260. }
  2261. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2262. }
  2263. } else if (num_pipe_configs == 2) {
  2264. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2265. switch (reg_offset) {
  2266. case 0:
  2267. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2268. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2269. PIPE_CONFIG(ADDR_SURF_P2) |
  2270. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2271. break;
  2272. case 1:
  2273. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2274. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2275. PIPE_CONFIG(ADDR_SURF_P2) |
  2276. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2277. break;
  2278. case 2:
  2279. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2280. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2281. PIPE_CONFIG(ADDR_SURF_P2) |
  2282. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2283. break;
  2284. case 3:
  2285. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2286. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2287. PIPE_CONFIG(ADDR_SURF_P2) |
  2288. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2289. break;
  2290. case 4:
  2291. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2292. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2293. PIPE_CONFIG(ADDR_SURF_P2) |
  2294. TILE_SPLIT(split_equal_to_row_size));
  2295. break;
  2296. case 5:
  2297. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2298. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2299. break;
  2300. case 6:
  2301. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2302. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2303. PIPE_CONFIG(ADDR_SURF_P2) |
  2304. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2305. break;
  2306. case 7:
  2307. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2308. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2309. PIPE_CONFIG(ADDR_SURF_P2) |
  2310. TILE_SPLIT(split_equal_to_row_size));
  2311. break;
  2312. case 8:
  2313. gb_tile_moden = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
  2314. break;
  2315. case 9:
  2316. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2317. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2318. break;
  2319. case 10:
  2320. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2321. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2322. PIPE_CONFIG(ADDR_SURF_P2) |
  2323. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2324. break;
  2325. case 11:
  2326. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2327. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2328. PIPE_CONFIG(ADDR_SURF_P2) |
  2329. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2330. break;
  2331. case 12:
  2332. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2333. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2334. PIPE_CONFIG(ADDR_SURF_P2) |
  2335. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2336. break;
  2337. case 13:
  2338. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2339. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2340. break;
  2341. case 14:
  2342. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2343. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2344. PIPE_CONFIG(ADDR_SURF_P2) |
  2345. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2346. break;
  2347. case 16:
  2348. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2349. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2350. PIPE_CONFIG(ADDR_SURF_P2) |
  2351. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2352. break;
  2353. case 17:
  2354. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2355. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2356. PIPE_CONFIG(ADDR_SURF_P2) |
  2357. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2358. break;
  2359. case 27:
  2360. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2361. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2362. break;
  2363. case 28:
  2364. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2365. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2366. PIPE_CONFIG(ADDR_SURF_P2) |
  2367. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2368. break;
  2369. case 29:
  2370. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2371. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2372. PIPE_CONFIG(ADDR_SURF_P2) |
  2373. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2374. break;
  2375. case 30:
  2376. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2377. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2378. PIPE_CONFIG(ADDR_SURF_P2) |
  2379. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2380. break;
  2381. default:
  2382. gb_tile_moden = 0;
  2383. break;
  2384. }
  2385. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2386. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2387. }
  2388. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2389. switch (reg_offset) {
  2390. case 0:
  2391. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2392. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2393. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2394. NUM_BANKS(ADDR_SURF_16_BANK));
  2395. break;
  2396. case 1:
  2397. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2398. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2399. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2400. NUM_BANKS(ADDR_SURF_16_BANK));
  2401. break;
  2402. case 2:
  2403. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2404. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2405. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2406. NUM_BANKS(ADDR_SURF_16_BANK));
  2407. break;
  2408. case 3:
  2409. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2410. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2411. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2412. NUM_BANKS(ADDR_SURF_16_BANK));
  2413. break;
  2414. case 4:
  2415. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2416. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2417. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2418. NUM_BANKS(ADDR_SURF_16_BANK));
  2419. break;
  2420. case 5:
  2421. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2422. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2423. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2424. NUM_BANKS(ADDR_SURF_16_BANK));
  2425. break;
  2426. case 6:
  2427. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2428. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2429. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2430. NUM_BANKS(ADDR_SURF_8_BANK));
  2431. break;
  2432. case 8:
  2433. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2434. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2435. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2436. NUM_BANKS(ADDR_SURF_16_BANK));
  2437. break;
  2438. case 9:
  2439. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2440. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2441. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2442. NUM_BANKS(ADDR_SURF_16_BANK));
  2443. break;
  2444. case 10:
  2445. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2446. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2447. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2448. NUM_BANKS(ADDR_SURF_16_BANK));
  2449. break;
  2450. case 11:
  2451. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2452. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2453. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2454. NUM_BANKS(ADDR_SURF_16_BANK));
  2455. break;
  2456. case 12:
  2457. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2458. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2459. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2460. NUM_BANKS(ADDR_SURF_16_BANK));
  2461. break;
  2462. case 13:
  2463. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2464. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2465. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2466. NUM_BANKS(ADDR_SURF_16_BANK));
  2467. break;
  2468. case 14:
  2469. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2470. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2471. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2472. NUM_BANKS(ADDR_SURF_8_BANK));
  2473. break;
  2474. default:
  2475. gb_tile_moden = 0;
  2476. break;
  2477. }
  2478. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2479. }
  2480. } else
  2481. DRM_ERROR("unknown num pipe config: 0x%x\n", num_pipe_configs);
  2482. }
  2483. /**
  2484. * cik_select_se_sh - select which SE, SH to address
  2485. *
  2486. * @rdev: radeon_device pointer
  2487. * @se_num: shader engine to address
  2488. * @sh_num: sh block to address
  2489. *
  2490. * Select which SE, SH combinations to address. Certain
  2491. * registers are instanced per SE or SH. 0xffffffff means
  2492. * broadcast to all SEs or SHs (CIK).
  2493. */
  2494. static void cik_select_se_sh(struct radeon_device *rdev,
  2495. u32 se_num, u32 sh_num)
  2496. {
  2497. u32 data = INSTANCE_BROADCAST_WRITES;
  2498. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  2499. data |= SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  2500. else if (se_num == 0xffffffff)
  2501. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  2502. else if (sh_num == 0xffffffff)
  2503. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  2504. else
  2505. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  2506. WREG32(GRBM_GFX_INDEX, data);
  2507. }
  2508. /**
  2509. * cik_create_bitmask - create a bitmask
  2510. *
  2511. * @bit_width: length of the mask
  2512. *
  2513. * create a variable length bit mask (CIK).
  2514. * Returns the bitmask.
  2515. */
  2516. static u32 cik_create_bitmask(u32 bit_width)
  2517. {
  2518. u32 i, mask = 0;
  2519. for (i = 0; i < bit_width; i++) {
  2520. mask <<= 1;
  2521. mask |= 1;
  2522. }
  2523. return mask;
  2524. }
  2525. /**
  2526. * cik_select_se_sh - select which SE, SH to address
  2527. *
  2528. * @rdev: radeon_device pointer
  2529. * @max_rb_num: max RBs (render backends) for the asic
  2530. * @se_num: number of SEs (shader engines) for the asic
  2531. * @sh_per_se: number of SH blocks per SE for the asic
  2532. *
  2533. * Calculates the bitmask of disabled RBs (CIK).
  2534. * Returns the disabled RB bitmask.
  2535. */
  2536. static u32 cik_get_rb_disabled(struct radeon_device *rdev,
  2537. u32 max_rb_num, u32 se_num,
  2538. u32 sh_per_se)
  2539. {
  2540. u32 data, mask;
  2541. data = RREG32(CC_RB_BACKEND_DISABLE);
  2542. if (data & 1)
  2543. data &= BACKEND_DISABLE_MASK;
  2544. else
  2545. data = 0;
  2546. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  2547. data >>= BACKEND_DISABLE_SHIFT;
  2548. mask = cik_create_bitmask(max_rb_num / se_num / sh_per_se);
  2549. return data & mask;
  2550. }
  2551. /**
  2552. * cik_setup_rb - setup the RBs on the asic
  2553. *
  2554. * @rdev: radeon_device pointer
  2555. * @se_num: number of SEs (shader engines) for the asic
  2556. * @sh_per_se: number of SH blocks per SE for the asic
  2557. * @max_rb_num: max RBs (render backends) for the asic
  2558. *
  2559. * Configures per-SE/SH RB registers (CIK).
  2560. */
  2561. static void cik_setup_rb(struct radeon_device *rdev,
  2562. u32 se_num, u32 sh_per_se,
  2563. u32 max_rb_num)
  2564. {
  2565. int i, j;
  2566. u32 data, mask;
  2567. u32 disabled_rbs = 0;
  2568. u32 enabled_rbs = 0;
  2569. for (i = 0; i < se_num; i++) {
  2570. for (j = 0; j < sh_per_se; j++) {
  2571. cik_select_se_sh(rdev, i, j);
  2572. data = cik_get_rb_disabled(rdev, max_rb_num, se_num, sh_per_se);
  2573. disabled_rbs |= data << ((i * sh_per_se + j) * CIK_RB_BITMAP_WIDTH_PER_SH);
  2574. }
  2575. }
  2576. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  2577. mask = 1;
  2578. for (i = 0; i < max_rb_num; i++) {
  2579. if (!(disabled_rbs & mask))
  2580. enabled_rbs |= mask;
  2581. mask <<= 1;
  2582. }
  2583. for (i = 0; i < se_num; i++) {
  2584. cik_select_se_sh(rdev, i, 0xffffffff);
  2585. data = 0;
  2586. for (j = 0; j < sh_per_se; j++) {
  2587. switch (enabled_rbs & 3) {
  2588. case 1:
  2589. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  2590. break;
  2591. case 2:
  2592. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  2593. break;
  2594. case 3:
  2595. default:
  2596. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  2597. break;
  2598. }
  2599. enabled_rbs >>= 2;
  2600. }
  2601. WREG32(PA_SC_RASTER_CONFIG, data);
  2602. }
  2603. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  2604. }
  2605. /**
  2606. * cik_gpu_init - setup the 3D engine
  2607. *
  2608. * @rdev: radeon_device pointer
  2609. *
  2610. * Configures the 3D engine and tiling configuration
  2611. * registers so that the 3D engine is usable.
  2612. */
  2613. static void cik_gpu_init(struct radeon_device *rdev)
  2614. {
  2615. u32 gb_addr_config = RREG32(GB_ADDR_CONFIG);
  2616. u32 mc_shared_chmap, mc_arb_ramcfg;
  2617. u32 hdp_host_path_cntl;
  2618. u32 tmp;
  2619. int i, j;
  2620. switch (rdev->family) {
  2621. case CHIP_BONAIRE:
  2622. rdev->config.cik.max_shader_engines = 2;
  2623. rdev->config.cik.max_tile_pipes = 4;
  2624. rdev->config.cik.max_cu_per_sh = 7;
  2625. rdev->config.cik.max_sh_per_se = 1;
  2626. rdev->config.cik.max_backends_per_se = 2;
  2627. rdev->config.cik.max_texture_channel_caches = 4;
  2628. rdev->config.cik.max_gprs = 256;
  2629. rdev->config.cik.max_gs_threads = 32;
  2630. rdev->config.cik.max_hw_contexts = 8;
  2631. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  2632. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  2633. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  2634. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  2635. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  2636. break;
  2637. case CHIP_KAVERI:
  2638. rdev->config.cik.max_shader_engines = 1;
  2639. rdev->config.cik.max_tile_pipes = 4;
  2640. if ((rdev->pdev->device == 0x1304) ||
  2641. (rdev->pdev->device == 0x1305) ||
  2642. (rdev->pdev->device == 0x130C) ||
  2643. (rdev->pdev->device == 0x130F) ||
  2644. (rdev->pdev->device == 0x1310) ||
  2645. (rdev->pdev->device == 0x1311) ||
  2646. (rdev->pdev->device == 0x131C)) {
  2647. rdev->config.cik.max_cu_per_sh = 8;
  2648. rdev->config.cik.max_backends_per_se = 2;
  2649. } else if ((rdev->pdev->device == 0x1309) ||
  2650. (rdev->pdev->device == 0x130A) ||
  2651. (rdev->pdev->device == 0x130D) ||
  2652. (rdev->pdev->device == 0x1313) ||
  2653. (rdev->pdev->device == 0x131D)) {
  2654. rdev->config.cik.max_cu_per_sh = 6;
  2655. rdev->config.cik.max_backends_per_se = 2;
  2656. } else if ((rdev->pdev->device == 0x1306) ||
  2657. (rdev->pdev->device == 0x1307) ||
  2658. (rdev->pdev->device == 0x130B) ||
  2659. (rdev->pdev->device == 0x130E) ||
  2660. (rdev->pdev->device == 0x1315) ||
  2661. (rdev->pdev->device == 0x131B)) {
  2662. rdev->config.cik.max_cu_per_sh = 4;
  2663. rdev->config.cik.max_backends_per_se = 1;
  2664. } else {
  2665. rdev->config.cik.max_cu_per_sh = 3;
  2666. rdev->config.cik.max_backends_per_se = 1;
  2667. }
  2668. rdev->config.cik.max_sh_per_se = 1;
  2669. rdev->config.cik.max_texture_channel_caches = 4;
  2670. rdev->config.cik.max_gprs = 256;
  2671. rdev->config.cik.max_gs_threads = 16;
  2672. rdev->config.cik.max_hw_contexts = 8;
  2673. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  2674. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  2675. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  2676. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  2677. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  2678. break;
  2679. case CHIP_KABINI:
  2680. default:
  2681. rdev->config.cik.max_shader_engines = 1;
  2682. rdev->config.cik.max_tile_pipes = 2;
  2683. rdev->config.cik.max_cu_per_sh = 2;
  2684. rdev->config.cik.max_sh_per_se = 1;
  2685. rdev->config.cik.max_backends_per_se = 1;
  2686. rdev->config.cik.max_texture_channel_caches = 2;
  2687. rdev->config.cik.max_gprs = 256;
  2688. rdev->config.cik.max_gs_threads = 16;
  2689. rdev->config.cik.max_hw_contexts = 8;
  2690. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  2691. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  2692. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  2693. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  2694. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  2695. break;
  2696. }
  2697. /* Initialize HDP */
  2698. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  2699. WREG32((0x2c14 + j), 0x00000000);
  2700. WREG32((0x2c18 + j), 0x00000000);
  2701. WREG32((0x2c1c + j), 0x00000000);
  2702. WREG32((0x2c20 + j), 0x00000000);
  2703. WREG32((0x2c24 + j), 0x00000000);
  2704. }
  2705. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  2706. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  2707. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  2708. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  2709. rdev->config.cik.num_tile_pipes = rdev->config.cik.max_tile_pipes;
  2710. rdev->config.cik.mem_max_burst_length_bytes = 256;
  2711. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  2712. rdev->config.cik.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  2713. if (rdev->config.cik.mem_row_size_in_kb > 4)
  2714. rdev->config.cik.mem_row_size_in_kb = 4;
  2715. /* XXX use MC settings? */
  2716. rdev->config.cik.shader_engine_tile_size = 32;
  2717. rdev->config.cik.num_gpus = 1;
  2718. rdev->config.cik.multi_gpu_tile_size = 64;
  2719. /* fix up row size */
  2720. gb_addr_config &= ~ROW_SIZE_MASK;
  2721. switch (rdev->config.cik.mem_row_size_in_kb) {
  2722. case 1:
  2723. default:
  2724. gb_addr_config |= ROW_SIZE(0);
  2725. break;
  2726. case 2:
  2727. gb_addr_config |= ROW_SIZE(1);
  2728. break;
  2729. case 4:
  2730. gb_addr_config |= ROW_SIZE(2);
  2731. break;
  2732. }
  2733. /* setup tiling info dword. gb_addr_config is not adequate since it does
  2734. * not have bank info, so create a custom tiling dword.
  2735. * bits 3:0 num_pipes
  2736. * bits 7:4 num_banks
  2737. * bits 11:8 group_size
  2738. * bits 15:12 row_size
  2739. */
  2740. rdev->config.cik.tile_config = 0;
  2741. switch (rdev->config.cik.num_tile_pipes) {
  2742. case 1:
  2743. rdev->config.cik.tile_config |= (0 << 0);
  2744. break;
  2745. case 2:
  2746. rdev->config.cik.tile_config |= (1 << 0);
  2747. break;
  2748. case 4:
  2749. rdev->config.cik.tile_config |= (2 << 0);
  2750. break;
  2751. case 8:
  2752. default:
  2753. /* XXX what about 12? */
  2754. rdev->config.cik.tile_config |= (3 << 0);
  2755. break;
  2756. }
  2757. if ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT)
  2758. rdev->config.cik.tile_config |= 1 << 4;
  2759. else
  2760. rdev->config.cik.tile_config |= 0 << 4;
  2761. rdev->config.cik.tile_config |=
  2762. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  2763. rdev->config.cik.tile_config |=
  2764. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  2765. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  2766. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  2767. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  2768. WREG32(SDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET, gb_addr_config & 0x70);
  2769. WREG32(SDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET, gb_addr_config & 0x70);
  2770. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  2771. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  2772. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  2773. cik_tiling_mode_table_init(rdev);
  2774. cik_setup_rb(rdev, rdev->config.cik.max_shader_engines,
  2775. rdev->config.cik.max_sh_per_se,
  2776. rdev->config.cik.max_backends_per_se);
  2777. /* set HW defaults for 3D engine */
  2778. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  2779. WREG32(SX_DEBUG_1, 0x20);
  2780. WREG32(TA_CNTL_AUX, 0x00010000);
  2781. tmp = RREG32(SPI_CONFIG_CNTL);
  2782. tmp |= 0x03000000;
  2783. WREG32(SPI_CONFIG_CNTL, tmp);
  2784. WREG32(SQ_CONFIG, 1);
  2785. WREG32(DB_DEBUG, 0);
  2786. tmp = RREG32(DB_DEBUG2) & ~0xf00fffff;
  2787. tmp |= 0x00000400;
  2788. WREG32(DB_DEBUG2, tmp);
  2789. tmp = RREG32(DB_DEBUG3) & ~0x0002021c;
  2790. tmp |= 0x00020200;
  2791. WREG32(DB_DEBUG3, tmp);
  2792. tmp = RREG32(CB_HW_CONTROL) & ~0x00010000;
  2793. tmp |= 0x00018208;
  2794. WREG32(CB_HW_CONTROL, tmp);
  2795. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  2796. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_frontend) |
  2797. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_backend) |
  2798. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cik.sc_hiz_tile_fifo_size) |
  2799. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cik.sc_earlyz_tile_fifo_size)));
  2800. WREG32(VGT_NUM_INSTANCES, 1);
  2801. WREG32(CP_PERFMON_CNTL, 0);
  2802. WREG32(SQ_CONFIG, 0);
  2803. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  2804. FORCE_EOV_MAX_REZ_CNT(255)));
  2805. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  2806. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  2807. WREG32(VGT_GS_VERTEX_REUSE, 16);
  2808. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  2809. tmp = RREG32(HDP_MISC_CNTL);
  2810. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  2811. WREG32(HDP_MISC_CNTL, tmp);
  2812. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  2813. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  2814. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  2815. WREG32(PA_SC_ENHANCE, ENABLE_PA_SC_OUT_OF_ORDER);
  2816. udelay(50);
  2817. }
  2818. /*
  2819. * GPU scratch registers helpers function.
  2820. */
  2821. /**
  2822. * cik_scratch_init - setup driver info for CP scratch regs
  2823. *
  2824. * @rdev: radeon_device pointer
  2825. *
  2826. * Set up the number and offset of the CP scratch registers.
  2827. * NOTE: use of CP scratch registers is a legacy inferface and
  2828. * is not used by default on newer asics (r6xx+). On newer asics,
  2829. * memory buffers are used for fences rather than scratch regs.
  2830. */
  2831. static void cik_scratch_init(struct radeon_device *rdev)
  2832. {
  2833. int i;
  2834. rdev->scratch.num_reg = 7;
  2835. rdev->scratch.reg_base = SCRATCH_REG0;
  2836. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2837. rdev->scratch.free[i] = true;
  2838. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2839. }
  2840. }
  2841. /**
  2842. * cik_ring_test - basic gfx ring test
  2843. *
  2844. * @rdev: radeon_device pointer
  2845. * @ring: radeon_ring structure holding ring information
  2846. *
  2847. * Allocate a scratch register and write to it using the gfx ring (CIK).
  2848. * Provides a basic gfx ring test to verify that the ring is working.
  2849. * Used by cik_cp_gfx_resume();
  2850. * Returns 0 on success, error on failure.
  2851. */
  2852. int cik_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2853. {
  2854. uint32_t scratch;
  2855. uint32_t tmp = 0;
  2856. unsigned i;
  2857. int r;
  2858. r = radeon_scratch_get(rdev, &scratch);
  2859. if (r) {
  2860. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2861. return r;
  2862. }
  2863. WREG32(scratch, 0xCAFEDEAD);
  2864. r = radeon_ring_lock(rdev, ring, 3);
  2865. if (r) {
  2866. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  2867. radeon_scratch_free(rdev, scratch);
  2868. return r;
  2869. }
  2870. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2871. radeon_ring_write(ring, ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2));
  2872. radeon_ring_write(ring, 0xDEADBEEF);
  2873. radeon_ring_unlock_commit(rdev, ring);
  2874. for (i = 0; i < rdev->usec_timeout; i++) {
  2875. tmp = RREG32(scratch);
  2876. if (tmp == 0xDEADBEEF)
  2877. break;
  2878. DRM_UDELAY(1);
  2879. }
  2880. if (i < rdev->usec_timeout) {
  2881. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2882. } else {
  2883. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2884. ring->idx, scratch, tmp);
  2885. r = -EINVAL;
  2886. }
  2887. radeon_scratch_free(rdev, scratch);
  2888. return r;
  2889. }
  2890. /**
  2891. * cik_fence_gfx_ring_emit - emit a fence on the gfx ring
  2892. *
  2893. * @rdev: radeon_device pointer
  2894. * @fence: radeon fence object
  2895. *
  2896. * Emits a fence sequnce number on the gfx ring and flushes
  2897. * GPU caches.
  2898. */
  2899. void cik_fence_gfx_ring_emit(struct radeon_device *rdev,
  2900. struct radeon_fence *fence)
  2901. {
  2902. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2903. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2904. /* EVENT_WRITE_EOP - flush caches, send int */
  2905. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2906. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2907. EOP_TC_ACTION_EN |
  2908. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2909. EVENT_INDEX(5)));
  2910. radeon_ring_write(ring, addr & 0xfffffffc);
  2911. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | DATA_SEL(1) | INT_SEL(2));
  2912. radeon_ring_write(ring, fence->seq);
  2913. radeon_ring_write(ring, 0);
  2914. /* HDP flush */
  2915. /* We should be using the new WAIT_REG_MEM special op packet here
  2916. * but it causes the CP to hang
  2917. */
  2918. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2919. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2920. WRITE_DATA_DST_SEL(0)));
  2921. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  2922. radeon_ring_write(ring, 0);
  2923. radeon_ring_write(ring, 0);
  2924. }
  2925. /**
  2926. * cik_fence_compute_ring_emit - emit a fence on the compute ring
  2927. *
  2928. * @rdev: radeon_device pointer
  2929. * @fence: radeon fence object
  2930. *
  2931. * Emits a fence sequnce number on the compute ring and flushes
  2932. * GPU caches.
  2933. */
  2934. void cik_fence_compute_ring_emit(struct radeon_device *rdev,
  2935. struct radeon_fence *fence)
  2936. {
  2937. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2938. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2939. /* RELEASE_MEM - flush caches, send int */
  2940. radeon_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  2941. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2942. EOP_TC_ACTION_EN |
  2943. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2944. EVENT_INDEX(5)));
  2945. radeon_ring_write(ring, DATA_SEL(1) | INT_SEL(2));
  2946. radeon_ring_write(ring, addr & 0xfffffffc);
  2947. radeon_ring_write(ring, upper_32_bits(addr));
  2948. radeon_ring_write(ring, fence->seq);
  2949. radeon_ring_write(ring, 0);
  2950. /* HDP flush */
  2951. /* We should be using the new WAIT_REG_MEM special op packet here
  2952. * but it causes the CP to hang
  2953. */
  2954. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2955. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2956. WRITE_DATA_DST_SEL(0)));
  2957. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  2958. radeon_ring_write(ring, 0);
  2959. radeon_ring_write(ring, 0);
  2960. }
  2961. void cik_semaphore_ring_emit(struct radeon_device *rdev,
  2962. struct radeon_ring *ring,
  2963. struct radeon_semaphore *semaphore,
  2964. bool emit_wait)
  2965. {
  2966. uint64_t addr = semaphore->gpu_addr;
  2967. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2968. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2969. radeon_ring_write(ring, addr & 0xffffffff);
  2970. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | sel);
  2971. }
  2972. /*
  2973. * IB stuff
  2974. */
  2975. /**
  2976. * cik_ring_ib_execute - emit an IB (Indirect Buffer) on the gfx ring
  2977. *
  2978. * @rdev: radeon_device pointer
  2979. * @ib: radeon indirect buffer object
  2980. *
  2981. * Emits an DE (drawing engine) or CE (constant engine) IB
  2982. * on the gfx ring. IBs are usually generated by userspace
  2983. * acceleration drivers and submitted to the kernel for
  2984. * sheduling on the ring. This function schedules the IB
  2985. * on the gfx ring for execution by the GPU.
  2986. */
  2987. void cik_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2988. {
  2989. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2990. u32 header, control = INDIRECT_BUFFER_VALID;
  2991. if (ib->is_const_ib) {
  2992. /* set switch buffer packet before const IB */
  2993. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2994. radeon_ring_write(ring, 0);
  2995. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  2996. } else {
  2997. u32 next_rptr;
  2998. if (ring->rptr_save_reg) {
  2999. next_rptr = ring->wptr + 3 + 4;
  3000. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  3001. radeon_ring_write(ring, ((ring->rptr_save_reg -
  3002. PACKET3_SET_UCONFIG_REG_START) >> 2));
  3003. radeon_ring_write(ring, next_rptr);
  3004. } else if (rdev->wb.enabled) {
  3005. next_rptr = ring->wptr + 5 + 4;
  3006. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3007. radeon_ring_write(ring, WRITE_DATA_DST_SEL(1));
  3008. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3009. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  3010. radeon_ring_write(ring, next_rptr);
  3011. }
  3012. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3013. }
  3014. control |= ib->length_dw |
  3015. (ib->vm ? (ib->vm->id << 24) : 0);
  3016. radeon_ring_write(ring, header);
  3017. radeon_ring_write(ring,
  3018. #ifdef __BIG_ENDIAN
  3019. (2 << 0) |
  3020. #endif
  3021. (ib->gpu_addr & 0xFFFFFFFC));
  3022. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3023. radeon_ring_write(ring, control);
  3024. }
  3025. /**
  3026. * cik_ib_test - basic gfx ring IB test
  3027. *
  3028. * @rdev: radeon_device pointer
  3029. * @ring: radeon_ring structure holding ring information
  3030. *
  3031. * Allocate an IB and execute it on the gfx ring (CIK).
  3032. * Provides a basic gfx ring test to verify that IBs are working.
  3033. * Returns 0 on success, error on failure.
  3034. */
  3035. int cik_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3036. {
  3037. struct radeon_ib ib;
  3038. uint32_t scratch;
  3039. uint32_t tmp = 0;
  3040. unsigned i;
  3041. int r;
  3042. r = radeon_scratch_get(rdev, &scratch);
  3043. if (r) {
  3044. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3045. return r;
  3046. }
  3047. WREG32(scratch, 0xCAFEDEAD);
  3048. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3049. if (r) {
  3050. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3051. return r;
  3052. }
  3053. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  3054. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2);
  3055. ib.ptr[2] = 0xDEADBEEF;
  3056. ib.length_dw = 3;
  3057. r = radeon_ib_schedule(rdev, &ib, NULL);
  3058. if (r) {
  3059. radeon_scratch_free(rdev, scratch);
  3060. radeon_ib_free(rdev, &ib);
  3061. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3062. return r;
  3063. }
  3064. r = radeon_fence_wait(ib.fence, false);
  3065. if (r) {
  3066. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3067. return r;
  3068. }
  3069. for (i = 0; i < rdev->usec_timeout; i++) {
  3070. tmp = RREG32(scratch);
  3071. if (tmp == 0xDEADBEEF)
  3072. break;
  3073. DRM_UDELAY(1);
  3074. }
  3075. if (i < rdev->usec_timeout) {
  3076. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3077. } else {
  3078. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3079. scratch, tmp);
  3080. r = -EINVAL;
  3081. }
  3082. radeon_scratch_free(rdev, scratch);
  3083. radeon_ib_free(rdev, &ib);
  3084. return r;
  3085. }
  3086. /*
  3087. * CP.
  3088. * On CIK, gfx and compute now have independant command processors.
  3089. *
  3090. * GFX
  3091. * Gfx consists of a single ring and can process both gfx jobs and
  3092. * compute jobs. The gfx CP consists of three microengines (ME):
  3093. * PFP - Pre-Fetch Parser
  3094. * ME - Micro Engine
  3095. * CE - Constant Engine
  3096. * The PFP and ME make up what is considered the Drawing Engine (DE).
  3097. * The CE is an asynchronous engine used for updating buffer desciptors
  3098. * used by the DE so that they can be loaded into cache in parallel
  3099. * while the DE is processing state update packets.
  3100. *
  3101. * Compute
  3102. * The compute CP consists of two microengines (ME):
  3103. * MEC1 - Compute MicroEngine 1
  3104. * MEC2 - Compute MicroEngine 2
  3105. * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
  3106. * The queues are exposed to userspace and are programmed directly
  3107. * by the compute runtime.
  3108. */
  3109. /**
  3110. * cik_cp_gfx_enable - enable/disable the gfx CP MEs
  3111. *
  3112. * @rdev: radeon_device pointer
  3113. * @enable: enable or disable the MEs
  3114. *
  3115. * Halts or unhalts the gfx MEs.
  3116. */
  3117. static void cik_cp_gfx_enable(struct radeon_device *rdev, bool enable)
  3118. {
  3119. if (enable)
  3120. WREG32(CP_ME_CNTL, 0);
  3121. else {
  3122. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  3123. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3124. }
  3125. udelay(50);
  3126. }
  3127. /**
  3128. * cik_cp_gfx_load_microcode - load the gfx CP ME ucode
  3129. *
  3130. * @rdev: radeon_device pointer
  3131. *
  3132. * Loads the gfx PFP, ME, and CE ucode.
  3133. * Returns 0 for success, -EINVAL if the ucode is not available.
  3134. */
  3135. static int cik_cp_gfx_load_microcode(struct radeon_device *rdev)
  3136. {
  3137. const __be32 *fw_data;
  3138. int i;
  3139. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw)
  3140. return -EINVAL;
  3141. cik_cp_gfx_enable(rdev, false);
  3142. /* PFP */
  3143. fw_data = (const __be32 *)rdev->pfp_fw->data;
  3144. WREG32(CP_PFP_UCODE_ADDR, 0);
  3145. for (i = 0; i < CIK_PFP_UCODE_SIZE; i++)
  3146. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  3147. WREG32(CP_PFP_UCODE_ADDR, 0);
  3148. /* CE */
  3149. fw_data = (const __be32 *)rdev->ce_fw->data;
  3150. WREG32(CP_CE_UCODE_ADDR, 0);
  3151. for (i = 0; i < CIK_CE_UCODE_SIZE; i++)
  3152. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  3153. WREG32(CP_CE_UCODE_ADDR, 0);
  3154. /* ME */
  3155. fw_data = (const __be32 *)rdev->me_fw->data;
  3156. WREG32(CP_ME_RAM_WADDR, 0);
  3157. for (i = 0; i < CIK_ME_UCODE_SIZE; i++)
  3158. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  3159. WREG32(CP_ME_RAM_WADDR, 0);
  3160. WREG32(CP_PFP_UCODE_ADDR, 0);
  3161. WREG32(CP_CE_UCODE_ADDR, 0);
  3162. WREG32(CP_ME_RAM_WADDR, 0);
  3163. WREG32(CP_ME_RAM_RADDR, 0);
  3164. return 0;
  3165. }
  3166. /**
  3167. * cik_cp_gfx_start - start the gfx ring
  3168. *
  3169. * @rdev: radeon_device pointer
  3170. *
  3171. * Enables the ring and loads the clear state context and other
  3172. * packets required to init the ring.
  3173. * Returns 0 for success, error for failure.
  3174. */
  3175. static int cik_cp_gfx_start(struct radeon_device *rdev)
  3176. {
  3177. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3178. int r, i;
  3179. /* init the CP */
  3180. WREG32(CP_MAX_CONTEXT, rdev->config.cik.max_hw_contexts - 1);
  3181. WREG32(CP_ENDIAN_SWAP, 0);
  3182. WREG32(CP_DEVICE_ID, 1);
  3183. cik_cp_gfx_enable(rdev, true);
  3184. r = radeon_ring_lock(rdev, ring, cik_default_size + 17);
  3185. if (r) {
  3186. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3187. return r;
  3188. }
  3189. /* init the CE partitions. CE only used for gfx on CIK */
  3190. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3191. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3192. radeon_ring_write(ring, 0xc000);
  3193. radeon_ring_write(ring, 0xc000);
  3194. /* setup clear context state */
  3195. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3196. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3197. radeon_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3198. radeon_ring_write(ring, 0x80000000);
  3199. radeon_ring_write(ring, 0x80000000);
  3200. for (i = 0; i < cik_default_size; i++)
  3201. radeon_ring_write(ring, cik_default_state[i]);
  3202. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3203. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3204. /* set clear context state */
  3205. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3206. radeon_ring_write(ring, 0);
  3207. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3208. radeon_ring_write(ring, 0x00000316);
  3209. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  3210. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  3211. radeon_ring_unlock_commit(rdev, ring);
  3212. return 0;
  3213. }
  3214. /**
  3215. * cik_cp_gfx_fini - stop the gfx ring
  3216. *
  3217. * @rdev: radeon_device pointer
  3218. *
  3219. * Stop the gfx ring and tear down the driver ring
  3220. * info.
  3221. */
  3222. static void cik_cp_gfx_fini(struct radeon_device *rdev)
  3223. {
  3224. cik_cp_gfx_enable(rdev, false);
  3225. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3226. }
  3227. /**
  3228. * cik_cp_gfx_resume - setup the gfx ring buffer registers
  3229. *
  3230. * @rdev: radeon_device pointer
  3231. *
  3232. * Program the location and size of the gfx ring buffer
  3233. * and test it to make sure it's working.
  3234. * Returns 0 for success, error for failure.
  3235. */
  3236. static int cik_cp_gfx_resume(struct radeon_device *rdev)
  3237. {
  3238. struct radeon_ring *ring;
  3239. u32 tmp;
  3240. u32 rb_bufsz;
  3241. u64 rb_addr;
  3242. int r;
  3243. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  3244. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  3245. /* Set the write pointer delay */
  3246. WREG32(CP_RB_WPTR_DELAY, 0);
  3247. /* set the RB to use vmid 0 */
  3248. WREG32(CP_RB_VMID, 0);
  3249. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  3250. /* ring 0 - compute and gfx */
  3251. /* Set ring buffer size */
  3252. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3253. rb_bufsz = order_base_2(ring->ring_size / 8);
  3254. tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  3255. #ifdef __BIG_ENDIAN
  3256. tmp |= BUF_SWAP_32BIT;
  3257. #endif
  3258. WREG32(CP_RB0_CNTL, tmp);
  3259. /* Initialize the ring buffer's read and write pointers */
  3260. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  3261. ring->wptr = 0;
  3262. WREG32(CP_RB0_WPTR, ring->wptr);
  3263. /* set the wb address wether it's enabled or not */
  3264. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  3265. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  3266. /* scratch register shadowing is no longer supported */
  3267. WREG32(SCRATCH_UMSK, 0);
  3268. if (!rdev->wb.enabled)
  3269. tmp |= RB_NO_UPDATE;
  3270. mdelay(1);
  3271. WREG32(CP_RB0_CNTL, tmp);
  3272. rb_addr = ring->gpu_addr >> 8;
  3273. WREG32(CP_RB0_BASE, rb_addr);
  3274. WREG32(CP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3275. ring->rptr = RREG32(CP_RB0_RPTR);
  3276. /* start the ring */
  3277. cik_cp_gfx_start(rdev);
  3278. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  3279. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3280. if (r) {
  3281. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3282. return r;
  3283. }
  3284. return 0;
  3285. }
  3286. u32 cik_compute_ring_get_rptr(struct radeon_device *rdev,
  3287. struct radeon_ring *ring)
  3288. {
  3289. u32 rptr;
  3290. if (rdev->wb.enabled) {
  3291. rptr = le32_to_cpu(rdev->wb.wb[ring->rptr_offs/4]);
  3292. } else {
  3293. mutex_lock(&rdev->srbm_mutex);
  3294. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  3295. rptr = RREG32(CP_HQD_PQ_RPTR);
  3296. cik_srbm_select(rdev, 0, 0, 0, 0);
  3297. mutex_unlock(&rdev->srbm_mutex);
  3298. }
  3299. return rptr;
  3300. }
  3301. u32 cik_compute_ring_get_wptr(struct radeon_device *rdev,
  3302. struct radeon_ring *ring)
  3303. {
  3304. u32 wptr;
  3305. if (rdev->wb.enabled) {
  3306. wptr = le32_to_cpu(rdev->wb.wb[ring->wptr_offs/4]);
  3307. } else {
  3308. mutex_lock(&rdev->srbm_mutex);
  3309. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  3310. wptr = RREG32(CP_HQD_PQ_WPTR);
  3311. cik_srbm_select(rdev, 0, 0, 0, 0);
  3312. mutex_unlock(&rdev->srbm_mutex);
  3313. }
  3314. return wptr;
  3315. }
  3316. void cik_compute_ring_set_wptr(struct radeon_device *rdev,
  3317. struct radeon_ring *ring)
  3318. {
  3319. rdev->wb.wb[ring->wptr_offs/4] = cpu_to_le32(ring->wptr);
  3320. WDOORBELL32(ring->doorbell_offset, ring->wptr);
  3321. }
  3322. /**
  3323. * cik_cp_compute_enable - enable/disable the compute CP MEs
  3324. *
  3325. * @rdev: radeon_device pointer
  3326. * @enable: enable or disable the MEs
  3327. *
  3328. * Halts or unhalts the compute MEs.
  3329. */
  3330. static void cik_cp_compute_enable(struct radeon_device *rdev, bool enable)
  3331. {
  3332. if (enable)
  3333. WREG32(CP_MEC_CNTL, 0);
  3334. else
  3335. WREG32(CP_MEC_CNTL, (MEC_ME1_HALT | MEC_ME2_HALT));
  3336. udelay(50);
  3337. }
  3338. /**
  3339. * cik_cp_compute_load_microcode - load the compute CP ME ucode
  3340. *
  3341. * @rdev: radeon_device pointer
  3342. *
  3343. * Loads the compute MEC1&2 ucode.
  3344. * Returns 0 for success, -EINVAL if the ucode is not available.
  3345. */
  3346. static int cik_cp_compute_load_microcode(struct radeon_device *rdev)
  3347. {
  3348. const __be32 *fw_data;
  3349. int i;
  3350. if (!rdev->mec_fw)
  3351. return -EINVAL;
  3352. cik_cp_compute_enable(rdev, false);
  3353. /* MEC1 */
  3354. fw_data = (const __be32 *)rdev->mec_fw->data;
  3355. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  3356. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  3357. WREG32(CP_MEC_ME1_UCODE_DATA, be32_to_cpup(fw_data++));
  3358. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  3359. if (rdev->family == CHIP_KAVERI) {
  3360. /* MEC2 */
  3361. fw_data = (const __be32 *)rdev->mec_fw->data;
  3362. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  3363. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  3364. WREG32(CP_MEC_ME2_UCODE_DATA, be32_to_cpup(fw_data++));
  3365. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  3366. }
  3367. return 0;
  3368. }
  3369. /**
  3370. * cik_cp_compute_start - start the compute queues
  3371. *
  3372. * @rdev: radeon_device pointer
  3373. *
  3374. * Enable the compute queues.
  3375. * Returns 0 for success, error for failure.
  3376. */
  3377. static int cik_cp_compute_start(struct radeon_device *rdev)
  3378. {
  3379. cik_cp_compute_enable(rdev, true);
  3380. return 0;
  3381. }
  3382. /**
  3383. * cik_cp_compute_fini - stop the compute queues
  3384. *
  3385. * @rdev: radeon_device pointer
  3386. *
  3387. * Stop the compute queues and tear down the driver queue
  3388. * info.
  3389. */
  3390. static void cik_cp_compute_fini(struct radeon_device *rdev)
  3391. {
  3392. int i, idx, r;
  3393. cik_cp_compute_enable(rdev, false);
  3394. for (i = 0; i < 2; i++) {
  3395. if (i == 0)
  3396. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  3397. else
  3398. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  3399. if (rdev->ring[idx].mqd_obj) {
  3400. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  3401. if (unlikely(r != 0))
  3402. dev_warn(rdev->dev, "(%d) reserve MQD bo failed\n", r);
  3403. radeon_bo_unpin(rdev->ring[idx].mqd_obj);
  3404. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  3405. radeon_bo_unref(&rdev->ring[idx].mqd_obj);
  3406. rdev->ring[idx].mqd_obj = NULL;
  3407. }
  3408. }
  3409. }
  3410. static void cik_mec_fini(struct radeon_device *rdev)
  3411. {
  3412. int r;
  3413. if (rdev->mec.hpd_eop_obj) {
  3414. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  3415. if (unlikely(r != 0))
  3416. dev_warn(rdev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  3417. radeon_bo_unpin(rdev->mec.hpd_eop_obj);
  3418. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  3419. radeon_bo_unref(&rdev->mec.hpd_eop_obj);
  3420. rdev->mec.hpd_eop_obj = NULL;
  3421. }
  3422. }
  3423. #define MEC_HPD_SIZE 2048
  3424. static int cik_mec_init(struct radeon_device *rdev)
  3425. {
  3426. int r;
  3427. u32 *hpd;
  3428. /*
  3429. * KV: 2 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 64 Queues total
  3430. * CI/KB: 1 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 32 Queues total
  3431. */
  3432. if (rdev->family == CHIP_KAVERI)
  3433. rdev->mec.num_mec = 2;
  3434. else
  3435. rdev->mec.num_mec = 1;
  3436. rdev->mec.num_pipe = 4;
  3437. rdev->mec.num_queue = rdev->mec.num_mec * rdev->mec.num_pipe * 8;
  3438. if (rdev->mec.hpd_eop_obj == NULL) {
  3439. r = radeon_bo_create(rdev,
  3440. rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2,
  3441. PAGE_SIZE, true,
  3442. RADEON_GEM_DOMAIN_GTT, NULL,
  3443. &rdev->mec.hpd_eop_obj);
  3444. if (r) {
  3445. dev_warn(rdev->dev, "(%d) create HDP EOP bo failed\n", r);
  3446. return r;
  3447. }
  3448. }
  3449. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  3450. if (unlikely(r != 0)) {
  3451. cik_mec_fini(rdev);
  3452. return r;
  3453. }
  3454. r = radeon_bo_pin(rdev->mec.hpd_eop_obj, RADEON_GEM_DOMAIN_GTT,
  3455. &rdev->mec.hpd_eop_gpu_addr);
  3456. if (r) {
  3457. dev_warn(rdev->dev, "(%d) pin HDP EOP bo failed\n", r);
  3458. cik_mec_fini(rdev);
  3459. return r;
  3460. }
  3461. r = radeon_bo_kmap(rdev->mec.hpd_eop_obj, (void **)&hpd);
  3462. if (r) {
  3463. dev_warn(rdev->dev, "(%d) map HDP EOP bo failed\n", r);
  3464. cik_mec_fini(rdev);
  3465. return r;
  3466. }
  3467. /* clear memory. Not sure if this is required or not */
  3468. memset(hpd, 0, rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2);
  3469. radeon_bo_kunmap(rdev->mec.hpd_eop_obj);
  3470. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  3471. return 0;
  3472. }
  3473. struct hqd_registers
  3474. {
  3475. u32 cp_mqd_base_addr;
  3476. u32 cp_mqd_base_addr_hi;
  3477. u32 cp_hqd_active;
  3478. u32 cp_hqd_vmid;
  3479. u32 cp_hqd_persistent_state;
  3480. u32 cp_hqd_pipe_priority;
  3481. u32 cp_hqd_queue_priority;
  3482. u32 cp_hqd_quantum;
  3483. u32 cp_hqd_pq_base;
  3484. u32 cp_hqd_pq_base_hi;
  3485. u32 cp_hqd_pq_rptr;
  3486. u32 cp_hqd_pq_rptr_report_addr;
  3487. u32 cp_hqd_pq_rptr_report_addr_hi;
  3488. u32 cp_hqd_pq_wptr_poll_addr;
  3489. u32 cp_hqd_pq_wptr_poll_addr_hi;
  3490. u32 cp_hqd_pq_doorbell_control;
  3491. u32 cp_hqd_pq_wptr;
  3492. u32 cp_hqd_pq_control;
  3493. u32 cp_hqd_ib_base_addr;
  3494. u32 cp_hqd_ib_base_addr_hi;
  3495. u32 cp_hqd_ib_rptr;
  3496. u32 cp_hqd_ib_control;
  3497. u32 cp_hqd_iq_timer;
  3498. u32 cp_hqd_iq_rptr;
  3499. u32 cp_hqd_dequeue_request;
  3500. u32 cp_hqd_dma_offload;
  3501. u32 cp_hqd_sema_cmd;
  3502. u32 cp_hqd_msg_type;
  3503. u32 cp_hqd_atomic0_preop_lo;
  3504. u32 cp_hqd_atomic0_preop_hi;
  3505. u32 cp_hqd_atomic1_preop_lo;
  3506. u32 cp_hqd_atomic1_preop_hi;
  3507. u32 cp_hqd_hq_scheduler0;
  3508. u32 cp_hqd_hq_scheduler1;
  3509. u32 cp_mqd_control;
  3510. };
  3511. struct bonaire_mqd
  3512. {
  3513. u32 header;
  3514. u32 dispatch_initiator;
  3515. u32 dimensions[3];
  3516. u32 start_idx[3];
  3517. u32 num_threads[3];
  3518. u32 pipeline_stat_enable;
  3519. u32 perf_counter_enable;
  3520. u32 pgm[2];
  3521. u32 tba[2];
  3522. u32 tma[2];
  3523. u32 pgm_rsrc[2];
  3524. u32 vmid;
  3525. u32 resource_limits;
  3526. u32 static_thread_mgmt01[2];
  3527. u32 tmp_ring_size;
  3528. u32 static_thread_mgmt23[2];
  3529. u32 restart[3];
  3530. u32 thread_trace_enable;
  3531. u32 reserved1;
  3532. u32 user_data[16];
  3533. u32 vgtcs_invoke_count[2];
  3534. struct hqd_registers queue_state;
  3535. u32 dequeue_cntr;
  3536. u32 interrupt_queue[64];
  3537. };
  3538. /**
  3539. * cik_cp_compute_resume - setup the compute queue registers
  3540. *
  3541. * @rdev: radeon_device pointer
  3542. *
  3543. * Program the compute queues and test them to make sure they
  3544. * are working.
  3545. * Returns 0 for success, error for failure.
  3546. */
  3547. static int cik_cp_compute_resume(struct radeon_device *rdev)
  3548. {
  3549. int r, i, idx;
  3550. u32 tmp;
  3551. bool use_doorbell = true;
  3552. u64 hqd_gpu_addr;
  3553. u64 mqd_gpu_addr;
  3554. u64 eop_gpu_addr;
  3555. u64 wb_gpu_addr;
  3556. u32 *buf;
  3557. struct bonaire_mqd *mqd;
  3558. r = cik_cp_compute_start(rdev);
  3559. if (r)
  3560. return r;
  3561. /* fix up chicken bits */
  3562. tmp = RREG32(CP_CPF_DEBUG);
  3563. tmp |= (1 << 23);
  3564. WREG32(CP_CPF_DEBUG, tmp);
  3565. /* init the pipes */
  3566. mutex_lock(&rdev->srbm_mutex);
  3567. for (i = 0; i < (rdev->mec.num_pipe * rdev->mec.num_mec); i++) {
  3568. int me = (i < 4) ? 1 : 2;
  3569. int pipe = (i < 4) ? i : (i - 4);
  3570. eop_gpu_addr = rdev->mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE * 2);
  3571. cik_srbm_select(rdev, me, pipe, 0, 0);
  3572. /* write the EOP addr */
  3573. WREG32(CP_HPD_EOP_BASE_ADDR, eop_gpu_addr >> 8);
  3574. WREG32(CP_HPD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr) >> 8);
  3575. /* set the VMID assigned */
  3576. WREG32(CP_HPD_EOP_VMID, 0);
  3577. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  3578. tmp = RREG32(CP_HPD_EOP_CONTROL);
  3579. tmp &= ~EOP_SIZE_MASK;
  3580. tmp |= order_base_2(MEC_HPD_SIZE / 8);
  3581. WREG32(CP_HPD_EOP_CONTROL, tmp);
  3582. }
  3583. cik_srbm_select(rdev, 0, 0, 0, 0);
  3584. mutex_unlock(&rdev->srbm_mutex);
  3585. /* init the queues. Just two for now. */
  3586. for (i = 0; i < 2; i++) {
  3587. if (i == 0)
  3588. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  3589. else
  3590. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  3591. if (rdev->ring[idx].mqd_obj == NULL) {
  3592. r = radeon_bo_create(rdev,
  3593. sizeof(struct bonaire_mqd),
  3594. PAGE_SIZE, true,
  3595. RADEON_GEM_DOMAIN_GTT, NULL,
  3596. &rdev->ring[idx].mqd_obj);
  3597. if (r) {
  3598. dev_warn(rdev->dev, "(%d) create MQD bo failed\n", r);
  3599. return r;
  3600. }
  3601. }
  3602. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  3603. if (unlikely(r != 0)) {
  3604. cik_cp_compute_fini(rdev);
  3605. return r;
  3606. }
  3607. r = radeon_bo_pin(rdev->ring[idx].mqd_obj, RADEON_GEM_DOMAIN_GTT,
  3608. &mqd_gpu_addr);
  3609. if (r) {
  3610. dev_warn(rdev->dev, "(%d) pin MQD bo failed\n", r);
  3611. cik_cp_compute_fini(rdev);
  3612. return r;
  3613. }
  3614. r = radeon_bo_kmap(rdev->ring[idx].mqd_obj, (void **)&buf);
  3615. if (r) {
  3616. dev_warn(rdev->dev, "(%d) map MQD bo failed\n", r);
  3617. cik_cp_compute_fini(rdev);
  3618. return r;
  3619. }
  3620. /* doorbell offset */
  3621. rdev->ring[idx].doorbell_offset =
  3622. (rdev->ring[idx].doorbell_page_num * PAGE_SIZE) + 0;
  3623. /* init the mqd struct */
  3624. memset(buf, 0, sizeof(struct bonaire_mqd));
  3625. mqd = (struct bonaire_mqd *)buf;
  3626. mqd->header = 0xC0310800;
  3627. mqd->static_thread_mgmt01[0] = 0xffffffff;
  3628. mqd->static_thread_mgmt01[1] = 0xffffffff;
  3629. mqd->static_thread_mgmt23[0] = 0xffffffff;
  3630. mqd->static_thread_mgmt23[1] = 0xffffffff;
  3631. mutex_lock(&rdev->srbm_mutex);
  3632. cik_srbm_select(rdev, rdev->ring[idx].me,
  3633. rdev->ring[idx].pipe,
  3634. rdev->ring[idx].queue, 0);
  3635. /* disable wptr polling */
  3636. tmp = RREG32(CP_PQ_WPTR_POLL_CNTL);
  3637. tmp &= ~WPTR_POLL_EN;
  3638. WREG32(CP_PQ_WPTR_POLL_CNTL, tmp);
  3639. /* enable doorbell? */
  3640. mqd->queue_state.cp_hqd_pq_doorbell_control =
  3641. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  3642. if (use_doorbell)
  3643. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  3644. else
  3645. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_EN;
  3646. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  3647. mqd->queue_state.cp_hqd_pq_doorbell_control);
  3648. /* disable the queue if it's active */
  3649. mqd->queue_state.cp_hqd_dequeue_request = 0;
  3650. mqd->queue_state.cp_hqd_pq_rptr = 0;
  3651. mqd->queue_state.cp_hqd_pq_wptr= 0;
  3652. if (RREG32(CP_HQD_ACTIVE) & 1) {
  3653. WREG32(CP_HQD_DEQUEUE_REQUEST, 1);
  3654. for (i = 0; i < rdev->usec_timeout; i++) {
  3655. if (!(RREG32(CP_HQD_ACTIVE) & 1))
  3656. break;
  3657. udelay(1);
  3658. }
  3659. WREG32(CP_HQD_DEQUEUE_REQUEST, mqd->queue_state.cp_hqd_dequeue_request);
  3660. WREG32(CP_HQD_PQ_RPTR, mqd->queue_state.cp_hqd_pq_rptr);
  3661. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  3662. }
  3663. /* set the pointer to the MQD */
  3664. mqd->queue_state.cp_mqd_base_addr = mqd_gpu_addr & 0xfffffffc;
  3665. mqd->queue_state.cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  3666. WREG32(CP_MQD_BASE_ADDR, mqd->queue_state.cp_mqd_base_addr);
  3667. WREG32(CP_MQD_BASE_ADDR_HI, mqd->queue_state.cp_mqd_base_addr_hi);
  3668. /* set MQD vmid to 0 */
  3669. mqd->queue_state.cp_mqd_control = RREG32(CP_MQD_CONTROL);
  3670. mqd->queue_state.cp_mqd_control &= ~MQD_VMID_MASK;
  3671. WREG32(CP_MQD_CONTROL, mqd->queue_state.cp_mqd_control);
  3672. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  3673. hqd_gpu_addr = rdev->ring[idx].gpu_addr >> 8;
  3674. mqd->queue_state.cp_hqd_pq_base = hqd_gpu_addr;
  3675. mqd->queue_state.cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  3676. WREG32(CP_HQD_PQ_BASE, mqd->queue_state.cp_hqd_pq_base);
  3677. WREG32(CP_HQD_PQ_BASE_HI, mqd->queue_state.cp_hqd_pq_base_hi);
  3678. /* set up the HQD, this is similar to CP_RB0_CNTL */
  3679. mqd->queue_state.cp_hqd_pq_control = RREG32(CP_HQD_PQ_CONTROL);
  3680. mqd->queue_state.cp_hqd_pq_control &=
  3681. ~(QUEUE_SIZE_MASK | RPTR_BLOCK_SIZE_MASK);
  3682. mqd->queue_state.cp_hqd_pq_control |=
  3683. order_base_2(rdev->ring[idx].ring_size / 8);
  3684. mqd->queue_state.cp_hqd_pq_control |=
  3685. (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8);
  3686. #ifdef __BIG_ENDIAN
  3687. mqd->queue_state.cp_hqd_pq_control |= BUF_SWAP_32BIT;
  3688. #endif
  3689. mqd->queue_state.cp_hqd_pq_control &=
  3690. ~(UNORD_DISPATCH | ROQ_PQ_IB_FLIP | PQ_VOLATILE);
  3691. mqd->queue_state.cp_hqd_pq_control |=
  3692. PRIV_STATE | KMD_QUEUE; /* assuming kernel queue control */
  3693. WREG32(CP_HQD_PQ_CONTROL, mqd->queue_state.cp_hqd_pq_control);
  3694. /* only used if CP_PQ_WPTR_POLL_CNTL.WPTR_POLL_EN=1 */
  3695. if (i == 0)
  3696. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP1_WPTR_OFFSET;
  3697. else
  3698. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP2_WPTR_OFFSET;
  3699. mqd->queue_state.cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  3700. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  3701. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR, mqd->queue_state.cp_hqd_pq_wptr_poll_addr);
  3702. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR_HI,
  3703. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi);
  3704. /* set the wb address wether it's enabled or not */
  3705. if (i == 0)
  3706. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET;
  3707. else
  3708. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET;
  3709. mqd->queue_state.cp_hqd_pq_rptr_report_addr = wb_gpu_addr & 0xfffffffc;
  3710. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi =
  3711. upper_32_bits(wb_gpu_addr) & 0xffff;
  3712. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR,
  3713. mqd->queue_state.cp_hqd_pq_rptr_report_addr);
  3714. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  3715. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi);
  3716. /* enable the doorbell if requested */
  3717. if (use_doorbell) {
  3718. mqd->queue_state.cp_hqd_pq_doorbell_control =
  3719. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  3720. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_OFFSET_MASK;
  3721. mqd->queue_state.cp_hqd_pq_doorbell_control |=
  3722. DOORBELL_OFFSET(rdev->ring[idx].doorbell_offset / 4);
  3723. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  3724. mqd->queue_state.cp_hqd_pq_doorbell_control &=
  3725. ~(DOORBELL_SOURCE | DOORBELL_HIT);
  3726. } else {
  3727. mqd->queue_state.cp_hqd_pq_doorbell_control = 0;
  3728. }
  3729. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  3730. mqd->queue_state.cp_hqd_pq_doorbell_control);
  3731. /* read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  3732. rdev->ring[idx].wptr = 0;
  3733. mqd->queue_state.cp_hqd_pq_wptr = rdev->ring[idx].wptr;
  3734. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  3735. rdev->ring[idx].rptr = RREG32(CP_HQD_PQ_RPTR);
  3736. mqd->queue_state.cp_hqd_pq_rptr = rdev->ring[idx].rptr;
  3737. /* set the vmid for the queue */
  3738. mqd->queue_state.cp_hqd_vmid = 0;
  3739. WREG32(CP_HQD_VMID, mqd->queue_state.cp_hqd_vmid);
  3740. /* activate the queue */
  3741. mqd->queue_state.cp_hqd_active = 1;
  3742. WREG32(CP_HQD_ACTIVE, mqd->queue_state.cp_hqd_active);
  3743. cik_srbm_select(rdev, 0, 0, 0, 0);
  3744. mutex_unlock(&rdev->srbm_mutex);
  3745. radeon_bo_kunmap(rdev->ring[idx].mqd_obj);
  3746. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  3747. rdev->ring[idx].ready = true;
  3748. r = radeon_ring_test(rdev, idx, &rdev->ring[idx]);
  3749. if (r)
  3750. rdev->ring[idx].ready = false;
  3751. }
  3752. return 0;
  3753. }
  3754. static void cik_cp_enable(struct radeon_device *rdev, bool enable)
  3755. {
  3756. cik_cp_gfx_enable(rdev, enable);
  3757. cik_cp_compute_enable(rdev, enable);
  3758. }
  3759. static int cik_cp_load_microcode(struct radeon_device *rdev)
  3760. {
  3761. int r;
  3762. r = cik_cp_gfx_load_microcode(rdev);
  3763. if (r)
  3764. return r;
  3765. r = cik_cp_compute_load_microcode(rdev);
  3766. if (r)
  3767. return r;
  3768. return 0;
  3769. }
  3770. static void cik_cp_fini(struct radeon_device *rdev)
  3771. {
  3772. cik_cp_gfx_fini(rdev);
  3773. cik_cp_compute_fini(rdev);
  3774. }
  3775. static int cik_cp_resume(struct radeon_device *rdev)
  3776. {
  3777. int r;
  3778. cik_enable_gui_idle_interrupt(rdev, false);
  3779. r = cik_cp_load_microcode(rdev);
  3780. if (r)
  3781. return r;
  3782. r = cik_cp_gfx_resume(rdev);
  3783. if (r)
  3784. return r;
  3785. r = cik_cp_compute_resume(rdev);
  3786. if (r)
  3787. return r;
  3788. cik_enable_gui_idle_interrupt(rdev, true);
  3789. return 0;
  3790. }
  3791. static void cik_print_gpu_status_regs(struct radeon_device *rdev)
  3792. {
  3793. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  3794. RREG32(GRBM_STATUS));
  3795. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  3796. RREG32(GRBM_STATUS2));
  3797. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  3798. RREG32(GRBM_STATUS_SE0));
  3799. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  3800. RREG32(GRBM_STATUS_SE1));
  3801. dev_info(rdev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  3802. RREG32(GRBM_STATUS_SE2));
  3803. dev_info(rdev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  3804. RREG32(GRBM_STATUS_SE3));
  3805. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  3806. RREG32(SRBM_STATUS));
  3807. dev_info(rdev->dev, " SRBM_STATUS2=0x%08X\n",
  3808. RREG32(SRBM_STATUS2));
  3809. dev_info(rdev->dev, " SDMA0_STATUS_REG = 0x%08X\n",
  3810. RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET));
  3811. dev_info(rdev->dev, " SDMA1_STATUS_REG = 0x%08X\n",
  3812. RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET));
  3813. dev_info(rdev->dev, " CP_STAT = 0x%08x\n", RREG32(CP_STAT));
  3814. dev_info(rdev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  3815. RREG32(CP_STALLED_STAT1));
  3816. dev_info(rdev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  3817. RREG32(CP_STALLED_STAT2));
  3818. dev_info(rdev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  3819. RREG32(CP_STALLED_STAT3));
  3820. dev_info(rdev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  3821. RREG32(CP_CPF_BUSY_STAT));
  3822. dev_info(rdev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  3823. RREG32(CP_CPF_STALLED_STAT1));
  3824. dev_info(rdev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(CP_CPF_STATUS));
  3825. dev_info(rdev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(CP_CPC_BUSY_STAT));
  3826. dev_info(rdev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  3827. RREG32(CP_CPC_STALLED_STAT1));
  3828. dev_info(rdev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(CP_CPC_STATUS));
  3829. }
  3830. /**
  3831. * cik_gpu_check_soft_reset - check which blocks are busy
  3832. *
  3833. * @rdev: radeon_device pointer
  3834. *
  3835. * Check which blocks are busy and return the relevant reset
  3836. * mask to be used by cik_gpu_soft_reset().
  3837. * Returns a mask of the blocks to be reset.
  3838. */
  3839. u32 cik_gpu_check_soft_reset(struct radeon_device *rdev)
  3840. {
  3841. u32 reset_mask = 0;
  3842. u32 tmp;
  3843. /* GRBM_STATUS */
  3844. tmp = RREG32(GRBM_STATUS);
  3845. if (tmp & (PA_BUSY | SC_BUSY |
  3846. BCI_BUSY | SX_BUSY |
  3847. TA_BUSY | VGT_BUSY |
  3848. DB_BUSY | CB_BUSY |
  3849. GDS_BUSY | SPI_BUSY |
  3850. IA_BUSY | IA_BUSY_NO_DMA))
  3851. reset_mask |= RADEON_RESET_GFX;
  3852. if (tmp & (CP_BUSY | CP_COHERENCY_BUSY))
  3853. reset_mask |= RADEON_RESET_CP;
  3854. /* GRBM_STATUS2 */
  3855. tmp = RREG32(GRBM_STATUS2);
  3856. if (tmp & RLC_BUSY)
  3857. reset_mask |= RADEON_RESET_RLC;
  3858. /* SDMA0_STATUS_REG */
  3859. tmp = RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
  3860. if (!(tmp & SDMA_IDLE))
  3861. reset_mask |= RADEON_RESET_DMA;
  3862. /* SDMA1_STATUS_REG */
  3863. tmp = RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
  3864. if (!(tmp & SDMA_IDLE))
  3865. reset_mask |= RADEON_RESET_DMA1;
  3866. /* SRBM_STATUS2 */
  3867. tmp = RREG32(SRBM_STATUS2);
  3868. if (tmp & SDMA_BUSY)
  3869. reset_mask |= RADEON_RESET_DMA;
  3870. if (tmp & SDMA1_BUSY)
  3871. reset_mask |= RADEON_RESET_DMA1;
  3872. /* SRBM_STATUS */
  3873. tmp = RREG32(SRBM_STATUS);
  3874. if (tmp & IH_BUSY)
  3875. reset_mask |= RADEON_RESET_IH;
  3876. if (tmp & SEM_BUSY)
  3877. reset_mask |= RADEON_RESET_SEM;
  3878. if (tmp & GRBM_RQ_PENDING)
  3879. reset_mask |= RADEON_RESET_GRBM;
  3880. if (tmp & VMC_BUSY)
  3881. reset_mask |= RADEON_RESET_VMC;
  3882. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  3883. MCC_BUSY | MCD_BUSY))
  3884. reset_mask |= RADEON_RESET_MC;
  3885. if (evergreen_is_display_hung(rdev))
  3886. reset_mask |= RADEON_RESET_DISPLAY;
  3887. /* Skip MC reset as it's mostly likely not hung, just busy */
  3888. if (reset_mask & RADEON_RESET_MC) {
  3889. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  3890. reset_mask &= ~RADEON_RESET_MC;
  3891. }
  3892. return reset_mask;
  3893. }
  3894. /**
  3895. * cik_gpu_soft_reset - soft reset GPU
  3896. *
  3897. * @rdev: radeon_device pointer
  3898. * @reset_mask: mask of which blocks to reset
  3899. *
  3900. * Soft reset the blocks specified in @reset_mask.
  3901. */
  3902. static void cik_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  3903. {
  3904. struct evergreen_mc_save save;
  3905. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  3906. u32 tmp;
  3907. if (reset_mask == 0)
  3908. return;
  3909. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  3910. cik_print_gpu_status_regs(rdev);
  3911. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  3912. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  3913. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  3914. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  3915. /* stop the rlc */
  3916. cik_rlc_stop(rdev);
  3917. /* Disable GFX parsing/prefetching */
  3918. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  3919. /* Disable MEC parsing/prefetching */
  3920. WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
  3921. if (reset_mask & RADEON_RESET_DMA) {
  3922. /* sdma0 */
  3923. tmp = RREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET);
  3924. tmp |= SDMA_HALT;
  3925. WREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  3926. }
  3927. if (reset_mask & RADEON_RESET_DMA1) {
  3928. /* sdma1 */
  3929. tmp = RREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET);
  3930. tmp |= SDMA_HALT;
  3931. WREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  3932. }
  3933. evergreen_mc_stop(rdev, &save);
  3934. if (evergreen_mc_wait_for_idle(rdev)) {
  3935. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  3936. }
  3937. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP))
  3938. grbm_soft_reset = SOFT_RESET_CP | SOFT_RESET_GFX;
  3939. if (reset_mask & RADEON_RESET_CP) {
  3940. grbm_soft_reset |= SOFT_RESET_CP;
  3941. srbm_soft_reset |= SOFT_RESET_GRBM;
  3942. }
  3943. if (reset_mask & RADEON_RESET_DMA)
  3944. srbm_soft_reset |= SOFT_RESET_SDMA;
  3945. if (reset_mask & RADEON_RESET_DMA1)
  3946. srbm_soft_reset |= SOFT_RESET_SDMA1;
  3947. if (reset_mask & RADEON_RESET_DISPLAY)
  3948. srbm_soft_reset |= SOFT_RESET_DC;
  3949. if (reset_mask & RADEON_RESET_RLC)
  3950. grbm_soft_reset |= SOFT_RESET_RLC;
  3951. if (reset_mask & RADEON_RESET_SEM)
  3952. srbm_soft_reset |= SOFT_RESET_SEM;
  3953. if (reset_mask & RADEON_RESET_IH)
  3954. srbm_soft_reset |= SOFT_RESET_IH;
  3955. if (reset_mask & RADEON_RESET_GRBM)
  3956. srbm_soft_reset |= SOFT_RESET_GRBM;
  3957. if (reset_mask & RADEON_RESET_VMC)
  3958. srbm_soft_reset |= SOFT_RESET_VMC;
  3959. if (!(rdev->flags & RADEON_IS_IGP)) {
  3960. if (reset_mask & RADEON_RESET_MC)
  3961. srbm_soft_reset |= SOFT_RESET_MC;
  3962. }
  3963. if (grbm_soft_reset) {
  3964. tmp = RREG32(GRBM_SOFT_RESET);
  3965. tmp |= grbm_soft_reset;
  3966. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  3967. WREG32(GRBM_SOFT_RESET, tmp);
  3968. tmp = RREG32(GRBM_SOFT_RESET);
  3969. udelay(50);
  3970. tmp &= ~grbm_soft_reset;
  3971. WREG32(GRBM_SOFT_RESET, tmp);
  3972. tmp = RREG32(GRBM_SOFT_RESET);
  3973. }
  3974. if (srbm_soft_reset) {
  3975. tmp = RREG32(SRBM_SOFT_RESET);
  3976. tmp |= srbm_soft_reset;
  3977. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  3978. WREG32(SRBM_SOFT_RESET, tmp);
  3979. tmp = RREG32(SRBM_SOFT_RESET);
  3980. udelay(50);
  3981. tmp &= ~srbm_soft_reset;
  3982. WREG32(SRBM_SOFT_RESET, tmp);
  3983. tmp = RREG32(SRBM_SOFT_RESET);
  3984. }
  3985. /* Wait a little for things to settle down */
  3986. udelay(50);
  3987. evergreen_mc_resume(rdev, &save);
  3988. udelay(50);
  3989. cik_print_gpu_status_regs(rdev);
  3990. }
  3991. /**
  3992. * cik_asic_reset - soft reset GPU
  3993. *
  3994. * @rdev: radeon_device pointer
  3995. *
  3996. * Look up which blocks are hung and attempt
  3997. * to reset them.
  3998. * Returns 0 for success.
  3999. */
  4000. int cik_asic_reset(struct radeon_device *rdev)
  4001. {
  4002. u32 reset_mask;
  4003. reset_mask = cik_gpu_check_soft_reset(rdev);
  4004. if (reset_mask)
  4005. r600_set_bios_scratch_engine_hung(rdev, true);
  4006. cik_gpu_soft_reset(rdev, reset_mask);
  4007. reset_mask = cik_gpu_check_soft_reset(rdev);
  4008. if (!reset_mask)
  4009. r600_set_bios_scratch_engine_hung(rdev, false);
  4010. return 0;
  4011. }
  4012. /**
  4013. * cik_gfx_is_lockup - check if the 3D engine is locked up
  4014. *
  4015. * @rdev: radeon_device pointer
  4016. * @ring: radeon_ring structure holding ring information
  4017. *
  4018. * Check if the 3D engine is locked up (CIK).
  4019. * Returns true if the engine is locked, false if not.
  4020. */
  4021. bool cik_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  4022. {
  4023. u32 reset_mask = cik_gpu_check_soft_reset(rdev);
  4024. if (!(reset_mask & (RADEON_RESET_GFX |
  4025. RADEON_RESET_COMPUTE |
  4026. RADEON_RESET_CP))) {
  4027. radeon_ring_lockup_update(ring);
  4028. return false;
  4029. }
  4030. /* force CP activities */
  4031. radeon_ring_force_activity(rdev, ring);
  4032. return radeon_ring_test_lockup(rdev, ring);
  4033. }
  4034. /* MC */
  4035. /**
  4036. * cik_mc_program - program the GPU memory controller
  4037. *
  4038. * @rdev: radeon_device pointer
  4039. *
  4040. * Set the location of vram, gart, and AGP in the GPU's
  4041. * physical address space (CIK).
  4042. */
  4043. static void cik_mc_program(struct radeon_device *rdev)
  4044. {
  4045. struct evergreen_mc_save save;
  4046. u32 tmp;
  4047. int i, j;
  4048. /* Initialize HDP */
  4049. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  4050. WREG32((0x2c14 + j), 0x00000000);
  4051. WREG32((0x2c18 + j), 0x00000000);
  4052. WREG32((0x2c1c + j), 0x00000000);
  4053. WREG32((0x2c20 + j), 0x00000000);
  4054. WREG32((0x2c24 + j), 0x00000000);
  4055. }
  4056. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  4057. evergreen_mc_stop(rdev, &save);
  4058. if (radeon_mc_wait_for_idle(rdev)) {
  4059. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4060. }
  4061. /* Lockout access through VGA aperture*/
  4062. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  4063. /* Update configuration */
  4064. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  4065. rdev->mc.vram_start >> 12);
  4066. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  4067. rdev->mc.vram_end >> 12);
  4068. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  4069. rdev->vram_scratch.gpu_addr >> 12);
  4070. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  4071. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  4072. WREG32(MC_VM_FB_LOCATION, tmp);
  4073. /* XXX double check these! */
  4074. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  4075. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  4076. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  4077. WREG32(MC_VM_AGP_BASE, 0);
  4078. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  4079. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  4080. if (radeon_mc_wait_for_idle(rdev)) {
  4081. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4082. }
  4083. evergreen_mc_resume(rdev, &save);
  4084. /* we need to own VRAM, so turn off the VGA renderer here
  4085. * to stop it overwriting our objects */
  4086. rv515_vga_render_disable(rdev);
  4087. }
  4088. /**
  4089. * cik_mc_init - initialize the memory controller driver params
  4090. *
  4091. * @rdev: radeon_device pointer
  4092. *
  4093. * Look up the amount of vram, vram width, and decide how to place
  4094. * vram and gart within the GPU's physical address space (CIK).
  4095. * Returns 0 for success.
  4096. */
  4097. static int cik_mc_init(struct radeon_device *rdev)
  4098. {
  4099. u32 tmp;
  4100. int chansize, numchan;
  4101. /* Get VRAM informations */
  4102. rdev->mc.vram_is_ddr = true;
  4103. tmp = RREG32(MC_ARB_RAMCFG);
  4104. if (tmp & CHANSIZE_MASK) {
  4105. chansize = 64;
  4106. } else {
  4107. chansize = 32;
  4108. }
  4109. tmp = RREG32(MC_SHARED_CHMAP);
  4110. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  4111. case 0:
  4112. default:
  4113. numchan = 1;
  4114. break;
  4115. case 1:
  4116. numchan = 2;
  4117. break;
  4118. case 2:
  4119. numchan = 4;
  4120. break;
  4121. case 3:
  4122. numchan = 8;
  4123. break;
  4124. case 4:
  4125. numchan = 3;
  4126. break;
  4127. case 5:
  4128. numchan = 6;
  4129. break;
  4130. case 6:
  4131. numchan = 10;
  4132. break;
  4133. case 7:
  4134. numchan = 12;
  4135. break;
  4136. case 8:
  4137. numchan = 16;
  4138. break;
  4139. }
  4140. rdev->mc.vram_width = numchan * chansize;
  4141. /* Could aper size report 0 ? */
  4142. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  4143. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  4144. /* size in MB on si */
  4145. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  4146. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  4147. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  4148. si_vram_gtt_location(rdev, &rdev->mc);
  4149. radeon_update_bandwidth_info(rdev);
  4150. return 0;
  4151. }
  4152. /*
  4153. * GART
  4154. * VMID 0 is the physical GPU addresses as used by the kernel.
  4155. * VMIDs 1-15 are used for userspace clients and are handled
  4156. * by the radeon vm/hsa code.
  4157. */
  4158. /**
  4159. * cik_pcie_gart_tlb_flush - gart tlb flush callback
  4160. *
  4161. * @rdev: radeon_device pointer
  4162. *
  4163. * Flush the TLB for the VMID 0 page table (CIK).
  4164. */
  4165. void cik_pcie_gart_tlb_flush(struct radeon_device *rdev)
  4166. {
  4167. /* flush hdp cache */
  4168. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  4169. /* bits 0-15 are the VM contexts0-15 */
  4170. WREG32(VM_INVALIDATE_REQUEST, 0x1);
  4171. }
  4172. /**
  4173. * cik_pcie_gart_enable - gart enable
  4174. *
  4175. * @rdev: radeon_device pointer
  4176. *
  4177. * This sets up the TLBs, programs the page tables for VMID0,
  4178. * sets up the hw for VMIDs 1-15 which are allocated on
  4179. * demand, and sets up the global locations for the LDS, GDS,
  4180. * and GPUVM for FSA64 clients (CIK).
  4181. * Returns 0 for success, errors for failure.
  4182. */
  4183. static int cik_pcie_gart_enable(struct radeon_device *rdev)
  4184. {
  4185. int r, i;
  4186. if (rdev->gart.robj == NULL) {
  4187. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  4188. return -EINVAL;
  4189. }
  4190. r = radeon_gart_table_vram_pin(rdev);
  4191. if (r)
  4192. return r;
  4193. radeon_gart_restore(rdev);
  4194. /* Setup TLB control */
  4195. WREG32(MC_VM_MX_L1_TLB_CNTL,
  4196. (0xA << 7) |
  4197. ENABLE_L1_TLB |
  4198. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  4199. ENABLE_ADVANCED_DRIVER_MODEL |
  4200. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  4201. /* Setup L2 cache */
  4202. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  4203. ENABLE_L2_FRAGMENT_PROCESSING |
  4204. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  4205. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  4206. EFFECTIVE_L2_QUEUE_SIZE(7) |
  4207. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  4208. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  4209. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  4210. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  4211. /* setup context0 */
  4212. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  4213. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  4214. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  4215. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  4216. (u32)(rdev->dummy_page.addr >> 12));
  4217. WREG32(VM_CONTEXT0_CNTL2, 0);
  4218. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  4219. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  4220. WREG32(0x15D4, 0);
  4221. WREG32(0x15D8, 0);
  4222. WREG32(0x15DC, 0);
  4223. /* empty context1-15 */
  4224. /* FIXME start with 4G, once using 2 level pt switch to full
  4225. * vm size space
  4226. */
  4227. /* set vm size, must be a multiple of 4 */
  4228. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  4229. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn);
  4230. for (i = 1; i < 16; i++) {
  4231. if (i < 8)
  4232. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  4233. rdev->gart.table_addr >> 12);
  4234. else
  4235. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  4236. rdev->gart.table_addr >> 12);
  4237. }
  4238. /* enable context1-15 */
  4239. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  4240. (u32)(rdev->dummy_page.addr >> 12));
  4241. WREG32(VM_CONTEXT1_CNTL2, 4);
  4242. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  4243. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4244. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  4245. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4246. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  4247. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4248. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  4249. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4250. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  4251. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4252. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  4253. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4254. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  4255. /* TC cache setup ??? */
  4256. WREG32(TC_CFG_L1_LOAD_POLICY0, 0);
  4257. WREG32(TC_CFG_L1_LOAD_POLICY1, 0);
  4258. WREG32(TC_CFG_L1_STORE_POLICY, 0);
  4259. WREG32(TC_CFG_L2_LOAD_POLICY0, 0);
  4260. WREG32(TC_CFG_L2_LOAD_POLICY1, 0);
  4261. WREG32(TC_CFG_L2_STORE_POLICY0, 0);
  4262. WREG32(TC_CFG_L2_STORE_POLICY1, 0);
  4263. WREG32(TC_CFG_L2_ATOMIC_POLICY, 0);
  4264. WREG32(TC_CFG_L1_VOLATILE, 0);
  4265. WREG32(TC_CFG_L2_VOLATILE, 0);
  4266. if (rdev->family == CHIP_KAVERI) {
  4267. u32 tmp = RREG32(CHUB_CONTROL);
  4268. tmp &= ~BYPASS_VM;
  4269. WREG32(CHUB_CONTROL, tmp);
  4270. }
  4271. /* XXX SH_MEM regs */
  4272. /* where to put LDS, scratch, GPUVM in FSA64 space */
  4273. mutex_lock(&rdev->srbm_mutex);
  4274. for (i = 0; i < 16; i++) {
  4275. cik_srbm_select(rdev, 0, 0, 0, i);
  4276. /* CP and shaders */
  4277. WREG32(SH_MEM_CONFIG, 0);
  4278. WREG32(SH_MEM_APE1_BASE, 1);
  4279. WREG32(SH_MEM_APE1_LIMIT, 0);
  4280. WREG32(SH_MEM_BASES, 0);
  4281. /* SDMA GFX */
  4282. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA0_REGISTER_OFFSET, 0);
  4283. WREG32(SDMA0_GFX_APE1_CNTL + SDMA0_REGISTER_OFFSET, 0);
  4284. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA1_REGISTER_OFFSET, 0);
  4285. WREG32(SDMA0_GFX_APE1_CNTL + SDMA1_REGISTER_OFFSET, 0);
  4286. /* XXX SDMA RLC - todo */
  4287. }
  4288. cik_srbm_select(rdev, 0, 0, 0, 0);
  4289. mutex_unlock(&rdev->srbm_mutex);
  4290. cik_pcie_gart_tlb_flush(rdev);
  4291. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  4292. (unsigned)(rdev->mc.gtt_size >> 20),
  4293. (unsigned long long)rdev->gart.table_addr);
  4294. rdev->gart.ready = true;
  4295. return 0;
  4296. }
  4297. /**
  4298. * cik_pcie_gart_disable - gart disable
  4299. *
  4300. * @rdev: radeon_device pointer
  4301. *
  4302. * This disables all VM page table (CIK).
  4303. */
  4304. static void cik_pcie_gart_disable(struct radeon_device *rdev)
  4305. {
  4306. /* Disable all tables */
  4307. WREG32(VM_CONTEXT0_CNTL, 0);
  4308. WREG32(VM_CONTEXT1_CNTL, 0);
  4309. /* Setup TLB control */
  4310. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  4311. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  4312. /* Setup L2 cache */
  4313. WREG32(VM_L2_CNTL,
  4314. ENABLE_L2_FRAGMENT_PROCESSING |
  4315. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  4316. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  4317. EFFECTIVE_L2_QUEUE_SIZE(7) |
  4318. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  4319. WREG32(VM_L2_CNTL2, 0);
  4320. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  4321. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  4322. radeon_gart_table_vram_unpin(rdev);
  4323. }
  4324. /**
  4325. * cik_pcie_gart_fini - vm fini callback
  4326. *
  4327. * @rdev: radeon_device pointer
  4328. *
  4329. * Tears down the driver GART/VM setup (CIK).
  4330. */
  4331. static void cik_pcie_gart_fini(struct radeon_device *rdev)
  4332. {
  4333. cik_pcie_gart_disable(rdev);
  4334. radeon_gart_table_vram_free(rdev);
  4335. radeon_gart_fini(rdev);
  4336. }
  4337. /* vm parser */
  4338. /**
  4339. * cik_ib_parse - vm ib_parse callback
  4340. *
  4341. * @rdev: radeon_device pointer
  4342. * @ib: indirect buffer pointer
  4343. *
  4344. * CIK uses hw IB checking so this is a nop (CIK).
  4345. */
  4346. int cik_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  4347. {
  4348. return 0;
  4349. }
  4350. /*
  4351. * vm
  4352. * VMID 0 is the physical GPU addresses as used by the kernel.
  4353. * VMIDs 1-15 are used for userspace clients and are handled
  4354. * by the radeon vm/hsa code.
  4355. */
  4356. /**
  4357. * cik_vm_init - cik vm init callback
  4358. *
  4359. * @rdev: radeon_device pointer
  4360. *
  4361. * Inits cik specific vm parameters (number of VMs, base of vram for
  4362. * VMIDs 1-15) (CIK).
  4363. * Returns 0 for success.
  4364. */
  4365. int cik_vm_init(struct radeon_device *rdev)
  4366. {
  4367. /* number of VMs */
  4368. rdev->vm_manager.nvm = 16;
  4369. /* base offset of vram pages */
  4370. if (rdev->flags & RADEON_IS_IGP) {
  4371. u64 tmp = RREG32(MC_VM_FB_OFFSET);
  4372. tmp <<= 22;
  4373. rdev->vm_manager.vram_base_offset = tmp;
  4374. } else
  4375. rdev->vm_manager.vram_base_offset = 0;
  4376. return 0;
  4377. }
  4378. /**
  4379. * cik_vm_fini - cik vm fini callback
  4380. *
  4381. * @rdev: radeon_device pointer
  4382. *
  4383. * Tear down any asic specific VM setup (CIK).
  4384. */
  4385. void cik_vm_fini(struct radeon_device *rdev)
  4386. {
  4387. }
  4388. /**
  4389. * cik_vm_decode_fault - print human readable fault info
  4390. *
  4391. * @rdev: radeon_device pointer
  4392. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  4393. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  4394. *
  4395. * Print human readable fault information (CIK).
  4396. */
  4397. static void cik_vm_decode_fault(struct radeon_device *rdev,
  4398. u32 status, u32 addr, u32 mc_client)
  4399. {
  4400. u32 mc_id = (status & MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  4401. u32 vmid = (status & FAULT_VMID_MASK) >> FAULT_VMID_SHIFT;
  4402. u32 protections = (status & PROTECTIONS_MASK) >> PROTECTIONS_SHIFT;
  4403. char *block = (char *)&mc_client;
  4404. printk("VM fault (0x%02x, vmid %d) at page %u, %s from %s (%d)\n",
  4405. protections, vmid, addr,
  4406. (status & MEMORY_CLIENT_RW_MASK) ? "write" : "read",
  4407. block, mc_id);
  4408. }
  4409. /**
  4410. * cik_vm_flush - cik vm flush using the CP
  4411. *
  4412. * @rdev: radeon_device pointer
  4413. *
  4414. * Update the page table base and flush the VM TLB
  4415. * using the CP (CIK).
  4416. */
  4417. void cik_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  4418. {
  4419. struct radeon_ring *ring = &rdev->ring[ridx];
  4420. if (vm == NULL)
  4421. return;
  4422. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4423. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4424. WRITE_DATA_DST_SEL(0)));
  4425. if (vm->id < 8) {
  4426. radeon_ring_write(ring,
  4427. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  4428. } else {
  4429. radeon_ring_write(ring,
  4430. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  4431. }
  4432. radeon_ring_write(ring, 0);
  4433. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  4434. /* update SH_MEM_* regs */
  4435. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4436. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4437. WRITE_DATA_DST_SEL(0)));
  4438. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  4439. radeon_ring_write(ring, 0);
  4440. radeon_ring_write(ring, VMID(vm->id));
  4441. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 6));
  4442. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4443. WRITE_DATA_DST_SEL(0)));
  4444. radeon_ring_write(ring, SH_MEM_BASES >> 2);
  4445. radeon_ring_write(ring, 0);
  4446. radeon_ring_write(ring, 0); /* SH_MEM_BASES */
  4447. radeon_ring_write(ring, 0); /* SH_MEM_CONFIG */
  4448. radeon_ring_write(ring, 1); /* SH_MEM_APE1_BASE */
  4449. radeon_ring_write(ring, 0); /* SH_MEM_APE1_LIMIT */
  4450. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4451. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4452. WRITE_DATA_DST_SEL(0)));
  4453. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  4454. radeon_ring_write(ring, 0);
  4455. radeon_ring_write(ring, VMID(0));
  4456. /* HDP flush */
  4457. /* We should be using the WAIT_REG_MEM packet here like in
  4458. * cik_fence_ring_emit(), but it causes the CP to hang in this
  4459. * context...
  4460. */
  4461. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4462. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4463. WRITE_DATA_DST_SEL(0)));
  4464. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  4465. radeon_ring_write(ring, 0);
  4466. radeon_ring_write(ring, 0);
  4467. /* bits 0-15 are the VM contexts0-15 */
  4468. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4469. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4470. WRITE_DATA_DST_SEL(0)));
  4471. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  4472. radeon_ring_write(ring, 0);
  4473. radeon_ring_write(ring, 1 << vm->id);
  4474. /* compute doesn't have PFP */
  4475. if (ridx == RADEON_RING_TYPE_GFX_INDEX) {
  4476. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  4477. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  4478. radeon_ring_write(ring, 0x0);
  4479. }
  4480. }
  4481. /**
  4482. * cik_vm_set_page - update the page tables using sDMA
  4483. *
  4484. * @rdev: radeon_device pointer
  4485. * @ib: indirect buffer to fill with commands
  4486. * @pe: addr of the page entry
  4487. * @addr: dst addr to write into pe
  4488. * @count: number of page entries to update
  4489. * @incr: increase next addr by incr bytes
  4490. * @flags: access flags
  4491. *
  4492. * Update the page tables using CP or sDMA (CIK).
  4493. */
  4494. void cik_vm_set_page(struct radeon_device *rdev,
  4495. struct radeon_ib *ib,
  4496. uint64_t pe,
  4497. uint64_t addr, unsigned count,
  4498. uint32_t incr, uint32_t flags)
  4499. {
  4500. uint32_t r600_flags = cayman_vm_page_flags(rdev, flags);
  4501. uint64_t value;
  4502. unsigned ndw;
  4503. if (rdev->asic->vm.pt_ring_index == RADEON_RING_TYPE_GFX_INDEX) {
  4504. /* CP */
  4505. while (count) {
  4506. ndw = 2 + count * 2;
  4507. if (ndw > 0x3FFE)
  4508. ndw = 0x3FFE;
  4509. ib->ptr[ib->length_dw++] = PACKET3(PACKET3_WRITE_DATA, ndw);
  4510. ib->ptr[ib->length_dw++] = (WRITE_DATA_ENGINE_SEL(0) |
  4511. WRITE_DATA_DST_SEL(1));
  4512. ib->ptr[ib->length_dw++] = pe;
  4513. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  4514. for (; ndw > 2; ndw -= 2, --count, pe += 8) {
  4515. if (flags & RADEON_VM_PAGE_SYSTEM) {
  4516. value = radeon_vm_map_gart(rdev, addr);
  4517. value &= 0xFFFFFFFFFFFFF000ULL;
  4518. } else if (flags & RADEON_VM_PAGE_VALID) {
  4519. value = addr;
  4520. } else {
  4521. value = 0;
  4522. }
  4523. addr += incr;
  4524. value |= r600_flags;
  4525. ib->ptr[ib->length_dw++] = value;
  4526. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  4527. }
  4528. }
  4529. } else {
  4530. /* DMA */
  4531. cik_sdma_vm_set_page(rdev, ib, pe, addr, count, incr, flags);
  4532. }
  4533. }
  4534. /*
  4535. * RLC
  4536. * The RLC is a multi-purpose microengine that handles a
  4537. * variety of functions, the most important of which is
  4538. * the interrupt controller.
  4539. */
  4540. static void cik_enable_gui_idle_interrupt(struct radeon_device *rdev,
  4541. bool enable)
  4542. {
  4543. u32 tmp = RREG32(CP_INT_CNTL_RING0);
  4544. if (enable)
  4545. tmp |= (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  4546. else
  4547. tmp &= ~(CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  4548. WREG32(CP_INT_CNTL_RING0, tmp);
  4549. }
  4550. static void cik_enable_lbpw(struct radeon_device *rdev, bool enable)
  4551. {
  4552. u32 tmp;
  4553. tmp = RREG32(RLC_LB_CNTL);
  4554. if (enable)
  4555. tmp |= LOAD_BALANCE_ENABLE;
  4556. else
  4557. tmp &= ~LOAD_BALANCE_ENABLE;
  4558. WREG32(RLC_LB_CNTL, tmp);
  4559. }
  4560. static void cik_wait_for_rlc_serdes(struct radeon_device *rdev)
  4561. {
  4562. u32 i, j, k;
  4563. u32 mask;
  4564. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  4565. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  4566. cik_select_se_sh(rdev, i, j);
  4567. for (k = 0; k < rdev->usec_timeout; k++) {
  4568. if (RREG32(RLC_SERDES_CU_MASTER_BUSY) == 0)
  4569. break;
  4570. udelay(1);
  4571. }
  4572. }
  4573. }
  4574. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4575. mask = SE_MASTER_BUSY_MASK | GC_MASTER_BUSY | TC0_MASTER_BUSY | TC1_MASTER_BUSY;
  4576. for (k = 0; k < rdev->usec_timeout; k++) {
  4577. if ((RREG32(RLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  4578. break;
  4579. udelay(1);
  4580. }
  4581. }
  4582. static void cik_update_rlc(struct radeon_device *rdev, u32 rlc)
  4583. {
  4584. u32 tmp;
  4585. tmp = RREG32(RLC_CNTL);
  4586. if (tmp != rlc)
  4587. WREG32(RLC_CNTL, rlc);
  4588. }
  4589. static u32 cik_halt_rlc(struct radeon_device *rdev)
  4590. {
  4591. u32 data, orig;
  4592. orig = data = RREG32(RLC_CNTL);
  4593. if (data & RLC_ENABLE) {
  4594. u32 i;
  4595. data &= ~RLC_ENABLE;
  4596. WREG32(RLC_CNTL, data);
  4597. for (i = 0; i < rdev->usec_timeout; i++) {
  4598. if ((RREG32(RLC_GPM_STAT) & RLC_GPM_BUSY) == 0)
  4599. break;
  4600. udelay(1);
  4601. }
  4602. cik_wait_for_rlc_serdes(rdev);
  4603. }
  4604. return orig;
  4605. }
  4606. void cik_enter_rlc_safe_mode(struct radeon_device *rdev)
  4607. {
  4608. u32 tmp, i, mask;
  4609. tmp = REQ | MESSAGE(MSG_ENTER_RLC_SAFE_MODE);
  4610. WREG32(RLC_GPR_REG2, tmp);
  4611. mask = GFX_POWER_STATUS | GFX_CLOCK_STATUS;
  4612. for (i = 0; i < rdev->usec_timeout; i++) {
  4613. if ((RREG32(RLC_GPM_STAT) & mask) == mask)
  4614. break;
  4615. udelay(1);
  4616. }
  4617. for (i = 0; i < rdev->usec_timeout; i++) {
  4618. if ((RREG32(RLC_GPR_REG2) & REQ) == 0)
  4619. break;
  4620. udelay(1);
  4621. }
  4622. }
  4623. void cik_exit_rlc_safe_mode(struct radeon_device *rdev)
  4624. {
  4625. u32 tmp;
  4626. tmp = REQ | MESSAGE(MSG_EXIT_RLC_SAFE_MODE);
  4627. WREG32(RLC_GPR_REG2, tmp);
  4628. }
  4629. /**
  4630. * cik_rlc_stop - stop the RLC ME
  4631. *
  4632. * @rdev: radeon_device pointer
  4633. *
  4634. * Halt the RLC ME (MicroEngine) (CIK).
  4635. */
  4636. static void cik_rlc_stop(struct radeon_device *rdev)
  4637. {
  4638. WREG32(RLC_CNTL, 0);
  4639. cik_enable_gui_idle_interrupt(rdev, false);
  4640. cik_wait_for_rlc_serdes(rdev);
  4641. }
  4642. /**
  4643. * cik_rlc_start - start the RLC ME
  4644. *
  4645. * @rdev: radeon_device pointer
  4646. *
  4647. * Unhalt the RLC ME (MicroEngine) (CIK).
  4648. */
  4649. static void cik_rlc_start(struct radeon_device *rdev)
  4650. {
  4651. WREG32(RLC_CNTL, RLC_ENABLE);
  4652. cik_enable_gui_idle_interrupt(rdev, true);
  4653. udelay(50);
  4654. }
  4655. /**
  4656. * cik_rlc_resume - setup the RLC hw
  4657. *
  4658. * @rdev: radeon_device pointer
  4659. *
  4660. * Initialize the RLC registers, load the ucode,
  4661. * and start the RLC (CIK).
  4662. * Returns 0 for success, -EINVAL if the ucode is not available.
  4663. */
  4664. static int cik_rlc_resume(struct radeon_device *rdev)
  4665. {
  4666. u32 i, size, tmp;
  4667. const __be32 *fw_data;
  4668. if (!rdev->rlc_fw)
  4669. return -EINVAL;
  4670. switch (rdev->family) {
  4671. case CHIP_BONAIRE:
  4672. default:
  4673. size = BONAIRE_RLC_UCODE_SIZE;
  4674. break;
  4675. case CHIP_KAVERI:
  4676. size = KV_RLC_UCODE_SIZE;
  4677. break;
  4678. case CHIP_KABINI:
  4679. size = KB_RLC_UCODE_SIZE;
  4680. break;
  4681. }
  4682. cik_rlc_stop(rdev);
  4683. /* disable CG */
  4684. tmp = RREG32(RLC_CGCG_CGLS_CTRL) & 0xfffffffc;
  4685. WREG32(RLC_CGCG_CGLS_CTRL, tmp);
  4686. si_rlc_reset(rdev);
  4687. cik_init_pg(rdev);
  4688. cik_init_cg(rdev);
  4689. WREG32(RLC_LB_CNTR_INIT, 0);
  4690. WREG32(RLC_LB_CNTR_MAX, 0x00008000);
  4691. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4692. WREG32(RLC_LB_INIT_CU_MASK, 0xffffffff);
  4693. WREG32(RLC_LB_PARAMS, 0x00600408);
  4694. WREG32(RLC_LB_CNTL, 0x80000004);
  4695. WREG32(RLC_MC_CNTL, 0);
  4696. WREG32(RLC_UCODE_CNTL, 0);
  4697. fw_data = (const __be32 *)rdev->rlc_fw->data;
  4698. WREG32(RLC_GPM_UCODE_ADDR, 0);
  4699. for (i = 0; i < size; i++)
  4700. WREG32(RLC_GPM_UCODE_DATA, be32_to_cpup(fw_data++));
  4701. WREG32(RLC_GPM_UCODE_ADDR, 0);
  4702. /* XXX - find out what chips support lbpw */
  4703. cik_enable_lbpw(rdev, false);
  4704. if (rdev->family == CHIP_BONAIRE)
  4705. WREG32(RLC_DRIVER_DMA_STATUS, 0);
  4706. cik_rlc_start(rdev);
  4707. return 0;
  4708. }
  4709. static void cik_enable_cgcg(struct radeon_device *rdev, bool enable)
  4710. {
  4711. u32 data, orig, tmp, tmp2;
  4712. orig = data = RREG32(RLC_CGCG_CGLS_CTRL);
  4713. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGCG)) {
  4714. cik_enable_gui_idle_interrupt(rdev, true);
  4715. tmp = cik_halt_rlc(rdev);
  4716. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4717. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  4718. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  4719. tmp2 = BPM_ADDR_MASK | CGCG_OVERRIDE_0 | CGLS_ENABLE;
  4720. WREG32(RLC_SERDES_WR_CTRL, tmp2);
  4721. cik_update_rlc(rdev, tmp);
  4722. data |= CGCG_EN | CGLS_EN;
  4723. } else {
  4724. cik_enable_gui_idle_interrupt(rdev, false);
  4725. RREG32(CB_CGTT_SCLK_CTRL);
  4726. RREG32(CB_CGTT_SCLK_CTRL);
  4727. RREG32(CB_CGTT_SCLK_CTRL);
  4728. RREG32(CB_CGTT_SCLK_CTRL);
  4729. data &= ~(CGCG_EN | CGLS_EN);
  4730. }
  4731. if (orig != data)
  4732. WREG32(RLC_CGCG_CGLS_CTRL, data);
  4733. }
  4734. static void cik_enable_mgcg(struct radeon_device *rdev, bool enable)
  4735. {
  4736. u32 data, orig, tmp = 0;
  4737. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGCG)) {
  4738. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) {
  4739. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CP_LS) {
  4740. orig = data = RREG32(CP_MEM_SLP_CNTL);
  4741. data |= CP_MEM_LS_EN;
  4742. if (orig != data)
  4743. WREG32(CP_MEM_SLP_CNTL, data);
  4744. }
  4745. }
  4746. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  4747. data &= 0xfffffffd;
  4748. if (orig != data)
  4749. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  4750. tmp = cik_halt_rlc(rdev);
  4751. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4752. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  4753. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  4754. data = BPM_ADDR_MASK | MGCG_OVERRIDE_0;
  4755. WREG32(RLC_SERDES_WR_CTRL, data);
  4756. cik_update_rlc(rdev, tmp);
  4757. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS) {
  4758. orig = data = RREG32(CGTS_SM_CTRL_REG);
  4759. data &= ~SM_MODE_MASK;
  4760. data |= SM_MODE(0x2);
  4761. data |= SM_MODE_ENABLE;
  4762. data &= ~CGTS_OVERRIDE;
  4763. if ((rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) &&
  4764. (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS_LS))
  4765. data &= ~CGTS_LS_OVERRIDE;
  4766. data &= ~ON_MONITOR_ADD_MASK;
  4767. data |= ON_MONITOR_ADD_EN;
  4768. data |= ON_MONITOR_ADD(0x96);
  4769. if (orig != data)
  4770. WREG32(CGTS_SM_CTRL_REG, data);
  4771. }
  4772. } else {
  4773. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  4774. data |= 0x00000002;
  4775. if (orig != data)
  4776. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  4777. data = RREG32(RLC_MEM_SLP_CNTL);
  4778. if (data & RLC_MEM_LS_EN) {
  4779. data &= ~RLC_MEM_LS_EN;
  4780. WREG32(RLC_MEM_SLP_CNTL, data);
  4781. }
  4782. data = RREG32(CP_MEM_SLP_CNTL);
  4783. if (data & CP_MEM_LS_EN) {
  4784. data &= ~CP_MEM_LS_EN;
  4785. WREG32(CP_MEM_SLP_CNTL, data);
  4786. }
  4787. orig = data = RREG32(CGTS_SM_CTRL_REG);
  4788. data |= CGTS_OVERRIDE | CGTS_LS_OVERRIDE;
  4789. if (orig != data)
  4790. WREG32(CGTS_SM_CTRL_REG, data);
  4791. tmp = cik_halt_rlc(rdev);
  4792. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4793. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  4794. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  4795. data = BPM_ADDR_MASK | MGCG_OVERRIDE_1;
  4796. WREG32(RLC_SERDES_WR_CTRL, data);
  4797. cik_update_rlc(rdev, tmp);
  4798. }
  4799. }
  4800. static const u32 mc_cg_registers[] =
  4801. {
  4802. MC_HUB_MISC_HUB_CG,
  4803. MC_HUB_MISC_SIP_CG,
  4804. MC_HUB_MISC_VM_CG,
  4805. MC_XPB_CLK_GAT,
  4806. ATC_MISC_CG,
  4807. MC_CITF_MISC_WR_CG,
  4808. MC_CITF_MISC_RD_CG,
  4809. MC_CITF_MISC_VM_CG,
  4810. VM_L2_CG,
  4811. };
  4812. static void cik_enable_mc_ls(struct radeon_device *rdev,
  4813. bool enable)
  4814. {
  4815. int i;
  4816. u32 orig, data;
  4817. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  4818. orig = data = RREG32(mc_cg_registers[i]);
  4819. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_LS))
  4820. data |= MC_LS_ENABLE;
  4821. else
  4822. data &= ~MC_LS_ENABLE;
  4823. if (data != orig)
  4824. WREG32(mc_cg_registers[i], data);
  4825. }
  4826. }
  4827. static void cik_enable_mc_mgcg(struct radeon_device *rdev,
  4828. bool enable)
  4829. {
  4830. int i;
  4831. u32 orig, data;
  4832. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  4833. orig = data = RREG32(mc_cg_registers[i]);
  4834. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_MGCG))
  4835. data |= MC_CG_ENABLE;
  4836. else
  4837. data &= ~MC_CG_ENABLE;
  4838. if (data != orig)
  4839. WREG32(mc_cg_registers[i], data);
  4840. }
  4841. }
  4842. static void cik_enable_sdma_mgcg(struct radeon_device *rdev,
  4843. bool enable)
  4844. {
  4845. u32 orig, data;
  4846. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_MGCG)) {
  4847. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  4848. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  4849. } else {
  4850. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  4851. data |= 0xff000000;
  4852. if (data != orig)
  4853. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  4854. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  4855. data |= 0xff000000;
  4856. if (data != orig)
  4857. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  4858. }
  4859. }
  4860. static void cik_enable_sdma_mgls(struct radeon_device *rdev,
  4861. bool enable)
  4862. {
  4863. u32 orig, data;
  4864. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_LS)) {
  4865. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  4866. data |= 0x100;
  4867. if (orig != data)
  4868. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  4869. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  4870. data |= 0x100;
  4871. if (orig != data)
  4872. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  4873. } else {
  4874. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  4875. data &= ~0x100;
  4876. if (orig != data)
  4877. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  4878. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  4879. data &= ~0x100;
  4880. if (orig != data)
  4881. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  4882. }
  4883. }
  4884. static void cik_enable_uvd_mgcg(struct radeon_device *rdev,
  4885. bool enable)
  4886. {
  4887. u32 orig, data;
  4888. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_UVD_MGCG)) {
  4889. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  4890. data = 0xfff;
  4891. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  4892. orig = data = RREG32(UVD_CGC_CTRL);
  4893. data |= DCM;
  4894. if (orig != data)
  4895. WREG32(UVD_CGC_CTRL, data);
  4896. } else {
  4897. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  4898. data &= ~0xfff;
  4899. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  4900. orig = data = RREG32(UVD_CGC_CTRL);
  4901. data &= ~DCM;
  4902. if (orig != data)
  4903. WREG32(UVD_CGC_CTRL, data);
  4904. }
  4905. }
  4906. static void cik_enable_bif_mgls(struct radeon_device *rdev,
  4907. bool enable)
  4908. {
  4909. u32 orig, data;
  4910. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  4911. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_BIF_LS))
  4912. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN |
  4913. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN;
  4914. else
  4915. data &= ~(SLV_MEM_LS_EN | MST_MEM_LS_EN |
  4916. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN);
  4917. if (orig != data)
  4918. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  4919. }
  4920. static void cik_enable_hdp_mgcg(struct radeon_device *rdev,
  4921. bool enable)
  4922. {
  4923. u32 orig, data;
  4924. orig = data = RREG32(HDP_HOST_PATH_CNTL);
  4925. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_MGCG))
  4926. data &= ~CLOCK_GATING_DIS;
  4927. else
  4928. data |= CLOCK_GATING_DIS;
  4929. if (orig != data)
  4930. WREG32(HDP_HOST_PATH_CNTL, data);
  4931. }
  4932. static void cik_enable_hdp_ls(struct radeon_device *rdev,
  4933. bool enable)
  4934. {
  4935. u32 orig, data;
  4936. orig = data = RREG32(HDP_MEM_POWER_LS);
  4937. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_LS))
  4938. data |= HDP_LS_ENABLE;
  4939. else
  4940. data &= ~HDP_LS_ENABLE;
  4941. if (orig != data)
  4942. WREG32(HDP_MEM_POWER_LS, data);
  4943. }
  4944. void cik_update_cg(struct radeon_device *rdev,
  4945. u32 block, bool enable)
  4946. {
  4947. if (block & RADEON_CG_BLOCK_GFX) {
  4948. cik_enable_gui_idle_interrupt(rdev, false);
  4949. /* order matters! */
  4950. if (enable) {
  4951. cik_enable_mgcg(rdev, true);
  4952. cik_enable_cgcg(rdev, true);
  4953. } else {
  4954. cik_enable_cgcg(rdev, false);
  4955. cik_enable_mgcg(rdev, false);
  4956. }
  4957. cik_enable_gui_idle_interrupt(rdev, true);
  4958. }
  4959. if (block & RADEON_CG_BLOCK_MC) {
  4960. if (!(rdev->flags & RADEON_IS_IGP)) {
  4961. cik_enable_mc_mgcg(rdev, enable);
  4962. cik_enable_mc_ls(rdev, enable);
  4963. }
  4964. }
  4965. if (block & RADEON_CG_BLOCK_SDMA) {
  4966. cik_enable_sdma_mgcg(rdev, enable);
  4967. cik_enable_sdma_mgls(rdev, enable);
  4968. }
  4969. if (block & RADEON_CG_BLOCK_BIF) {
  4970. cik_enable_bif_mgls(rdev, enable);
  4971. }
  4972. if (block & RADEON_CG_BLOCK_UVD) {
  4973. if (rdev->has_uvd)
  4974. cik_enable_uvd_mgcg(rdev, enable);
  4975. }
  4976. if (block & RADEON_CG_BLOCK_HDP) {
  4977. cik_enable_hdp_mgcg(rdev, enable);
  4978. cik_enable_hdp_ls(rdev, enable);
  4979. }
  4980. }
  4981. static void cik_init_cg(struct radeon_device *rdev)
  4982. {
  4983. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, true);
  4984. if (rdev->has_uvd)
  4985. si_init_uvd_internal_cg(rdev);
  4986. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  4987. RADEON_CG_BLOCK_SDMA |
  4988. RADEON_CG_BLOCK_BIF |
  4989. RADEON_CG_BLOCK_UVD |
  4990. RADEON_CG_BLOCK_HDP), true);
  4991. }
  4992. static void cik_fini_cg(struct radeon_device *rdev)
  4993. {
  4994. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  4995. RADEON_CG_BLOCK_SDMA |
  4996. RADEON_CG_BLOCK_BIF |
  4997. RADEON_CG_BLOCK_UVD |
  4998. RADEON_CG_BLOCK_HDP), false);
  4999. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, false);
  5000. }
  5001. static void cik_enable_sck_slowdown_on_pu(struct radeon_device *rdev,
  5002. bool enable)
  5003. {
  5004. u32 data, orig;
  5005. orig = data = RREG32(RLC_PG_CNTL);
  5006. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  5007. data |= SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  5008. else
  5009. data &= ~SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  5010. if (orig != data)
  5011. WREG32(RLC_PG_CNTL, data);
  5012. }
  5013. static void cik_enable_sck_slowdown_on_pd(struct radeon_device *rdev,
  5014. bool enable)
  5015. {
  5016. u32 data, orig;
  5017. orig = data = RREG32(RLC_PG_CNTL);
  5018. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  5019. data |= SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  5020. else
  5021. data &= ~SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  5022. if (orig != data)
  5023. WREG32(RLC_PG_CNTL, data);
  5024. }
  5025. static void cik_enable_cp_pg(struct radeon_device *rdev, bool enable)
  5026. {
  5027. u32 data, orig;
  5028. orig = data = RREG32(RLC_PG_CNTL);
  5029. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_CP))
  5030. data &= ~DISABLE_CP_PG;
  5031. else
  5032. data |= DISABLE_CP_PG;
  5033. if (orig != data)
  5034. WREG32(RLC_PG_CNTL, data);
  5035. }
  5036. static void cik_enable_gds_pg(struct radeon_device *rdev, bool enable)
  5037. {
  5038. u32 data, orig;
  5039. orig = data = RREG32(RLC_PG_CNTL);
  5040. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GDS))
  5041. data &= ~DISABLE_GDS_PG;
  5042. else
  5043. data |= DISABLE_GDS_PG;
  5044. if (orig != data)
  5045. WREG32(RLC_PG_CNTL, data);
  5046. }
  5047. #define CP_ME_TABLE_SIZE 96
  5048. #define CP_ME_TABLE_OFFSET 2048
  5049. #define CP_MEC_TABLE_OFFSET 4096
  5050. void cik_init_cp_pg_table(struct radeon_device *rdev)
  5051. {
  5052. const __be32 *fw_data;
  5053. volatile u32 *dst_ptr;
  5054. int me, i, max_me = 4;
  5055. u32 bo_offset = 0;
  5056. u32 table_offset;
  5057. if (rdev->family == CHIP_KAVERI)
  5058. max_me = 5;
  5059. if (rdev->rlc.cp_table_ptr == NULL)
  5060. return;
  5061. /* write the cp table buffer */
  5062. dst_ptr = rdev->rlc.cp_table_ptr;
  5063. for (me = 0; me < max_me; me++) {
  5064. if (me == 0) {
  5065. fw_data = (const __be32 *)rdev->ce_fw->data;
  5066. table_offset = CP_ME_TABLE_OFFSET;
  5067. } else if (me == 1) {
  5068. fw_data = (const __be32 *)rdev->pfp_fw->data;
  5069. table_offset = CP_ME_TABLE_OFFSET;
  5070. } else if (me == 2) {
  5071. fw_data = (const __be32 *)rdev->me_fw->data;
  5072. table_offset = CP_ME_TABLE_OFFSET;
  5073. } else {
  5074. fw_data = (const __be32 *)rdev->mec_fw->data;
  5075. table_offset = CP_MEC_TABLE_OFFSET;
  5076. }
  5077. for (i = 0; i < CP_ME_TABLE_SIZE; i ++) {
  5078. dst_ptr[bo_offset + i] = be32_to_cpu(fw_data[table_offset + i]);
  5079. }
  5080. bo_offset += CP_ME_TABLE_SIZE;
  5081. }
  5082. }
  5083. static void cik_enable_gfx_cgpg(struct radeon_device *rdev,
  5084. bool enable)
  5085. {
  5086. u32 data, orig;
  5087. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_CG)) {
  5088. orig = data = RREG32(RLC_PG_CNTL);
  5089. data |= GFX_PG_ENABLE;
  5090. if (orig != data)
  5091. WREG32(RLC_PG_CNTL, data);
  5092. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  5093. data |= AUTO_PG_EN;
  5094. if (orig != data)
  5095. WREG32(RLC_AUTO_PG_CTRL, data);
  5096. } else {
  5097. orig = data = RREG32(RLC_PG_CNTL);
  5098. data &= ~GFX_PG_ENABLE;
  5099. if (orig != data)
  5100. WREG32(RLC_PG_CNTL, data);
  5101. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  5102. data &= ~AUTO_PG_EN;
  5103. if (orig != data)
  5104. WREG32(RLC_AUTO_PG_CTRL, data);
  5105. data = RREG32(DB_RENDER_CONTROL);
  5106. }
  5107. }
  5108. static u32 cik_get_cu_active_bitmap(struct radeon_device *rdev, u32 se, u32 sh)
  5109. {
  5110. u32 mask = 0, tmp, tmp1;
  5111. int i;
  5112. cik_select_se_sh(rdev, se, sh);
  5113. tmp = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  5114. tmp1 = RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  5115. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5116. tmp &= 0xffff0000;
  5117. tmp |= tmp1;
  5118. tmp >>= 16;
  5119. for (i = 0; i < rdev->config.cik.max_cu_per_sh; i ++) {
  5120. mask <<= 1;
  5121. mask |= 1;
  5122. }
  5123. return (~tmp) & mask;
  5124. }
  5125. static void cik_init_ao_cu_mask(struct radeon_device *rdev)
  5126. {
  5127. u32 i, j, k, active_cu_number = 0;
  5128. u32 mask, counter, cu_bitmap;
  5129. u32 tmp = 0;
  5130. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  5131. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  5132. mask = 1;
  5133. cu_bitmap = 0;
  5134. counter = 0;
  5135. for (k = 0; k < rdev->config.cik.max_cu_per_sh; k ++) {
  5136. if (cik_get_cu_active_bitmap(rdev, i, j) & mask) {
  5137. if (counter < 2)
  5138. cu_bitmap |= mask;
  5139. counter ++;
  5140. }
  5141. mask <<= 1;
  5142. }
  5143. active_cu_number += counter;
  5144. tmp |= (cu_bitmap << (i * 16 + j * 8));
  5145. }
  5146. }
  5147. WREG32(RLC_PG_AO_CU_MASK, tmp);
  5148. tmp = RREG32(RLC_MAX_PG_CU);
  5149. tmp &= ~MAX_PU_CU_MASK;
  5150. tmp |= MAX_PU_CU(active_cu_number);
  5151. WREG32(RLC_MAX_PG_CU, tmp);
  5152. }
  5153. static void cik_enable_gfx_static_mgpg(struct radeon_device *rdev,
  5154. bool enable)
  5155. {
  5156. u32 data, orig;
  5157. orig = data = RREG32(RLC_PG_CNTL);
  5158. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_SMG))
  5159. data |= STATIC_PER_CU_PG_ENABLE;
  5160. else
  5161. data &= ~STATIC_PER_CU_PG_ENABLE;
  5162. if (orig != data)
  5163. WREG32(RLC_PG_CNTL, data);
  5164. }
  5165. static void cik_enable_gfx_dynamic_mgpg(struct radeon_device *rdev,
  5166. bool enable)
  5167. {
  5168. u32 data, orig;
  5169. orig = data = RREG32(RLC_PG_CNTL);
  5170. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_DMG))
  5171. data |= DYN_PER_CU_PG_ENABLE;
  5172. else
  5173. data &= ~DYN_PER_CU_PG_ENABLE;
  5174. if (orig != data)
  5175. WREG32(RLC_PG_CNTL, data);
  5176. }
  5177. #define RLC_SAVE_AND_RESTORE_STARTING_OFFSET 0x90
  5178. #define RLC_CLEAR_STATE_DESCRIPTOR_OFFSET 0x3D
  5179. static void cik_init_gfx_cgpg(struct radeon_device *rdev)
  5180. {
  5181. u32 data, orig;
  5182. u32 i;
  5183. if (rdev->rlc.cs_data) {
  5184. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  5185. WREG32(RLC_GPM_SCRATCH_DATA, upper_32_bits(rdev->rlc.clear_state_gpu_addr));
  5186. WREG32(RLC_GPM_SCRATCH_DATA, lower_32_bits(rdev->rlc.clear_state_gpu_addr));
  5187. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.clear_state_size);
  5188. } else {
  5189. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  5190. for (i = 0; i < 3; i++)
  5191. WREG32(RLC_GPM_SCRATCH_DATA, 0);
  5192. }
  5193. if (rdev->rlc.reg_list) {
  5194. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_SAVE_AND_RESTORE_STARTING_OFFSET);
  5195. for (i = 0; i < rdev->rlc.reg_list_size; i++)
  5196. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.reg_list[i]);
  5197. }
  5198. orig = data = RREG32(RLC_PG_CNTL);
  5199. data |= GFX_PG_SRC;
  5200. if (orig != data)
  5201. WREG32(RLC_PG_CNTL, data);
  5202. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  5203. WREG32(RLC_CP_TABLE_RESTORE, rdev->rlc.cp_table_gpu_addr >> 8);
  5204. data = RREG32(CP_RB_WPTR_POLL_CNTL);
  5205. data &= ~IDLE_POLL_COUNT_MASK;
  5206. data |= IDLE_POLL_COUNT(0x60);
  5207. WREG32(CP_RB_WPTR_POLL_CNTL, data);
  5208. data = 0x10101010;
  5209. WREG32(RLC_PG_DELAY, data);
  5210. data = RREG32(RLC_PG_DELAY_2);
  5211. data &= ~0xff;
  5212. data |= 0x3;
  5213. WREG32(RLC_PG_DELAY_2, data);
  5214. data = RREG32(RLC_AUTO_PG_CTRL);
  5215. data &= ~GRBM_REG_SGIT_MASK;
  5216. data |= GRBM_REG_SGIT(0x700);
  5217. WREG32(RLC_AUTO_PG_CTRL, data);
  5218. }
  5219. static void cik_update_gfx_pg(struct radeon_device *rdev, bool enable)
  5220. {
  5221. cik_enable_gfx_cgpg(rdev, enable);
  5222. cik_enable_gfx_static_mgpg(rdev, enable);
  5223. cik_enable_gfx_dynamic_mgpg(rdev, enable);
  5224. }
  5225. u32 cik_get_csb_size(struct radeon_device *rdev)
  5226. {
  5227. u32 count = 0;
  5228. const struct cs_section_def *sect = NULL;
  5229. const struct cs_extent_def *ext = NULL;
  5230. if (rdev->rlc.cs_data == NULL)
  5231. return 0;
  5232. /* begin clear state */
  5233. count += 2;
  5234. /* context control state */
  5235. count += 3;
  5236. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  5237. for (ext = sect->section; ext->extent != NULL; ++ext) {
  5238. if (sect->id == SECT_CONTEXT)
  5239. count += 2 + ext->reg_count;
  5240. else
  5241. return 0;
  5242. }
  5243. }
  5244. /* pa_sc_raster_config/pa_sc_raster_config1 */
  5245. count += 4;
  5246. /* end clear state */
  5247. count += 2;
  5248. /* clear state */
  5249. count += 2;
  5250. return count;
  5251. }
  5252. void cik_get_csb_buffer(struct radeon_device *rdev, volatile u32 *buffer)
  5253. {
  5254. u32 count = 0, i;
  5255. const struct cs_section_def *sect = NULL;
  5256. const struct cs_extent_def *ext = NULL;
  5257. if (rdev->rlc.cs_data == NULL)
  5258. return;
  5259. if (buffer == NULL)
  5260. return;
  5261. buffer[count++] = PACKET3(PACKET3_PREAMBLE_CNTL, 0);
  5262. buffer[count++] = PACKET3_PREAMBLE_BEGIN_CLEAR_STATE;
  5263. buffer[count++] = PACKET3(PACKET3_CONTEXT_CONTROL, 1);
  5264. buffer[count++] = 0x80000000;
  5265. buffer[count++] = 0x80000000;
  5266. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  5267. for (ext = sect->section; ext->extent != NULL; ++ext) {
  5268. if (sect->id == SECT_CONTEXT) {
  5269. buffer[count++] = PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count);
  5270. buffer[count++] = ext->reg_index - 0xa000;
  5271. for (i = 0; i < ext->reg_count; i++)
  5272. buffer[count++] = ext->extent[i];
  5273. } else {
  5274. return;
  5275. }
  5276. }
  5277. }
  5278. buffer[count++] = PACKET3(PACKET3_SET_CONTEXT_REG, 2);
  5279. buffer[count++] = PA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START;
  5280. switch (rdev->family) {
  5281. case CHIP_BONAIRE:
  5282. buffer[count++] = 0x16000012;
  5283. buffer[count++] = 0x00000000;
  5284. break;
  5285. case CHIP_KAVERI:
  5286. buffer[count++] = 0x00000000; /* XXX */
  5287. buffer[count++] = 0x00000000;
  5288. break;
  5289. case CHIP_KABINI:
  5290. buffer[count++] = 0x00000000; /* XXX */
  5291. buffer[count++] = 0x00000000;
  5292. break;
  5293. default:
  5294. buffer[count++] = 0x00000000;
  5295. buffer[count++] = 0x00000000;
  5296. break;
  5297. }
  5298. buffer[count++] = PACKET3(PACKET3_PREAMBLE_CNTL, 0);
  5299. buffer[count++] = PACKET3_PREAMBLE_END_CLEAR_STATE;
  5300. buffer[count++] = PACKET3(PACKET3_CLEAR_STATE, 0);
  5301. buffer[count++] = 0;
  5302. }
  5303. static void cik_init_pg(struct radeon_device *rdev)
  5304. {
  5305. if (rdev->pg_flags) {
  5306. cik_enable_sck_slowdown_on_pu(rdev, true);
  5307. cik_enable_sck_slowdown_on_pd(rdev, true);
  5308. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_CG) {
  5309. cik_init_gfx_cgpg(rdev);
  5310. cik_enable_cp_pg(rdev, true);
  5311. cik_enable_gds_pg(rdev, true);
  5312. }
  5313. cik_init_ao_cu_mask(rdev);
  5314. cik_update_gfx_pg(rdev, true);
  5315. }
  5316. }
  5317. static void cik_fini_pg(struct radeon_device *rdev)
  5318. {
  5319. if (rdev->pg_flags) {
  5320. cik_update_gfx_pg(rdev, false);
  5321. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_CG) {
  5322. cik_enable_cp_pg(rdev, false);
  5323. cik_enable_gds_pg(rdev, false);
  5324. }
  5325. }
  5326. }
  5327. /*
  5328. * Interrupts
  5329. * Starting with r6xx, interrupts are handled via a ring buffer.
  5330. * Ring buffers are areas of GPU accessible memory that the GPU
  5331. * writes interrupt vectors into and the host reads vectors out of.
  5332. * There is a rptr (read pointer) that determines where the
  5333. * host is currently reading, and a wptr (write pointer)
  5334. * which determines where the GPU has written. When the
  5335. * pointers are equal, the ring is idle. When the GPU
  5336. * writes vectors to the ring buffer, it increments the
  5337. * wptr. When there is an interrupt, the host then starts
  5338. * fetching commands and processing them until the pointers are
  5339. * equal again at which point it updates the rptr.
  5340. */
  5341. /**
  5342. * cik_enable_interrupts - Enable the interrupt ring buffer
  5343. *
  5344. * @rdev: radeon_device pointer
  5345. *
  5346. * Enable the interrupt ring buffer (CIK).
  5347. */
  5348. static void cik_enable_interrupts(struct radeon_device *rdev)
  5349. {
  5350. u32 ih_cntl = RREG32(IH_CNTL);
  5351. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  5352. ih_cntl |= ENABLE_INTR;
  5353. ih_rb_cntl |= IH_RB_ENABLE;
  5354. WREG32(IH_CNTL, ih_cntl);
  5355. WREG32(IH_RB_CNTL, ih_rb_cntl);
  5356. rdev->ih.enabled = true;
  5357. }
  5358. /**
  5359. * cik_disable_interrupts - Disable the interrupt ring buffer
  5360. *
  5361. * @rdev: radeon_device pointer
  5362. *
  5363. * Disable the interrupt ring buffer (CIK).
  5364. */
  5365. static void cik_disable_interrupts(struct radeon_device *rdev)
  5366. {
  5367. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  5368. u32 ih_cntl = RREG32(IH_CNTL);
  5369. ih_rb_cntl &= ~IH_RB_ENABLE;
  5370. ih_cntl &= ~ENABLE_INTR;
  5371. WREG32(IH_RB_CNTL, ih_rb_cntl);
  5372. WREG32(IH_CNTL, ih_cntl);
  5373. /* set rptr, wptr to 0 */
  5374. WREG32(IH_RB_RPTR, 0);
  5375. WREG32(IH_RB_WPTR, 0);
  5376. rdev->ih.enabled = false;
  5377. rdev->ih.rptr = 0;
  5378. }
  5379. /**
  5380. * cik_disable_interrupt_state - Disable all interrupt sources
  5381. *
  5382. * @rdev: radeon_device pointer
  5383. *
  5384. * Clear all interrupt enable bits used by the driver (CIK).
  5385. */
  5386. static void cik_disable_interrupt_state(struct radeon_device *rdev)
  5387. {
  5388. u32 tmp;
  5389. /* gfx ring */
  5390. tmp = RREG32(CP_INT_CNTL_RING0) &
  5391. (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5392. WREG32(CP_INT_CNTL_RING0, tmp);
  5393. /* sdma */
  5394. tmp = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5395. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  5396. tmp = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5397. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  5398. /* compute queues */
  5399. WREG32(CP_ME1_PIPE0_INT_CNTL, 0);
  5400. WREG32(CP_ME1_PIPE1_INT_CNTL, 0);
  5401. WREG32(CP_ME1_PIPE2_INT_CNTL, 0);
  5402. WREG32(CP_ME1_PIPE3_INT_CNTL, 0);
  5403. WREG32(CP_ME2_PIPE0_INT_CNTL, 0);
  5404. WREG32(CP_ME2_PIPE1_INT_CNTL, 0);
  5405. WREG32(CP_ME2_PIPE2_INT_CNTL, 0);
  5406. WREG32(CP_ME2_PIPE3_INT_CNTL, 0);
  5407. /* grbm */
  5408. WREG32(GRBM_INT_CNTL, 0);
  5409. /* vline/vblank, etc. */
  5410. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  5411. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  5412. if (rdev->num_crtc >= 4) {
  5413. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  5414. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  5415. }
  5416. if (rdev->num_crtc >= 6) {
  5417. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  5418. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  5419. }
  5420. /* dac hotplug */
  5421. WREG32(DAC_AUTODETECT_INT_CONTROL, 0);
  5422. /* digital hotplug */
  5423. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5424. WREG32(DC_HPD1_INT_CONTROL, tmp);
  5425. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5426. WREG32(DC_HPD2_INT_CONTROL, tmp);
  5427. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5428. WREG32(DC_HPD3_INT_CONTROL, tmp);
  5429. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5430. WREG32(DC_HPD4_INT_CONTROL, tmp);
  5431. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5432. WREG32(DC_HPD5_INT_CONTROL, tmp);
  5433. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5434. WREG32(DC_HPD6_INT_CONTROL, tmp);
  5435. }
  5436. /**
  5437. * cik_irq_init - init and enable the interrupt ring
  5438. *
  5439. * @rdev: radeon_device pointer
  5440. *
  5441. * Allocate a ring buffer for the interrupt controller,
  5442. * enable the RLC, disable interrupts, enable the IH
  5443. * ring buffer and enable it (CIK).
  5444. * Called at device load and reume.
  5445. * Returns 0 for success, errors for failure.
  5446. */
  5447. static int cik_irq_init(struct radeon_device *rdev)
  5448. {
  5449. int ret = 0;
  5450. int rb_bufsz;
  5451. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  5452. /* allocate ring */
  5453. ret = r600_ih_ring_alloc(rdev);
  5454. if (ret)
  5455. return ret;
  5456. /* disable irqs */
  5457. cik_disable_interrupts(rdev);
  5458. /* init rlc */
  5459. ret = cik_rlc_resume(rdev);
  5460. if (ret) {
  5461. r600_ih_ring_fini(rdev);
  5462. return ret;
  5463. }
  5464. /* setup interrupt control */
  5465. /* XXX this should actually be a bus address, not an MC address. same on older asics */
  5466. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  5467. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  5468. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  5469. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  5470. */
  5471. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  5472. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  5473. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  5474. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  5475. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  5476. rb_bufsz = order_base_2(rdev->ih.ring_size / 4);
  5477. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  5478. IH_WPTR_OVERFLOW_CLEAR |
  5479. (rb_bufsz << 1));
  5480. if (rdev->wb.enabled)
  5481. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  5482. /* set the writeback address whether it's enabled or not */
  5483. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  5484. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  5485. WREG32(IH_RB_CNTL, ih_rb_cntl);
  5486. /* set rptr, wptr to 0 */
  5487. WREG32(IH_RB_RPTR, 0);
  5488. WREG32(IH_RB_WPTR, 0);
  5489. /* Default settings for IH_CNTL (disabled at first) */
  5490. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  5491. /* RPTR_REARM only works if msi's are enabled */
  5492. if (rdev->msi_enabled)
  5493. ih_cntl |= RPTR_REARM;
  5494. WREG32(IH_CNTL, ih_cntl);
  5495. /* force the active interrupt state to all disabled */
  5496. cik_disable_interrupt_state(rdev);
  5497. pci_set_master(rdev->pdev);
  5498. /* enable irqs */
  5499. cik_enable_interrupts(rdev);
  5500. return ret;
  5501. }
  5502. /**
  5503. * cik_irq_set - enable/disable interrupt sources
  5504. *
  5505. * @rdev: radeon_device pointer
  5506. *
  5507. * Enable interrupt sources on the GPU (vblanks, hpd,
  5508. * etc.) (CIK).
  5509. * Returns 0 for success, errors for failure.
  5510. */
  5511. int cik_irq_set(struct radeon_device *rdev)
  5512. {
  5513. u32 cp_int_cntl;
  5514. u32 cp_m1p0, cp_m1p1, cp_m1p2, cp_m1p3;
  5515. u32 cp_m2p0, cp_m2p1, cp_m2p2, cp_m2p3;
  5516. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  5517. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  5518. u32 grbm_int_cntl = 0;
  5519. u32 dma_cntl, dma_cntl1;
  5520. u32 thermal_int;
  5521. if (!rdev->irq.installed) {
  5522. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  5523. return -EINVAL;
  5524. }
  5525. /* don't enable anything if the ih is disabled */
  5526. if (!rdev->ih.enabled) {
  5527. cik_disable_interrupts(rdev);
  5528. /* force the active interrupt state to all disabled */
  5529. cik_disable_interrupt_state(rdev);
  5530. return 0;
  5531. }
  5532. cp_int_cntl = RREG32(CP_INT_CNTL_RING0) &
  5533. (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5534. cp_int_cntl |= PRIV_INSTR_INT_ENABLE | PRIV_REG_INT_ENABLE;
  5535. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5536. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5537. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5538. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5539. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5540. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5541. dma_cntl = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5542. dma_cntl1 = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5543. cp_m1p0 = RREG32(CP_ME1_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5544. cp_m1p1 = RREG32(CP_ME1_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5545. cp_m1p2 = RREG32(CP_ME1_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5546. cp_m1p3 = RREG32(CP_ME1_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5547. cp_m2p0 = RREG32(CP_ME2_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5548. cp_m2p1 = RREG32(CP_ME2_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5549. cp_m2p2 = RREG32(CP_ME2_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5550. cp_m2p3 = RREG32(CP_ME2_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5551. if (rdev->flags & RADEON_IS_IGP)
  5552. thermal_int = RREG32_SMC(CG_THERMAL_INT_CTRL) &
  5553. ~(THERM_INTH_MASK | THERM_INTL_MASK);
  5554. else
  5555. thermal_int = RREG32_SMC(CG_THERMAL_INT) &
  5556. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  5557. /* enable CP interrupts on all rings */
  5558. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  5559. DRM_DEBUG("cik_irq_set: sw int gfx\n");
  5560. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  5561. }
  5562. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  5563. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  5564. DRM_DEBUG("si_irq_set: sw int cp1\n");
  5565. if (ring->me == 1) {
  5566. switch (ring->pipe) {
  5567. case 0:
  5568. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  5569. break;
  5570. case 1:
  5571. cp_m1p1 |= TIME_STAMP_INT_ENABLE;
  5572. break;
  5573. case 2:
  5574. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  5575. break;
  5576. case 3:
  5577. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  5578. break;
  5579. default:
  5580. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  5581. break;
  5582. }
  5583. } else if (ring->me == 2) {
  5584. switch (ring->pipe) {
  5585. case 0:
  5586. cp_m2p0 |= TIME_STAMP_INT_ENABLE;
  5587. break;
  5588. case 1:
  5589. cp_m2p1 |= TIME_STAMP_INT_ENABLE;
  5590. break;
  5591. case 2:
  5592. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  5593. break;
  5594. case 3:
  5595. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  5596. break;
  5597. default:
  5598. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  5599. break;
  5600. }
  5601. } else {
  5602. DRM_DEBUG("si_irq_set: sw int cp1 invalid me %d\n", ring->me);
  5603. }
  5604. }
  5605. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  5606. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  5607. DRM_DEBUG("si_irq_set: sw int cp2\n");
  5608. if (ring->me == 1) {
  5609. switch (ring->pipe) {
  5610. case 0:
  5611. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  5612. break;
  5613. case 1:
  5614. cp_m1p1 |= TIME_STAMP_INT_ENABLE;
  5615. break;
  5616. case 2:
  5617. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  5618. break;
  5619. case 3:
  5620. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  5621. break;
  5622. default:
  5623. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  5624. break;
  5625. }
  5626. } else if (ring->me == 2) {
  5627. switch (ring->pipe) {
  5628. case 0:
  5629. cp_m2p0 |= TIME_STAMP_INT_ENABLE;
  5630. break;
  5631. case 1:
  5632. cp_m2p1 |= TIME_STAMP_INT_ENABLE;
  5633. break;
  5634. case 2:
  5635. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  5636. break;
  5637. case 3:
  5638. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  5639. break;
  5640. default:
  5641. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  5642. break;
  5643. }
  5644. } else {
  5645. DRM_DEBUG("si_irq_set: sw int cp2 invalid me %d\n", ring->me);
  5646. }
  5647. }
  5648. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  5649. DRM_DEBUG("cik_irq_set: sw int dma\n");
  5650. dma_cntl |= TRAP_ENABLE;
  5651. }
  5652. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  5653. DRM_DEBUG("cik_irq_set: sw int dma1\n");
  5654. dma_cntl1 |= TRAP_ENABLE;
  5655. }
  5656. if (rdev->irq.crtc_vblank_int[0] ||
  5657. atomic_read(&rdev->irq.pflip[0])) {
  5658. DRM_DEBUG("cik_irq_set: vblank 0\n");
  5659. crtc1 |= VBLANK_INTERRUPT_MASK;
  5660. }
  5661. if (rdev->irq.crtc_vblank_int[1] ||
  5662. atomic_read(&rdev->irq.pflip[1])) {
  5663. DRM_DEBUG("cik_irq_set: vblank 1\n");
  5664. crtc2 |= VBLANK_INTERRUPT_MASK;
  5665. }
  5666. if (rdev->irq.crtc_vblank_int[2] ||
  5667. atomic_read(&rdev->irq.pflip[2])) {
  5668. DRM_DEBUG("cik_irq_set: vblank 2\n");
  5669. crtc3 |= VBLANK_INTERRUPT_MASK;
  5670. }
  5671. if (rdev->irq.crtc_vblank_int[3] ||
  5672. atomic_read(&rdev->irq.pflip[3])) {
  5673. DRM_DEBUG("cik_irq_set: vblank 3\n");
  5674. crtc4 |= VBLANK_INTERRUPT_MASK;
  5675. }
  5676. if (rdev->irq.crtc_vblank_int[4] ||
  5677. atomic_read(&rdev->irq.pflip[4])) {
  5678. DRM_DEBUG("cik_irq_set: vblank 4\n");
  5679. crtc5 |= VBLANK_INTERRUPT_MASK;
  5680. }
  5681. if (rdev->irq.crtc_vblank_int[5] ||
  5682. atomic_read(&rdev->irq.pflip[5])) {
  5683. DRM_DEBUG("cik_irq_set: vblank 5\n");
  5684. crtc6 |= VBLANK_INTERRUPT_MASK;
  5685. }
  5686. if (rdev->irq.hpd[0]) {
  5687. DRM_DEBUG("cik_irq_set: hpd 1\n");
  5688. hpd1 |= DC_HPDx_INT_EN;
  5689. }
  5690. if (rdev->irq.hpd[1]) {
  5691. DRM_DEBUG("cik_irq_set: hpd 2\n");
  5692. hpd2 |= DC_HPDx_INT_EN;
  5693. }
  5694. if (rdev->irq.hpd[2]) {
  5695. DRM_DEBUG("cik_irq_set: hpd 3\n");
  5696. hpd3 |= DC_HPDx_INT_EN;
  5697. }
  5698. if (rdev->irq.hpd[3]) {
  5699. DRM_DEBUG("cik_irq_set: hpd 4\n");
  5700. hpd4 |= DC_HPDx_INT_EN;
  5701. }
  5702. if (rdev->irq.hpd[4]) {
  5703. DRM_DEBUG("cik_irq_set: hpd 5\n");
  5704. hpd5 |= DC_HPDx_INT_EN;
  5705. }
  5706. if (rdev->irq.hpd[5]) {
  5707. DRM_DEBUG("cik_irq_set: hpd 6\n");
  5708. hpd6 |= DC_HPDx_INT_EN;
  5709. }
  5710. if (rdev->irq.dpm_thermal) {
  5711. DRM_DEBUG("dpm thermal\n");
  5712. if (rdev->flags & RADEON_IS_IGP)
  5713. thermal_int |= THERM_INTH_MASK | THERM_INTL_MASK;
  5714. else
  5715. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  5716. }
  5717. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  5718. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, dma_cntl);
  5719. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, dma_cntl1);
  5720. WREG32(CP_ME1_PIPE0_INT_CNTL, cp_m1p0);
  5721. WREG32(CP_ME1_PIPE1_INT_CNTL, cp_m1p1);
  5722. WREG32(CP_ME1_PIPE2_INT_CNTL, cp_m1p2);
  5723. WREG32(CP_ME1_PIPE3_INT_CNTL, cp_m1p3);
  5724. WREG32(CP_ME2_PIPE0_INT_CNTL, cp_m2p0);
  5725. WREG32(CP_ME2_PIPE1_INT_CNTL, cp_m2p1);
  5726. WREG32(CP_ME2_PIPE2_INT_CNTL, cp_m2p2);
  5727. WREG32(CP_ME2_PIPE3_INT_CNTL, cp_m2p3);
  5728. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  5729. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  5730. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  5731. if (rdev->num_crtc >= 4) {
  5732. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  5733. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  5734. }
  5735. if (rdev->num_crtc >= 6) {
  5736. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  5737. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  5738. }
  5739. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  5740. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  5741. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  5742. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  5743. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  5744. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  5745. if (rdev->flags & RADEON_IS_IGP)
  5746. WREG32_SMC(CG_THERMAL_INT_CTRL, thermal_int);
  5747. else
  5748. WREG32_SMC(CG_THERMAL_INT, thermal_int);
  5749. return 0;
  5750. }
  5751. /**
  5752. * cik_irq_ack - ack interrupt sources
  5753. *
  5754. * @rdev: radeon_device pointer
  5755. *
  5756. * Ack interrupt sources on the GPU (vblanks, hpd,
  5757. * etc.) (CIK). Certain interrupts sources are sw
  5758. * generated and do not require an explicit ack.
  5759. */
  5760. static inline void cik_irq_ack(struct radeon_device *rdev)
  5761. {
  5762. u32 tmp;
  5763. rdev->irq.stat_regs.cik.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  5764. rdev->irq.stat_regs.cik.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  5765. rdev->irq.stat_regs.cik.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  5766. rdev->irq.stat_regs.cik.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  5767. rdev->irq.stat_regs.cik.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  5768. rdev->irq.stat_regs.cik.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  5769. rdev->irq.stat_regs.cik.disp_int_cont6 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE6);
  5770. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT)
  5771. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  5772. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT)
  5773. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  5774. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  5775. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  5776. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  5777. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  5778. if (rdev->num_crtc >= 4) {
  5779. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  5780. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  5781. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  5782. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  5783. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  5784. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  5785. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  5786. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  5787. }
  5788. if (rdev->num_crtc >= 6) {
  5789. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  5790. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  5791. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  5792. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  5793. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  5794. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  5795. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  5796. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  5797. }
  5798. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  5799. tmp = RREG32(DC_HPD1_INT_CONTROL);
  5800. tmp |= DC_HPDx_INT_ACK;
  5801. WREG32(DC_HPD1_INT_CONTROL, tmp);
  5802. }
  5803. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  5804. tmp = RREG32(DC_HPD2_INT_CONTROL);
  5805. tmp |= DC_HPDx_INT_ACK;
  5806. WREG32(DC_HPD2_INT_CONTROL, tmp);
  5807. }
  5808. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  5809. tmp = RREG32(DC_HPD3_INT_CONTROL);
  5810. tmp |= DC_HPDx_INT_ACK;
  5811. WREG32(DC_HPD3_INT_CONTROL, tmp);
  5812. }
  5813. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  5814. tmp = RREG32(DC_HPD4_INT_CONTROL);
  5815. tmp |= DC_HPDx_INT_ACK;
  5816. WREG32(DC_HPD4_INT_CONTROL, tmp);
  5817. }
  5818. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  5819. tmp = RREG32(DC_HPD5_INT_CONTROL);
  5820. tmp |= DC_HPDx_INT_ACK;
  5821. WREG32(DC_HPD5_INT_CONTROL, tmp);
  5822. }
  5823. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  5824. tmp = RREG32(DC_HPD5_INT_CONTROL);
  5825. tmp |= DC_HPDx_INT_ACK;
  5826. WREG32(DC_HPD6_INT_CONTROL, tmp);
  5827. }
  5828. }
  5829. /**
  5830. * cik_irq_disable - disable interrupts
  5831. *
  5832. * @rdev: radeon_device pointer
  5833. *
  5834. * Disable interrupts on the hw (CIK).
  5835. */
  5836. static void cik_irq_disable(struct radeon_device *rdev)
  5837. {
  5838. cik_disable_interrupts(rdev);
  5839. /* Wait and acknowledge irq */
  5840. mdelay(1);
  5841. cik_irq_ack(rdev);
  5842. cik_disable_interrupt_state(rdev);
  5843. }
  5844. /**
  5845. * cik_irq_disable - disable interrupts for suspend
  5846. *
  5847. * @rdev: radeon_device pointer
  5848. *
  5849. * Disable interrupts and stop the RLC (CIK).
  5850. * Used for suspend.
  5851. */
  5852. static void cik_irq_suspend(struct radeon_device *rdev)
  5853. {
  5854. cik_irq_disable(rdev);
  5855. cik_rlc_stop(rdev);
  5856. }
  5857. /**
  5858. * cik_irq_fini - tear down interrupt support
  5859. *
  5860. * @rdev: radeon_device pointer
  5861. *
  5862. * Disable interrupts on the hw and free the IH ring
  5863. * buffer (CIK).
  5864. * Used for driver unload.
  5865. */
  5866. static void cik_irq_fini(struct radeon_device *rdev)
  5867. {
  5868. cik_irq_suspend(rdev);
  5869. r600_ih_ring_fini(rdev);
  5870. }
  5871. /**
  5872. * cik_get_ih_wptr - get the IH ring buffer wptr
  5873. *
  5874. * @rdev: radeon_device pointer
  5875. *
  5876. * Get the IH ring buffer wptr from either the register
  5877. * or the writeback memory buffer (CIK). Also check for
  5878. * ring buffer overflow and deal with it.
  5879. * Used by cik_irq_process().
  5880. * Returns the value of the wptr.
  5881. */
  5882. static inline u32 cik_get_ih_wptr(struct radeon_device *rdev)
  5883. {
  5884. u32 wptr, tmp;
  5885. if (rdev->wb.enabled)
  5886. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  5887. else
  5888. wptr = RREG32(IH_RB_WPTR);
  5889. if (wptr & RB_OVERFLOW) {
  5890. /* When a ring buffer overflow happen start parsing interrupt
  5891. * from the last not overwritten vector (wptr + 16). Hopefully
  5892. * this should allow us to catchup.
  5893. */
  5894. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  5895. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  5896. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  5897. tmp = RREG32(IH_RB_CNTL);
  5898. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  5899. WREG32(IH_RB_CNTL, tmp);
  5900. }
  5901. return (wptr & rdev->ih.ptr_mask);
  5902. }
  5903. /* CIK IV Ring
  5904. * Each IV ring entry is 128 bits:
  5905. * [7:0] - interrupt source id
  5906. * [31:8] - reserved
  5907. * [59:32] - interrupt source data
  5908. * [63:60] - reserved
  5909. * [71:64] - RINGID
  5910. * CP:
  5911. * ME_ID [1:0], PIPE_ID[1:0], QUEUE_ID[2:0]
  5912. * QUEUE_ID - for compute, which of the 8 queues owned by the dispatcher
  5913. * - for gfx, hw shader state (0=PS...5=LS, 6=CS)
  5914. * ME_ID - 0 = gfx, 1 = first 4 CS pipes, 2 = second 4 CS pipes
  5915. * PIPE_ID - ME0 0=3D
  5916. * - ME1&2 compute dispatcher (4 pipes each)
  5917. * SDMA:
  5918. * INSTANCE_ID [1:0], QUEUE_ID[1:0]
  5919. * INSTANCE_ID - 0 = sdma0, 1 = sdma1
  5920. * QUEUE_ID - 0 = gfx, 1 = rlc0, 2 = rlc1
  5921. * [79:72] - VMID
  5922. * [95:80] - PASID
  5923. * [127:96] - reserved
  5924. */
  5925. /**
  5926. * cik_irq_process - interrupt handler
  5927. *
  5928. * @rdev: radeon_device pointer
  5929. *
  5930. * Interrupt hander (CIK). Walk the IH ring,
  5931. * ack interrupts and schedule work to handle
  5932. * interrupt events.
  5933. * Returns irq process return code.
  5934. */
  5935. int cik_irq_process(struct radeon_device *rdev)
  5936. {
  5937. struct radeon_ring *cp1_ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  5938. struct radeon_ring *cp2_ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  5939. u32 wptr;
  5940. u32 rptr;
  5941. u32 src_id, src_data, ring_id;
  5942. u8 me_id, pipe_id, queue_id;
  5943. u32 ring_index;
  5944. bool queue_hotplug = false;
  5945. bool queue_reset = false;
  5946. u32 addr, status, mc_client;
  5947. bool queue_thermal = false;
  5948. if (!rdev->ih.enabled || rdev->shutdown)
  5949. return IRQ_NONE;
  5950. wptr = cik_get_ih_wptr(rdev);
  5951. restart_ih:
  5952. /* is somebody else already processing irqs? */
  5953. if (atomic_xchg(&rdev->ih.lock, 1))
  5954. return IRQ_NONE;
  5955. rptr = rdev->ih.rptr;
  5956. DRM_DEBUG("cik_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  5957. /* Order reading of wptr vs. reading of IH ring data */
  5958. rmb();
  5959. /* display interrupts */
  5960. cik_irq_ack(rdev);
  5961. while (rptr != wptr) {
  5962. /* wptr/rptr are in bytes! */
  5963. ring_index = rptr / 4;
  5964. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  5965. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  5966. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  5967. switch (src_id) {
  5968. case 1: /* D1 vblank/vline */
  5969. switch (src_data) {
  5970. case 0: /* D1 vblank */
  5971. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT) {
  5972. if (rdev->irq.crtc_vblank_int[0]) {
  5973. drm_handle_vblank(rdev->ddev, 0);
  5974. rdev->pm.vblank_sync = true;
  5975. wake_up(&rdev->irq.vblank_queue);
  5976. }
  5977. if (atomic_read(&rdev->irq.pflip[0]))
  5978. radeon_crtc_handle_flip(rdev, 0);
  5979. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  5980. DRM_DEBUG("IH: D1 vblank\n");
  5981. }
  5982. break;
  5983. case 1: /* D1 vline */
  5984. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT) {
  5985. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  5986. DRM_DEBUG("IH: D1 vline\n");
  5987. }
  5988. break;
  5989. default:
  5990. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5991. break;
  5992. }
  5993. break;
  5994. case 2: /* D2 vblank/vline */
  5995. switch (src_data) {
  5996. case 0: /* D2 vblank */
  5997. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  5998. if (rdev->irq.crtc_vblank_int[1]) {
  5999. drm_handle_vblank(rdev->ddev, 1);
  6000. rdev->pm.vblank_sync = true;
  6001. wake_up(&rdev->irq.vblank_queue);
  6002. }
  6003. if (atomic_read(&rdev->irq.pflip[1]))
  6004. radeon_crtc_handle_flip(rdev, 1);
  6005. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  6006. DRM_DEBUG("IH: D2 vblank\n");
  6007. }
  6008. break;
  6009. case 1: /* D2 vline */
  6010. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  6011. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  6012. DRM_DEBUG("IH: D2 vline\n");
  6013. }
  6014. break;
  6015. default:
  6016. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6017. break;
  6018. }
  6019. break;
  6020. case 3: /* D3 vblank/vline */
  6021. switch (src_data) {
  6022. case 0: /* D3 vblank */
  6023. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  6024. if (rdev->irq.crtc_vblank_int[2]) {
  6025. drm_handle_vblank(rdev->ddev, 2);
  6026. rdev->pm.vblank_sync = true;
  6027. wake_up(&rdev->irq.vblank_queue);
  6028. }
  6029. if (atomic_read(&rdev->irq.pflip[2]))
  6030. radeon_crtc_handle_flip(rdev, 2);
  6031. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  6032. DRM_DEBUG("IH: D3 vblank\n");
  6033. }
  6034. break;
  6035. case 1: /* D3 vline */
  6036. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  6037. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  6038. DRM_DEBUG("IH: D3 vline\n");
  6039. }
  6040. break;
  6041. default:
  6042. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6043. break;
  6044. }
  6045. break;
  6046. case 4: /* D4 vblank/vline */
  6047. switch (src_data) {
  6048. case 0: /* D4 vblank */
  6049. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  6050. if (rdev->irq.crtc_vblank_int[3]) {
  6051. drm_handle_vblank(rdev->ddev, 3);
  6052. rdev->pm.vblank_sync = true;
  6053. wake_up(&rdev->irq.vblank_queue);
  6054. }
  6055. if (atomic_read(&rdev->irq.pflip[3]))
  6056. radeon_crtc_handle_flip(rdev, 3);
  6057. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  6058. DRM_DEBUG("IH: D4 vblank\n");
  6059. }
  6060. break;
  6061. case 1: /* D4 vline */
  6062. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  6063. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  6064. DRM_DEBUG("IH: D4 vline\n");
  6065. }
  6066. break;
  6067. default:
  6068. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6069. break;
  6070. }
  6071. break;
  6072. case 5: /* D5 vblank/vline */
  6073. switch (src_data) {
  6074. case 0: /* D5 vblank */
  6075. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  6076. if (rdev->irq.crtc_vblank_int[4]) {
  6077. drm_handle_vblank(rdev->ddev, 4);
  6078. rdev->pm.vblank_sync = true;
  6079. wake_up(&rdev->irq.vblank_queue);
  6080. }
  6081. if (atomic_read(&rdev->irq.pflip[4]))
  6082. radeon_crtc_handle_flip(rdev, 4);
  6083. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  6084. DRM_DEBUG("IH: D5 vblank\n");
  6085. }
  6086. break;
  6087. case 1: /* D5 vline */
  6088. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  6089. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  6090. DRM_DEBUG("IH: D5 vline\n");
  6091. }
  6092. break;
  6093. default:
  6094. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6095. break;
  6096. }
  6097. break;
  6098. case 6: /* D6 vblank/vline */
  6099. switch (src_data) {
  6100. case 0: /* D6 vblank */
  6101. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  6102. if (rdev->irq.crtc_vblank_int[5]) {
  6103. drm_handle_vblank(rdev->ddev, 5);
  6104. rdev->pm.vblank_sync = true;
  6105. wake_up(&rdev->irq.vblank_queue);
  6106. }
  6107. if (atomic_read(&rdev->irq.pflip[5]))
  6108. radeon_crtc_handle_flip(rdev, 5);
  6109. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  6110. DRM_DEBUG("IH: D6 vblank\n");
  6111. }
  6112. break;
  6113. case 1: /* D6 vline */
  6114. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  6115. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  6116. DRM_DEBUG("IH: D6 vline\n");
  6117. }
  6118. break;
  6119. default:
  6120. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6121. break;
  6122. }
  6123. break;
  6124. case 42: /* HPD hotplug */
  6125. switch (src_data) {
  6126. case 0:
  6127. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  6128. rdev->irq.stat_regs.cik.disp_int &= ~DC_HPD1_INTERRUPT;
  6129. queue_hotplug = true;
  6130. DRM_DEBUG("IH: HPD1\n");
  6131. }
  6132. break;
  6133. case 1:
  6134. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  6135. rdev->irq.stat_regs.cik.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  6136. queue_hotplug = true;
  6137. DRM_DEBUG("IH: HPD2\n");
  6138. }
  6139. break;
  6140. case 2:
  6141. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  6142. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  6143. queue_hotplug = true;
  6144. DRM_DEBUG("IH: HPD3\n");
  6145. }
  6146. break;
  6147. case 3:
  6148. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  6149. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  6150. queue_hotplug = true;
  6151. DRM_DEBUG("IH: HPD4\n");
  6152. }
  6153. break;
  6154. case 4:
  6155. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  6156. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  6157. queue_hotplug = true;
  6158. DRM_DEBUG("IH: HPD5\n");
  6159. }
  6160. break;
  6161. case 5:
  6162. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  6163. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  6164. queue_hotplug = true;
  6165. DRM_DEBUG("IH: HPD6\n");
  6166. }
  6167. break;
  6168. default:
  6169. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6170. break;
  6171. }
  6172. break;
  6173. case 124: /* UVD */
  6174. DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
  6175. radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
  6176. break;
  6177. case 146:
  6178. case 147:
  6179. addr = RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR);
  6180. status = RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS);
  6181. mc_client = RREG32(VM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  6182. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  6183. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  6184. addr);
  6185. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  6186. status);
  6187. cik_vm_decode_fault(rdev, status, addr, mc_client);
  6188. /* reset addr and status */
  6189. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  6190. break;
  6191. case 176: /* GFX RB CP_INT */
  6192. case 177: /* GFX IB CP_INT */
  6193. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  6194. break;
  6195. case 181: /* CP EOP event */
  6196. DRM_DEBUG("IH: CP EOP\n");
  6197. /* XXX check the bitfield order! */
  6198. me_id = (ring_id & 0x60) >> 5;
  6199. pipe_id = (ring_id & 0x18) >> 3;
  6200. queue_id = (ring_id & 0x7) >> 0;
  6201. switch (me_id) {
  6202. case 0:
  6203. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  6204. break;
  6205. case 1:
  6206. case 2:
  6207. if ((cp1_ring->me == me_id) & (cp1_ring->pipe == pipe_id))
  6208. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  6209. if ((cp2_ring->me == me_id) & (cp2_ring->pipe == pipe_id))
  6210. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  6211. break;
  6212. }
  6213. break;
  6214. case 184: /* CP Privileged reg access */
  6215. DRM_ERROR("Illegal register access in command stream\n");
  6216. /* XXX check the bitfield order! */
  6217. me_id = (ring_id & 0x60) >> 5;
  6218. pipe_id = (ring_id & 0x18) >> 3;
  6219. queue_id = (ring_id & 0x7) >> 0;
  6220. switch (me_id) {
  6221. case 0:
  6222. /* This results in a full GPU reset, but all we need to do is soft
  6223. * reset the CP for gfx
  6224. */
  6225. queue_reset = true;
  6226. break;
  6227. case 1:
  6228. /* XXX compute */
  6229. queue_reset = true;
  6230. break;
  6231. case 2:
  6232. /* XXX compute */
  6233. queue_reset = true;
  6234. break;
  6235. }
  6236. break;
  6237. case 185: /* CP Privileged inst */
  6238. DRM_ERROR("Illegal instruction in command stream\n");
  6239. /* XXX check the bitfield order! */
  6240. me_id = (ring_id & 0x60) >> 5;
  6241. pipe_id = (ring_id & 0x18) >> 3;
  6242. queue_id = (ring_id & 0x7) >> 0;
  6243. switch (me_id) {
  6244. case 0:
  6245. /* This results in a full GPU reset, but all we need to do is soft
  6246. * reset the CP for gfx
  6247. */
  6248. queue_reset = true;
  6249. break;
  6250. case 1:
  6251. /* XXX compute */
  6252. queue_reset = true;
  6253. break;
  6254. case 2:
  6255. /* XXX compute */
  6256. queue_reset = true;
  6257. break;
  6258. }
  6259. break;
  6260. case 224: /* SDMA trap event */
  6261. /* XXX check the bitfield order! */
  6262. me_id = (ring_id & 0x3) >> 0;
  6263. queue_id = (ring_id & 0xc) >> 2;
  6264. DRM_DEBUG("IH: SDMA trap\n");
  6265. switch (me_id) {
  6266. case 0:
  6267. switch (queue_id) {
  6268. case 0:
  6269. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  6270. break;
  6271. case 1:
  6272. /* XXX compute */
  6273. break;
  6274. case 2:
  6275. /* XXX compute */
  6276. break;
  6277. }
  6278. break;
  6279. case 1:
  6280. switch (queue_id) {
  6281. case 0:
  6282. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  6283. break;
  6284. case 1:
  6285. /* XXX compute */
  6286. break;
  6287. case 2:
  6288. /* XXX compute */
  6289. break;
  6290. }
  6291. break;
  6292. }
  6293. break;
  6294. case 230: /* thermal low to high */
  6295. DRM_DEBUG("IH: thermal low to high\n");
  6296. rdev->pm.dpm.thermal.high_to_low = false;
  6297. queue_thermal = true;
  6298. break;
  6299. case 231: /* thermal high to low */
  6300. DRM_DEBUG("IH: thermal high to low\n");
  6301. rdev->pm.dpm.thermal.high_to_low = true;
  6302. queue_thermal = true;
  6303. break;
  6304. case 233: /* GUI IDLE */
  6305. DRM_DEBUG("IH: GUI idle\n");
  6306. break;
  6307. case 241: /* SDMA Privileged inst */
  6308. case 247: /* SDMA Privileged inst */
  6309. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  6310. /* XXX check the bitfield order! */
  6311. me_id = (ring_id & 0x3) >> 0;
  6312. queue_id = (ring_id & 0xc) >> 2;
  6313. switch (me_id) {
  6314. case 0:
  6315. switch (queue_id) {
  6316. case 0:
  6317. queue_reset = true;
  6318. break;
  6319. case 1:
  6320. /* XXX compute */
  6321. queue_reset = true;
  6322. break;
  6323. case 2:
  6324. /* XXX compute */
  6325. queue_reset = true;
  6326. break;
  6327. }
  6328. break;
  6329. case 1:
  6330. switch (queue_id) {
  6331. case 0:
  6332. queue_reset = true;
  6333. break;
  6334. case 1:
  6335. /* XXX compute */
  6336. queue_reset = true;
  6337. break;
  6338. case 2:
  6339. /* XXX compute */
  6340. queue_reset = true;
  6341. break;
  6342. }
  6343. break;
  6344. }
  6345. break;
  6346. default:
  6347. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6348. break;
  6349. }
  6350. /* wptr/rptr are in bytes! */
  6351. rptr += 16;
  6352. rptr &= rdev->ih.ptr_mask;
  6353. }
  6354. if (queue_hotplug)
  6355. schedule_work(&rdev->hotplug_work);
  6356. if (queue_reset)
  6357. schedule_work(&rdev->reset_work);
  6358. if (queue_thermal)
  6359. schedule_work(&rdev->pm.dpm.thermal.work);
  6360. rdev->ih.rptr = rptr;
  6361. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  6362. atomic_set(&rdev->ih.lock, 0);
  6363. /* make sure wptr hasn't changed while processing */
  6364. wptr = cik_get_ih_wptr(rdev);
  6365. if (wptr != rptr)
  6366. goto restart_ih;
  6367. return IRQ_HANDLED;
  6368. }
  6369. /*
  6370. * startup/shutdown callbacks
  6371. */
  6372. /**
  6373. * cik_startup - program the asic to a functional state
  6374. *
  6375. * @rdev: radeon_device pointer
  6376. *
  6377. * Programs the asic to a functional state (CIK).
  6378. * Called by cik_init() and cik_resume().
  6379. * Returns 0 for success, error for failure.
  6380. */
  6381. static int cik_startup(struct radeon_device *rdev)
  6382. {
  6383. struct radeon_ring *ring;
  6384. int r;
  6385. /* enable pcie gen2/3 link */
  6386. cik_pcie_gen3_enable(rdev);
  6387. /* enable aspm */
  6388. cik_program_aspm(rdev);
  6389. /* scratch needs to be initialized before MC */
  6390. r = r600_vram_scratch_init(rdev);
  6391. if (r)
  6392. return r;
  6393. cik_mc_program(rdev);
  6394. if (rdev->flags & RADEON_IS_IGP) {
  6395. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  6396. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw) {
  6397. r = cik_init_microcode(rdev);
  6398. if (r) {
  6399. DRM_ERROR("Failed to load firmware!\n");
  6400. return r;
  6401. }
  6402. }
  6403. } else {
  6404. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  6405. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw ||
  6406. !rdev->mc_fw) {
  6407. r = cik_init_microcode(rdev);
  6408. if (r) {
  6409. DRM_ERROR("Failed to load firmware!\n");
  6410. return r;
  6411. }
  6412. }
  6413. r = ci_mc_load_microcode(rdev);
  6414. if (r) {
  6415. DRM_ERROR("Failed to load MC firmware!\n");
  6416. return r;
  6417. }
  6418. }
  6419. r = cik_pcie_gart_enable(rdev);
  6420. if (r)
  6421. return r;
  6422. cik_gpu_init(rdev);
  6423. /* allocate rlc buffers */
  6424. if (rdev->flags & RADEON_IS_IGP) {
  6425. if (rdev->family == CHIP_KAVERI) {
  6426. rdev->rlc.reg_list = spectre_rlc_save_restore_register_list;
  6427. rdev->rlc.reg_list_size =
  6428. (u32)ARRAY_SIZE(spectre_rlc_save_restore_register_list);
  6429. } else {
  6430. rdev->rlc.reg_list = kalindi_rlc_save_restore_register_list;
  6431. rdev->rlc.reg_list_size =
  6432. (u32)ARRAY_SIZE(kalindi_rlc_save_restore_register_list);
  6433. }
  6434. }
  6435. rdev->rlc.cs_data = ci_cs_data;
  6436. rdev->rlc.cp_table_size = CP_ME_TABLE_SIZE * 5 * 4;
  6437. r = sumo_rlc_init(rdev);
  6438. if (r) {
  6439. DRM_ERROR("Failed to init rlc BOs!\n");
  6440. return r;
  6441. }
  6442. /* allocate wb buffer */
  6443. r = radeon_wb_init(rdev);
  6444. if (r)
  6445. return r;
  6446. /* allocate mec buffers */
  6447. r = cik_mec_init(rdev);
  6448. if (r) {
  6449. DRM_ERROR("Failed to init MEC BOs!\n");
  6450. return r;
  6451. }
  6452. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  6453. if (r) {
  6454. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  6455. return r;
  6456. }
  6457. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  6458. if (r) {
  6459. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  6460. return r;
  6461. }
  6462. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  6463. if (r) {
  6464. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  6465. return r;
  6466. }
  6467. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  6468. if (r) {
  6469. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  6470. return r;
  6471. }
  6472. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  6473. if (r) {
  6474. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  6475. return r;
  6476. }
  6477. r = radeon_uvd_resume(rdev);
  6478. if (!r) {
  6479. r = uvd_v4_2_resume(rdev);
  6480. if (!r) {
  6481. r = radeon_fence_driver_start_ring(rdev,
  6482. R600_RING_TYPE_UVD_INDEX);
  6483. if (r)
  6484. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  6485. }
  6486. }
  6487. if (r)
  6488. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  6489. /* Enable IRQ */
  6490. if (!rdev->irq.installed) {
  6491. r = radeon_irq_kms_init(rdev);
  6492. if (r)
  6493. return r;
  6494. }
  6495. r = cik_irq_init(rdev);
  6496. if (r) {
  6497. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  6498. radeon_irq_kms_fini(rdev);
  6499. return r;
  6500. }
  6501. cik_irq_set(rdev);
  6502. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  6503. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  6504. CP_RB0_RPTR, CP_RB0_WPTR,
  6505. RADEON_CP_PACKET2);
  6506. if (r)
  6507. return r;
  6508. /* set up the compute queues */
  6509. /* type-2 packets are deprecated on MEC, use type-3 instead */
  6510. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6511. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  6512. CP_HQD_PQ_RPTR, CP_HQD_PQ_WPTR,
  6513. PACKET3(PACKET3_NOP, 0x3FFF));
  6514. if (r)
  6515. return r;
  6516. ring->me = 1; /* first MEC */
  6517. ring->pipe = 0; /* first pipe */
  6518. ring->queue = 0; /* first queue */
  6519. ring->wptr_offs = CIK_WB_CP1_WPTR_OFFSET;
  6520. /* type-2 packets are deprecated on MEC, use type-3 instead */
  6521. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6522. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  6523. CP_HQD_PQ_RPTR, CP_HQD_PQ_WPTR,
  6524. PACKET3(PACKET3_NOP, 0x3FFF));
  6525. if (r)
  6526. return r;
  6527. /* dGPU only have 1 MEC */
  6528. ring->me = 1; /* first MEC */
  6529. ring->pipe = 0; /* first pipe */
  6530. ring->queue = 1; /* second queue */
  6531. ring->wptr_offs = CIK_WB_CP2_WPTR_OFFSET;
  6532. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  6533. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  6534. SDMA0_GFX_RB_RPTR + SDMA0_REGISTER_OFFSET,
  6535. SDMA0_GFX_RB_WPTR + SDMA0_REGISTER_OFFSET,
  6536. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  6537. if (r)
  6538. return r;
  6539. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  6540. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  6541. SDMA0_GFX_RB_RPTR + SDMA1_REGISTER_OFFSET,
  6542. SDMA0_GFX_RB_WPTR + SDMA1_REGISTER_OFFSET,
  6543. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  6544. if (r)
  6545. return r;
  6546. r = cik_cp_resume(rdev);
  6547. if (r)
  6548. return r;
  6549. r = cik_sdma_resume(rdev);
  6550. if (r)
  6551. return r;
  6552. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  6553. if (ring->ring_size) {
  6554. r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
  6555. UVD_RBC_RB_RPTR, UVD_RBC_RB_WPTR,
  6556. RADEON_CP_PACKET2);
  6557. if (!r)
  6558. r = uvd_v1_0_init(rdev);
  6559. if (r)
  6560. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  6561. }
  6562. r = radeon_ib_pool_init(rdev);
  6563. if (r) {
  6564. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  6565. return r;
  6566. }
  6567. r = radeon_vm_manager_init(rdev);
  6568. if (r) {
  6569. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  6570. return r;
  6571. }
  6572. r = dce6_audio_init(rdev);
  6573. if (r)
  6574. return r;
  6575. return 0;
  6576. }
  6577. /**
  6578. * cik_resume - resume the asic to a functional state
  6579. *
  6580. * @rdev: radeon_device pointer
  6581. *
  6582. * Programs the asic to a functional state (CIK).
  6583. * Called at resume.
  6584. * Returns 0 for success, error for failure.
  6585. */
  6586. int cik_resume(struct radeon_device *rdev)
  6587. {
  6588. int r;
  6589. /* post card */
  6590. atom_asic_init(rdev->mode_info.atom_context);
  6591. /* init golden registers */
  6592. cik_init_golden_registers(rdev);
  6593. rdev->accel_working = true;
  6594. r = cik_startup(rdev);
  6595. if (r) {
  6596. DRM_ERROR("cik startup failed on resume\n");
  6597. rdev->accel_working = false;
  6598. return r;
  6599. }
  6600. return r;
  6601. }
  6602. /**
  6603. * cik_suspend - suspend the asic
  6604. *
  6605. * @rdev: radeon_device pointer
  6606. *
  6607. * Bring the chip into a state suitable for suspend (CIK).
  6608. * Called at suspend.
  6609. * Returns 0 for success.
  6610. */
  6611. int cik_suspend(struct radeon_device *rdev)
  6612. {
  6613. dce6_audio_fini(rdev);
  6614. radeon_vm_manager_fini(rdev);
  6615. cik_cp_enable(rdev, false);
  6616. cik_sdma_enable(rdev, false);
  6617. uvd_v1_0_fini(rdev);
  6618. radeon_uvd_suspend(rdev);
  6619. cik_fini_pg(rdev);
  6620. cik_fini_cg(rdev);
  6621. cik_irq_suspend(rdev);
  6622. radeon_wb_disable(rdev);
  6623. cik_pcie_gart_disable(rdev);
  6624. return 0;
  6625. }
  6626. /* Plan is to move initialization in that function and use
  6627. * helper function so that radeon_device_init pretty much
  6628. * do nothing more than calling asic specific function. This
  6629. * should also allow to remove a bunch of callback function
  6630. * like vram_info.
  6631. */
  6632. /**
  6633. * cik_init - asic specific driver and hw init
  6634. *
  6635. * @rdev: radeon_device pointer
  6636. *
  6637. * Setup asic specific driver variables and program the hw
  6638. * to a functional state (CIK).
  6639. * Called at driver startup.
  6640. * Returns 0 for success, errors for failure.
  6641. */
  6642. int cik_init(struct radeon_device *rdev)
  6643. {
  6644. struct radeon_ring *ring;
  6645. int r;
  6646. /* Read BIOS */
  6647. if (!radeon_get_bios(rdev)) {
  6648. if (ASIC_IS_AVIVO(rdev))
  6649. return -EINVAL;
  6650. }
  6651. /* Must be an ATOMBIOS */
  6652. if (!rdev->is_atom_bios) {
  6653. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  6654. return -EINVAL;
  6655. }
  6656. r = radeon_atombios_init(rdev);
  6657. if (r)
  6658. return r;
  6659. /* Post card if necessary */
  6660. if (!radeon_card_posted(rdev)) {
  6661. if (!rdev->bios) {
  6662. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  6663. return -EINVAL;
  6664. }
  6665. DRM_INFO("GPU not posted. posting now...\n");
  6666. atom_asic_init(rdev->mode_info.atom_context);
  6667. }
  6668. /* init golden registers */
  6669. cik_init_golden_registers(rdev);
  6670. /* Initialize scratch registers */
  6671. cik_scratch_init(rdev);
  6672. /* Initialize surface registers */
  6673. radeon_surface_init(rdev);
  6674. /* Initialize clocks */
  6675. radeon_get_clock_info(rdev->ddev);
  6676. /* Fence driver */
  6677. r = radeon_fence_driver_init(rdev);
  6678. if (r)
  6679. return r;
  6680. /* initialize memory controller */
  6681. r = cik_mc_init(rdev);
  6682. if (r)
  6683. return r;
  6684. /* Memory manager */
  6685. r = radeon_bo_init(rdev);
  6686. if (r)
  6687. return r;
  6688. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  6689. ring->ring_obj = NULL;
  6690. r600_ring_init(rdev, ring, 1024 * 1024);
  6691. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6692. ring->ring_obj = NULL;
  6693. r600_ring_init(rdev, ring, 1024 * 1024);
  6694. r = radeon_doorbell_get(rdev, &ring->doorbell_page_num);
  6695. if (r)
  6696. return r;
  6697. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6698. ring->ring_obj = NULL;
  6699. r600_ring_init(rdev, ring, 1024 * 1024);
  6700. r = radeon_doorbell_get(rdev, &ring->doorbell_page_num);
  6701. if (r)
  6702. return r;
  6703. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  6704. ring->ring_obj = NULL;
  6705. r600_ring_init(rdev, ring, 256 * 1024);
  6706. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  6707. ring->ring_obj = NULL;
  6708. r600_ring_init(rdev, ring, 256 * 1024);
  6709. r = radeon_uvd_init(rdev);
  6710. if (!r) {
  6711. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  6712. ring->ring_obj = NULL;
  6713. r600_ring_init(rdev, ring, 4096);
  6714. }
  6715. rdev->ih.ring_obj = NULL;
  6716. r600_ih_ring_init(rdev, 64 * 1024);
  6717. r = r600_pcie_gart_init(rdev);
  6718. if (r)
  6719. return r;
  6720. rdev->accel_working = true;
  6721. r = cik_startup(rdev);
  6722. if (r) {
  6723. dev_err(rdev->dev, "disabling GPU acceleration\n");
  6724. cik_cp_fini(rdev);
  6725. cik_sdma_fini(rdev);
  6726. cik_irq_fini(rdev);
  6727. sumo_rlc_fini(rdev);
  6728. cik_mec_fini(rdev);
  6729. radeon_wb_fini(rdev);
  6730. radeon_ib_pool_fini(rdev);
  6731. radeon_vm_manager_fini(rdev);
  6732. radeon_irq_kms_fini(rdev);
  6733. cik_pcie_gart_fini(rdev);
  6734. rdev->accel_working = false;
  6735. }
  6736. /* Don't start up if the MC ucode is missing.
  6737. * The default clocks and voltages before the MC ucode
  6738. * is loaded are not suffient for advanced operations.
  6739. */
  6740. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  6741. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  6742. return -EINVAL;
  6743. }
  6744. return 0;
  6745. }
  6746. /**
  6747. * cik_fini - asic specific driver and hw fini
  6748. *
  6749. * @rdev: radeon_device pointer
  6750. *
  6751. * Tear down the asic specific driver variables and program the hw
  6752. * to an idle state (CIK).
  6753. * Called at driver unload.
  6754. */
  6755. void cik_fini(struct radeon_device *rdev)
  6756. {
  6757. cik_cp_fini(rdev);
  6758. cik_sdma_fini(rdev);
  6759. cik_fini_pg(rdev);
  6760. cik_fini_cg(rdev);
  6761. cik_irq_fini(rdev);
  6762. sumo_rlc_fini(rdev);
  6763. cik_mec_fini(rdev);
  6764. radeon_wb_fini(rdev);
  6765. radeon_vm_manager_fini(rdev);
  6766. radeon_ib_pool_fini(rdev);
  6767. radeon_irq_kms_fini(rdev);
  6768. uvd_v1_0_fini(rdev);
  6769. radeon_uvd_fini(rdev);
  6770. cik_pcie_gart_fini(rdev);
  6771. r600_vram_scratch_fini(rdev);
  6772. radeon_gem_fini(rdev);
  6773. radeon_fence_driver_fini(rdev);
  6774. radeon_bo_fini(rdev);
  6775. radeon_atombios_fini(rdev);
  6776. kfree(rdev->bios);
  6777. rdev->bios = NULL;
  6778. }
  6779. /* display watermark setup */
  6780. /**
  6781. * dce8_line_buffer_adjust - Set up the line buffer
  6782. *
  6783. * @rdev: radeon_device pointer
  6784. * @radeon_crtc: the selected display controller
  6785. * @mode: the current display mode on the selected display
  6786. * controller
  6787. *
  6788. * Setup up the line buffer allocation for
  6789. * the selected display controller (CIK).
  6790. * Returns the line buffer size in pixels.
  6791. */
  6792. static u32 dce8_line_buffer_adjust(struct radeon_device *rdev,
  6793. struct radeon_crtc *radeon_crtc,
  6794. struct drm_display_mode *mode)
  6795. {
  6796. u32 tmp, buffer_alloc, i;
  6797. u32 pipe_offset = radeon_crtc->crtc_id * 0x20;
  6798. /*
  6799. * Line Buffer Setup
  6800. * There are 6 line buffers, one for each display controllers.
  6801. * There are 3 partitions per LB. Select the number of partitions
  6802. * to enable based on the display width. For display widths larger
  6803. * than 4096, you need use to use 2 display controllers and combine
  6804. * them using the stereo blender.
  6805. */
  6806. if (radeon_crtc->base.enabled && mode) {
  6807. if (mode->crtc_hdisplay < 1920) {
  6808. tmp = 1;
  6809. buffer_alloc = 2;
  6810. } else if (mode->crtc_hdisplay < 2560) {
  6811. tmp = 2;
  6812. buffer_alloc = 2;
  6813. } else if (mode->crtc_hdisplay < 4096) {
  6814. tmp = 0;
  6815. buffer_alloc = (rdev->flags & RADEON_IS_IGP) ? 2 : 4;
  6816. } else {
  6817. DRM_DEBUG_KMS("Mode too big for LB!\n");
  6818. tmp = 0;
  6819. buffer_alloc = (rdev->flags & RADEON_IS_IGP) ? 2 : 4;
  6820. }
  6821. } else {
  6822. tmp = 1;
  6823. buffer_alloc = 0;
  6824. }
  6825. WREG32(LB_MEMORY_CTRL + radeon_crtc->crtc_offset,
  6826. LB_MEMORY_CONFIG(tmp) | LB_MEMORY_SIZE(0x6B0));
  6827. WREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
  6828. DMIF_BUFFERS_ALLOCATED(buffer_alloc));
  6829. for (i = 0; i < rdev->usec_timeout; i++) {
  6830. if (RREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
  6831. DMIF_BUFFERS_ALLOCATED_COMPLETED)
  6832. break;
  6833. udelay(1);
  6834. }
  6835. if (radeon_crtc->base.enabled && mode) {
  6836. switch (tmp) {
  6837. case 0:
  6838. default:
  6839. return 4096 * 2;
  6840. case 1:
  6841. return 1920 * 2;
  6842. case 2:
  6843. return 2560 * 2;
  6844. }
  6845. }
  6846. /* controller not enabled, so no lb used */
  6847. return 0;
  6848. }
  6849. /**
  6850. * cik_get_number_of_dram_channels - get the number of dram channels
  6851. *
  6852. * @rdev: radeon_device pointer
  6853. *
  6854. * Look up the number of video ram channels (CIK).
  6855. * Used for display watermark bandwidth calculations
  6856. * Returns the number of dram channels
  6857. */
  6858. static u32 cik_get_number_of_dram_channels(struct radeon_device *rdev)
  6859. {
  6860. u32 tmp = RREG32(MC_SHARED_CHMAP);
  6861. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  6862. case 0:
  6863. default:
  6864. return 1;
  6865. case 1:
  6866. return 2;
  6867. case 2:
  6868. return 4;
  6869. case 3:
  6870. return 8;
  6871. case 4:
  6872. return 3;
  6873. case 5:
  6874. return 6;
  6875. case 6:
  6876. return 10;
  6877. case 7:
  6878. return 12;
  6879. case 8:
  6880. return 16;
  6881. }
  6882. }
  6883. struct dce8_wm_params {
  6884. u32 dram_channels; /* number of dram channels */
  6885. u32 yclk; /* bandwidth per dram data pin in kHz */
  6886. u32 sclk; /* engine clock in kHz */
  6887. u32 disp_clk; /* display clock in kHz */
  6888. u32 src_width; /* viewport width */
  6889. u32 active_time; /* active display time in ns */
  6890. u32 blank_time; /* blank time in ns */
  6891. bool interlaced; /* mode is interlaced */
  6892. fixed20_12 vsc; /* vertical scale ratio */
  6893. u32 num_heads; /* number of active crtcs */
  6894. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  6895. u32 lb_size; /* line buffer allocated to pipe */
  6896. u32 vtaps; /* vertical scaler taps */
  6897. };
  6898. /**
  6899. * dce8_dram_bandwidth - get the dram bandwidth
  6900. *
  6901. * @wm: watermark calculation data
  6902. *
  6903. * Calculate the raw dram bandwidth (CIK).
  6904. * Used for display watermark bandwidth calculations
  6905. * Returns the dram bandwidth in MBytes/s
  6906. */
  6907. static u32 dce8_dram_bandwidth(struct dce8_wm_params *wm)
  6908. {
  6909. /* Calculate raw DRAM Bandwidth */
  6910. fixed20_12 dram_efficiency; /* 0.7 */
  6911. fixed20_12 yclk, dram_channels, bandwidth;
  6912. fixed20_12 a;
  6913. a.full = dfixed_const(1000);
  6914. yclk.full = dfixed_const(wm->yclk);
  6915. yclk.full = dfixed_div(yclk, a);
  6916. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  6917. a.full = dfixed_const(10);
  6918. dram_efficiency.full = dfixed_const(7);
  6919. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  6920. bandwidth.full = dfixed_mul(dram_channels, yclk);
  6921. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  6922. return dfixed_trunc(bandwidth);
  6923. }
  6924. /**
  6925. * dce8_dram_bandwidth_for_display - get the dram bandwidth for display
  6926. *
  6927. * @wm: watermark calculation data
  6928. *
  6929. * Calculate the dram bandwidth used for display (CIK).
  6930. * Used for display watermark bandwidth calculations
  6931. * Returns the dram bandwidth for display in MBytes/s
  6932. */
  6933. static u32 dce8_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  6934. {
  6935. /* Calculate DRAM Bandwidth and the part allocated to display. */
  6936. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  6937. fixed20_12 yclk, dram_channels, bandwidth;
  6938. fixed20_12 a;
  6939. a.full = dfixed_const(1000);
  6940. yclk.full = dfixed_const(wm->yclk);
  6941. yclk.full = dfixed_div(yclk, a);
  6942. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  6943. a.full = dfixed_const(10);
  6944. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  6945. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  6946. bandwidth.full = dfixed_mul(dram_channels, yclk);
  6947. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  6948. return dfixed_trunc(bandwidth);
  6949. }
  6950. /**
  6951. * dce8_data_return_bandwidth - get the data return bandwidth
  6952. *
  6953. * @wm: watermark calculation data
  6954. *
  6955. * Calculate the data return bandwidth used for display (CIK).
  6956. * Used for display watermark bandwidth calculations
  6957. * Returns the data return bandwidth in MBytes/s
  6958. */
  6959. static u32 dce8_data_return_bandwidth(struct dce8_wm_params *wm)
  6960. {
  6961. /* Calculate the display Data return Bandwidth */
  6962. fixed20_12 return_efficiency; /* 0.8 */
  6963. fixed20_12 sclk, bandwidth;
  6964. fixed20_12 a;
  6965. a.full = dfixed_const(1000);
  6966. sclk.full = dfixed_const(wm->sclk);
  6967. sclk.full = dfixed_div(sclk, a);
  6968. a.full = dfixed_const(10);
  6969. return_efficiency.full = dfixed_const(8);
  6970. return_efficiency.full = dfixed_div(return_efficiency, a);
  6971. a.full = dfixed_const(32);
  6972. bandwidth.full = dfixed_mul(a, sclk);
  6973. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  6974. return dfixed_trunc(bandwidth);
  6975. }
  6976. /**
  6977. * dce8_dmif_request_bandwidth - get the dmif bandwidth
  6978. *
  6979. * @wm: watermark calculation data
  6980. *
  6981. * Calculate the dmif bandwidth used for display (CIK).
  6982. * Used for display watermark bandwidth calculations
  6983. * Returns the dmif bandwidth in MBytes/s
  6984. */
  6985. static u32 dce8_dmif_request_bandwidth(struct dce8_wm_params *wm)
  6986. {
  6987. /* Calculate the DMIF Request Bandwidth */
  6988. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  6989. fixed20_12 disp_clk, bandwidth;
  6990. fixed20_12 a, b;
  6991. a.full = dfixed_const(1000);
  6992. disp_clk.full = dfixed_const(wm->disp_clk);
  6993. disp_clk.full = dfixed_div(disp_clk, a);
  6994. a.full = dfixed_const(32);
  6995. b.full = dfixed_mul(a, disp_clk);
  6996. a.full = dfixed_const(10);
  6997. disp_clk_request_efficiency.full = dfixed_const(8);
  6998. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  6999. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  7000. return dfixed_trunc(bandwidth);
  7001. }
  7002. /**
  7003. * dce8_available_bandwidth - get the min available bandwidth
  7004. *
  7005. * @wm: watermark calculation data
  7006. *
  7007. * Calculate the min available bandwidth used for display (CIK).
  7008. * Used for display watermark bandwidth calculations
  7009. * Returns the min available bandwidth in MBytes/s
  7010. */
  7011. static u32 dce8_available_bandwidth(struct dce8_wm_params *wm)
  7012. {
  7013. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  7014. u32 dram_bandwidth = dce8_dram_bandwidth(wm);
  7015. u32 data_return_bandwidth = dce8_data_return_bandwidth(wm);
  7016. u32 dmif_req_bandwidth = dce8_dmif_request_bandwidth(wm);
  7017. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  7018. }
  7019. /**
  7020. * dce8_average_bandwidth - get the average available bandwidth
  7021. *
  7022. * @wm: watermark calculation data
  7023. *
  7024. * Calculate the average available bandwidth used for display (CIK).
  7025. * Used for display watermark bandwidth calculations
  7026. * Returns the average available bandwidth in MBytes/s
  7027. */
  7028. static u32 dce8_average_bandwidth(struct dce8_wm_params *wm)
  7029. {
  7030. /* Calculate the display mode Average Bandwidth
  7031. * DisplayMode should contain the source and destination dimensions,
  7032. * timing, etc.
  7033. */
  7034. fixed20_12 bpp;
  7035. fixed20_12 line_time;
  7036. fixed20_12 src_width;
  7037. fixed20_12 bandwidth;
  7038. fixed20_12 a;
  7039. a.full = dfixed_const(1000);
  7040. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  7041. line_time.full = dfixed_div(line_time, a);
  7042. bpp.full = dfixed_const(wm->bytes_per_pixel);
  7043. src_width.full = dfixed_const(wm->src_width);
  7044. bandwidth.full = dfixed_mul(src_width, bpp);
  7045. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  7046. bandwidth.full = dfixed_div(bandwidth, line_time);
  7047. return dfixed_trunc(bandwidth);
  7048. }
  7049. /**
  7050. * dce8_latency_watermark - get the latency watermark
  7051. *
  7052. * @wm: watermark calculation data
  7053. *
  7054. * Calculate the latency watermark (CIK).
  7055. * Used for display watermark bandwidth calculations
  7056. * Returns the latency watermark in ns
  7057. */
  7058. static u32 dce8_latency_watermark(struct dce8_wm_params *wm)
  7059. {
  7060. /* First calculate the latency in ns */
  7061. u32 mc_latency = 2000; /* 2000 ns. */
  7062. u32 available_bandwidth = dce8_available_bandwidth(wm);
  7063. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  7064. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  7065. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  7066. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  7067. (wm->num_heads * cursor_line_pair_return_time);
  7068. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  7069. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  7070. u32 tmp, dmif_size = 12288;
  7071. fixed20_12 a, b, c;
  7072. if (wm->num_heads == 0)
  7073. return 0;
  7074. a.full = dfixed_const(2);
  7075. b.full = dfixed_const(1);
  7076. if ((wm->vsc.full > a.full) ||
  7077. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  7078. (wm->vtaps >= 5) ||
  7079. ((wm->vsc.full >= a.full) && wm->interlaced))
  7080. max_src_lines_per_dst_line = 4;
  7081. else
  7082. max_src_lines_per_dst_line = 2;
  7083. a.full = dfixed_const(available_bandwidth);
  7084. b.full = dfixed_const(wm->num_heads);
  7085. a.full = dfixed_div(a, b);
  7086. b.full = dfixed_const(mc_latency + 512);
  7087. c.full = dfixed_const(wm->disp_clk);
  7088. b.full = dfixed_div(b, c);
  7089. c.full = dfixed_const(dmif_size);
  7090. b.full = dfixed_div(c, b);
  7091. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  7092. b.full = dfixed_const(1000);
  7093. c.full = dfixed_const(wm->disp_clk);
  7094. b.full = dfixed_div(c, b);
  7095. c.full = dfixed_const(wm->bytes_per_pixel);
  7096. b.full = dfixed_mul(b, c);
  7097. lb_fill_bw = min(tmp, dfixed_trunc(b));
  7098. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  7099. b.full = dfixed_const(1000);
  7100. c.full = dfixed_const(lb_fill_bw);
  7101. b.full = dfixed_div(c, b);
  7102. a.full = dfixed_div(a, b);
  7103. line_fill_time = dfixed_trunc(a);
  7104. if (line_fill_time < wm->active_time)
  7105. return latency;
  7106. else
  7107. return latency + (line_fill_time - wm->active_time);
  7108. }
  7109. /**
  7110. * dce8_average_bandwidth_vs_dram_bandwidth_for_display - check
  7111. * average and available dram bandwidth
  7112. *
  7113. * @wm: watermark calculation data
  7114. *
  7115. * Check if the display average bandwidth fits in the display
  7116. * dram bandwidth (CIK).
  7117. * Used for display watermark bandwidth calculations
  7118. * Returns true if the display fits, false if not.
  7119. */
  7120. static bool dce8_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  7121. {
  7122. if (dce8_average_bandwidth(wm) <=
  7123. (dce8_dram_bandwidth_for_display(wm) / wm->num_heads))
  7124. return true;
  7125. else
  7126. return false;
  7127. }
  7128. /**
  7129. * dce8_average_bandwidth_vs_available_bandwidth - check
  7130. * average and available bandwidth
  7131. *
  7132. * @wm: watermark calculation data
  7133. *
  7134. * Check if the display average bandwidth fits in the display
  7135. * available bandwidth (CIK).
  7136. * Used for display watermark bandwidth calculations
  7137. * Returns true if the display fits, false if not.
  7138. */
  7139. static bool dce8_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
  7140. {
  7141. if (dce8_average_bandwidth(wm) <=
  7142. (dce8_available_bandwidth(wm) / wm->num_heads))
  7143. return true;
  7144. else
  7145. return false;
  7146. }
  7147. /**
  7148. * dce8_check_latency_hiding - check latency hiding
  7149. *
  7150. * @wm: watermark calculation data
  7151. *
  7152. * Check latency hiding (CIK).
  7153. * Used for display watermark bandwidth calculations
  7154. * Returns true if the display fits, false if not.
  7155. */
  7156. static bool dce8_check_latency_hiding(struct dce8_wm_params *wm)
  7157. {
  7158. u32 lb_partitions = wm->lb_size / wm->src_width;
  7159. u32 line_time = wm->active_time + wm->blank_time;
  7160. u32 latency_tolerant_lines;
  7161. u32 latency_hiding;
  7162. fixed20_12 a;
  7163. a.full = dfixed_const(1);
  7164. if (wm->vsc.full > a.full)
  7165. latency_tolerant_lines = 1;
  7166. else {
  7167. if (lb_partitions <= (wm->vtaps + 1))
  7168. latency_tolerant_lines = 1;
  7169. else
  7170. latency_tolerant_lines = 2;
  7171. }
  7172. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  7173. if (dce8_latency_watermark(wm) <= latency_hiding)
  7174. return true;
  7175. else
  7176. return false;
  7177. }
  7178. /**
  7179. * dce8_program_watermarks - program display watermarks
  7180. *
  7181. * @rdev: radeon_device pointer
  7182. * @radeon_crtc: the selected display controller
  7183. * @lb_size: line buffer size
  7184. * @num_heads: number of display controllers in use
  7185. *
  7186. * Calculate and program the display watermarks for the
  7187. * selected display controller (CIK).
  7188. */
  7189. static void dce8_program_watermarks(struct radeon_device *rdev,
  7190. struct radeon_crtc *radeon_crtc,
  7191. u32 lb_size, u32 num_heads)
  7192. {
  7193. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  7194. struct dce8_wm_params wm_low, wm_high;
  7195. u32 pixel_period;
  7196. u32 line_time = 0;
  7197. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  7198. u32 tmp, wm_mask;
  7199. if (radeon_crtc->base.enabled && num_heads && mode) {
  7200. pixel_period = 1000000 / (u32)mode->clock;
  7201. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  7202. /* watermark for high clocks */
  7203. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  7204. rdev->pm.dpm_enabled) {
  7205. wm_high.yclk =
  7206. radeon_dpm_get_mclk(rdev, false) * 10;
  7207. wm_high.sclk =
  7208. radeon_dpm_get_sclk(rdev, false) * 10;
  7209. } else {
  7210. wm_high.yclk = rdev->pm.current_mclk * 10;
  7211. wm_high.sclk = rdev->pm.current_sclk * 10;
  7212. }
  7213. wm_high.disp_clk = mode->clock;
  7214. wm_high.src_width = mode->crtc_hdisplay;
  7215. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  7216. wm_high.blank_time = line_time - wm_high.active_time;
  7217. wm_high.interlaced = false;
  7218. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  7219. wm_high.interlaced = true;
  7220. wm_high.vsc = radeon_crtc->vsc;
  7221. wm_high.vtaps = 1;
  7222. if (radeon_crtc->rmx_type != RMX_OFF)
  7223. wm_high.vtaps = 2;
  7224. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  7225. wm_high.lb_size = lb_size;
  7226. wm_high.dram_channels = cik_get_number_of_dram_channels(rdev);
  7227. wm_high.num_heads = num_heads;
  7228. /* set for high clocks */
  7229. latency_watermark_a = min(dce8_latency_watermark(&wm_high), (u32)65535);
  7230. /* possibly force display priority to high */
  7231. /* should really do this at mode validation time... */
  7232. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  7233. !dce8_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  7234. !dce8_check_latency_hiding(&wm_high) ||
  7235. (rdev->disp_priority == 2)) {
  7236. DRM_DEBUG_KMS("force priority to high\n");
  7237. }
  7238. /* watermark for low clocks */
  7239. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  7240. rdev->pm.dpm_enabled) {
  7241. wm_low.yclk =
  7242. radeon_dpm_get_mclk(rdev, true) * 10;
  7243. wm_low.sclk =
  7244. radeon_dpm_get_sclk(rdev, true) * 10;
  7245. } else {
  7246. wm_low.yclk = rdev->pm.current_mclk * 10;
  7247. wm_low.sclk = rdev->pm.current_sclk * 10;
  7248. }
  7249. wm_low.disp_clk = mode->clock;
  7250. wm_low.src_width = mode->crtc_hdisplay;
  7251. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  7252. wm_low.blank_time = line_time - wm_low.active_time;
  7253. wm_low.interlaced = false;
  7254. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  7255. wm_low.interlaced = true;
  7256. wm_low.vsc = radeon_crtc->vsc;
  7257. wm_low.vtaps = 1;
  7258. if (radeon_crtc->rmx_type != RMX_OFF)
  7259. wm_low.vtaps = 2;
  7260. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  7261. wm_low.lb_size = lb_size;
  7262. wm_low.dram_channels = cik_get_number_of_dram_channels(rdev);
  7263. wm_low.num_heads = num_heads;
  7264. /* set for low clocks */
  7265. latency_watermark_b = min(dce8_latency_watermark(&wm_low), (u32)65535);
  7266. /* possibly force display priority to high */
  7267. /* should really do this at mode validation time... */
  7268. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  7269. !dce8_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  7270. !dce8_check_latency_hiding(&wm_low) ||
  7271. (rdev->disp_priority == 2)) {
  7272. DRM_DEBUG_KMS("force priority to high\n");
  7273. }
  7274. }
  7275. /* select wm A */
  7276. wm_mask = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  7277. tmp = wm_mask;
  7278. tmp &= ~LATENCY_WATERMARK_MASK(3);
  7279. tmp |= LATENCY_WATERMARK_MASK(1);
  7280. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  7281. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  7282. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  7283. LATENCY_HIGH_WATERMARK(line_time)));
  7284. /* select wm B */
  7285. tmp = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  7286. tmp &= ~LATENCY_WATERMARK_MASK(3);
  7287. tmp |= LATENCY_WATERMARK_MASK(2);
  7288. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  7289. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  7290. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  7291. LATENCY_HIGH_WATERMARK(line_time)));
  7292. /* restore original selection */
  7293. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, wm_mask);
  7294. /* save values for DPM */
  7295. radeon_crtc->line_time = line_time;
  7296. radeon_crtc->wm_high = latency_watermark_a;
  7297. radeon_crtc->wm_low = latency_watermark_b;
  7298. }
  7299. /**
  7300. * dce8_bandwidth_update - program display watermarks
  7301. *
  7302. * @rdev: radeon_device pointer
  7303. *
  7304. * Calculate and program the display watermarks and line
  7305. * buffer allocation (CIK).
  7306. */
  7307. void dce8_bandwidth_update(struct radeon_device *rdev)
  7308. {
  7309. struct drm_display_mode *mode = NULL;
  7310. u32 num_heads = 0, lb_size;
  7311. int i;
  7312. radeon_update_display_priority(rdev);
  7313. for (i = 0; i < rdev->num_crtc; i++) {
  7314. if (rdev->mode_info.crtcs[i]->base.enabled)
  7315. num_heads++;
  7316. }
  7317. for (i = 0; i < rdev->num_crtc; i++) {
  7318. mode = &rdev->mode_info.crtcs[i]->base.mode;
  7319. lb_size = dce8_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode);
  7320. dce8_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  7321. }
  7322. }
  7323. /**
  7324. * cik_get_gpu_clock_counter - return GPU clock counter snapshot
  7325. *
  7326. * @rdev: radeon_device pointer
  7327. *
  7328. * Fetches a GPU clock counter snapshot (SI).
  7329. * Returns the 64 bit clock counter snapshot.
  7330. */
  7331. uint64_t cik_get_gpu_clock_counter(struct radeon_device *rdev)
  7332. {
  7333. uint64_t clock;
  7334. mutex_lock(&rdev->gpu_clock_mutex);
  7335. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  7336. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  7337. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  7338. mutex_unlock(&rdev->gpu_clock_mutex);
  7339. return clock;
  7340. }
  7341. static int cik_set_uvd_clock(struct radeon_device *rdev, u32 clock,
  7342. u32 cntl_reg, u32 status_reg)
  7343. {
  7344. int r, i;
  7345. struct atom_clock_dividers dividers;
  7346. uint32_t tmp;
  7347. r = radeon_atom_get_clock_dividers(rdev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  7348. clock, false, &dividers);
  7349. if (r)
  7350. return r;
  7351. tmp = RREG32_SMC(cntl_reg);
  7352. tmp &= ~(DCLK_DIR_CNTL_EN|DCLK_DIVIDER_MASK);
  7353. tmp |= dividers.post_divider;
  7354. WREG32_SMC(cntl_reg, tmp);
  7355. for (i = 0; i < 100; i++) {
  7356. if (RREG32_SMC(status_reg) & DCLK_STATUS)
  7357. break;
  7358. mdelay(10);
  7359. }
  7360. if (i == 100)
  7361. return -ETIMEDOUT;
  7362. return 0;
  7363. }
  7364. int cik_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  7365. {
  7366. int r = 0;
  7367. r = cik_set_uvd_clock(rdev, vclk, CG_VCLK_CNTL, CG_VCLK_STATUS);
  7368. if (r)
  7369. return r;
  7370. r = cik_set_uvd_clock(rdev, dclk, CG_DCLK_CNTL, CG_DCLK_STATUS);
  7371. return r;
  7372. }
  7373. static void cik_pcie_gen3_enable(struct radeon_device *rdev)
  7374. {
  7375. struct pci_dev *root = rdev->pdev->bus->self;
  7376. int bridge_pos, gpu_pos;
  7377. u32 speed_cntl, mask, current_data_rate;
  7378. int ret, i;
  7379. u16 tmp16;
  7380. if (radeon_pcie_gen2 == 0)
  7381. return;
  7382. if (rdev->flags & RADEON_IS_IGP)
  7383. return;
  7384. if (!(rdev->flags & RADEON_IS_PCIE))
  7385. return;
  7386. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  7387. if (ret != 0)
  7388. return;
  7389. if (!(mask & (DRM_PCIE_SPEED_50 | DRM_PCIE_SPEED_80)))
  7390. return;
  7391. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  7392. current_data_rate = (speed_cntl & LC_CURRENT_DATA_RATE_MASK) >>
  7393. LC_CURRENT_DATA_RATE_SHIFT;
  7394. if (mask & DRM_PCIE_SPEED_80) {
  7395. if (current_data_rate == 2) {
  7396. DRM_INFO("PCIE gen 3 link speeds already enabled\n");
  7397. return;
  7398. }
  7399. DRM_INFO("enabling PCIE gen 3 link speeds, disable with radeon.pcie_gen2=0\n");
  7400. } else if (mask & DRM_PCIE_SPEED_50) {
  7401. if (current_data_rate == 1) {
  7402. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  7403. return;
  7404. }
  7405. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  7406. }
  7407. bridge_pos = pci_pcie_cap(root);
  7408. if (!bridge_pos)
  7409. return;
  7410. gpu_pos = pci_pcie_cap(rdev->pdev);
  7411. if (!gpu_pos)
  7412. return;
  7413. if (mask & DRM_PCIE_SPEED_80) {
  7414. /* re-try equalization if gen3 is not already enabled */
  7415. if (current_data_rate != 2) {
  7416. u16 bridge_cfg, gpu_cfg;
  7417. u16 bridge_cfg2, gpu_cfg2;
  7418. u32 max_lw, current_lw, tmp;
  7419. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  7420. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  7421. tmp16 = bridge_cfg | PCI_EXP_LNKCTL_HAWD;
  7422. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  7423. tmp16 = gpu_cfg | PCI_EXP_LNKCTL_HAWD;
  7424. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  7425. tmp = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  7426. max_lw = (tmp & LC_DETECTED_LINK_WIDTH_MASK) >> LC_DETECTED_LINK_WIDTH_SHIFT;
  7427. current_lw = (tmp & LC_OPERATING_LINK_WIDTH_MASK) >> LC_OPERATING_LINK_WIDTH_SHIFT;
  7428. if (current_lw < max_lw) {
  7429. tmp = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  7430. if (tmp & LC_RENEGOTIATION_SUPPORT) {
  7431. tmp &= ~(LC_LINK_WIDTH_MASK | LC_UPCONFIGURE_DIS);
  7432. tmp |= (max_lw << LC_LINK_WIDTH_SHIFT);
  7433. tmp |= LC_UPCONFIGURE_SUPPORT | LC_RENEGOTIATE_EN | LC_RECONFIG_NOW;
  7434. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, tmp);
  7435. }
  7436. }
  7437. for (i = 0; i < 10; i++) {
  7438. /* check status */
  7439. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_DEVSTA, &tmp16);
  7440. if (tmp16 & PCI_EXP_DEVSTA_TRPND)
  7441. break;
  7442. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  7443. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  7444. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &bridge_cfg2);
  7445. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &gpu_cfg2);
  7446. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  7447. tmp |= LC_SET_QUIESCE;
  7448. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  7449. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  7450. tmp |= LC_REDO_EQ;
  7451. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  7452. mdelay(100);
  7453. /* linkctl */
  7454. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &tmp16);
  7455. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  7456. tmp16 |= (bridge_cfg & PCI_EXP_LNKCTL_HAWD);
  7457. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  7458. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &tmp16);
  7459. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  7460. tmp16 |= (gpu_cfg & PCI_EXP_LNKCTL_HAWD);
  7461. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  7462. /* linkctl2 */
  7463. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &tmp16);
  7464. tmp16 &= ~((1 << 4) | (7 << 9));
  7465. tmp16 |= (bridge_cfg2 & ((1 << 4) | (7 << 9)));
  7466. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, tmp16);
  7467. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  7468. tmp16 &= ~((1 << 4) | (7 << 9));
  7469. tmp16 |= (gpu_cfg2 & ((1 << 4) | (7 << 9)));
  7470. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  7471. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  7472. tmp &= ~LC_SET_QUIESCE;
  7473. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  7474. }
  7475. }
  7476. }
  7477. /* set the link speed */
  7478. speed_cntl |= LC_FORCE_EN_SW_SPEED_CHANGE | LC_FORCE_DIS_HW_SPEED_CHANGE;
  7479. speed_cntl &= ~LC_FORCE_DIS_SW_SPEED_CHANGE;
  7480. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  7481. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  7482. tmp16 &= ~0xf;
  7483. if (mask & DRM_PCIE_SPEED_80)
  7484. tmp16 |= 3; /* gen3 */
  7485. else if (mask & DRM_PCIE_SPEED_50)
  7486. tmp16 |= 2; /* gen2 */
  7487. else
  7488. tmp16 |= 1; /* gen1 */
  7489. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  7490. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  7491. speed_cntl |= LC_INITIATE_LINK_SPEED_CHANGE;
  7492. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  7493. for (i = 0; i < rdev->usec_timeout; i++) {
  7494. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  7495. if ((speed_cntl & LC_INITIATE_LINK_SPEED_CHANGE) == 0)
  7496. break;
  7497. udelay(1);
  7498. }
  7499. }
  7500. static void cik_program_aspm(struct radeon_device *rdev)
  7501. {
  7502. u32 data, orig;
  7503. bool disable_l0s = false, disable_l1 = false, disable_plloff_in_l1 = false;
  7504. bool disable_clkreq = false;
  7505. if (radeon_aspm == 0)
  7506. return;
  7507. /* XXX double check IGPs */
  7508. if (rdev->flags & RADEON_IS_IGP)
  7509. return;
  7510. if (!(rdev->flags & RADEON_IS_PCIE))
  7511. return;
  7512. orig = data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  7513. data &= ~LC_XMIT_N_FTS_MASK;
  7514. data |= LC_XMIT_N_FTS(0x24) | LC_XMIT_N_FTS_OVERRIDE_EN;
  7515. if (orig != data)
  7516. WREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL, data);
  7517. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL3);
  7518. data |= LC_GO_TO_RECOVERY;
  7519. if (orig != data)
  7520. WREG32_PCIE_PORT(PCIE_LC_CNTL3, data);
  7521. orig = data = RREG32_PCIE_PORT(PCIE_P_CNTL);
  7522. data |= P_IGNORE_EDB_ERR;
  7523. if (orig != data)
  7524. WREG32_PCIE_PORT(PCIE_P_CNTL, data);
  7525. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  7526. data &= ~(LC_L0S_INACTIVITY_MASK | LC_L1_INACTIVITY_MASK);
  7527. data |= LC_PMI_TO_L1_DIS;
  7528. if (!disable_l0s)
  7529. data |= LC_L0S_INACTIVITY(7);
  7530. if (!disable_l1) {
  7531. data |= LC_L1_INACTIVITY(7);
  7532. data &= ~LC_PMI_TO_L1_DIS;
  7533. if (orig != data)
  7534. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  7535. if (!disable_plloff_in_l1) {
  7536. bool clk_req_support;
  7537. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0);
  7538. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  7539. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  7540. if (orig != data)
  7541. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0, data);
  7542. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1);
  7543. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  7544. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  7545. if (orig != data)
  7546. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1, data);
  7547. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0);
  7548. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  7549. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  7550. if (orig != data)
  7551. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0, data);
  7552. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1);
  7553. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  7554. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  7555. if (orig != data)
  7556. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1, data);
  7557. orig = data = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  7558. data &= ~LC_DYN_LANES_PWR_STATE_MASK;
  7559. data |= LC_DYN_LANES_PWR_STATE(3);
  7560. if (orig != data)
  7561. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, data);
  7562. if (!disable_clkreq) {
  7563. struct pci_dev *root = rdev->pdev->bus->self;
  7564. u32 lnkcap;
  7565. clk_req_support = false;
  7566. pcie_capability_read_dword(root, PCI_EXP_LNKCAP, &lnkcap);
  7567. if (lnkcap & PCI_EXP_LNKCAP_CLKPM)
  7568. clk_req_support = true;
  7569. } else {
  7570. clk_req_support = false;
  7571. }
  7572. if (clk_req_support) {
  7573. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL2);
  7574. data |= LC_ALLOW_PDWN_IN_L1 | LC_ALLOW_PDWN_IN_L23;
  7575. if (orig != data)
  7576. WREG32_PCIE_PORT(PCIE_LC_CNTL2, data);
  7577. orig = data = RREG32_SMC(THM_CLK_CNTL);
  7578. data &= ~(CMON_CLK_SEL_MASK | TMON_CLK_SEL_MASK);
  7579. data |= CMON_CLK_SEL(1) | TMON_CLK_SEL(1);
  7580. if (orig != data)
  7581. WREG32_SMC(THM_CLK_CNTL, data);
  7582. orig = data = RREG32_SMC(MISC_CLK_CTRL);
  7583. data &= ~(DEEP_SLEEP_CLK_SEL_MASK | ZCLK_SEL_MASK);
  7584. data |= DEEP_SLEEP_CLK_SEL(1) | ZCLK_SEL(1);
  7585. if (orig != data)
  7586. WREG32_SMC(MISC_CLK_CTRL, data);
  7587. orig = data = RREG32_SMC(CG_CLKPIN_CNTL);
  7588. data &= ~BCLK_AS_XCLK;
  7589. if (orig != data)
  7590. WREG32_SMC(CG_CLKPIN_CNTL, data);
  7591. orig = data = RREG32_SMC(CG_CLKPIN_CNTL_2);
  7592. data &= ~FORCE_BIF_REFCLK_EN;
  7593. if (orig != data)
  7594. WREG32_SMC(CG_CLKPIN_CNTL_2, data);
  7595. orig = data = RREG32_SMC(MPLL_BYPASSCLK_SEL);
  7596. data &= ~MPLL_CLKOUT_SEL_MASK;
  7597. data |= MPLL_CLKOUT_SEL(4);
  7598. if (orig != data)
  7599. WREG32_SMC(MPLL_BYPASSCLK_SEL, data);
  7600. }
  7601. }
  7602. } else {
  7603. if (orig != data)
  7604. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  7605. }
  7606. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  7607. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN | REPLAY_MEM_LS_EN;
  7608. if (orig != data)
  7609. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  7610. if (!disable_l0s) {
  7611. data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  7612. if((data & LC_N_FTS_MASK) == LC_N_FTS_MASK) {
  7613. data = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  7614. if ((data & LC_REVERSE_XMIT) && (data & LC_REVERSE_RCVR)) {
  7615. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  7616. data &= ~LC_L0S_INACTIVITY_MASK;
  7617. if (orig != data)
  7618. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  7619. }
  7620. }
  7621. }
  7622. }