radeon_bios.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "radeon_reg.h"
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include <linux/vga_switcheroo.h>
  33. #include <linux/slab.h>
  34. #include <linux/acpi.h>
  35. /*
  36. * BIOS.
  37. */
  38. /* If you boot an IGP board with a discrete card as the primary,
  39. * the IGP rom is not accessible via the rom bar as the IGP rom is
  40. * part of the system bios. On boot, the system bios puts a
  41. * copy of the igp rom at the start of vram if a discrete card is
  42. * present.
  43. */
  44. static bool igp_read_bios_from_vram(struct radeon_device *rdev)
  45. {
  46. uint8_t __iomem *bios;
  47. resource_size_t vram_base;
  48. resource_size_t size = 256 * 1024; /* ??? */
  49. if (!(rdev->flags & RADEON_IS_IGP))
  50. if (!radeon_card_posted(rdev))
  51. return false;
  52. rdev->bios = NULL;
  53. vram_base = pci_resource_start(rdev->pdev, 0);
  54. bios = ioremap(vram_base, size);
  55. if (!bios) {
  56. return false;
  57. }
  58. if (size == 0 || bios[0] != 0x55 || bios[1] != 0xaa) {
  59. iounmap(bios);
  60. return false;
  61. }
  62. rdev->bios = kmalloc(size, GFP_KERNEL);
  63. if (rdev->bios == NULL) {
  64. iounmap(bios);
  65. return false;
  66. }
  67. memcpy_fromio(rdev->bios, bios, size);
  68. iounmap(bios);
  69. return true;
  70. }
  71. static bool radeon_read_bios(struct radeon_device *rdev)
  72. {
  73. uint8_t __iomem *bios;
  74. size_t size;
  75. rdev->bios = NULL;
  76. /* XXX: some cards may return 0 for rom size? ddx has a workaround */
  77. bios = pci_map_rom(rdev->pdev, &size);
  78. if (!bios) {
  79. return false;
  80. }
  81. if (size == 0 || bios[0] != 0x55 || bios[1] != 0xaa) {
  82. pci_unmap_rom(rdev->pdev, bios);
  83. return false;
  84. }
  85. rdev->bios = kmemdup(bios, size, GFP_KERNEL);
  86. if (rdev->bios == NULL) {
  87. pci_unmap_rom(rdev->pdev, bios);
  88. return false;
  89. }
  90. pci_unmap_rom(rdev->pdev, bios);
  91. return true;
  92. }
  93. /* ATRM is used to get the BIOS on the discrete cards in
  94. * dual-gpu systems.
  95. */
  96. static bool radeon_atrm_get_bios(struct radeon_device *rdev)
  97. {
  98. int ret;
  99. int size = 256 * 1024;
  100. int i;
  101. if (!radeon_atrm_supported(rdev->pdev))
  102. return false;
  103. rdev->bios = kmalloc(size, GFP_KERNEL);
  104. if (!rdev->bios) {
  105. DRM_ERROR("Unable to allocate bios\n");
  106. return false;
  107. }
  108. for (i = 0; i < size / ATRM_BIOS_PAGE; i++) {
  109. ret = radeon_atrm_get_bios_chunk(rdev->bios,
  110. (i * ATRM_BIOS_PAGE),
  111. ATRM_BIOS_PAGE);
  112. if (ret < ATRM_BIOS_PAGE)
  113. break;
  114. }
  115. if (i == 0 || rdev->bios[0] != 0x55 || rdev->bios[1] != 0xaa) {
  116. kfree(rdev->bios);
  117. return false;
  118. }
  119. return true;
  120. }
  121. static bool ni_read_disabled_bios(struct radeon_device *rdev)
  122. {
  123. u32 bus_cntl;
  124. u32 d1vga_control;
  125. u32 d2vga_control;
  126. u32 vga_render_control;
  127. u32 rom_cntl;
  128. bool r;
  129. bus_cntl = RREG32(R600_BUS_CNTL);
  130. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  131. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  132. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  133. rom_cntl = RREG32(R600_ROM_CNTL);
  134. /* enable the rom */
  135. WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
  136. /* Disable VGA mode */
  137. WREG32(AVIVO_D1VGA_CONTROL,
  138. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  139. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  140. WREG32(AVIVO_D2VGA_CONTROL,
  141. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  142. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  143. WREG32(AVIVO_VGA_RENDER_CONTROL,
  144. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  145. WREG32(R600_ROM_CNTL, rom_cntl | R600_SCK_OVERWRITE);
  146. r = radeon_read_bios(rdev);
  147. /* restore regs */
  148. WREG32(R600_BUS_CNTL, bus_cntl);
  149. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  150. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  151. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  152. WREG32(R600_ROM_CNTL, rom_cntl);
  153. return r;
  154. }
  155. static bool r700_read_disabled_bios(struct radeon_device *rdev)
  156. {
  157. uint32_t viph_control;
  158. uint32_t bus_cntl;
  159. uint32_t d1vga_control;
  160. uint32_t d2vga_control;
  161. uint32_t vga_render_control;
  162. uint32_t rom_cntl;
  163. uint32_t cg_spll_func_cntl = 0;
  164. uint32_t cg_spll_status;
  165. bool r;
  166. viph_control = RREG32(RADEON_VIPH_CONTROL);
  167. bus_cntl = RREG32(R600_BUS_CNTL);
  168. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  169. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  170. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  171. rom_cntl = RREG32(R600_ROM_CNTL);
  172. /* disable VIP */
  173. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  174. /* enable the rom */
  175. WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
  176. /* Disable VGA mode */
  177. WREG32(AVIVO_D1VGA_CONTROL,
  178. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  179. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  180. WREG32(AVIVO_D2VGA_CONTROL,
  181. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  182. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  183. WREG32(AVIVO_VGA_RENDER_CONTROL,
  184. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  185. if (rdev->family == CHIP_RV730) {
  186. cg_spll_func_cntl = RREG32(R600_CG_SPLL_FUNC_CNTL);
  187. /* enable bypass mode */
  188. WREG32(R600_CG_SPLL_FUNC_CNTL, (cg_spll_func_cntl |
  189. R600_SPLL_BYPASS_EN));
  190. /* wait for SPLL_CHG_STATUS to change to 1 */
  191. cg_spll_status = 0;
  192. while (!(cg_spll_status & R600_SPLL_CHG_STATUS))
  193. cg_spll_status = RREG32(R600_CG_SPLL_STATUS);
  194. WREG32(R600_ROM_CNTL, (rom_cntl & ~R600_SCK_OVERWRITE));
  195. } else
  196. WREG32(R600_ROM_CNTL, (rom_cntl | R600_SCK_OVERWRITE));
  197. r = radeon_read_bios(rdev);
  198. /* restore regs */
  199. if (rdev->family == CHIP_RV730) {
  200. WREG32(R600_CG_SPLL_FUNC_CNTL, cg_spll_func_cntl);
  201. /* wait for SPLL_CHG_STATUS to change to 1 */
  202. cg_spll_status = 0;
  203. while (!(cg_spll_status & R600_SPLL_CHG_STATUS))
  204. cg_spll_status = RREG32(R600_CG_SPLL_STATUS);
  205. }
  206. WREG32(RADEON_VIPH_CONTROL, viph_control);
  207. WREG32(R600_BUS_CNTL, bus_cntl);
  208. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  209. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  210. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  211. WREG32(R600_ROM_CNTL, rom_cntl);
  212. return r;
  213. }
  214. static bool r600_read_disabled_bios(struct radeon_device *rdev)
  215. {
  216. uint32_t viph_control;
  217. uint32_t bus_cntl;
  218. uint32_t d1vga_control;
  219. uint32_t d2vga_control;
  220. uint32_t vga_render_control;
  221. uint32_t rom_cntl;
  222. uint32_t general_pwrmgt;
  223. uint32_t low_vid_lower_gpio_cntl;
  224. uint32_t medium_vid_lower_gpio_cntl;
  225. uint32_t high_vid_lower_gpio_cntl;
  226. uint32_t ctxsw_vid_lower_gpio_cntl;
  227. uint32_t lower_gpio_enable;
  228. bool r;
  229. viph_control = RREG32(RADEON_VIPH_CONTROL);
  230. bus_cntl = RREG32(R600_BUS_CNTL);
  231. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  232. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  233. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  234. rom_cntl = RREG32(R600_ROM_CNTL);
  235. general_pwrmgt = RREG32(R600_GENERAL_PWRMGT);
  236. low_vid_lower_gpio_cntl = RREG32(R600_LOW_VID_LOWER_GPIO_CNTL);
  237. medium_vid_lower_gpio_cntl = RREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL);
  238. high_vid_lower_gpio_cntl = RREG32(R600_HIGH_VID_LOWER_GPIO_CNTL);
  239. ctxsw_vid_lower_gpio_cntl = RREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL);
  240. lower_gpio_enable = RREG32(R600_LOWER_GPIO_ENABLE);
  241. /* disable VIP */
  242. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  243. /* enable the rom */
  244. WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
  245. /* Disable VGA mode */
  246. WREG32(AVIVO_D1VGA_CONTROL,
  247. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  248. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  249. WREG32(AVIVO_D2VGA_CONTROL,
  250. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  251. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  252. WREG32(AVIVO_VGA_RENDER_CONTROL,
  253. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  254. WREG32(R600_ROM_CNTL,
  255. ((rom_cntl & ~R600_SCK_PRESCALE_CRYSTAL_CLK_MASK) |
  256. (1 << R600_SCK_PRESCALE_CRYSTAL_CLK_SHIFT) |
  257. R600_SCK_OVERWRITE));
  258. WREG32(R600_GENERAL_PWRMGT, (general_pwrmgt & ~R600_OPEN_DRAIN_PADS));
  259. WREG32(R600_LOW_VID_LOWER_GPIO_CNTL,
  260. (low_vid_lower_gpio_cntl & ~0x400));
  261. WREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL,
  262. (medium_vid_lower_gpio_cntl & ~0x400));
  263. WREG32(R600_HIGH_VID_LOWER_GPIO_CNTL,
  264. (high_vid_lower_gpio_cntl & ~0x400));
  265. WREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL,
  266. (ctxsw_vid_lower_gpio_cntl & ~0x400));
  267. WREG32(R600_LOWER_GPIO_ENABLE, (lower_gpio_enable | 0x400));
  268. r = radeon_read_bios(rdev);
  269. /* restore regs */
  270. WREG32(RADEON_VIPH_CONTROL, viph_control);
  271. WREG32(R600_BUS_CNTL, bus_cntl);
  272. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  273. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  274. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  275. WREG32(R600_ROM_CNTL, rom_cntl);
  276. WREG32(R600_GENERAL_PWRMGT, general_pwrmgt);
  277. WREG32(R600_LOW_VID_LOWER_GPIO_CNTL, low_vid_lower_gpio_cntl);
  278. WREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL, medium_vid_lower_gpio_cntl);
  279. WREG32(R600_HIGH_VID_LOWER_GPIO_CNTL, high_vid_lower_gpio_cntl);
  280. WREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL, ctxsw_vid_lower_gpio_cntl);
  281. WREG32(R600_LOWER_GPIO_ENABLE, lower_gpio_enable);
  282. return r;
  283. }
  284. static bool avivo_read_disabled_bios(struct radeon_device *rdev)
  285. {
  286. uint32_t seprom_cntl1;
  287. uint32_t viph_control;
  288. uint32_t bus_cntl;
  289. uint32_t d1vga_control;
  290. uint32_t d2vga_control;
  291. uint32_t vga_render_control;
  292. uint32_t gpiopad_a;
  293. uint32_t gpiopad_en;
  294. uint32_t gpiopad_mask;
  295. bool r;
  296. seprom_cntl1 = RREG32(RADEON_SEPROM_CNTL1);
  297. viph_control = RREG32(RADEON_VIPH_CONTROL);
  298. bus_cntl = RREG32(RV370_BUS_CNTL);
  299. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  300. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  301. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  302. gpiopad_a = RREG32(RADEON_GPIOPAD_A);
  303. gpiopad_en = RREG32(RADEON_GPIOPAD_EN);
  304. gpiopad_mask = RREG32(RADEON_GPIOPAD_MASK);
  305. WREG32(RADEON_SEPROM_CNTL1,
  306. ((seprom_cntl1 & ~RADEON_SCK_PRESCALE_MASK) |
  307. (0xc << RADEON_SCK_PRESCALE_SHIFT)));
  308. WREG32(RADEON_GPIOPAD_A, 0);
  309. WREG32(RADEON_GPIOPAD_EN, 0);
  310. WREG32(RADEON_GPIOPAD_MASK, 0);
  311. /* disable VIP */
  312. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  313. /* enable the rom */
  314. WREG32(RV370_BUS_CNTL, (bus_cntl & ~RV370_BUS_BIOS_DIS_ROM));
  315. /* Disable VGA mode */
  316. WREG32(AVIVO_D1VGA_CONTROL,
  317. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  318. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  319. WREG32(AVIVO_D2VGA_CONTROL,
  320. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  321. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  322. WREG32(AVIVO_VGA_RENDER_CONTROL,
  323. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  324. r = radeon_read_bios(rdev);
  325. /* restore regs */
  326. WREG32(RADEON_SEPROM_CNTL1, seprom_cntl1);
  327. WREG32(RADEON_VIPH_CONTROL, viph_control);
  328. WREG32(RV370_BUS_CNTL, bus_cntl);
  329. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  330. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  331. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  332. WREG32(RADEON_GPIOPAD_A, gpiopad_a);
  333. WREG32(RADEON_GPIOPAD_EN, gpiopad_en);
  334. WREG32(RADEON_GPIOPAD_MASK, gpiopad_mask);
  335. return r;
  336. }
  337. static bool legacy_read_disabled_bios(struct radeon_device *rdev)
  338. {
  339. uint32_t seprom_cntl1;
  340. uint32_t viph_control;
  341. uint32_t bus_cntl;
  342. uint32_t crtc_gen_cntl;
  343. uint32_t crtc2_gen_cntl;
  344. uint32_t crtc_ext_cntl;
  345. uint32_t fp2_gen_cntl;
  346. bool r;
  347. seprom_cntl1 = RREG32(RADEON_SEPROM_CNTL1);
  348. viph_control = RREG32(RADEON_VIPH_CONTROL);
  349. if (rdev->flags & RADEON_IS_PCIE)
  350. bus_cntl = RREG32(RV370_BUS_CNTL);
  351. else
  352. bus_cntl = RREG32(RADEON_BUS_CNTL);
  353. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  354. crtc2_gen_cntl = 0;
  355. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  356. fp2_gen_cntl = 0;
  357. if (rdev->ddev->pci_device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  358. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  359. }
  360. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  361. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  362. }
  363. WREG32(RADEON_SEPROM_CNTL1,
  364. ((seprom_cntl1 & ~RADEON_SCK_PRESCALE_MASK) |
  365. (0xc << RADEON_SCK_PRESCALE_SHIFT)));
  366. /* disable VIP */
  367. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  368. /* enable the rom */
  369. if (rdev->flags & RADEON_IS_PCIE)
  370. WREG32(RV370_BUS_CNTL, (bus_cntl & ~RV370_BUS_BIOS_DIS_ROM));
  371. else
  372. WREG32(RADEON_BUS_CNTL, (bus_cntl & ~RADEON_BUS_BIOS_DIS_ROM));
  373. /* Turn off mem requests and CRTC for both controllers */
  374. WREG32(RADEON_CRTC_GEN_CNTL,
  375. ((crtc_gen_cntl & ~RADEON_CRTC_EN) |
  376. (RADEON_CRTC_DISP_REQ_EN_B |
  377. RADEON_CRTC_EXT_DISP_EN)));
  378. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  379. WREG32(RADEON_CRTC2_GEN_CNTL,
  380. ((crtc2_gen_cntl & ~RADEON_CRTC2_EN) |
  381. RADEON_CRTC2_DISP_REQ_EN_B));
  382. }
  383. /* Turn off CRTC */
  384. WREG32(RADEON_CRTC_EXT_CNTL,
  385. ((crtc_ext_cntl & ~RADEON_CRTC_CRT_ON) |
  386. (RADEON_CRTC_SYNC_TRISTAT |
  387. RADEON_CRTC_DISPLAY_DIS)));
  388. if (rdev->ddev->pci_device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  389. WREG32(RADEON_FP2_GEN_CNTL, (fp2_gen_cntl & ~RADEON_FP2_ON));
  390. }
  391. r = radeon_read_bios(rdev);
  392. /* restore regs */
  393. WREG32(RADEON_SEPROM_CNTL1, seprom_cntl1);
  394. WREG32(RADEON_VIPH_CONTROL, viph_control);
  395. if (rdev->flags & RADEON_IS_PCIE)
  396. WREG32(RV370_BUS_CNTL, bus_cntl);
  397. else
  398. WREG32(RADEON_BUS_CNTL, bus_cntl);
  399. WREG32(RADEON_CRTC_GEN_CNTL, crtc_gen_cntl);
  400. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  401. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  402. }
  403. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  404. if (rdev->ddev->pci_device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  405. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  406. }
  407. return r;
  408. }
  409. static bool radeon_read_disabled_bios(struct radeon_device *rdev)
  410. {
  411. if (rdev->flags & RADEON_IS_IGP)
  412. return igp_read_bios_from_vram(rdev);
  413. else if (rdev->family >= CHIP_BARTS)
  414. return ni_read_disabled_bios(rdev);
  415. else if (rdev->family >= CHIP_RV770)
  416. return r700_read_disabled_bios(rdev);
  417. else if (rdev->family >= CHIP_R600)
  418. return r600_read_disabled_bios(rdev);
  419. else if (rdev->family >= CHIP_RS600)
  420. return avivo_read_disabled_bios(rdev);
  421. else
  422. return legacy_read_disabled_bios(rdev);
  423. }
  424. #ifdef CONFIG_ACPI
  425. static bool radeon_acpi_vfct_bios(struct radeon_device *rdev)
  426. {
  427. bool ret = false;
  428. struct acpi_table_header *hdr;
  429. acpi_size tbl_size;
  430. UEFI_ACPI_VFCT *vfct;
  431. GOP_VBIOS_CONTENT *vbios;
  432. VFCT_IMAGE_HEADER *vhdr;
  433. if (!ACPI_SUCCESS(acpi_get_table_with_size("VFCT", 1, &hdr, &tbl_size)))
  434. return false;
  435. if (tbl_size < sizeof(UEFI_ACPI_VFCT)) {
  436. DRM_ERROR("ACPI VFCT table present but broken (too short #1)\n");
  437. goto out_unmap;
  438. }
  439. vfct = (UEFI_ACPI_VFCT *)hdr;
  440. if (vfct->VBIOSImageOffset + sizeof(VFCT_IMAGE_HEADER) > tbl_size) {
  441. DRM_ERROR("ACPI VFCT table present but broken (too short #2)\n");
  442. goto out_unmap;
  443. }
  444. vbios = (GOP_VBIOS_CONTENT *)((char *)hdr + vfct->VBIOSImageOffset);
  445. vhdr = &vbios->VbiosHeader;
  446. DRM_INFO("ACPI VFCT contains a BIOS for %02x:%02x.%d %04x:%04x, size %d\n",
  447. vhdr->PCIBus, vhdr->PCIDevice, vhdr->PCIFunction,
  448. vhdr->VendorID, vhdr->DeviceID, vhdr->ImageLength);
  449. if (vhdr->PCIBus != rdev->pdev->bus->number ||
  450. vhdr->PCIDevice != PCI_SLOT(rdev->pdev->devfn) ||
  451. vhdr->PCIFunction != PCI_FUNC(rdev->pdev->devfn) ||
  452. vhdr->VendorID != rdev->pdev->vendor ||
  453. vhdr->DeviceID != rdev->pdev->device) {
  454. DRM_INFO("ACPI VFCT table is not for this card\n");
  455. goto out_unmap;
  456. };
  457. if (vfct->VBIOSImageOffset + sizeof(VFCT_IMAGE_HEADER) + vhdr->ImageLength > tbl_size) {
  458. DRM_ERROR("ACPI VFCT image truncated\n");
  459. goto out_unmap;
  460. }
  461. rdev->bios = kmemdup(&vbios->VbiosContent, vhdr->ImageLength, GFP_KERNEL);
  462. ret = !!rdev->bios;
  463. out_unmap:
  464. return ret;
  465. }
  466. #else
  467. static inline bool radeon_acpi_vfct_bios(struct radeon_device *rdev)
  468. {
  469. return false;
  470. }
  471. #endif
  472. bool radeon_get_bios(struct radeon_device *rdev)
  473. {
  474. bool r;
  475. uint16_t tmp;
  476. r = radeon_atrm_get_bios(rdev);
  477. if (r == false)
  478. r = radeon_acpi_vfct_bios(rdev);
  479. if (r == false)
  480. r = igp_read_bios_from_vram(rdev);
  481. if (r == false)
  482. r = radeon_read_bios(rdev);
  483. if (r == false) {
  484. r = radeon_read_disabled_bios(rdev);
  485. }
  486. if (r == false || rdev->bios == NULL) {
  487. DRM_ERROR("Unable to locate a BIOS ROM\n");
  488. rdev->bios = NULL;
  489. return false;
  490. }
  491. if (rdev->bios[0] != 0x55 || rdev->bios[1] != 0xaa) {
  492. printk("BIOS signature incorrect %x %x\n", rdev->bios[0], rdev->bios[1]);
  493. goto free_bios;
  494. }
  495. tmp = RBIOS16(0x18);
  496. if (RBIOS8(tmp + 0x14) != 0x0) {
  497. DRM_INFO("Not an x86 BIOS ROM, not using.\n");
  498. goto free_bios;
  499. }
  500. rdev->bios_header_start = RBIOS16(0x48);
  501. if (!rdev->bios_header_start) {
  502. goto free_bios;
  503. }
  504. tmp = rdev->bios_header_start + 4;
  505. if (!memcmp(rdev->bios + tmp, "ATOM", 4) ||
  506. !memcmp(rdev->bios + tmp, "MOTA", 4)) {
  507. rdev->is_atom_bios = true;
  508. } else {
  509. rdev->is_atom_bios = false;
  510. }
  511. DRM_DEBUG("%sBIOS detected\n", rdev->is_atom_bios ? "ATOM" : "COM");
  512. return true;
  513. free_bios:
  514. kfree(rdev->bios);
  515. rdev->bios = NULL;
  516. return false;
  517. }