cputable.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024
  1. /*
  2. * arch/ppc/kernel/cputable.c
  3. *
  4. * Copyright (C) 2001 Ben. Herrenschmidt (benh@kernel.crashing.org)
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/config.h>
  12. #include <linux/string.h>
  13. #include <linux/sched.h>
  14. #include <linux/threads.h>
  15. #include <linux/init.h>
  16. #include <asm/cputable.h>
  17. struct cpu_spec* cur_cpu_spec[NR_CPUS];
  18. extern void __setup_cpu_601(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  19. extern void __setup_cpu_603(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  20. extern void __setup_cpu_604(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  21. extern void __setup_cpu_750(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  22. extern void __setup_cpu_750cx(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  23. extern void __setup_cpu_750fx(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  24. extern void __setup_cpu_7400(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  25. extern void __setup_cpu_7410(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  26. extern void __setup_cpu_745x(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  27. extern void __setup_cpu_power3(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  28. extern void __setup_cpu_power4(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  29. extern void __setup_cpu_ppc970(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  30. extern void __setup_cpu_generic(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  31. #define CLASSIC_PPC (!defined(CONFIG_8xx) && !defined(CONFIG_4xx) && \
  32. !defined(CONFIG_POWER3) && !defined(CONFIG_POWER4) && \
  33. !defined(CONFIG_BOOKE))
  34. /* This table only contains "desktop" CPUs, it need to be filled with embedded
  35. * ones as well...
  36. */
  37. #define COMMON_PPC (PPC_FEATURE_32 | PPC_FEATURE_HAS_FPU | \
  38. PPC_FEATURE_HAS_MMU)
  39. /* We only set the altivec features if the kernel was compiled with altivec
  40. * support
  41. */
  42. #ifdef CONFIG_ALTIVEC
  43. #define CPU_FTR_ALTIVEC_COMP CPU_FTR_ALTIVEC
  44. #define PPC_FEATURE_ALTIVEC_COMP PPC_FEATURE_HAS_ALTIVEC
  45. #else
  46. #define CPU_FTR_ALTIVEC_COMP 0
  47. #define PPC_FEATURE_ALTIVEC_COMP 0
  48. #endif
  49. /* We only set the spe features if the kernel was compiled with
  50. * spe support
  51. */
  52. #ifdef CONFIG_SPE
  53. #define PPC_FEATURE_SPE_COMP PPC_FEATURE_HAS_SPE
  54. #else
  55. #define PPC_FEATURE_SPE_COMP 0
  56. #endif
  57. /* We need to mark all pages as being coherent if we're SMP or we
  58. * have a 74[45]x and an MPC107 host bridge.
  59. */
  60. #if defined(CONFIG_SMP) || defined(CONFIG_MPC10X_BRIDGE)
  61. #define CPU_FTR_COMMON CPU_FTR_NEED_COHERENT
  62. #else
  63. #define CPU_FTR_COMMON 0
  64. #endif
  65. /* The powersave features NAP & DOZE seems to confuse BDI when
  66. debugging. So if a BDI is used, disable theses
  67. */
  68. #ifndef CONFIG_BDI_SWITCH
  69. #define CPU_FTR_MAYBE_CAN_DOZE CPU_FTR_CAN_DOZE
  70. #define CPU_FTR_MAYBE_CAN_NAP CPU_FTR_CAN_NAP
  71. #else
  72. #define CPU_FTR_MAYBE_CAN_DOZE 0
  73. #define CPU_FTR_MAYBE_CAN_NAP 0
  74. #endif
  75. struct cpu_spec cpu_specs[] = {
  76. #if CLASSIC_PPC
  77. { /* 601 */
  78. .pvr_mask = 0xffff0000,
  79. .pvr_value = 0x00010000,
  80. .cpu_name = "601",
  81. .cpu_features = CPU_FTR_COMMON | CPU_FTR_601 |
  82. CPU_FTR_HPTE_TABLE,
  83. .cpu_user_features = COMMON_PPC | PPC_FEATURE_601_INSTR |
  84. PPC_FEATURE_UNIFIED_CACHE,
  85. .icache_bsize = 32,
  86. .dcache_bsize = 32,
  87. .cpu_setup = __setup_cpu_601
  88. },
  89. { /* 603 */
  90. .pvr_mask = 0xffff0000,
  91. .pvr_value = 0x00030000,
  92. .cpu_name = "603",
  93. .cpu_features = CPU_FTR_COMMON |
  94. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  95. CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP,
  96. .cpu_user_features = COMMON_PPC,
  97. .icache_bsize = 32,
  98. .dcache_bsize = 32,
  99. .cpu_setup = __setup_cpu_603
  100. },
  101. { /* 603e */
  102. .pvr_mask = 0xffff0000,
  103. .pvr_value = 0x00060000,
  104. .cpu_name = "603e",
  105. .cpu_features = CPU_FTR_COMMON |
  106. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  107. CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP,
  108. .cpu_user_features = COMMON_PPC,
  109. .icache_bsize = 32,
  110. .dcache_bsize = 32,
  111. .cpu_setup = __setup_cpu_603
  112. },
  113. { /* 603ev */
  114. .pvr_mask = 0xffff0000,
  115. .pvr_value = 0x00070000,
  116. .cpu_name = "603ev",
  117. .cpu_features = CPU_FTR_COMMON |
  118. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  119. CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP,
  120. .cpu_user_features = COMMON_PPC,
  121. .icache_bsize = 32,
  122. .dcache_bsize = 32,
  123. .cpu_setup = __setup_cpu_603
  124. },
  125. { /* 604 */
  126. .pvr_mask = 0xffff0000,
  127. .pvr_value = 0x00040000,
  128. .cpu_name = "604",
  129. .cpu_features = CPU_FTR_COMMON |
  130. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  131. CPU_FTR_604_PERF_MON | CPU_FTR_HPTE_TABLE,
  132. .cpu_user_features = COMMON_PPC,
  133. .icache_bsize = 32,
  134. .dcache_bsize = 32,
  135. .num_pmcs = 2,
  136. .cpu_setup = __setup_cpu_604
  137. },
  138. { /* 604e */
  139. .pvr_mask = 0xfffff000,
  140. .pvr_value = 0x00090000,
  141. .cpu_name = "604e",
  142. .cpu_features = CPU_FTR_COMMON |
  143. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  144. CPU_FTR_604_PERF_MON | CPU_FTR_HPTE_TABLE,
  145. .cpu_user_features = COMMON_PPC,
  146. .icache_bsize = 32,
  147. .dcache_bsize = 32,
  148. .num_pmcs = 4,
  149. .cpu_setup = __setup_cpu_604
  150. },
  151. { /* 604r */
  152. .pvr_mask = 0xffff0000,
  153. .pvr_value = 0x00090000,
  154. .cpu_name = "604r",
  155. .cpu_features = CPU_FTR_COMMON |
  156. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  157. CPU_FTR_604_PERF_MON | CPU_FTR_HPTE_TABLE,
  158. .cpu_user_features = COMMON_PPC,
  159. .icache_bsize = 32,
  160. .dcache_bsize = 32,
  161. .num_pmcs = 4,
  162. .cpu_setup = __setup_cpu_604
  163. },
  164. { /* 604ev */
  165. .pvr_mask = 0xffff0000,
  166. .pvr_value = 0x000a0000,
  167. .cpu_name = "604ev",
  168. .cpu_features = CPU_FTR_COMMON |
  169. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  170. CPU_FTR_604_PERF_MON | CPU_FTR_HPTE_TABLE,
  171. .cpu_user_features = COMMON_PPC,
  172. .icache_bsize = 32,
  173. .dcache_bsize = 32,
  174. .num_pmcs = 4,
  175. .cpu_setup = __setup_cpu_604
  176. },
  177. { /* 740/750 (0x4202, don't support TAU ?) */
  178. .pvr_mask = 0xffffffff,
  179. .pvr_value = 0x00084202,
  180. .cpu_name = "740/750",
  181. .cpu_features = CPU_FTR_COMMON |
  182. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  183. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_HPTE_TABLE |
  184. CPU_FTR_MAYBE_CAN_NAP,
  185. .cpu_user_features = COMMON_PPC,
  186. .icache_bsize = 32,
  187. .dcache_bsize = 32,
  188. .num_pmcs = 4,
  189. .cpu_setup = __setup_cpu_750
  190. },
  191. { /* 750CX (80100 and 8010x?) */
  192. .pvr_mask = 0xfffffff0,
  193. .pvr_value = 0x00080100,
  194. .cpu_name = "750CX",
  195. .cpu_features = CPU_FTR_COMMON |
  196. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  197. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  198. CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP,
  199. .cpu_user_features = COMMON_PPC,
  200. .icache_bsize = 32,
  201. .dcache_bsize = 32,
  202. .num_pmcs = 4,
  203. .cpu_setup = __setup_cpu_750cx
  204. },
  205. { /* 750CX (82201 and 82202) */
  206. .pvr_mask = 0xfffffff0,
  207. .pvr_value = 0x00082200,
  208. .cpu_name = "750CX",
  209. .cpu_features = CPU_FTR_COMMON |
  210. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  211. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  212. CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP,
  213. .cpu_user_features = COMMON_PPC,
  214. .icache_bsize = 32,
  215. .dcache_bsize = 32,
  216. .num_pmcs = 4,
  217. .cpu_setup = __setup_cpu_750cx
  218. },
  219. { /* 750CXe (82214) */
  220. .pvr_mask = 0xfffffff0,
  221. .pvr_value = 0x00082210,
  222. .cpu_name = "750CXe",
  223. .cpu_features = CPU_FTR_COMMON |
  224. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  225. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  226. CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP,
  227. .cpu_user_features = COMMON_PPC,
  228. .icache_bsize = 32,
  229. .dcache_bsize = 32,
  230. .num_pmcs = 4,
  231. .cpu_setup = __setup_cpu_750cx
  232. },
  233. { /* 750CXe "Gekko" (83214) */
  234. .pvr_mask = 0xffffffff,
  235. .pvr_value = 0x00083214,
  236. .cpu_name = "750CXe",
  237. .cpu_features = CPU_FTR_COMMON |
  238. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  239. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  240. CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP,
  241. .cpu_user_features = COMMON_PPC,
  242. .icache_bsize = 32,
  243. .dcache_bsize = 32,
  244. .num_pmcs = 4,
  245. .cpu_setup = __setup_cpu_750cx
  246. },
  247. { /* 745/755 */
  248. .pvr_mask = 0xfffff000,
  249. .pvr_value = 0x00083000,
  250. .cpu_name = "745/755",
  251. .cpu_features = CPU_FTR_COMMON |
  252. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  253. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  254. CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP,
  255. .cpu_user_features = COMMON_PPC,
  256. .icache_bsize = 32,
  257. .dcache_bsize = 32,
  258. .num_pmcs = 4,
  259. .cpu_setup = __setup_cpu_750
  260. },
  261. { /* 750FX rev 1.x */
  262. .pvr_mask = 0xffffff00,
  263. .pvr_value = 0x70000100,
  264. .cpu_name = "750FX",
  265. .cpu_features = CPU_FTR_COMMON |
  266. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  267. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  268. CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP |
  269. CPU_FTR_DUAL_PLL_750FX | CPU_FTR_NO_DPM,
  270. .cpu_user_features = COMMON_PPC,
  271. .icache_bsize = 32,
  272. .dcache_bsize = 32,
  273. .num_pmcs = 4,
  274. .cpu_setup = __setup_cpu_750
  275. },
  276. { /* 750FX rev 2.0 must disable HID0[DPM] */
  277. .pvr_mask = 0xffffffff,
  278. .pvr_value = 0x70000200,
  279. .cpu_name = "750FX",
  280. .cpu_features = CPU_FTR_COMMON |
  281. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  282. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  283. CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP |
  284. CPU_FTR_NO_DPM,
  285. .cpu_user_features = COMMON_PPC,
  286. .icache_bsize = 32,
  287. .dcache_bsize = 32,
  288. .num_pmcs = 4,
  289. .cpu_setup = __setup_cpu_750
  290. },
  291. { /* 750FX (All revs except 2.0) */
  292. .pvr_mask = 0xffff0000,
  293. .pvr_value = 0x70000000,
  294. .cpu_name = "750FX",
  295. .cpu_features = CPU_FTR_COMMON |
  296. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  297. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  298. CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP |
  299. CPU_FTR_DUAL_PLL_750FX | CPU_FTR_HAS_HIGH_BATS,
  300. .cpu_user_features = COMMON_PPC,
  301. .icache_bsize = 32,
  302. .dcache_bsize = 32,
  303. .num_pmcs = 4,
  304. .cpu_setup = __setup_cpu_750fx
  305. },
  306. { /* 750GX */
  307. .pvr_mask = 0xffff0000,
  308. .pvr_value = 0x70020000,
  309. .cpu_name = "750GX",
  310. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  311. CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB |
  312. CPU_FTR_L2CR | CPU_FTR_TAU | CPU_FTR_HPTE_TABLE |
  313. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_DUAL_PLL_750FX |
  314. CPU_FTR_HAS_HIGH_BATS,
  315. .cpu_user_features = COMMON_PPC,
  316. .icache_bsize = 32,
  317. .dcache_bsize = 32,
  318. .num_pmcs = 4,
  319. .cpu_setup = __setup_cpu_750fx
  320. },
  321. { /* 740/750 (L2CR bit need fixup for 740) */
  322. .pvr_mask = 0xffff0000,
  323. .pvr_value = 0x00080000,
  324. .cpu_name = "740/750",
  325. .cpu_features = CPU_FTR_COMMON |
  326. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  327. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  328. CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP,
  329. .cpu_user_features = COMMON_PPC,
  330. .icache_bsize = 32,
  331. .dcache_bsize = 32,
  332. .num_pmcs = 4,
  333. .cpu_setup = __setup_cpu_750
  334. },
  335. { /* 7400 rev 1.1 ? (no TAU) */
  336. .pvr_mask = 0xffffffff,
  337. .pvr_value = 0x000c1101,
  338. .cpu_name = "7400 (1.1)",
  339. .cpu_features = CPU_FTR_COMMON |
  340. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  341. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP |
  342. CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP,
  343. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  344. .icache_bsize = 32,
  345. .dcache_bsize = 32,
  346. .num_pmcs = 4,
  347. .cpu_setup = __setup_cpu_7400
  348. },
  349. { /* 7400 */
  350. .pvr_mask = 0xffff0000,
  351. .pvr_value = 0x000c0000,
  352. .cpu_name = "7400",
  353. .cpu_features = CPU_FTR_COMMON |
  354. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  355. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  356. CPU_FTR_ALTIVEC_COMP | CPU_FTR_HPTE_TABLE |
  357. CPU_FTR_MAYBE_CAN_NAP,
  358. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  359. .icache_bsize = 32,
  360. .dcache_bsize = 32,
  361. .num_pmcs = 4,
  362. .cpu_setup = __setup_cpu_7400
  363. },
  364. { /* 7410 */
  365. .pvr_mask = 0xffff0000,
  366. .pvr_value = 0x800c0000,
  367. .cpu_name = "7410",
  368. .cpu_features = CPU_FTR_COMMON |
  369. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  370. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  371. CPU_FTR_ALTIVEC_COMP | CPU_FTR_HPTE_TABLE |
  372. CPU_FTR_MAYBE_CAN_NAP,
  373. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  374. .icache_bsize = 32,
  375. .dcache_bsize = 32,
  376. .num_pmcs = 4,
  377. .cpu_setup = __setup_cpu_7410
  378. },
  379. { /* 7450 2.0 - no doze/nap */
  380. .pvr_mask = 0xffffffff,
  381. .pvr_value = 0x80000200,
  382. .cpu_name = "7450",
  383. .cpu_features = CPU_FTR_COMMON |
  384. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  385. CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR |
  386. CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  387. CPU_FTR_NEED_COHERENT,
  388. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  389. .icache_bsize = 32,
  390. .dcache_bsize = 32,
  391. .num_pmcs = 6,
  392. .cpu_setup = __setup_cpu_745x
  393. },
  394. { /* 7450 2.1 */
  395. .pvr_mask = 0xffffffff,
  396. .pvr_value = 0x80000201,
  397. .cpu_name = "7450",
  398. .cpu_features = CPU_FTR_COMMON |
  399. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  400. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR |
  401. CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR |
  402. CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  403. CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP |
  404. CPU_FTR_NEED_COHERENT,
  405. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  406. .icache_bsize = 32,
  407. .dcache_bsize = 32,
  408. .num_pmcs = 6,
  409. .cpu_setup = __setup_cpu_745x
  410. },
  411. { /* 7450 2.3 and newer */
  412. .pvr_mask = 0xffff0000,
  413. .pvr_value = 0x80000000,
  414. .cpu_name = "7450",
  415. .cpu_features = CPU_FTR_COMMON |
  416. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  417. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR |
  418. CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR |
  419. CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  420. CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_NEED_COHERENT,
  421. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  422. .icache_bsize = 32,
  423. .dcache_bsize = 32,
  424. .num_pmcs = 6,
  425. .cpu_setup = __setup_cpu_745x
  426. },
  427. { /* 7455 rev 1.x */
  428. .pvr_mask = 0xffffff00,
  429. .pvr_value = 0x80010100,
  430. .cpu_name = "7455",
  431. .cpu_features = CPU_FTR_COMMON |
  432. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  433. CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR |
  434. CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  435. CPU_FTR_HAS_HIGH_BATS | CPU_FTR_NEED_COHERENT,
  436. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  437. .icache_bsize = 32,
  438. .dcache_bsize = 32,
  439. .num_pmcs = 6,
  440. .cpu_setup = __setup_cpu_745x
  441. },
  442. { /* 7455 rev 2.0 */
  443. .pvr_mask = 0xffffffff,
  444. .pvr_value = 0x80010200,
  445. .cpu_name = "7455",
  446. .cpu_features = CPU_FTR_COMMON |
  447. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  448. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR |
  449. CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR |
  450. CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  451. CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP |
  452. CPU_FTR_NEED_COHERENT | CPU_FTR_HAS_HIGH_BATS,
  453. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  454. .icache_bsize = 32,
  455. .dcache_bsize = 32,
  456. .num_pmcs = 6,
  457. .cpu_setup = __setup_cpu_745x
  458. },
  459. { /* 7455 others */
  460. .pvr_mask = 0xffff0000,
  461. .pvr_value = 0x80010000,
  462. .cpu_name = "7455",
  463. .cpu_features = CPU_FTR_COMMON |
  464. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  465. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR |
  466. CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR |
  467. CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  468. CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS |
  469. CPU_FTR_NEED_COHERENT,
  470. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  471. .icache_bsize = 32,
  472. .dcache_bsize = 32,
  473. .num_pmcs = 6,
  474. .cpu_setup = __setup_cpu_745x
  475. },
  476. { /* 7447/7457 Rev 1.0 */
  477. .pvr_mask = 0xffffffff,
  478. .pvr_value = 0x80020100,
  479. .cpu_name = "7447/7457",
  480. .cpu_features = CPU_FTR_COMMON |
  481. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  482. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR |
  483. CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR |
  484. CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  485. CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS |
  486. CPU_FTR_NEED_COHERENT | CPU_FTR_NO_BTIC,
  487. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  488. .icache_bsize = 32,
  489. .dcache_bsize = 32,
  490. .num_pmcs = 6,
  491. .cpu_setup = __setup_cpu_745x
  492. },
  493. { /* 7447/7457 Rev 1.1 */
  494. .pvr_mask = 0xffffffff,
  495. .pvr_value = 0x80020101,
  496. .cpu_name = "7447/7457",
  497. .cpu_features = CPU_FTR_COMMON |
  498. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  499. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR |
  500. CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR |
  501. CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  502. CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS |
  503. CPU_FTR_NEED_COHERENT | CPU_FTR_NO_BTIC,
  504. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  505. .icache_bsize = 32,
  506. .dcache_bsize = 32,
  507. .num_pmcs = 6,
  508. .cpu_setup = __setup_cpu_745x
  509. },
  510. { /* 7447/7457 Rev 1.2 and later */
  511. .pvr_mask = 0xffff0000,
  512. .pvr_value = 0x80020000,
  513. .cpu_name = "7447/7457",
  514. .cpu_features = CPU_FTR_COMMON |
  515. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  516. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR |
  517. CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR |
  518. CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  519. CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS |
  520. CPU_FTR_NEED_COHERENT,
  521. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  522. .icache_bsize = 32,
  523. .dcache_bsize = 32,
  524. .num_pmcs = 6,
  525. .cpu_setup = __setup_cpu_745x
  526. },
  527. { /* 7447A */
  528. .pvr_mask = 0xffff0000,
  529. .pvr_value = 0x80030000,
  530. .cpu_name = "7447A",
  531. .cpu_features = CPU_FTR_COMMON |
  532. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  533. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR |
  534. CPU_FTR_ALTIVEC_COMP | CPU_FTR_HPTE_TABLE |
  535. CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR |
  536. CPU_FTR_HAS_HIGH_BATS | CPU_FTR_NEED_COHERENT,
  537. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  538. .icache_bsize = 32,
  539. .dcache_bsize = 32,
  540. .num_pmcs = 6,
  541. .cpu_setup = __setup_cpu_745x
  542. },
  543. { /* 82xx (8240, 8245, 8260 are all 603e cores) */
  544. .pvr_mask = 0x7fff0000,
  545. .pvr_value = 0x00810000,
  546. .cpu_name = "82xx",
  547. .cpu_features = CPU_FTR_COMMON |
  548. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  549. CPU_FTR_USE_TB,
  550. .cpu_user_features = COMMON_PPC,
  551. .icache_bsize = 32,
  552. .dcache_bsize = 32,
  553. .cpu_setup = __setup_cpu_603
  554. },
  555. { /* All G2_LE (603e core, plus some) have the same pvr */
  556. .pvr_mask = 0x7fff0000,
  557. .pvr_value = 0x00820000,
  558. .cpu_name = "G2_LE",
  559. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  560. CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB |
  561. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_HAS_HIGH_BATS,
  562. .cpu_user_features = COMMON_PPC,
  563. .icache_bsize = 32,
  564. .dcache_bsize = 32,
  565. .cpu_setup = __setup_cpu_603
  566. },
  567. { /* e300 (a 603e core, plus some) on 83xx */
  568. .pvr_mask = 0x7fff0000,
  569. .pvr_value = 0x00830000,
  570. .cpu_name = "e300",
  571. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  572. CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB |
  573. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_HAS_HIGH_BATS,
  574. .cpu_user_features = COMMON_PPC,
  575. .icache_bsize = 32,
  576. .dcache_bsize = 32,
  577. .cpu_setup = __setup_cpu_603
  578. },
  579. { /* default match, we assume split I/D cache & TB (non-601)... */
  580. .pvr_mask = 0x00000000,
  581. .pvr_value = 0x00000000,
  582. .cpu_name = "(generic PPC)",
  583. .cpu_features = CPU_FTR_COMMON |
  584. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  585. CPU_FTR_HPTE_TABLE,
  586. .cpu_user_features = COMMON_PPC,
  587. .icache_bsize = 32,
  588. .dcache_bsize = 32,
  589. .cpu_setup = __setup_cpu_generic
  590. },
  591. #endif /* CLASSIC_PPC */
  592. #ifdef CONFIG_PPC64BRIDGE
  593. { /* Power3 */
  594. .pvr_mask = 0xffff0000,
  595. .pvr_value = 0x00400000,
  596. .cpu_name = "Power3 (630)",
  597. .cpu_features = CPU_FTR_COMMON |
  598. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  599. CPU_FTR_HPTE_TABLE,
  600. .cpu_user_features = COMMON_PPC | PPC_FEATURE_64,
  601. .icache_bsize = 128,
  602. .dcache_bsize = 128,
  603. .num_pmcs = 8,
  604. .cpu_setup = __setup_cpu_power3
  605. },
  606. { /* Power3+ */
  607. .pvr_mask = 0xffff0000,
  608. .pvr_value = 0x00410000,
  609. .cpu_name = "Power3 (630+)",
  610. .cpu_features = CPU_FTR_COMMON |
  611. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  612. CPU_FTR_HPTE_TABLE,
  613. .cpu_user_features = COMMON_PPC | PPC_FEATURE_64,
  614. .icache_bsize = 128,
  615. .dcache_bsize = 128,
  616. .num_pmcs = 8,
  617. .cpu_setup = __setup_cpu_power3
  618. },
  619. { /* I-star */
  620. .pvr_mask = 0xffff0000,
  621. .pvr_value = 0x00360000,
  622. .cpu_name = "I-star",
  623. .cpu_features = CPU_FTR_COMMON |
  624. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  625. CPU_FTR_HPTE_TABLE,
  626. .cpu_user_features = COMMON_PPC | PPC_FEATURE_64,
  627. .icache_bsize = 128,
  628. .dcache_bsize = 128,
  629. .num_pmcs = 8,
  630. .cpu_setup = __setup_cpu_power3
  631. },
  632. { /* S-star */
  633. .pvr_mask = 0xffff0000,
  634. .pvr_value = 0x00370000,
  635. .cpu_name = "S-star",
  636. .cpu_features = CPU_FTR_COMMON |
  637. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  638. CPU_FTR_HPTE_TABLE,
  639. .cpu_user_features = COMMON_PPC | PPC_FEATURE_64,
  640. .icache_bsize = 128,
  641. .dcache_bsize = 128,
  642. .num_pmcs = 8,
  643. .cpu_setup = __setup_cpu_power3
  644. },
  645. #endif /* CONFIG_PPC64BRIDGE */
  646. #ifdef CONFIG_POWER4
  647. { /* Power4 */
  648. .pvr_mask = 0xffff0000,
  649. .pvr_value = 0x00350000,
  650. .cpu_name = "Power4",
  651. .cpu_features = CPU_FTR_COMMON |
  652. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  653. CPU_FTR_HPTE_TABLE,
  654. .cpu_user_features = COMMON_PPC | PPC_FEATURE_64,
  655. .icache_bsize = 128,
  656. .dcache_bsize = 128,
  657. .num_pmcs = 8,
  658. .cpu_setup = __setup_cpu_power4
  659. },
  660. { /* PPC970 */
  661. .pvr_mask = 0xffff0000,
  662. .pvr_value = 0x00390000,
  663. .cpu_name = "PPC970",
  664. .cpu_features = CPU_FTR_COMMON |
  665. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  666. CPU_FTR_HPTE_TABLE |
  667. CPU_FTR_ALTIVEC_COMP | CPU_FTR_MAYBE_CAN_NAP,
  668. .cpu_user_features = COMMON_PPC | PPC_FEATURE_64 |
  669. PPC_FEATURE_ALTIVEC_COMP,
  670. .icache_bsize = 128,
  671. .dcache_bsize = 128,
  672. .num_pmcs = 8,
  673. .cpu_setup = __setup_cpu_ppc970
  674. },
  675. { /* PPC970FX */
  676. .pvr_mask = 0xffff0000,
  677. .pvr_value = 0x003c0000,
  678. .cpu_name = "PPC970FX",
  679. .cpu_features = CPU_FTR_COMMON |
  680. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  681. CPU_FTR_HPTE_TABLE |
  682. CPU_FTR_ALTIVEC_COMP | CPU_FTR_MAYBE_CAN_NAP,
  683. .cpu_user_features = COMMON_PPC | PPC_FEATURE_64 |
  684. PPC_FEATURE_ALTIVEC_COMP,
  685. .icache_bsize = 128,
  686. .dcache_bsize = 128,
  687. .num_pmcs = 8,
  688. .cpu_setup = __setup_cpu_ppc970
  689. },
  690. #endif /* CONFIG_POWER4 */
  691. #ifdef CONFIG_8xx
  692. { /* 8xx */
  693. .pvr_mask = 0xffff0000,
  694. .pvr_value = 0x00500000,
  695. .cpu_name = "8xx",
  696. /* CPU_FTR_MAYBE_CAN_DOZE is possible,
  697. * if the 8xx code is there.... */
  698. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  699. CPU_FTR_USE_TB,
  700. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  701. .icache_bsize = 16,
  702. .dcache_bsize = 16,
  703. },
  704. #endif /* CONFIG_8xx */
  705. #ifdef CONFIG_40x
  706. { /* 403GC */
  707. .pvr_mask = 0xffffff00,
  708. .pvr_value = 0x00200200,
  709. .cpu_name = "403GC",
  710. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  711. CPU_FTR_USE_TB,
  712. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  713. .icache_bsize = 16,
  714. .dcache_bsize = 16,
  715. },
  716. { /* 403GCX */
  717. .pvr_mask = 0xffffff00,
  718. .pvr_value = 0x00201400,
  719. .cpu_name = "403GCX",
  720. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  721. CPU_FTR_USE_TB,
  722. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  723. .icache_bsize = 16,
  724. .dcache_bsize = 16,
  725. },
  726. { /* 403G ?? */
  727. .pvr_mask = 0xffff0000,
  728. .pvr_value = 0x00200000,
  729. .cpu_name = "403G ??",
  730. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  731. CPU_FTR_USE_TB,
  732. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  733. .icache_bsize = 16,
  734. .dcache_bsize = 16,
  735. },
  736. { /* 405GP */
  737. .pvr_mask = 0xffff0000,
  738. .pvr_value = 0x40110000,
  739. .cpu_name = "405GP",
  740. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  741. CPU_FTR_USE_TB,
  742. .cpu_user_features = PPC_FEATURE_32 |
  743. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  744. .icache_bsize = 32,
  745. .dcache_bsize = 32,
  746. },
  747. { /* STB 03xxx */
  748. .pvr_mask = 0xffff0000,
  749. .pvr_value = 0x40130000,
  750. .cpu_name = "STB03xxx",
  751. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  752. CPU_FTR_USE_TB,
  753. .cpu_user_features = PPC_FEATURE_32 |
  754. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  755. .icache_bsize = 32,
  756. .dcache_bsize = 32,
  757. },
  758. { /* STB 04xxx */
  759. .pvr_mask = 0xffff0000,
  760. .pvr_value = 0x41810000,
  761. .cpu_name = "STB04xxx",
  762. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  763. CPU_FTR_USE_TB,
  764. .cpu_user_features = PPC_FEATURE_32 |
  765. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  766. .icache_bsize = 32,
  767. .dcache_bsize = 32,
  768. },
  769. { /* NP405L */
  770. .pvr_mask = 0xffff0000,
  771. .pvr_value = 0x41610000,
  772. .cpu_name = "NP405L",
  773. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  774. CPU_FTR_USE_TB,
  775. .cpu_user_features = PPC_FEATURE_32 |
  776. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  777. .icache_bsize = 32,
  778. .dcache_bsize = 32,
  779. },
  780. { /* NP4GS3 */
  781. .pvr_mask = 0xffff0000,
  782. .pvr_value = 0x40B10000,
  783. .cpu_name = "NP4GS3",
  784. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  785. CPU_FTR_USE_TB,
  786. .cpu_user_features = PPC_FEATURE_32 |
  787. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  788. .icache_bsize = 32,
  789. .dcache_bsize = 32,
  790. },
  791. { /* NP405H */
  792. .pvr_mask = 0xffff0000,
  793. .pvr_value = 0x41410000,
  794. .cpu_name = "NP405H",
  795. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  796. CPU_FTR_USE_TB,
  797. .cpu_user_features = PPC_FEATURE_32 |
  798. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  799. .icache_bsize = 32,
  800. .dcache_bsize = 32,
  801. },
  802. { /* 405GPr */
  803. .pvr_mask = 0xffff0000,
  804. .pvr_value = 0x50910000,
  805. .cpu_name = "405GPr",
  806. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  807. CPU_FTR_USE_TB,
  808. .cpu_user_features = PPC_FEATURE_32 |
  809. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  810. .icache_bsize = 32,
  811. .dcache_bsize = 32,
  812. },
  813. { /* STBx25xx */
  814. .pvr_mask = 0xffff0000,
  815. .pvr_value = 0x51510000,
  816. .cpu_name = "STBx25xx",
  817. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  818. CPU_FTR_USE_TB,
  819. .cpu_user_features = PPC_FEATURE_32 |
  820. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  821. .icache_bsize = 32,
  822. .dcache_bsize = 32,
  823. },
  824. { /* 405LP */
  825. .pvr_mask = 0xffff0000,
  826. .pvr_value = 0x41F10000,
  827. .cpu_name = "405LP",
  828. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  829. CPU_FTR_USE_TB,
  830. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  831. .icache_bsize = 32,
  832. .dcache_bsize = 32,
  833. },
  834. { /* Xilinx Virtex-II Pro */
  835. .pvr_mask = 0xffff0000,
  836. .pvr_value = 0x20010000,
  837. .cpu_name = "Virtex-II Pro",
  838. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  839. CPU_FTR_USE_TB,
  840. .cpu_user_features = PPC_FEATURE_32 |
  841. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  842. .icache_bsize = 32,
  843. .dcache_bsize = 32,
  844. },
  845. { /* 405EP */
  846. .pvr_mask = 0xffff0000,
  847. .pvr_value = 0x51210000,
  848. .cpu_name = "405EP",
  849. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  850. CPU_FTR_USE_TB,
  851. .cpu_user_features = PPC_FEATURE_32 |
  852. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  853. .icache_bsize = 32,
  854. .dcache_bsize = 32,
  855. },
  856. #endif /* CONFIG_40x */
  857. #ifdef CONFIG_44x
  858. {
  859. .pvr_mask = 0xf0000fff,
  860. .pvr_value = 0x40000850,
  861. .cpu_name = "440EP Rev. A",
  862. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  863. CPU_FTR_USE_TB,
  864. .cpu_user_features = COMMON_PPC, /* 440EP has an FPU */
  865. .icache_bsize = 32,
  866. .dcache_bsize = 32,
  867. },
  868. {
  869. .pvr_mask = 0xf0000fff,
  870. .pvr_value = 0x400008d3,
  871. .cpu_name = "440EP Rev. B",
  872. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  873. CPU_FTR_USE_TB,
  874. .cpu_user_features = COMMON_PPC, /* 440EP has an FPU */
  875. .icache_bsize = 32,
  876. .dcache_bsize = 32,
  877. },
  878. { /* 440GP Rev. B */
  879. .pvr_mask = 0xf0000fff,
  880. .pvr_value = 0x40000440,
  881. .cpu_name = "440GP Rev. B",
  882. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  883. CPU_FTR_USE_TB,
  884. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  885. .icache_bsize = 32,
  886. .dcache_bsize = 32,
  887. },
  888. { /* 440GP Rev. C */
  889. .pvr_mask = 0xf0000fff,
  890. .pvr_value = 0x40000481,
  891. .cpu_name = "440GP Rev. C",
  892. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  893. CPU_FTR_USE_TB,
  894. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  895. .icache_bsize = 32,
  896. .dcache_bsize = 32,
  897. },
  898. { /* 440GX Rev. A */
  899. .pvr_mask = 0xf0000fff,
  900. .pvr_value = 0x50000850,
  901. .cpu_name = "440GX Rev. A",
  902. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  903. CPU_FTR_USE_TB,
  904. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  905. .icache_bsize = 32,
  906. .dcache_bsize = 32,
  907. },
  908. { /* 440GX Rev. B */
  909. .pvr_mask = 0xf0000fff,
  910. .pvr_value = 0x50000851,
  911. .cpu_name = "440GX Rev. B",
  912. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  913. CPU_FTR_USE_TB,
  914. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  915. .icache_bsize = 32,
  916. .dcache_bsize = 32,
  917. },
  918. { /* 440GX Rev. C */
  919. .pvr_mask = 0xf0000fff,
  920. .pvr_value = 0x50000892,
  921. .cpu_name = "440GX Rev. C",
  922. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  923. CPU_FTR_USE_TB,
  924. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  925. .icache_bsize = 32,
  926. .dcache_bsize = 32,
  927. },
  928. { /* 440GX Rev. F */
  929. .pvr_mask = 0xf0000fff,
  930. .pvr_value = 0x50000894,
  931. .cpu_name = "440GX Rev. F",
  932. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  933. CPU_FTR_USE_TB,
  934. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  935. .icache_bsize = 32,
  936. .dcache_bsize = 32,
  937. },
  938. { /* 440SP Rev. A */
  939. .pvr_mask = 0xff000fff,
  940. .pvr_value = 0x53000891,
  941. .cpu_name = "440SP Rev. A",
  942. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  943. CPU_FTR_USE_TB,
  944. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  945. .icache_bsize = 32,
  946. .dcache_bsize = 32,
  947. },
  948. #endif /* CONFIG_44x */
  949. #ifdef CONFIG_FSL_BOOKE
  950. { /* e200z5 */
  951. .pvr_mask = 0xfff00000,
  952. .pvr_value = 0x81000000,
  953. .cpu_name = "e200z5",
  954. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  955. .cpu_features = CPU_FTR_USE_TB,
  956. .cpu_user_features = PPC_FEATURE_32 |
  957. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_EFP_SINGLE |
  958. PPC_FEATURE_UNIFIED_CACHE,
  959. .dcache_bsize = 32,
  960. },
  961. { /* e200z6 */
  962. .pvr_mask = 0xfff00000,
  963. .pvr_value = 0x81100000,
  964. .cpu_name = "e200z6",
  965. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  966. .cpu_features = CPU_FTR_USE_TB,
  967. .cpu_user_features = PPC_FEATURE_32 |
  968. PPC_FEATURE_HAS_MMU | PPC_FEATURE_SPE_COMP |
  969. PPC_FEATURE_HAS_EFP_SINGLE |
  970. PPC_FEATURE_UNIFIED_CACHE,
  971. .dcache_bsize = 32,
  972. },
  973. { /* e500 */
  974. .pvr_mask = 0xffff0000,
  975. .pvr_value = 0x80200000,
  976. .cpu_name = "e500",
  977. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  978. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  979. CPU_FTR_USE_TB,
  980. .cpu_user_features = PPC_FEATURE_32 |
  981. PPC_FEATURE_HAS_MMU | PPC_FEATURE_SPE_COMP |
  982. PPC_FEATURE_HAS_EFP_SINGLE,
  983. .icache_bsize = 32,
  984. .dcache_bsize = 32,
  985. .num_pmcs = 4,
  986. },
  987. { /* e500v2 */
  988. .pvr_mask = 0xffff0000,
  989. .pvr_value = 0x80210000,
  990. .cpu_name = "e500v2",
  991. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  992. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  993. CPU_FTR_USE_TB | CPU_FTR_BIG_PHYS,
  994. .cpu_user_features = PPC_FEATURE_32 |
  995. PPC_FEATURE_HAS_MMU | PPC_FEATURE_SPE_COMP |
  996. PPC_FEATURE_HAS_EFP_SINGLE | PPC_FEATURE_HAS_EFP_DOUBLE,
  997. .icache_bsize = 32,
  998. .dcache_bsize = 32,
  999. .num_pmcs = 4,
  1000. },
  1001. #endif
  1002. #if !CLASSIC_PPC
  1003. { /* default match */
  1004. .pvr_mask = 0x00000000,
  1005. .pvr_value = 0x00000000,
  1006. .cpu_name = "(generic PPC)",
  1007. .cpu_features = CPU_FTR_COMMON,
  1008. .cpu_user_features = PPC_FEATURE_32,
  1009. .icache_bsize = 32,
  1010. .dcache_bsize = 32,
  1011. }
  1012. #endif /* !CLASSIC_PPC */
  1013. };