summit_32.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604
  1. /*
  2. * IBM Summit-Specific Code
  3. *
  4. * Written By: Matthew Dobson, IBM Corporation
  5. *
  6. * Copyright (c) 2003 IBM Corp.
  7. *
  8. * All rights reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or (at
  13. * your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful, but
  16. * WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  18. * NON INFRINGEMENT. See the GNU General Public License for more
  19. * details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. * Send feedback to <colpatch@us.ibm.com>
  26. *
  27. */
  28. #include <linux/mm.h>
  29. #include <linux/init.h>
  30. #include <asm/io.h>
  31. #include <asm/bios_ebda.h>
  32. /*
  33. * APIC driver for the IBM "Summit" chipset.
  34. */
  35. #define APIC_DEFINITION 1
  36. #include <linux/threads.h>
  37. #include <linux/cpumask.h>
  38. #include <asm/mpspec.h>
  39. #include <asm/apic.h>
  40. #include <asm/smp.h>
  41. #include <asm/genapic.h>
  42. #include <asm/fixmap.h>
  43. #include <asm/apicdef.h>
  44. #include <linux/kernel.h>
  45. #include <linux/string.h>
  46. #include <linux/init.h>
  47. #include <linux/gfp.h>
  48. #include <linux/smp.h>
  49. static inline unsigned summit_get_apic_id(unsigned long x)
  50. {
  51. return (x >> 24) & 0xFF;
  52. }
  53. void default_send_IPI_mask_sequence(const cpumask_t *mask, int vector);
  54. void default_send_IPI_mask_allbutself(const cpumask_t *mask, int vector);
  55. static inline void summit_send_IPI_mask(const cpumask_t *mask, int vector)
  56. {
  57. default_send_IPI_mask_sequence(mask, vector);
  58. }
  59. static inline void summit_send_IPI_allbutself(int vector)
  60. {
  61. cpumask_t mask = cpu_online_map;
  62. cpu_clear(smp_processor_id(), mask);
  63. if (!cpus_empty(mask))
  64. summit_send_IPI_mask(&mask, vector);
  65. }
  66. static inline void summit_send_IPI_all(int vector)
  67. {
  68. summit_send_IPI_mask(&cpu_online_map, vector);
  69. }
  70. #include <asm/tsc.h>
  71. extern int use_cyclone;
  72. #ifdef CONFIG_X86_SUMMIT_NUMA
  73. extern void setup_summit(void);
  74. #else
  75. #define setup_summit() {}
  76. #endif
  77. static inline int
  78. summit_mps_oem_check(struct mpc_table *mpc, char *oem, char *productid)
  79. {
  80. if (!strncmp(oem, "IBM ENSW", 8) &&
  81. (!strncmp(productid, "VIGIL SMP", 9)
  82. || !strncmp(productid, "EXA", 3)
  83. || !strncmp(productid, "RUTHLESS SMP", 12))){
  84. mark_tsc_unstable("Summit based system");
  85. use_cyclone = 1; /*enable cyclone-timer*/
  86. setup_summit();
  87. return 1;
  88. }
  89. return 0;
  90. }
  91. /* Hook from generic ACPI tables.c */
  92. static inline int summit_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
  93. {
  94. if (!strncmp(oem_id, "IBM", 3) &&
  95. (!strncmp(oem_table_id, "SERVIGIL", 8)
  96. || !strncmp(oem_table_id, "EXA", 3))){
  97. mark_tsc_unstable("Summit based system");
  98. use_cyclone = 1; /*enable cyclone-timer*/
  99. setup_summit();
  100. return 1;
  101. }
  102. return 0;
  103. }
  104. struct rio_table_hdr {
  105. unsigned char version; /* Version number of this data structure */
  106. /* Version 3 adds chassis_num & WP_index */
  107. unsigned char num_scal_dev; /* # of Scalability devices (Twisters for Vigil) */
  108. unsigned char num_rio_dev; /* # of RIO I/O devices (Cyclones and Winnipegs) */
  109. } __attribute__((packed));
  110. struct scal_detail {
  111. unsigned char node_id; /* Scalability Node ID */
  112. unsigned long CBAR; /* Address of 1MB register space */
  113. unsigned char port0node; /* Node ID port connected to: 0xFF=None */
  114. unsigned char port0port; /* Port num port connected to: 0,1,2, or 0xFF=None */
  115. unsigned char port1node; /* Node ID port connected to: 0xFF = None */
  116. unsigned char port1port; /* Port num port connected to: 0,1,2, or 0xFF=None */
  117. unsigned char port2node; /* Node ID port connected to: 0xFF = None */
  118. unsigned char port2port; /* Port num port connected to: 0,1,2, or 0xFF=None */
  119. unsigned char chassis_num; /* 1 based Chassis number (1 = boot node) */
  120. } __attribute__((packed));
  121. struct rio_detail {
  122. unsigned char node_id; /* RIO Node ID */
  123. unsigned long BBAR; /* Address of 1MB register space */
  124. unsigned char type; /* Type of device */
  125. unsigned char owner_id; /* For WPEG: Node ID of Cyclone that owns this WPEG*/
  126. /* For CYC: Node ID of Twister that owns this CYC */
  127. unsigned char port0node; /* Node ID port connected to: 0xFF=None */
  128. unsigned char port0port; /* Port num port connected to: 0,1,2, or 0xFF=None */
  129. unsigned char port1node; /* Node ID port connected to: 0xFF=None */
  130. unsigned char port1port; /* Port num port connected to: 0,1,2, or 0xFF=None */
  131. unsigned char first_slot; /* For WPEG: Lowest slot number below this WPEG */
  132. /* For CYC: 0 */
  133. unsigned char status; /* For WPEG: Bit 0 = 1 : the XAPIC is used */
  134. /* = 0 : the XAPIC is not used, ie:*/
  135. /* ints fwded to another XAPIC */
  136. /* Bits1:7 Reserved */
  137. /* For CYC: Bits0:7 Reserved */
  138. unsigned char WP_index; /* For WPEG: WPEG instance index - lower ones have */
  139. /* lower slot numbers/PCI bus numbers */
  140. /* For CYC: No meaning */
  141. unsigned char chassis_num; /* 1 based Chassis number */
  142. /* For LookOut WPEGs this field indicates the */
  143. /* Expansion Chassis #, enumerated from Boot */
  144. /* Node WPEG external port, then Boot Node CYC */
  145. /* external port, then Next Vigil chassis WPEG */
  146. /* external port, etc. */
  147. /* Shared Lookouts have only 1 chassis number (the */
  148. /* first one assigned) */
  149. } __attribute__((packed));
  150. typedef enum {
  151. CompatTwister = 0, /* Compatibility Twister */
  152. AltTwister = 1, /* Alternate Twister of internal 8-way */
  153. CompatCyclone = 2, /* Compatibility Cyclone */
  154. AltCyclone = 3, /* Alternate Cyclone of internal 8-way */
  155. CompatWPEG = 4, /* Compatibility WPEG */
  156. AltWPEG = 5, /* Second Planar WPEG */
  157. LookOutAWPEG = 6, /* LookOut WPEG */
  158. LookOutBWPEG = 7, /* LookOut WPEG */
  159. } node_type;
  160. static inline int is_WPEG(struct rio_detail *rio){
  161. return (rio->type == CompatWPEG || rio->type == AltWPEG ||
  162. rio->type == LookOutAWPEG || rio->type == LookOutBWPEG);
  163. }
  164. /* In clustered mode, the high nibble of APIC ID is a cluster number.
  165. * The low nibble is a 4-bit bitmap. */
  166. #define XAPIC_DEST_CPUS_SHIFT 4
  167. #define XAPIC_DEST_CPUS_MASK ((1u << XAPIC_DEST_CPUS_SHIFT) - 1)
  168. #define XAPIC_DEST_CLUSTER_MASK (XAPIC_DEST_CPUS_MASK << XAPIC_DEST_CPUS_SHIFT)
  169. #define SUMMIT_APIC_DFR_VALUE (APIC_DFR_CLUSTER)
  170. static inline const cpumask_t *summit_target_cpus(void)
  171. {
  172. /* CPU_MASK_ALL (0xff) has undefined behaviour with
  173. * dest_LowestPrio mode logical clustered apic interrupt routing
  174. * Just start on cpu 0. IRQ balancing will spread load
  175. */
  176. return &cpumask_of_cpu(0);
  177. }
  178. static inline unsigned long
  179. summit_check_apicid_used(physid_mask_t bitmap, int apicid)
  180. {
  181. return 0;
  182. }
  183. /* we don't use the phys_cpu_present_map to indicate apicid presence */
  184. static inline unsigned long summit_check_apicid_present(int bit)
  185. {
  186. return 1;
  187. }
  188. #define apicid_cluster(apicid) ((apicid) & XAPIC_DEST_CLUSTER_MASK)
  189. extern u8 cpu_2_logical_apicid[];
  190. static inline void summit_init_apic_ldr(void)
  191. {
  192. unsigned long val, id;
  193. int count = 0;
  194. u8 my_id = (u8)hard_smp_processor_id();
  195. u8 my_cluster = (u8)apicid_cluster(my_id);
  196. #ifdef CONFIG_SMP
  197. u8 lid;
  198. int i;
  199. /* Create logical APIC IDs by counting CPUs already in cluster. */
  200. for (count = 0, i = nr_cpu_ids; --i >= 0; ) {
  201. lid = cpu_2_logical_apicid[i];
  202. if (lid != BAD_APICID && apicid_cluster(lid) == my_cluster)
  203. ++count;
  204. }
  205. #endif
  206. /* We only have a 4 wide bitmap in cluster mode. If a deranged
  207. * BIOS puts 5 CPUs in one APIC cluster, we're hosed. */
  208. BUG_ON(count >= XAPIC_DEST_CPUS_SHIFT);
  209. id = my_cluster | (1UL << count);
  210. apic_write(APIC_DFR, SUMMIT_APIC_DFR_VALUE);
  211. val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
  212. val |= SET_APIC_LOGICAL_ID(id);
  213. apic_write(APIC_LDR, val);
  214. }
  215. static inline int summit_apic_id_registered(void)
  216. {
  217. return 1;
  218. }
  219. static inline void summit_setup_apic_routing(void)
  220. {
  221. printk("Enabling APIC mode: Summit. Using %d I/O APICs\n",
  222. nr_ioapics);
  223. }
  224. static inline int summit_apicid_to_node(int logical_apicid)
  225. {
  226. #ifdef CONFIG_SMP
  227. return apicid_2_node[hard_smp_processor_id()];
  228. #else
  229. return 0;
  230. #endif
  231. }
  232. /* Mapping from cpu number to logical apicid */
  233. static inline int summit_cpu_to_logical_apicid(int cpu)
  234. {
  235. #ifdef CONFIG_SMP
  236. if (cpu >= nr_cpu_ids)
  237. return BAD_APICID;
  238. return (int)cpu_2_logical_apicid[cpu];
  239. #else
  240. return logical_smp_processor_id();
  241. #endif
  242. }
  243. static inline int summit_cpu_present_to_apicid(int mps_cpu)
  244. {
  245. if (mps_cpu < nr_cpu_ids)
  246. return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
  247. else
  248. return BAD_APICID;
  249. }
  250. static inline physid_mask_t
  251. summit_ioapic_phys_id_map(physid_mask_t phys_id_map)
  252. {
  253. /* For clustered we don't have a good way to do this yet - hack */
  254. return physids_promote(0x0F);
  255. }
  256. static inline physid_mask_t summit_apicid_to_cpu_present(int apicid)
  257. {
  258. return physid_mask_of_physid(0);
  259. }
  260. static inline void summit_setup_portio_remap(void)
  261. {
  262. }
  263. static inline int summit_check_phys_apicid_present(int boot_cpu_physical_apicid)
  264. {
  265. return 1;
  266. }
  267. static inline unsigned int summit_cpu_mask_to_apicid(const cpumask_t *cpumask)
  268. {
  269. int cpus_found = 0;
  270. int num_bits_set;
  271. int apicid;
  272. int cpu;
  273. num_bits_set = cpus_weight(*cpumask);
  274. /* Return id to all */
  275. if (num_bits_set >= nr_cpu_ids)
  276. return 0xFF;
  277. /*
  278. * The cpus in the mask must all be on the apic cluster. If are not
  279. * on the same apicid cluster return default value of target_cpus():
  280. */
  281. cpu = first_cpu(*cpumask);
  282. apicid = summit_cpu_to_logical_apicid(cpu);
  283. while (cpus_found < num_bits_set) {
  284. if (cpu_isset(cpu, *cpumask)) {
  285. int new_apicid = summit_cpu_to_logical_apicid(cpu);
  286. if (apicid_cluster(apicid) !=
  287. apicid_cluster(new_apicid)) {
  288. printk ("%s: Not a valid mask!\n", __func__);
  289. return 0xFF;
  290. }
  291. apicid = apicid | new_apicid;
  292. cpus_found++;
  293. }
  294. cpu++;
  295. }
  296. return apicid;
  297. }
  298. static inline unsigned int
  299. summit_cpu_mask_to_apicid_and(const struct cpumask *inmask,
  300. const struct cpumask *andmask)
  301. {
  302. int apicid = summit_cpu_to_logical_apicid(0);
  303. cpumask_var_t cpumask;
  304. if (!alloc_cpumask_var(&cpumask, GFP_ATOMIC))
  305. return apicid;
  306. cpumask_and(cpumask, inmask, andmask);
  307. cpumask_and(cpumask, cpumask, cpu_online_mask);
  308. apicid = summit_cpu_mask_to_apicid(cpumask);
  309. free_cpumask_var(cpumask);
  310. return apicid;
  311. }
  312. /*
  313. * cpuid returns the value latched in the HW at reset, not the APIC ID
  314. * register's value. For any box whose BIOS changes APIC IDs, like
  315. * clustered APIC systems, we must use hard_smp_processor_id.
  316. *
  317. * See Intel's IA-32 SW Dev's Manual Vol2 under CPUID.
  318. */
  319. static inline int summit_phys_pkg_id(int cpuid_apic, int index_msb)
  320. {
  321. return hard_smp_processor_id() >> index_msb;
  322. }
  323. static int probe_summit(void)
  324. {
  325. /* probed later in mptable/ACPI hooks */
  326. return 0;
  327. }
  328. static void summit_vector_allocation_domain(int cpu, cpumask_t *retmask)
  329. {
  330. /* Careful. Some cpus do not strictly honor the set of cpus
  331. * specified in the interrupt destination when using lowest
  332. * priority interrupt delivery mode.
  333. *
  334. * In particular there was a hyperthreading cpu observed to
  335. * deliver interrupts to the wrong hyperthread when only one
  336. * hyperthread was specified in the interrupt desitination.
  337. */
  338. *retmask = (cpumask_t){ { [0] = APIC_ALL_CPUS, } };
  339. }
  340. #ifdef CONFIG_X86_SUMMIT_NUMA
  341. static struct rio_table_hdr *rio_table_hdr __initdata;
  342. static struct scal_detail *scal_devs[MAX_NUMNODES] __initdata;
  343. static struct rio_detail *rio_devs[MAX_NUMNODES*4] __initdata;
  344. #ifndef CONFIG_X86_NUMAQ
  345. static int mp_bus_id_to_node[MAX_MP_BUSSES] __initdata;
  346. #endif
  347. static int __init setup_pci_node_map_for_wpeg(int wpeg_num, int last_bus)
  348. {
  349. int twister = 0, node = 0;
  350. int i, bus, num_buses;
  351. for (i = 0; i < rio_table_hdr->num_rio_dev; i++) {
  352. if (rio_devs[i]->node_id == rio_devs[wpeg_num]->owner_id) {
  353. twister = rio_devs[i]->owner_id;
  354. break;
  355. }
  356. }
  357. if (i == rio_table_hdr->num_rio_dev) {
  358. printk(KERN_ERR "%s: Couldn't find owner Cyclone for Winnipeg!\n", __func__);
  359. return last_bus;
  360. }
  361. for (i = 0; i < rio_table_hdr->num_scal_dev; i++) {
  362. if (scal_devs[i]->node_id == twister) {
  363. node = scal_devs[i]->node_id;
  364. break;
  365. }
  366. }
  367. if (i == rio_table_hdr->num_scal_dev) {
  368. printk(KERN_ERR "%s: Couldn't find owner Twister for Cyclone!\n", __func__);
  369. return last_bus;
  370. }
  371. switch (rio_devs[wpeg_num]->type) {
  372. case CompatWPEG:
  373. /*
  374. * The Compatibility Winnipeg controls the 2 legacy buses,
  375. * the 66MHz PCI bus [2 slots] and the 2 "extra" buses in case
  376. * a PCI-PCI bridge card is used in either slot: total 5 buses.
  377. */
  378. num_buses = 5;
  379. break;
  380. case AltWPEG:
  381. /*
  382. * The Alternate Winnipeg controls the 2 133MHz buses [1 slot
  383. * each], their 2 "extra" buses, the 100MHz bus [2 slots] and
  384. * the "extra" buses for each of those slots: total 7 buses.
  385. */
  386. num_buses = 7;
  387. break;
  388. case LookOutAWPEG:
  389. case LookOutBWPEG:
  390. /*
  391. * A Lookout Winnipeg controls 3 100MHz buses [2 slots each]
  392. * & the "extra" buses for each of those slots: total 9 buses.
  393. */
  394. num_buses = 9;
  395. break;
  396. default:
  397. printk(KERN_INFO "%s: Unsupported Winnipeg type!\n", __func__);
  398. return last_bus;
  399. }
  400. for (bus = last_bus; bus < last_bus + num_buses; bus++)
  401. mp_bus_id_to_node[bus] = node;
  402. return bus;
  403. }
  404. static int __init build_detail_arrays(void)
  405. {
  406. unsigned long ptr;
  407. int i, scal_detail_size, rio_detail_size;
  408. if (rio_table_hdr->num_scal_dev > MAX_NUMNODES) {
  409. printk(KERN_WARNING "%s: MAX_NUMNODES too low! Defined as %d, but system has %d nodes.\n", __func__, MAX_NUMNODES, rio_table_hdr->num_scal_dev);
  410. return 0;
  411. }
  412. switch (rio_table_hdr->version) {
  413. default:
  414. printk(KERN_WARNING "%s: Invalid Rio Grande Table Version: %d\n", __func__, rio_table_hdr->version);
  415. return 0;
  416. case 2:
  417. scal_detail_size = 11;
  418. rio_detail_size = 13;
  419. break;
  420. case 3:
  421. scal_detail_size = 12;
  422. rio_detail_size = 15;
  423. break;
  424. }
  425. ptr = (unsigned long)rio_table_hdr + 3;
  426. for (i = 0; i < rio_table_hdr->num_scal_dev; i++, ptr += scal_detail_size)
  427. scal_devs[i] = (struct scal_detail *)ptr;
  428. for (i = 0; i < rio_table_hdr->num_rio_dev; i++, ptr += rio_detail_size)
  429. rio_devs[i] = (struct rio_detail *)ptr;
  430. return 1;
  431. }
  432. void __init setup_summit(void)
  433. {
  434. unsigned long ptr;
  435. unsigned short offset;
  436. int i, next_wpeg, next_bus = 0;
  437. /* The pointer to the EBDA is stored in the word @ phys 0x40E(40:0E) */
  438. ptr = get_bios_ebda();
  439. ptr = (unsigned long)phys_to_virt(ptr);
  440. rio_table_hdr = NULL;
  441. offset = 0x180;
  442. while (offset) {
  443. /* The block id is stored in the 2nd word */
  444. if (*((unsigned short *)(ptr + offset + 2)) == 0x4752) {
  445. /* set the pointer past the offset & block id */
  446. rio_table_hdr = (struct rio_table_hdr *)(ptr + offset + 4);
  447. break;
  448. }
  449. /* The next offset is stored in the 1st word. 0 means no more */
  450. offset = *((unsigned short *)(ptr + offset));
  451. }
  452. if (!rio_table_hdr) {
  453. printk(KERN_ERR "%s: Unable to locate Rio Grande Table in EBDA - bailing!\n", __func__);
  454. return;
  455. }
  456. if (!build_detail_arrays())
  457. return;
  458. /* The first Winnipeg we're looking for has an index of 0 */
  459. next_wpeg = 0;
  460. do {
  461. for (i = 0; i < rio_table_hdr->num_rio_dev; i++) {
  462. if (is_WPEG(rio_devs[i]) && rio_devs[i]->WP_index == next_wpeg) {
  463. /* It's the Winnipeg we're looking for! */
  464. next_bus = setup_pci_node_map_for_wpeg(i, next_bus);
  465. next_wpeg++;
  466. break;
  467. }
  468. }
  469. /*
  470. * If we go through all Rio devices and don't find one with
  471. * the next index, it means we've found all the Winnipegs,
  472. * and thus all the PCI buses.
  473. */
  474. if (i == rio_table_hdr->num_rio_dev)
  475. next_wpeg = 0;
  476. } while (next_wpeg != 0);
  477. }
  478. #endif
  479. struct genapic apic_summit = {
  480. .name = "summit",
  481. .probe = probe_summit,
  482. .acpi_madt_oem_check = summit_acpi_madt_oem_check,
  483. .apic_id_registered = summit_apic_id_registered,
  484. .irq_delivery_mode = dest_LowestPrio,
  485. /* logical delivery broadcast to all CPUs: */
  486. .irq_dest_mode = 1,
  487. .target_cpus = summit_target_cpus,
  488. .disable_esr = 1,
  489. .dest_logical = APIC_DEST_LOGICAL,
  490. .check_apicid_used = summit_check_apicid_used,
  491. .check_apicid_present = summit_check_apicid_present,
  492. .vector_allocation_domain = summit_vector_allocation_domain,
  493. .init_apic_ldr = summit_init_apic_ldr,
  494. .ioapic_phys_id_map = summit_ioapic_phys_id_map,
  495. .setup_apic_routing = summit_setup_apic_routing,
  496. .multi_timer_check = NULL,
  497. .apicid_to_node = summit_apicid_to_node,
  498. .cpu_to_logical_apicid = summit_cpu_to_logical_apicid,
  499. .cpu_present_to_apicid = summit_cpu_present_to_apicid,
  500. .apicid_to_cpu_present = summit_apicid_to_cpu_present,
  501. .setup_portio_remap = NULL,
  502. .check_phys_apicid_present = summit_check_phys_apicid_present,
  503. .enable_apic_mode = NULL,
  504. .phys_pkg_id = summit_phys_pkg_id,
  505. .mps_oem_check = summit_mps_oem_check,
  506. .get_apic_id = summit_get_apic_id,
  507. .set_apic_id = NULL,
  508. .apic_id_mask = 0xFF << 24,
  509. .cpu_mask_to_apicid = summit_cpu_mask_to_apicid,
  510. .cpu_mask_to_apicid_and = summit_cpu_mask_to_apicid_and,
  511. .send_IPI_mask = summit_send_IPI_mask,
  512. .send_IPI_mask_allbutself = NULL,
  513. .send_IPI_allbutself = summit_send_IPI_allbutself,
  514. .send_IPI_all = summit_send_IPI_all,
  515. .send_IPI_self = NULL,
  516. .wakeup_cpu = NULL,
  517. .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
  518. .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
  519. .wait_for_init_deassert = default_wait_for_init_deassert,
  520. .smp_callin_clear_local_apic = NULL,
  521. .store_NMI_vector = NULL,
  522. .inquire_remote_apic = default_inquire_remote_apic,
  523. };