be_cmds.c 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767
  1. /*
  2. * Copyright (C) 2005 - 2010 ServerEngines
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@serverengines.com
  12. *
  13. * ServerEngines
  14. * 209 N. Fair Oaks Ave
  15. * Sunnyvale, CA 94085
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. static void be_mcc_notify(struct be_adapter *adapter)
  20. {
  21. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  22. u32 val = 0;
  23. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  24. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  25. wmb();
  26. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  27. }
  28. /* To check if valid bit is set, check the entire word as we don't know
  29. * the endianness of the data (old entry is host endian while a new entry is
  30. * little endian) */
  31. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  32. {
  33. if (compl->flags != 0) {
  34. compl->flags = le32_to_cpu(compl->flags);
  35. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  36. return true;
  37. } else {
  38. return false;
  39. }
  40. }
  41. /* Need to reset the entire word that houses the valid bit */
  42. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  43. {
  44. compl->flags = 0;
  45. }
  46. static int be_mcc_compl_process(struct be_adapter *adapter,
  47. struct be_mcc_compl *compl)
  48. {
  49. u16 compl_status, extd_status;
  50. /* Just swap the status to host endian; mcc tag is opaquely copied
  51. * from mcc_wrb */
  52. be_dws_le_to_cpu(compl, 4);
  53. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  54. CQE_STATUS_COMPL_MASK;
  55. if ((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) &&
  56. (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
  57. adapter->flash_status = compl_status;
  58. complete(&adapter->flash_compl);
  59. }
  60. if (compl_status == MCC_STATUS_SUCCESS) {
  61. if (compl->tag0 == OPCODE_ETH_GET_STATISTICS) {
  62. struct be_cmd_resp_get_stats *resp =
  63. adapter->stats.cmd.va;
  64. be_dws_le_to_cpu(&resp->hw_stats,
  65. sizeof(resp->hw_stats));
  66. netdev_stats_update(adapter);
  67. }
  68. } else if ((compl_status != MCC_STATUS_NOT_SUPPORTED) &&
  69. (compl->tag0 != OPCODE_COMMON_NTWK_MAC_QUERY)) {
  70. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  71. CQE_STATUS_EXTD_MASK;
  72. dev_warn(&adapter->pdev->dev,
  73. "Error in cmd completion - opcode %d, compl %d, extd %d\n",
  74. compl->tag0, compl_status, extd_status);
  75. }
  76. return compl_status;
  77. }
  78. /* Link state evt is a string of bytes; no need for endian swapping */
  79. static void be_async_link_state_process(struct be_adapter *adapter,
  80. struct be_async_event_link_state *evt)
  81. {
  82. be_link_status_update(adapter,
  83. evt->port_link_status == ASYNC_EVENT_LINK_UP);
  84. }
  85. static inline bool is_link_state_evt(u32 trailer)
  86. {
  87. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  88. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  89. ASYNC_EVENT_CODE_LINK_STATE);
  90. }
  91. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  92. {
  93. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  94. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  95. if (be_mcc_compl_is_new(compl)) {
  96. queue_tail_inc(mcc_cq);
  97. return compl;
  98. }
  99. return NULL;
  100. }
  101. void be_async_mcc_enable(struct be_adapter *adapter)
  102. {
  103. spin_lock_bh(&adapter->mcc_cq_lock);
  104. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  105. adapter->mcc_obj.rearm_cq = true;
  106. spin_unlock_bh(&adapter->mcc_cq_lock);
  107. }
  108. void be_async_mcc_disable(struct be_adapter *adapter)
  109. {
  110. adapter->mcc_obj.rearm_cq = false;
  111. }
  112. int be_process_mcc(struct be_adapter *adapter, int *status)
  113. {
  114. struct be_mcc_compl *compl;
  115. int num = 0;
  116. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  117. spin_lock_bh(&adapter->mcc_cq_lock);
  118. while ((compl = be_mcc_compl_get(adapter))) {
  119. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  120. /* Interpret flags as an async trailer */
  121. BUG_ON(!is_link_state_evt(compl->flags));
  122. /* Interpret compl as a async link evt */
  123. be_async_link_state_process(adapter,
  124. (struct be_async_event_link_state *) compl);
  125. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  126. *status = be_mcc_compl_process(adapter, compl);
  127. atomic_dec(&mcc_obj->q.used);
  128. }
  129. be_mcc_compl_use(compl);
  130. num++;
  131. }
  132. spin_unlock_bh(&adapter->mcc_cq_lock);
  133. return num;
  134. }
  135. /* Wait till no more pending mcc requests are present */
  136. static int be_mcc_wait_compl(struct be_adapter *adapter)
  137. {
  138. #define mcc_timeout 120000 /* 12s timeout */
  139. int i, num, status = 0;
  140. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  141. for (i = 0; i < mcc_timeout; i++) {
  142. num = be_process_mcc(adapter, &status);
  143. if (num)
  144. be_cq_notify(adapter, mcc_obj->cq.id,
  145. mcc_obj->rearm_cq, num);
  146. if (atomic_read(&mcc_obj->q.used) == 0)
  147. break;
  148. udelay(100);
  149. }
  150. if (i == mcc_timeout) {
  151. dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
  152. return -1;
  153. }
  154. return status;
  155. }
  156. /* Notify MCC requests and wait for completion */
  157. static int be_mcc_notify_wait(struct be_adapter *adapter)
  158. {
  159. be_mcc_notify(adapter);
  160. return be_mcc_wait_compl(adapter);
  161. }
  162. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  163. {
  164. int msecs = 0;
  165. u32 ready;
  166. do {
  167. ready = ioread32(db);
  168. if (ready == 0xffffffff) {
  169. dev_err(&adapter->pdev->dev,
  170. "pci slot disconnected\n");
  171. return -1;
  172. }
  173. ready &= MPU_MAILBOX_DB_RDY_MASK;
  174. if (ready)
  175. break;
  176. if (msecs > 4000) {
  177. dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
  178. be_dump_ue(adapter);
  179. return -1;
  180. }
  181. set_current_state(TASK_INTERRUPTIBLE);
  182. schedule_timeout(msecs_to_jiffies(1));
  183. msecs++;
  184. } while (true);
  185. return 0;
  186. }
  187. /*
  188. * Insert the mailbox address into the doorbell in two steps
  189. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  190. */
  191. static int be_mbox_notify_wait(struct be_adapter *adapter)
  192. {
  193. int status;
  194. u32 val = 0;
  195. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  196. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  197. struct be_mcc_mailbox *mbox = mbox_mem->va;
  198. struct be_mcc_compl *compl = &mbox->compl;
  199. /* wait for ready to be set */
  200. status = be_mbox_db_ready_wait(adapter, db);
  201. if (status != 0)
  202. return status;
  203. val |= MPU_MAILBOX_DB_HI_MASK;
  204. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  205. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  206. iowrite32(val, db);
  207. /* wait for ready to be set */
  208. status = be_mbox_db_ready_wait(adapter, db);
  209. if (status != 0)
  210. return status;
  211. val = 0;
  212. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  213. val |= (u32)(mbox_mem->dma >> 4) << 2;
  214. iowrite32(val, db);
  215. status = be_mbox_db_ready_wait(adapter, db);
  216. if (status != 0)
  217. return status;
  218. /* A cq entry has been made now */
  219. if (be_mcc_compl_is_new(compl)) {
  220. status = be_mcc_compl_process(adapter, &mbox->compl);
  221. be_mcc_compl_use(compl);
  222. if (status)
  223. return status;
  224. } else {
  225. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  226. return -1;
  227. }
  228. return 0;
  229. }
  230. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  231. {
  232. u32 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  233. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  234. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  235. return -1;
  236. else
  237. return 0;
  238. }
  239. int be_cmd_POST(struct be_adapter *adapter)
  240. {
  241. u16 stage;
  242. int status, timeout = 0;
  243. do {
  244. status = be_POST_stage_get(adapter, &stage);
  245. if (status) {
  246. dev_err(&adapter->pdev->dev, "POST error; stage=0x%x\n",
  247. stage);
  248. return -1;
  249. } else if (stage != POST_STAGE_ARMFW_RDY) {
  250. set_current_state(TASK_INTERRUPTIBLE);
  251. schedule_timeout(2 * HZ);
  252. timeout += 2;
  253. } else {
  254. return 0;
  255. }
  256. } while (timeout < 40);
  257. dev_err(&adapter->pdev->dev, "POST timeout; stage=0x%x\n", stage);
  258. return -1;
  259. }
  260. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  261. {
  262. return wrb->payload.embedded_payload;
  263. }
  264. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  265. {
  266. return &wrb->payload.sgl[0];
  267. }
  268. /* Don't touch the hdr after it's prepared */
  269. static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
  270. bool embedded, u8 sge_cnt, u32 opcode)
  271. {
  272. if (embedded)
  273. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  274. else
  275. wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
  276. MCC_WRB_SGE_CNT_SHIFT;
  277. wrb->payload_length = payload_len;
  278. wrb->tag0 = opcode;
  279. be_dws_cpu_to_le(wrb, 8);
  280. }
  281. /* Don't touch the hdr after it's prepared */
  282. static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  283. u8 subsystem, u8 opcode, int cmd_len)
  284. {
  285. req_hdr->opcode = opcode;
  286. req_hdr->subsystem = subsystem;
  287. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  288. req_hdr->version = 0;
  289. }
  290. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  291. struct be_dma_mem *mem)
  292. {
  293. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  294. u64 dma = (u64)mem->dma;
  295. for (i = 0; i < buf_pages; i++) {
  296. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  297. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  298. dma += PAGE_SIZE_4K;
  299. }
  300. }
  301. /* Converts interrupt delay in microseconds to multiplier value */
  302. static u32 eq_delay_to_mult(u32 usec_delay)
  303. {
  304. #define MAX_INTR_RATE 651042
  305. const u32 round = 10;
  306. u32 multiplier;
  307. if (usec_delay == 0)
  308. multiplier = 0;
  309. else {
  310. u32 interrupt_rate = 1000000 / usec_delay;
  311. /* Max delay, corresponding to the lowest interrupt rate */
  312. if (interrupt_rate == 0)
  313. multiplier = 1023;
  314. else {
  315. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  316. multiplier /= interrupt_rate;
  317. /* Round the multiplier to the closest value.*/
  318. multiplier = (multiplier + round/2) / round;
  319. multiplier = min(multiplier, (u32)1023);
  320. }
  321. }
  322. return multiplier;
  323. }
  324. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  325. {
  326. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  327. struct be_mcc_wrb *wrb
  328. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  329. memset(wrb, 0, sizeof(*wrb));
  330. return wrb;
  331. }
  332. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  333. {
  334. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  335. struct be_mcc_wrb *wrb;
  336. if (atomic_read(&mccq->used) >= mccq->len) {
  337. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  338. return NULL;
  339. }
  340. wrb = queue_head_node(mccq);
  341. queue_head_inc(mccq);
  342. atomic_inc(&mccq->used);
  343. memset(wrb, 0, sizeof(*wrb));
  344. return wrb;
  345. }
  346. /* Tell fw we're about to start firing cmds by writing a
  347. * special pattern across the wrb hdr; uses mbox
  348. */
  349. int be_cmd_fw_init(struct be_adapter *adapter)
  350. {
  351. u8 *wrb;
  352. int status;
  353. spin_lock(&adapter->mbox_lock);
  354. wrb = (u8 *)wrb_from_mbox(adapter);
  355. *wrb++ = 0xFF;
  356. *wrb++ = 0x12;
  357. *wrb++ = 0x34;
  358. *wrb++ = 0xFF;
  359. *wrb++ = 0xFF;
  360. *wrb++ = 0x56;
  361. *wrb++ = 0x78;
  362. *wrb = 0xFF;
  363. status = be_mbox_notify_wait(adapter);
  364. spin_unlock(&adapter->mbox_lock);
  365. return status;
  366. }
  367. /* Tell fw we're done with firing cmds by writing a
  368. * special pattern across the wrb hdr; uses mbox
  369. */
  370. int be_cmd_fw_clean(struct be_adapter *adapter)
  371. {
  372. u8 *wrb;
  373. int status;
  374. if (adapter->eeh_err)
  375. return -EIO;
  376. spin_lock(&adapter->mbox_lock);
  377. wrb = (u8 *)wrb_from_mbox(adapter);
  378. *wrb++ = 0xFF;
  379. *wrb++ = 0xAA;
  380. *wrb++ = 0xBB;
  381. *wrb++ = 0xFF;
  382. *wrb++ = 0xFF;
  383. *wrb++ = 0xCC;
  384. *wrb++ = 0xDD;
  385. *wrb = 0xFF;
  386. status = be_mbox_notify_wait(adapter);
  387. spin_unlock(&adapter->mbox_lock);
  388. return status;
  389. }
  390. int be_cmd_eq_create(struct be_adapter *adapter,
  391. struct be_queue_info *eq, int eq_delay)
  392. {
  393. struct be_mcc_wrb *wrb;
  394. struct be_cmd_req_eq_create *req;
  395. struct be_dma_mem *q_mem = &eq->dma_mem;
  396. int status;
  397. spin_lock(&adapter->mbox_lock);
  398. wrb = wrb_from_mbox(adapter);
  399. req = embedded_payload(wrb);
  400. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE);
  401. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  402. OPCODE_COMMON_EQ_CREATE, sizeof(*req));
  403. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  404. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  405. /* 4byte eqe*/
  406. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  407. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  408. __ilog2_u32(eq->len/256));
  409. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  410. eq_delay_to_mult(eq_delay));
  411. be_dws_cpu_to_le(req->context, sizeof(req->context));
  412. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  413. status = be_mbox_notify_wait(adapter);
  414. if (!status) {
  415. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  416. eq->id = le16_to_cpu(resp->eq_id);
  417. eq->created = true;
  418. }
  419. spin_unlock(&adapter->mbox_lock);
  420. return status;
  421. }
  422. /* Uses mbox */
  423. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  424. u8 type, bool permanent, u32 if_handle)
  425. {
  426. struct be_mcc_wrb *wrb;
  427. struct be_cmd_req_mac_query *req;
  428. int status;
  429. spin_lock(&adapter->mbox_lock);
  430. wrb = wrb_from_mbox(adapter);
  431. req = embedded_payload(wrb);
  432. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  433. OPCODE_COMMON_NTWK_MAC_QUERY);
  434. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  435. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
  436. req->type = type;
  437. if (permanent) {
  438. req->permanent = 1;
  439. } else {
  440. req->if_id = cpu_to_le16((u16) if_handle);
  441. req->permanent = 0;
  442. }
  443. status = be_mbox_notify_wait(adapter);
  444. if (!status) {
  445. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  446. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  447. }
  448. spin_unlock(&adapter->mbox_lock);
  449. return status;
  450. }
  451. /* Uses synchronous MCCQ */
  452. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  453. u32 if_id, u32 *pmac_id)
  454. {
  455. struct be_mcc_wrb *wrb;
  456. struct be_cmd_req_pmac_add *req;
  457. int status;
  458. spin_lock_bh(&adapter->mcc_lock);
  459. wrb = wrb_from_mccq(adapter);
  460. if (!wrb) {
  461. status = -EBUSY;
  462. goto err;
  463. }
  464. req = embedded_payload(wrb);
  465. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  466. OPCODE_COMMON_NTWK_PMAC_ADD);
  467. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  468. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
  469. req->if_id = cpu_to_le32(if_id);
  470. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  471. status = be_mcc_notify_wait(adapter);
  472. if (!status) {
  473. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  474. *pmac_id = le32_to_cpu(resp->pmac_id);
  475. }
  476. err:
  477. spin_unlock_bh(&adapter->mcc_lock);
  478. return status;
  479. }
  480. /* Uses synchronous MCCQ */
  481. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id)
  482. {
  483. struct be_mcc_wrb *wrb;
  484. struct be_cmd_req_pmac_del *req;
  485. int status;
  486. spin_lock_bh(&adapter->mcc_lock);
  487. wrb = wrb_from_mccq(adapter);
  488. if (!wrb) {
  489. status = -EBUSY;
  490. goto err;
  491. }
  492. req = embedded_payload(wrb);
  493. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  494. OPCODE_COMMON_NTWK_PMAC_DEL);
  495. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  496. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
  497. req->if_id = cpu_to_le32(if_id);
  498. req->pmac_id = cpu_to_le32(pmac_id);
  499. status = be_mcc_notify_wait(adapter);
  500. err:
  501. spin_unlock_bh(&adapter->mcc_lock);
  502. return status;
  503. }
  504. /* Uses Mbox */
  505. int be_cmd_cq_create(struct be_adapter *adapter,
  506. struct be_queue_info *cq, struct be_queue_info *eq,
  507. bool sol_evts, bool no_delay, int coalesce_wm)
  508. {
  509. struct be_mcc_wrb *wrb;
  510. struct be_cmd_req_cq_create *req;
  511. struct be_dma_mem *q_mem = &cq->dma_mem;
  512. void *ctxt;
  513. int status;
  514. spin_lock(&adapter->mbox_lock);
  515. wrb = wrb_from_mbox(adapter);
  516. req = embedded_payload(wrb);
  517. ctxt = &req->context;
  518. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  519. OPCODE_COMMON_CQ_CREATE);
  520. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  521. OPCODE_COMMON_CQ_CREATE, sizeof(*req));
  522. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  523. AMAP_SET_BITS(struct amap_cq_context, coalescwm, ctxt, coalesce_wm);
  524. AMAP_SET_BITS(struct amap_cq_context, nodelay, ctxt, no_delay);
  525. AMAP_SET_BITS(struct amap_cq_context, count, ctxt,
  526. __ilog2_u32(cq->len/256));
  527. AMAP_SET_BITS(struct amap_cq_context, valid, ctxt, 1);
  528. AMAP_SET_BITS(struct amap_cq_context, solevent, ctxt, sol_evts);
  529. AMAP_SET_BITS(struct amap_cq_context, eventable, ctxt, 1);
  530. AMAP_SET_BITS(struct amap_cq_context, eqid, ctxt, eq->id);
  531. AMAP_SET_BITS(struct amap_cq_context, armed, ctxt, 1);
  532. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  533. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  534. status = be_mbox_notify_wait(adapter);
  535. if (!status) {
  536. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  537. cq->id = le16_to_cpu(resp->cq_id);
  538. cq->created = true;
  539. }
  540. spin_unlock(&adapter->mbox_lock);
  541. return status;
  542. }
  543. static u32 be_encoded_q_len(int q_len)
  544. {
  545. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  546. if (len_encoded == 16)
  547. len_encoded = 0;
  548. return len_encoded;
  549. }
  550. int be_cmd_mccq_create(struct be_adapter *adapter,
  551. struct be_queue_info *mccq,
  552. struct be_queue_info *cq)
  553. {
  554. struct be_mcc_wrb *wrb;
  555. struct be_cmd_req_mcc_create *req;
  556. struct be_dma_mem *q_mem = &mccq->dma_mem;
  557. void *ctxt;
  558. int status;
  559. spin_lock(&adapter->mbox_lock);
  560. wrb = wrb_from_mbox(adapter);
  561. req = embedded_payload(wrb);
  562. ctxt = &req->context;
  563. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  564. OPCODE_COMMON_MCC_CREATE);
  565. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  566. OPCODE_COMMON_MCC_CREATE, sizeof(*req));
  567. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  568. AMAP_SET_BITS(struct amap_mcc_context, valid, ctxt, 1);
  569. AMAP_SET_BITS(struct amap_mcc_context, ring_size, ctxt,
  570. be_encoded_q_len(mccq->len));
  571. AMAP_SET_BITS(struct amap_mcc_context, cq_id, ctxt, cq->id);
  572. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  573. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  574. status = be_mbox_notify_wait(adapter);
  575. if (!status) {
  576. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  577. mccq->id = le16_to_cpu(resp->id);
  578. mccq->created = true;
  579. }
  580. spin_unlock(&adapter->mbox_lock);
  581. return status;
  582. }
  583. int be_cmd_txq_create(struct be_adapter *adapter,
  584. struct be_queue_info *txq,
  585. struct be_queue_info *cq)
  586. {
  587. struct be_mcc_wrb *wrb;
  588. struct be_cmd_req_eth_tx_create *req;
  589. struct be_dma_mem *q_mem = &txq->dma_mem;
  590. void *ctxt;
  591. int status;
  592. spin_lock(&adapter->mbox_lock);
  593. wrb = wrb_from_mbox(adapter);
  594. req = embedded_payload(wrb);
  595. ctxt = &req->context;
  596. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  597. OPCODE_ETH_TX_CREATE);
  598. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
  599. sizeof(*req));
  600. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  601. req->ulp_num = BE_ULP1_NUM;
  602. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  603. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  604. be_encoded_q_len(txq->len));
  605. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  606. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  607. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  608. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  609. status = be_mbox_notify_wait(adapter);
  610. if (!status) {
  611. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  612. txq->id = le16_to_cpu(resp->cid);
  613. txq->created = true;
  614. }
  615. spin_unlock(&adapter->mbox_lock);
  616. return status;
  617. }
  618. /* Uses mbox */
  619. int be_cmd_rxq_create(struct be_adapter *adapter,
  620. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  621. u16 max_frame_size, u32 if_id, u32 rss)
  622. {
  623. struct be_mcc_wrb *wrb;
  624. struct be_cmd_req_eth_rx_create *req;
  625. struct be_dma_mem *q_mem = &rxq->dma_mem;
  626. int status;
  627. spin_lock(&adapter->mbox_lock);
  628. wrb = wrb_from_mbox(adapter);
  629. req = embedded_payload(wrb);
  630. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  631. OPCODE_ETH_RX_CREATE);
  632. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
  633. sizeof(*req));
  634. req->cq_id = cpu_to_le16(cq_id);
  635. req->frag_size = fls(frag_size) - 1;
  636. req->num_pages = 2;
  637. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  638. req->interface_id = cpu_to_le32(if_id);
  639. req->max_frame_size = cpu_to_le16(max_frame_size);
  640. req->rss_queue = cpu_to_le32(rss);
  641. status = be_mbox_notify_wait(adapter);
  642. if (!status) {
  643. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  644. rxq->id = le16_to_cpu(resp->id);
  645. rxq->created = true;
  646. }
  647. spin_unlock(&adapter->mbox_lock);
  648. return status;
  649. }
  650. /* Generic destroyer function for all types of queues
  651. * Uses Mbox
  652. */
  653. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  654. int queue_type)
  655. {
  656. struct be_mcc_wrb *wrb;
  657. struct be_cmd_req_q_destroy *req;
  658. u8 subsys = 0, opcode = 0;
  659. int status;
  660. if (adapter->eeh_err)
  661. return -EIO;
  662. spin_lock(&adapter->mbox_lock);
  663. wrb = wrb_from_mbox(adapter);
  664. req = embedded_payload(wrb);
  665. switch (queue_type) {
  666. case QTYPE_EQ:
  667. subsys = CMD_SUBSYSTEM_COMMON;
  668. opcode = OPCODE_COMMON_EQ_DESTROY;
  669. break;
  670. case QTYPE_CQ:
  671. subsys = CMD_SUBSYSTEM_COMMON;
  672. opcode = OPCODE_COMMON_CQ_DESTROY;
  673. break;
  674. case QTYPE_TXQ:
  675. subsys = CMD_SUBSYSTEM_ETH;
  676. opcode = OPCODE_ETH_TX_DESTROY;
  677. break;
  678. case QTYPE_RXQ:
  679. subsys = CMD_SUBSYSTEM_ETH;
  680. opcode = OPCODE_ETH_RX_DESTROY;
  681. break;
  682. case QTYPE_MCCQ:
  683. subsys = CMD_SUBSYSTEM_COMMON;
  684. opcode = OPCODE_COMMON_MCC_DESTROY;
  685. break;
  686. default:
  687. BUG();
  688. }
  689. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode);
  690. be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
  691. req->id = cpu_to_le16(q->id);
  692. status = be_mbox_notify_wait(adapter);
  693. spin_unlock(&adapter->mbox_lock);
  694. return status;
  695. }
  696. /* Create an rx filtering policy configuration on an i/f
  697. * Uses mbox
  698. */
  699. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  700. u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id,
  701. u32 domain)
  702. {
  703. struct be_mcc_wrb *wrb;
  704. struct be_cmd_req_if_create *req;
  705. int status;
  706. spin_lock(&adapter->mbox_lock);
  707. wrb = wrb_from_mbox(adapter);
  708. req = embedded_payload(wrb);
  709. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  710. OPCODE_COMMON_NTWK_INTERFACE_CREATE);
  711. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  712. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
  713. req->hdr.domain = domain;
  714. req->capability_flags = cpu_to_le32(cap_flags);
  715. req->enable_flags = cpu_to_le32(en_flags);
  716. req->pmac_invalid = pmac_invalid;
  717. if (!pmac_invalid)
  718. memcpy(req->mac_addr, mac, ETH_ALEN);
  719. status = be_mbox_notify_wait(adapter);
  720. if (!status) {
  721. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  722. *if_handle = le32_to_cpu(resp->interface_id);
  723. if (!pmac_invalid)
  724. *pmac_id = le32_to_cpu(resp->pmac_id);
  725. }
  726. spin_unlock(&adapter->mbox_lock);
  727. return status;
  728. }
  729. /* Uses mbox */
  730. int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id)
  731. {
  732. struct be_mcc_wrb *wrb;
  733. struct be_cmd_req_if_destroy *req;
  734. int status;
  735. if (adapter->eeh_err)
  736. return -EIO;
  737. spin_lock(&adapter->mbox_lock);
  738. wrb = wrb_from_mbox(adapter);
  739. req = embedded_payload(wrb);
  740. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  741. OPCODE_COMMON_NTWK_INTERFACE_DESTROY);
  742. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  743. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
  744. req->interface_id = cpu_to_le32(interface_id);
  745. status = be_mbox_notify_wait(adapter);
  746. spin_unlock(&adapter->mbox_lock);
  747. return status;
  748. }
  749. /* Get stats is a non embedded command: the request is not embedded inside
  750. * WRB but is a separate dma memory block
  751. * Uses asynchronous MCC
  752. */
  753. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  754. {
  755. struct be_mcc_wrb *wrb;
  756. struct be_cmd_req_get_stats *req;
  757. struct be_sge *sge;
  758. int status = 0;
  759. spin_lock_bh(&adapter->mcc_lock);
  760. wrb = wrb_from_mccq(adapter);
  761. if (!wrb) {
  762. status = -EBUSY;
  763. goto err;
  764. }
  765. req = nonemb_cmd->va;
  766. sge = nonembedded_sgl(wrb);
  767. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  768. OPCODE_ETH_GET_STATISTICS);
  769. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  770. OPCODE_ETH_GET_STATISTICS, sizeof(*req));
  771. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  772. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  773. sge->len = cpu_to_le32(nonemb_cmd->size);
  774. be_mcc_notify(adapter);
  775. err:
  776. spin_unlock_bh(&adapter->mcc_lock);
  777. return status;
  778. }
  779. /* Uses synchronous mcc */
  780. int be_cmd_link_status_query(struct be_adapter *adapter,
  781. bool *link_up, u8 *mac_speed, u16 *link_speed)
  782. {
  783. struct be_mcc_wrb *wrb;
  784. struct be_cmd_req_link_status *req;
  785. int status;
  786. spin_lock_bh(&adapter->mcc_lock);
  787. wrb = wrb_from_mccq(adapter);
  788. if (!wrb) {
  789. status = -EBUSY;
  790. goto err;
  791. }
  792. req = embedded_payload(wrb);
  793. *link_up = false;
  794. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  795. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY);
  796. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  797. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
  798. status = be_mcc_notify_wait(adapter);
  799. if (!status) {
  800. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  801. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  802. *link_up = true;
  803. *link_speed = le16_to_cpu(resp->link_speed);
  804. *mac_speed = resp->mac_speed;
  805. }
  806. }
  807. err:
  808. spin_unlock_bh(&adapter->mcc_lock);
  809. return status;
  810. }
  811. /* Uses Mbox */
  812. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
  813. {
  814. struct be_mcc_wrb *wrb;
  815. struct be_cmd_req_get_fw_version *req;
  816. int status;
  817. spin_lock(&adapter->mbox_lock);
  818. wrb = wrb_from_mbox(adapter);
  819. req = embedded_payload(wrb);
  820. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  821. OPCODE_COMMON_GET_FW_VERSION);
  822. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  823. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
  824. status = be_mbox_notify_wait(adapter);
  825. if (!status) {
  826. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  827. strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
  828. }
  829. spin_unlock(&adapter->mbox_lock);
  830. return status;
  831. }
  832. /* set the EQ delay interval of an EQ to specified value
  833. * Uses async mcc
  834. */
  835. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  836. {
  837. struct be_mcc_wrb *wrb;
  838. struct be_cmd_req_modify_eq_delay *req;
  839. int status = 0;
  840. spin_lock_bh(&adapter->mcc_lock);
  841. wrb = wrb_from_mccq(adapter);
  842. if (!wrb) {
  843. status = -EBUSY;
  844. goto err;
  845. }
  846. req = embedded_payload(wrb);
  847. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  848. OPCODE_COMMON_MODIFY_EQ_DELAY);
  849. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  850. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
  851. req->num_eq = cpu_to_le32(1);
  852. req->delay[0].eq_id = cpu_to_le32(eq_id);
  853. req->delay[0].phase = 0;
  854. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  855. be_mcc_notify(adapter);
  856. err:
  857. spin_unlock_bh(&adapter->mcc_lock);
  858. return status;
  859. }
  860. /* Uses sycnhronous mcc */
  861. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  862. u32 num, bool untagged, bool promiscuous)
  863. {
  864. struct be_mcc_wrb *wrb;
  865. struct be_cmd_req_vlan_config *req;
  866. int status;
  867. spin_lock_bh(&adapter->mcc_lock);
  868. wrb = wrb_from_mccq(adapter);
  869. if (!wrb) {
  870. status = -EBUSY;
  871. goto err;
  872. }
  873. req = embedded_payload(wrb);
  874. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  875. OPCODE_COMMON_NTWK_VLAN_CONFIG);
  876. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  877. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
  878. req->interface_id = if_id;
  879. req->promiscuous = promiscuous;
  880. req->untagged = untagged;
  881. req->num_vlan = num;
  882. if (!promiscuous) {
  883. memcpy(req->normal_vlan, vtag_array,
  884. req->num_vlan * sizeof(vtag_array[0]));
  885. }
  886. status = be_mcc_notify_wait(adapter);
  887. err:
  888. spin_unlock_bh(&adapter->mcc_lock);
  889. return status;
  890. }
  891. /* Uses MCC for this command as it may be called in BH context
  892. * Uses synchronous mcc
  893. */
  894. int be_cmd_promiscuous_config(struct be_adapter *adapter, u8 port_num, bool en)
  895. {
  896. struct be_mcc_wrb *wrb;
  897. struct be_cmd_req_promiscuous_config *req;
  898. int status;
  899. spin_lock_bh(&adapter->mcc_lock);
  900. wrb = wrb_from_mccq(adapter);
  901. if (!wrb) {
  902. status = -EBUSY;
  903. goto err;
  904. }
  905. req = embedded_payload(wrb);
  906. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_ETH_PROMISCUOUS);
  907. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  908. OPCODE_ETH_PROMISCUOUS, sizeof(*req));
  909. /* In FW versions X.102.149/X.101.487 and later,
  910. * the port setting associated only with the
  911. * issuing pci function will take effect
  912. */
  913. if (port_num)
  914. req->port1_promiscuous = en;
  915. else
  916. req->port0_promiscuous = en;
  917. status = be_mcc_notify_wait(adapter);
  918. err:
  919. spin_unlock_bh(&adapter->mcc_lock);
  920. return status;
  921. }
  922. /*
  923. * Uses MCC for this command as it may be called in BH context
  924. * (mc == NULL) => multicast promiscous
  925. */
  926. int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
  927. struct net_device *netdev, struct be_dma_mem *mem)
  928. {
  929. struct be_mcc_wrb *wrb;
  930. struct be_cmd_req_mcast_mac_config *req = mem->va;
  931. struct be_sge *sge;
  932. int status;
  933. spin_lock_bh(&adapter->mcc_lock);
  934. wrb = wrb_from_mccq(adapter);
  935. if (!wrb) {
  936. status = -EBUSY;
  937. goto err;
  938. }
  939. sge = nonembedded_sgl(wrb);
  940. memset(req, 0, sizeof(*req));
  941. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  942. OPCODE_COMMON_NTWK_MULTICAST_SET);
  943. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  944. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  945. sge->len = cpu_to_le32(mem->size);
  946. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  947. OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));
  948. req->interface_id = if_id;
  949. if (netdev) {
  950. int i;
  951. struct netdev_hw_addr *ha;
  952. req->num_mac = cpu_to_le16(netdev_mc_count(netdev));
  953. i = 0;
  954. netdev_for_each_mc_addr(ha, netdev)
  955. memcpy(req->mac[i].byte, ha->addr, ETH_ALEN);
  956. } else {
  957. req->promiscuous = 1;
  958. }
  959. status = be_mcc_notify_wait(adapter);
  960. err:
  961. spin_unlock_bh(&adapter->mcc_lock);
  962. return status;
  963. }
  964. /* Uses synchrounous mcc */
  965. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  966. {
  967. struct be_mcc_wrb *wrb;
  968. struct be_cmd_req_set_flow_control *req;
  969. int status;
  970. spin_lock_bh(&adapter->mcc_lock);
  971. wrb = wrb_from_mccq(adapter);
  972. if (!wrb) {
  973. status = -EBUSY;
  974. goto err;
  975. }
  976. req = embedded_payload(wrb);
  977. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  978. OPCODE_COMMON_SET_FLOW_CONTROL);
  979. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  980. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
  981. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  982. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  983. status = be_mcc_notify_wait(adapter);
  984. err:
  985. spin_unlock_bh(&adapter->mcc_lock);
  986. return status;
  987. }
  988. /* Uses sycn mcc */
  989. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  990. {
  991. struct be_mcc_wrb *wrb;
  992. struct be_cmd_req_get_flow_control *req;
  993. int status;
  994. spin_lock_bh(&adapter->mcc_lock);
  995. wrb = wrb_from_mccq(adapter);
  996. if (!wrb) {
  997. status = -EBUSY;
  998. goto err;
  999. }
  1000. req = embedded_payload(wrb);
  1001. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1002. OPCODE_COMMON_GET_FLOW_CONTROL);
  1003. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1004. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
  1005. status = be_mcc_notify_wait(adapter);
  1006. if (!status) {
  1007. struct be_cmd_resp_get_flow_control *resp =
  1008. embedded_payload(wrb);
  1009. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1010. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1011. }
  1012. err:
  1013. spin_unlock_bh(&adapter->mcc_lock);
  1014. return status;
  1015. }
  1016. /* Uses mbox */
  1017. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num, u32 *mode)
  1018. {
  1019. struct be_mcc_wrb *wrb;
  1020. struct be_cmd_req_query_fw_cfg *req;
  1021. int status;
  1022. spin_lock(&adapter->mbox_lock);
  1023. wrb = wrb_from_mbox(adapter);
  1024. req = embedded_payload(wrb);
  1025. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1026. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG);
  1027. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1028. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
  1029. status = be_mbox_notify_wait(adapter);
  1030. if (!status) {
  1031. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1032. *port_num = le32_to_cpu(resp->phys_port);
  1033. *mode = le32_to_cpu(resp->function_mode);
  1034. }
  1035. spin_unlock(&adapter->mbox_lock);
  1036. return status;
  1037. }
  1038. /* Uses mbox */
  1039. int be_cmd_reset_function(struct be_adapter *adapter)
  1040. {
  1041. struct be_mcc_wrb *wrb;
  1042. struct be_cmd_req_hdr *req;
  1043. int status;
  1044. spin_lock(&adapter->mbox_lock);
  1045. wrb = wrb_from_mbox(adapter);
  1046. req = embedded_payload(wrb);
  1047. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1048. OPCODE_COMMON_FUNCTION_RESET);
  1049. be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1050. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
  1051. status = be_mbox_notify_wait(adapter);
  1052. spin_unlock(&adapter->mbox_lock);
  1053. return status;
  1054. }
  1055. /* Uses sync mcc */
  1056. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1057. u8 bcn, u8 sts, u8 state)
  1058. {
  1059. struct be_mcc_wrb *wrb;
  1060. struct be_cmd_req_enable_disable_beacon *req;
  1061. int status;
  1062. spin_lock_bh(&adapter->mcc_lock);
  1063. wrb = wrb_from_mccq(adapter);
  1064. if (!wrb) {
  1065. status = -EBUSY;
  1066. goto err;
  1067. }
  1068. req = embedded_payload(wrb);
  1069. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1070. OPCODE_COMMON_ENABLE_DISABLE_BEACON);
  1071. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1072. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));
  1073. req->port_num = port_num;
  1074. req->beacon_state = state;
  1075. req->beacon_duration = bcn;
  1076. req->status_duration = sts;
  1077. status = be_mcc_notify_wait(adapter);
  1078. err:
  1079. spin_unlock_bh(&adapter->mcc_lock);
  1080. return status;
  1081. }
  1082. /* Uses sync mcc */
  1083. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1084. {
  1085. struct be_mcc_wrb *wrb;
  1086. struct be_cmd_req_get_beacon_state *req;
  1087. int status;
  1088. spin_lock_bh(&adapter->mcc_lock);
  1089. wrb = wrb_from_mccq(adapter);
  1090. if (!wrb) {
  1091. status = -EBUSY;
  1092. goto err;
  1093. }
  1094. req = embedded_payload(wrb);
  1095. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1096. OPCODE_COMMON_GET_BEACON_STATE);
  1097. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1098. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));
  1099. req->port_num = port_num;
  1100. status = be_mcc_notify_wait(adapter);
  1101. if (!status) {
  1102. struct be_cmd_resp_get_beacon_state *resp =
  1103. embedded_payload(wrb);
  1104. *state = resp->beacon_state;
  1105. }
  1106. err:
  1107. spin_unlock_bh(&adapter->mcc_lock);
  1108. return status;
  1109. }
  1110. /* Uses sync mcc */
  1111. int be_cmd_read_port_type(struct be_adapter *adapter, u32 port,
  1112. u8 *connector)
  1113. {
  1114. struct be_mcc_wrb *wrb;
  1115. struct be_cmd_req_port_type *req;
  1116. int status;
  1117. spin_lock_bh(&adapter->mcc_lock);
  1118. wrb = wrb_from_mccq(adapter);
  1119. if (!wrb) {
  1120. status = -EBUSY;
  1121. goto err;
  1122. }
  1123. req = embedded_payload(wrb);
  1124. be_wrb_hdr_prepare(wrb, sizeof(struct be_cmd_resp_port_type), true, 0,
  1125. OPCODE_COMMON_READ_TRANSRECV_DATA);
  1126. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1127. OPCODE_COMMON_READ_TRANSRECV_DATA, sizeof(*req));
  1128. req->port = cpu_to_le32(port);
  1129. req->page_num = cpu_to_le32(TR_PAGE_A0);
  1130. status = be_mcc_notify_wait(adapter);
  1131. if (!status) {
  1132. struct be_cmd_resp_port_type *resp = embedded_payload(wrb);
  1133. *connector = resp->data.connector;
  1134. }
  1135. err:
  1136. spin_unlock_bh(&adapter->mcc_lock);
  1137. return status;
  1138. }
  1139. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1140. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1141. {
  1142. struct be_mcc_wrb *wrb;
  1143. struct be_cmd_write_flashrom *req;
  1144. struct be_sge *sge;
  1145. int status;
  1146. spin_lock_bh(&adapter->mcc_lock);
  1147. adapter->flash_status = 0;
  1148. wrb = wrb_from_mccq(adapter);
  1149. if (!wrb) {
  1150. status = -EBUSY;
  1151. goto err_unlock;
  1152. }
  1153. req = cmd->va;
  1154. sge = nonembedded_sgl(wrb);
  1155. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1156. OPCODE_COMMON_WRITE_FLASHROM);
  1157. wrb->tag1 = CMD_SUBSYSTEM_COMMON;
  1158. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1159. OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
  1160. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1161. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1162. sge->len = cpu_to_le32(cmd->size);
  1163. req->params.op_type = cpu_to_le32(flash_type);
  1164. req->params.op_code = cpu_to_le32(flash_opcode);
  1165. req->params.data_buf_size = cpu_to_le32(buf_size);
  1166. be_mcc_notify(adapter);
  1167. spin_unlock_bh(&adapter->mcc_lock);
  1168. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1169. msecs_to_jiffies(12000)))
  1170. status = -1;
  1171. else
  1172. status = adapter->flash_status;
  1173. return status;
  1174. err_unlock:
  1175. spin_unlock_bh(&adapter->mcc_lock);
  1176. return status;
  1177. }
  1178. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1179. int offset)
  1180. {
  1181. struct be_mcc_wrb *wrb;
  1182. struct be_cmd_write_flashrom *req;
  1183. int status;
  1184. spin_lock_bh(&adapter->mcc_lock);
  1185. wrb = wrb_from_mccq(adapter);
  1186. if (!wrb) {
  1187. status = -EBUSY;
  1188. goto err;
  1189. }
  1190. req = embedded_payload(wrb);
  1191. be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0,
  1192. OPCODE_COMMON_READ_FLASHROM);
  1193. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1194. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);
  1195. req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
  1196. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1197. req->params.offset = cpu_to_le32(offset);
  1198. req->params.data_buf_size = cpu_to_le32(0x4);
  1199. status = be_mcc_notify_wait(adapter);
  1200. if (!status)
  1201. memcpy(flashed_crc, req->params.data_buf, 4);
  1202. err:
  1203. spin_unlock_bh(&adapter->mcc_lock);
  1204. return status;
  1205. }
  1206. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1207. struct be_dma_mem *nonemb_cmd)
  1208. {
  1209. struct be_mcc_wrb *wrb;
  1210. struct be_cmd_req_acpi_wol_magic_config *req;
  1211. struct be_sge *sge;
  1212. int status;
  1213. spin_lock_bh(&adapter->mcc_lock);
  1214. wrb = wrb_from_mccq(adapter);
  1215. if (!wrb) {
  1216. status = -EBUSY;
  1217. goto err;
  1218. }
  1219. req = nonemb_cmd->va;
  1220. sge = nonembedded_sgl(wrb);
  1221. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1222. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG);
  1223. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1224. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req));
  1225. memcpy(req->magic_mac, mac, ETH_ALEN);
  1226. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1227. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1228. sge->len = cpu_to_le32(nonemb_cmd->size);
  1229. status = be_mcc_notify_wait(adapter);
  1230. err:
  1231. spin_unlock_bh(&adapter->mcc_lock);
  1232. return status;
  1233. }
  1234. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1235. u8 loopback_type, u8 enable)
  1236. {
  1237. struct be_mcc_wrb *wrb;
  1238. struct be_cmd_req_set_lmode *req;
  1239. int status;
  1240. spin_lock_bh(&adapter->mcc_lock);
  1241. wrb = wrb_from_mccq(adapter);
  1242. if (!wrb) {
  1243. status = -EBUSY;
  1244. goto err;
  1245. }
  1246. req = embedded_payload(wrb);
  1247. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1248. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE);
  1249. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1250. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
  1251. sizeof(*req));
  1252. req->src_port = port_num;
  1253. req->dest_port = port_num;
  1254. req->loopback_type = loopback_type;
  1255. req->loopback_state = enable;
  1256. status = be_mcc_notify_wait(adapter);
  1257. err:
  1258. spin_unlock_bh(&adapter->mcc_lock);
  1259. return status;
  1260. }
  1261. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1262. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1263. {
  1264. struct be_mcc_wrb *wrb;
  1265. struct be_cmd_req_loopback_test *req;
  1266. int status;
  1267. spin_lock_bh(&adapter->mcc_lock);
  1268. wrb = wrb_from_mccq(adapter);
  1269. if (!wrb) {
  1270. status = -EBUSY;
  1271. goto err;
  1272. }
  1273. req = embedded_payload(wrb);
  1274. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1275. OPCODE_LOWLEVEL_LOOPBACK_TEST);
  1276. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1277. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req));
  1278. req->hdr.timeout = cpu_to_le32(4);
  1279. req->pattern = cpu_to_le64(pattern);
  1280. req->src_port = cpu_to_le32(port_num);
  1281. req->dest_port = cpu_to_le32(port_num);
  1282. req->pkt_size = cpu_to_le32(pkt_size);
  1283. req->num_pkts = cpu_to_le32(num_pkts);
  1284. req->loopback_type = cpu_to_le32(loopback_type);
  1285. status = be_mcc_notify_wait(adapter);
  1286. if (!status) {
  1287. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1288. status = le32_to_cpu(resp->status);
  1289. }
  1290. err:
  1291. spin_unlock_bh(&adapter->mcc_lock);
  1292. return status;
  1293. }
  1294. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1295. u32 byte_cnt, struct be_dma_mem *cmd)
  1296. {
  1297. struct be_mcc_wrb *wrb;
  1298. struct be_cmd_req_ddrdma_test *req;
  1299. struct be_sge *sge;
  1300. int status;
  1301. int i, j = 0;
  1302. spin_lock_bh(&adapter->mcc_lock);
  1303. wrb = wrb_from_mccq(adapter);
  1304. if (!wrb) {
  1305. status = -EBUSY;
  1306. goto err;
  1307. }
  1308. req = cmd->va;
  1309. sge = nonembedded_sgl(wrb);
  1310. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1311. OPCODE_LOWLEVEL_HOST_DDR_DMA);
  1312. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1313. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size);
  1314. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1315. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1316. sge->len = cpu_to_le32(cmd->size);
  1317. req->pattern = cpu_to_le64(pattern);
  1318. req->byte_count = cpu_to_le32(byte_cnt);
  1319. for (i = 0; i < byte_cnt; i++) {
  1320. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1321. j++;
  1322. if (j > 7)
  1323. j = 0;
  1324. }
  1325. status = be_mcc_notify_wait(adapter);
  1326. if (!status) {
  1327. struct be_cmd_resp_ddrdma_test *resp;
  1328. resp = cmd->va;
  1329. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1330. resp->snd_err) {
  1331. status = -1;
  1332. }
  1333. }
  1334. err:
  1335. spin_unlock_bh(&adapter->mcc_lock);
  1336. return status;
  1337. }
  1338. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1339. struct be_dma_mem *nonemb_cmd)
  1340. {
  1341. struct be_mcc_wrb *wrb;
  1342. struct be_cmd_req_seeprom_read *req;
  1343. struct be_sge *sge;
  1344. int status;
  1345. spin_lock_bh(&adapter->mcc_lock);
  1346. wrb = wrb_from_mccq(adapter);
  1347. req = nonemb_cmd->va;
  1348. sge = nonembedded_sgl(wrb);
  1349. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1350. OPCODE_COMMON_SEEPROM_READ);
  1351. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1352. OPCODE_COMMON_SEEPROM_READ, sizeof(*req));
  1353. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1354. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1355. sge->len = cpu_to_le32(nonemb_cmd->size);
  1356. status = be_mcc_notify_wait(adapter);
  1357. spin_unlock_bh(&adapter->mcc_lock);
  1358. return status;
  1359. }
  1360. int be_cmd_get_phy_info(struct be_adapter *adapter, struct be_dma_mem *cmd)
  1361. {
  1362. struct be_mcc_wrb *wrb;
  1363. struct be_cmd_req_get_phy_info *req;
  1364. struct be_sge *sge;
  1365. int status;
  1366. spin_lock_bh(&adapter->mcc_lock);
  1367. wrb = wrb_from_mccq(adapter);
  1368. if (!wrb) {
  1369. status = -EBUSY;
  1370. goto err;
  1371. }
  1372. req = cmd->va;
  1373. sge = nonembedded_sgl(wrb);
  1374. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1375. OPCODE_COMMON_GET_PHY_DETAILS);
  1376. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1377. OPCODE_COMMON_GET_PHY_DETAILS,
  1378. sizeof(*req));
  1379. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1380. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1381. sge->len = cpu_to_le32(cmd->size);
  1382. status = be_mcc_notify_wait(adapter);
  1383. err:
  1384. spin_unlock_bh(&adapter->mcc_lock);
  1385. return status;
  1386. }
  1387. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1388. {
  1389. struct be_mcc_wrb *wrb;
  1390. struct be_cmd_req_set_qos *req;
  1391. int status;
  1392. spin_lock_bh(&adapter->mcc_lock);
  1393. wrb = wrb_from_mccq(adapter);
  1394. if (!wrb) {
  1395. status = -EBUSY;
  1396. goto err;
  1397. }
  1398. req = embedded_payload(wrb);
  1399. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1400. OPCODE_COMMON_SET_QOS);
  1401. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1402. OPCODE_COMMON_SET_QOS, sizeof(*req));
  1403. req->hdr.domain = domain;
  1404. req->valid_bits = BE_QOS_BITS_NIC;
  1405. req->max_bps_nic = bps;
  1406. status = be_mcc_notify_wait(adapter);
  1407. err:
  1408. spin_unlock_bh(&adapter->mcc_lock);
  1409. return status;
  1410. }