winbond-cir.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173
  1. /*
  2. * winbond-cir.c - Driver for the Consumer IR functionality of Winbond
  3. * SuperI/O chips.
  4. *
  5. * Currently supports the Winbond WPCD376i chip (PNP id WEC1022), but
  6. * could probably support others (Winbond WEC102X, NatSemi, etc)
  7. * with minor modifications.
  8. *
  9. * Original Author: David Härdeman <david@hardeman.nu>
  10. * Copyright (C) 2009 - 2011 David Härdeman <david@hardeman.nu>
  11. *
  12. * Dedicated to my daughter Matilda, without whose loving attention this
  13. * driver would have been finished in half the time and with a fraction
  14. * of the bugs.
  15. *
  16. * Written using:
  17. * o Winbond WPCD376I datasheet helpfully provided by Jesse Barnes at Intel
  18. * o NatSemi PC87338/PC97338 datasheet (for the serial port stuff)
  19. * o DSDT dumps
  20. *
  21. * Supported features:
  22. * o IR Receive
  23. * o IR Transmit
  24. * o Wake-On-CIR functionality
  25. *
  26. * To do:
  27. * o Learning
  28. *
  29. * This program is free software; you can redistribute it and/or modify
  30. * it under the terms of the GNU General Public License as published by
  31. * the Free Software Foundation; either version 2 of the License, or
  32. * (at your option) any later version.
  33. *
  34. * This program is distributed in the hope that it will be useful,
  35. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  36. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  37. * GNU General Public License for more details.
  38. *
  39. * You should have received a copy of the GNU General Public License
  40. * along with this program; if not, write to the Free Software
  41. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  42. */
  43. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  44. #include <linux/module.h>
  45. #include <linux/pnp.h>
  46. #include <linux/interrupt.h>
  47. #include <linux/timer.h>
  48. #include <linux/leds.h>
  49. #include <linux/spinlock.h>
  50. #include <linux/pci_ids.h>
  51. #include <linux/io.h>
  52. #include <linux/bitrev.h>
  53. #include <linux/slab.h>
  54. #include <linux/wait.h>
  55. #include <linux/sched.h>
  56. #include <media/rc-core.h>
  57. #define DRVNAME "winbond-cir"
  58. /* CEIR Wake-Up Registers, relative to data->wbase */
  59. #define WBCIR_REG_WCEIR_CTL 0x03 /* CEIR Receiver Control */
  60. #define WBCIR_REG_WCEIR_STS 0x04 /* CEIR Receiver Status */
  61. #define WBCIR_REG_WCEIR_EV_EN 0x05 /* CEIR Receiver Event Enable */
  62. #define WBCIR_REG_WCEIR_CNTL 0x06 /* CEIR Receiver Counter Low */
  63. #define WBCIR_REG_WCEIR_CNTH 0x07 /* CEIR Receiver Counter High */
  64. #define WBCIR_REG_WCEIR_INDEX 0x08 /* CEIR Receiver Index */
  65. #define WBCIR_REG_WCEIR_DATA 0x09 /* CEIR Receiver Data */
  66. #define WBCIR_REG_WCEIR_CSL 0x0A /* CEIR Re. Compare Strlen */
  67. #define WBCIR_REG_WCEIR_CFG1 0x0B /* CEIR Re. Configuration 1 */
  68. #define WBCIR_REG_WCEIR_CFG2 0x0C /* CEIR Re. Configuration 2 */
  69. /* CEIR Enhanced Functionality Registers, relative to data->ebase */
  70. #define WBCIR_REG_ECEIR_CTS 0x00 /* Enhanced IR Control Status */
  71. #define WBCIR_REG_ECEIR_CCTL 0x01 /* Infrared Counter Control */
  72. #define WBCIR_REG_ECEIR_CNT_LO 0x02 /* Infrared Counter LSB */
  73. #define WBCIR_REG_ECEIR_CNT_HI 0x03 /* Infrared Counter MSB */
  74. #define WBCIR_REG_ECEIR_IREM 0x04 /* Infrared Emitter Status */
  75. /* SP3 Banked Registers, relative to data->sbase */
  76. #define WBCIR_REG_SP3_BSR 0x03 /* Bank Select, all banks */
  77. /* Bank 0 */
  78. #define WBCIR_REG_SP3_RXDATA 0x00 /* FIFO RX data (r) */
  79. #define WBCIR_REG_SP3_TXDATA 0x00 /* FIFO TX data (w) */
  80. #define WBCIR_REG_SP3_IER 0x01 /* Interrupt Enable */
  81. #define WBCIR_REG_SP3_EIR 0x02 /* Event Identification (r) */
  82. #define WBCIR_REG_SP3_FCR 0x02 /* FIFO Control (w) */
  83. #define WBCIR_REG_SP3_MCR 0x04 /* Mode Control */
  84. #define WBCIR_REG_SP3_LSR 0x05 /* Link Status */
  85. #define WBCIR_REG_SP3_MSR 0x06 /* Modem Status */
  86. #define WBCIR_REG_SP3_ASCR 0x07 /* Aux Status and Control */
  87. /* Bank 2 */
  88. #define WBCIR_REG_SP3_BGDL 0x00 /* Baud Divisor LSB */
  89. #define WBCIR_REG_SP3_BGDH 0x01 /* Baud Divisor MSB */
  90. #define WBCIR_REG_SP3_EXCR1 0x02 /* Extended Control 1 */
  91. #define WBCIR_REG_SP3_EXCR2 0x04 /* Extended Control 2 */
  92. #define WBCIR_REG_SP3_TXFLV 0x06 /* TX FIFO Level */
  93. #define WBCIR_REG_SP3_RXFLV 0x07 /* RX FIFO Level */
  94. /* Bank 3 */
  95. #define WBCIR_REG_SP3_MRID 0x00 /* Module Identification */
  96. #define WBCIR_REG_SP3_SH_LCR 0x01 /* LCR Shadow */
  97. #define WBCIR_REG_SP3_SH_FCR 0x02 /* FCR Shadow */
  98. /* Bank 4 */
  99. #define WBCIR_REG_SP3_IRCR1 0x02 /* Infrared Control 1 */
  100. /* Bank 5 */
  101. #define WBCIR_REG_SP3_IRCR2 0x04 /* Infrared Control 2 */
  102. /* Bank 6 */
  103. #define WBCIR_REG_SP3_IRCR3 0x00 /* Infrared Control 3 */
  104. #define WBCIR_REG_SP3_SIR_PW 0x02 /* SIR Pulse Width */
  105. /* Bank 7 */
  106. #define WBCIR_REG_SP3_IRRXDC 0x00 /* IR RX Demod Control */
  107. #define WBCIR_REG_SP3_IRTXMC 0x01 /* IR TX Mod Control */
  108. #define WBCIR_REG_SP3_RCCFG 0x02 /* CEIR Config */
  109. #define WBCIR_REG_SP3_IRCFG1 0x04 /* Infrared Config 1 */
  110. #define WBCIR_REG_SP3_IRCFG4 0x07 /* Infrared Config 4 */
  111. /*
  112. * Magic values follow
  113. */
  114. /* No interrupts for WBCIR_REG_SP3_IER and WBCIR_REG_SP3_EIR */
  115. #define WBCIR_IRQ_NONE 0x00
  116. /* RX data bit for WBCIR_REG_SP3_IER and WBCIR_REG_SP3_EIR */
  117. #define WBCIR_IRQ_RX 0x01
  118. /* TX data low bit for WBCIR_REG_SP3_IER and WBCIR_REG_SP3_EIR */
  119. #define WBCIR_IRQ_TX_LOW 0x02
  120. /* Over/Under-flow bit for WBCIR_REG_SP3_IER and WBCIR_REG_SP3_EIR */
  121. #define WBCIR_IRQ_ERR 0x04
  122. /* TX data empty bit for WBCEIR_REG_SP3_IER and WBCIR_REG_SP3_EIR */
  123. #define WBCIR_IRQ_TX_EMPTY 0x20
  124. /* Led enable/disable bit for WBCIR_REG_ECEIR_CTS */
  125. #define WBCIR_LED_ENABLE 0x80
  126. /* RX data available bit for WBCIR_REG_SP3_LSR */
  127. #define WBCIR_RX_AVAIL 0x01
  128. /* RX data overrun error bit for WBCIR_REG_SP3_LSR */
  129. #define WBCIR_RX_OVERRUN 0x02
  130. /* TX End-Of-Transmission bit for WBCIR_REG_SP3_ASCR */
  131. #define WBCIR_TX_EOT 0x04
  132. /* RX disable bit for WBCIR_REG_SP3_ASCR */
  133. #define WBCIR_RX_DISABLE 0x20
  134. /* TX data underrun error bit for WBCIR_REG_SP3_ASCR */
  135. #define WBCIR_TX_UNDERRUN 0x40
  136. /* Extended mode enable bit for WBCIR_REG_SP3_EXCR1 */
  137. #define WBCIR_EXT_ENABLE 0x01
  138. /* Select compare register in WBCIR_REG_WCEIR_INDEX (bits 5 & 6) */
  139. #define WBCIR_REGSEL_COMPARE 0x10
  140. /* Select mask register in WBCIR_REG_WCEIR_INDEX (bits 5 & 6) */
  141. #define WBCIR_REGSEL_MASK 0x20
  142. /* Starting address of selected register in WBCIR_REG_WCEIR_INDEX */
  143. #define WBCIR_REG_ADDR0 0x00
  144. /* Valid banks for the SP3 UART */
  145. enum wbcir_bank {
  146. WBCIR_BANK_0 = 0x00,
  147. WBCIR_BANK_1 = 0x80,
  148. WBCIR_BANK_2 = 0xE0,
  149. WBCIR_BANK_3 = 0xE4,
  150. WBCIR_BANK_4 = 0xE8,
  151. WBCIR_BANK_5 = 0xEC,
  152. WBCIR_BANK_6 = 0xF0,
  153. WBCIR_BANK_7 = 0xF4,
  154. };
  155. /* Supported power-on IR Protocols */
  156. enum wbcir_protocol {
  157. IR_PROTOCOL_RC5 = 0x0,
  158. IR_PROTOCOL_NEC = 0x1,
  159. IR_PROTOCOL_RC6 = 0x2,
  160. };
  161. /* Possible states for IR reception */
  162. enum wbcir_rxstate {
  163. WBCIR_RXSTATE_INACTIVE = 0,
  164. WBCIR_RXSTATE_ACTIVE,
  165. WBCIR_RXSTATE_ERROR
  166. };
  167. /* Possible states for IR transmission */
  168. enum wbcir_txstate {
  169. WBCIR_TXSTATE_INACTIVE = 0,
  170. WBCIR_TXSTATE_ACTIVE,
  171. WBCIR_TXSTATE_ERROR
  172. };
  173. /* Misc */
  174. #define WBCIR_NAME "Winbond CIR"
  175. #define WBCIR_ID_FAMILY 0xF1 /* Family ID for the WPCD376I */
  176. #define WBCIR_ID_CHIP 0x04 /* Chip ID for the WPCD376I */
  177. #define INVALID_SCANCODE 0x7FFFFFFF /* Invalid with all protos */
  178. #define WAKEUP_IOMEM_LEN 0x10 /* Wake-Up I/O Reg Len */
  179. #define EHFUNC_IOMEM_LEN 0x10 /* Enhanced Func I/O Reg Len */
  180. #define SP_IOMEM_LEN 0x08 /* Serial Port 3 (IR) Reg Len */
  181. /* Per-device data */
  182. struct wbcir_data {
  183. spinlock_t spinlock;
  184. struct rc_dev *dev;
  185. struct led_classdev led;
  186. unsigned long wbase; /* Wake-Up Baseaddr */
  187. unsigned long ebase; /* Enhanced Func. Baseaddr */
  188. unsigned long sbase; /* Serial Port Baseaddr */
  189. unsigned int irq; /* Serial Port IRQ */
  190. u8 irqmask;
  191. /* RX state */
  192. enum wbcir_rxstate rxstate;
  193. struct led_trigger *rxtrigger;
  194. struct ir_raw_event rxev;
  195. /* TX state */
  196. enum wbcir_txstate txstate;
  197. struct led_trigger *txtrigger;
  198. u32 txlen;
  199. u32 txoff;
  200. u32 *txbuf;
  201. u8 txmask;
  202. u32 txcarrier;
  203. };
  204. static enum wbcir_protocol protocol = IR_PROTOCOL_RC6;
  205. module_param(protocol, uint, 0444);
  206. MODULE_PARM_DESC(protocol, "IR protocol to use for the power-on command "
  207. "(0 = RC5, 1 = NEC, 2 = RC6A, default)");
  208. static bool invert; /* default = 0 */
  209. module_param(invert, bool, 0444);
  210. MODULE_PARM_DESC(invert, "Invert the signal from the IR receiver");
  211. static bool txandrx; /* default = 0 */
  212. module_param(txandrx, bool, 0444);
  213. MODULE_PARM_DESC(txandrx, "Allow simultaneous TX and RX");
  214. static unsigned int wake_sc = 0x800F040C;
  215. module_param(wake_sc, uint, 0644);
  216. MODULE_PARM_DESC(wake_sc, "Scancode of the power-on IR command");
  217. static unsigned int wake_rc6mode = 6;
  218. module_param(wake_rc6mode, uint, 0644);
  219. MODULE_PARM_DESC(wake_rc6mode, "RC6 mode for the power-on command "
  220. "(0 = 0, 6 = 6A, default)");
  221. /*****************************************************************************
  222. *
  223. * UTILITY FUNCTIONS
  224. *
  225. *****************************************************************************/
  226. /* Caller needs to hold wbcir_lock */
  227. static void
  228. wbcir_set_bits(unsigned long addr, u8 bits, u8 mask)
  229. {
  230. u8 val;
  231. val = inb(addr);
  232. val = ((val & ~mask) | (bits & mask));
  233. outb(val, addr);
  234. }
  235. /* Selects the register bank for the serial port */
  236. static inline void
  237. wbcir_select_bank(struct wbcir_data *data, enum wbcir_bank bank)
  238. {
  239. outb(bank, data->sbase + WBCIR_REG_SP3_BSR);
  240. }
  241. static inline void
  242. wbcir_set_irqmask(struct wbcir_data *data, u8 irqmask)
  243. {
  244. if (data->irqmask == irqmask)
  245. return;
  246. wbcir_select_bank(data, WBCIR_BANK_0);
  247. outb(irqmask, data->sbase + WBCIR_REG_SP3_IER);
  248. data->irqmask = irqmask;
  249. }
  250. static enum led_brightness
  251. wbcir_led_brightness_get(struct led_classdev *led_cdev)
  252. {
  253. struct wbcir_data *data = container_of(led_cdev,
  254. struct wbcir_data,
  255. led);
  256. if (inb(data->ebase + WBCIR_REG_ECEIR_CTS) & WBCIR_LED_ENABLE)
  257. return LED_FULL;
  258. else
  259. return LED_OFF;
  260. }
  261. static void
  262. wbcir_led_brightness_set(struct led_classdev *led_cdev,
  263. enum led_brightness brightness)
  264. {
  265. struct wbcir_data *data = container_of(led_cdev,
  266. struct wbcir_data,
  267. led);
  268. wbcir_set_bits(data->ebase + WBCIR_REG_ECEIR_CTS,
  269. brightness == LED_OFF ? 0x00 : WBCIR_LED_ENABLE,
  270. WBCIR_LED_ENABLE);
  271. }
  272. /* Manchester encodes bits to RC6 message cells (see wbcir_shutdown) */
  273. static u8
  274. wbcir_to_rc6cells(u8 val)
  275. {
  276. u8 coded = 0x00;
  277. int i;
  278. val &= 0x0F;
  279. for (i = 0; i < 4; i++) {
  280. if (val & 0x01)
  281. coded |= 0x02 << (i * 2);
  282. else
  283. coded |= 0x01 << (i * 2);
  284. val >>= 1;
  285. }
  286. return coded;
  287. }
  288. /*****************************************************************************
  289. *
  290. * INTERRUPT FUNCTIONS
  291. *
  292. *****************************************************************************/
  293. static void
  294. wbcir_idle_rx(struct rc_dev *dev, bool idle)
  295. {
  296. struct wbcir_data *data = dev->priv;
  297. if (!idle && data->rxstate == WBCIR_RXSTATE_INACTIVE) {
  298. data->rxstate = WBCIR_RXSTATE_ACTIVE;
  299. led_trigger_event(data->rxtrigger, LED_FULL);
  300. }
  301. if (idle && data->rxstate != WBCIR_RXSTATE_INACTIVE)
  302. /* Tell hardware to go idle by setting RXINACTIVE */
  303. outb(WBCIR_RX_DISABLE, data->sbase + WBCIR_REG_SP3_ASCR);
  304. }
  305. static void
  306. wbcir_irq_rx(struct wbcir_data *data, struct pnp_dev *device)
  307. {
  308. u8 irdata;
  309. DEFINE_IR_RAW_EVENT(rawir);
  310. /* Since RXHDLEV is set, at least 8 bytes are in the FIFO */
  311. while (inb(data->sbase + WBCIR_REG_SP3_LSR) & WBCIR_RX_AVAIL) {
  312. irdata = inb(data->sbase + WBCIR_REG_SP3_RXDATA);
  313. if (data->rxstate == WBCIR_RXSTATE_ERROR)
  314. continue;
  315. rawir.pulse = irdata & 0x80 ? false : true;
  316. rawir.duration = US_TO_NS(((irdata & 0x7F) + 1) * 10);
  317. ir_raw_event_store_with_filter(data->dev, &rawir);
  318. }
  319. /* Check if we should go idle */
  320. if (data->dev->idle) {
  321. led_trigger_event(data->rxtrigger, LED_OFF);
  322. data->rxstate = WBCIR_RXSTATE_INACTIVE;
  323. }
  324. ir_raw_event_handle(data->dev);
  325. }
  326. static void
  327. wbcir_irq_tx(struct wbcir_data *data)
  328. {
  329. unsigned int space;
  330. unsigned int used;
  331. u8 bytes[16];
  332. u8 byte;
  333. if (!data->txbuf)
  334. return;
  335. switch (data->txstate) {
  336. case WBCIR_TXSTATE_INACTIVE:
  337. /* TX FIFO empty */
  338. space = 16;
  339. led_trigger_event(data->txtrigger, LED_FULL);
  340. break;
  341. case WBCIR_TXSTATE_ACTIVE:
  342. /* TX FIFO low (3 bytes or less) */
  343. space = 13;
  344. break;
  345. case WBCIR_TXSTATE_ERROR:
  346. space = 0;
  347. break;
  348. default:
  349. return;
  350. }
  351. /*
  352. * TX data is run-length coded in bytes: YXXXXXXX
  353. * Y = space (1) or pulse (0)
  354. * X = duration, encoded as (X + 1) * 10us (i.e 10 to 1280 us)
  355. */
  356. for (used = 0; used < space && data->txoff != data->txlen; used++) {
  357. if (data->txbuf[data->txoff] == 0) {
  358. data->txoff++;
  359. continue;
  360. }
  361. byte = min((u32)0x80, data->txbuf[data->txoff]);
  362. data->txbuf[data->txoff] -= byte;
  363. byte--;
  364. byte |= (data->txoff % 2 ? 0x80 : 0x00); /* pulse/space */
  365. bytes[used] = byte;
  366. }
  367. while (data->txbuf[data->txoff] == 0 && data->txoff != data->txlen)
  368. data->txoff++;
  369. if (used == 0) {
  370. /* Finished */
  371. if (data->txstate == WBCIR_TXSTATE_ERROR)
  372. /* Clear TX underrun bit */
  373. outb(WBCIR_TX_UNDERRUN, data->sbase + WBCIR_REG_SP3_ASCR);
  374. wbcir_set_irqmask(data, WBCIR_IRQ_RX | WBCIR_IRQ_ERR);
  375. led_trigger_event(data->txtrigger, LED_OFF);
  376. kfree(data->txbuf);
  377. data->txbuf = NULL;
  378. data->txstate = WBCIR_TXSTATE_INACTIVE;
  379. } else if (data->txoff == data->txlen) {
  380. /* At the end of transmission, tell the hw before last byte */
  381. outsb(data->sbase + WBCIR_REG_SP3_TXDATA, bytes, used - 1);
  382. outb(WBCIR_TX_EOT, data->sbase + WBCIR_REG_SP3_ASCR);
  383. outb(bytes[used - 1], data->sbase + WBCIR_REG_SP3_TXDATA);
  384. wbcir_set_irqmask(data, WBCIR_IRQ_RX | WBCIR_IRQ_ERR |
  385. WBCIR_IRQ_TX_EMPTY);
  386. } else {
  387. /* More data to follow... */
  388. outsb(data->sbase + WBCIR_REG_SP3_RXDATA, bytes, used);
  389. if (data->txstate == WBCIR_TXSTATE_INACTIVE) {
  390. wbcir_set_irqmask(data, WBCIR_IRQ_RX | WBCIR_IRQ_ERR |
  391. WBCIR_IRQ_TX_LOW);
  392. data->txstate = WBCIR_TXSTATE_ACTIVE;
  393. }
  394. }
  395. }
  396. static irqreturn_t
  397. wbcir_irq_handler(int irqno, void *cookie)
  398. {
  399. struct pnp_dev *device = cookie;
  400. struct wbcir_data *data = pnp_get_drvdata(device);
  401. unsigned long flags;
  402. u8 status;
  403. spin_lock_irqsave(&data->spinlock, flags);
  404. wbcir_select_bank(data, WBCIR_BANK_0);
  405. status = inb(data->sbase + WBCIR_REG_SP3_EIR);
  406. status &= data->irqmask;
  407. if (!status) {
  408. spin_unlock_irqrestore(&data->spinlock, flags);
  409. return IRQ_NONE;
  410. }
  411. if (status & WBCIR_IRQ_ERR) {
  412. /* RX overflow? (read clears bit) */
  413. if (inb(data->sbase + WBCIR_REG_SP3_LSR) & WBCIR_RX_OVERRUN) {
  414. data->rxstate = WBCIR_RXSTATE_ERROR;
  415. ir_raw_event_reset(data->dev);
  416. }
  417. /* TX underflow? */
  418. if (inb(data->sbase + WBCIR_REG_SP3_ASCR) & WBCIR_TX_UNDERRUN)
  419. data->txstate = WBCIR_TXSTATE_ERROR;
  420. }
  421. if (status & WBCIR_IRQ_RX)
  422. wbcir_irq_rx(data, device);
  423. if (status & (WBCIR_IRQ_TX_LOW | WBCIR_IRQ_TX_EMPTY))
  424. wbcir_irq_tx(data);
  425. spin_unlock_irqrestore(&data->spinlock, flags);
  426. return IRQ_HANDLED;
  427. }
  428. /*****************************************************************************
  429. *
  430. * RC-CORE INTERFACE FUNCTIONS
  431. *
  432. *****************************************************************************/
  433. static int
  434. wbcir_txcarrier(struct rc_dev *dev, u32 carrier)
  435. {
  436. struct wbcir_data *data = dev->priv;
  437. unsigned long flags;
  438. u8 val;
  439. u32 freq;
  440. freq = DIV_ROUND_CLOSEST(carrier, 1000);
  441. if (freq < 30 || freq > 60)
  442. return -EINVAL;
  443. switch (freq) {
  444. case 58:
  445. case 59:
  446. case 60:
  447. val = freq - 58;
  448. freq *= 1000;
  449. break;
  450. case 57:
  451. val = freq - 27;
  452. freq = 56900;
  453. break;
  454. default:
  455. val = freq - 27;
  456. freq *= 1000;
  457. break;
  458. }
  459. spin_lock_irqsave(&data->spinlock, flags);
  460. if (data->txstate != WBCIR_TXSTATE_INACTIVE) {
  461. spin_unlock_irqrestore(&data->spinlock, flags);
  462. return -EBUSY;
  463. }
  464. if (data->txcarrier != freq) {
  465. wbcir_select_bank(data, WBCIR_BANK_7);
  466. wbcir_set_bits(data->sbase + WBCIR_REG_SP3_IRTXMC, val, 0x1F);
  467. data->txcarrier = freq;
  468. }
  469. spin_unlock_irqrestore(&data->spinlock, flags);
  470. return 0;
  471. }
  472. static int
  473. wbcir_txmask(struct rc_dev *dev, u32 mask)
  474. {
  475. struct wbcir_data *data = dev->priv;
  476. unsigned long flags;
  477. u8 val;
  478. /* Four outputs, only one output can be enabled at a time */
  479. switch (mask) {
  480. case 0x1:
  481. val = 0x0;
  482. break;
  483. case 0x2:
  484. val = 0x1;
  485. break;
  486. case 0x4:
  487. val = 0x2;
  488. break;
  489. case 0x8:
  490. val = 0x3;
  491. break;
  492. default:
  493. return -EINVAL;
  494. }
  495. spin_lock_irqsave(&data->spinlock, flags);
  496. if (data->txstate != WBCIR_TXSTATE_INACTIVE) {
  497. spin_unlock_irqrestore(&data->spinlock, flags);
  498. return -EBUSY;
  499. }
  500. if (data->txmask != mask) {
  501. wbcir_set_bits(data->ebase + WBCIR_REG_ECEIR_CTS, val, 0x0c);
  502. data->txmask = mask;
  503. }
  504. spin_unlock_irqrestore(&data->spinlock, flags);
  505. return 0;
  506. }
  507. static int
  508. wbcir_tx(struct rc_dev *dev, unsigned *b, unsigned count)
  509. {
  510. struct wbcir_data *data = dev->priv;
  511. unsigned *buf;
  512. unsigned i;
  513. unsigned long flags;
  514. buf = kmalloc(count * sizeof(*b), GFP_KERNEL);
  515. if (!buf)
  516. return -ENOMEM;
  517. /* Convert values to multiples of 10us */
  518. for (i = 0; i < count; i++)
  519. buf[i] = DIV_ROUND_CLOSEST(b[i], 10);
  520. /* Not sure if this is possible, but better safe than sorry */
  521. spin_lock_irqsave(&data->spinlock, flags);
  522. if (data->txstate != WBCIR_TXSTATE_INACTIVE) {
  523. spin_unlock_irqrestore(&data->spinlock, flags);
  524. kfree(buf);
  525. return -EBUSY;
  526. }
  527. /* Fill the TX fifo once, the irq handler will do the rest */
  528. data->txbuf = buf;
  529. data->txlen = count;
  530. data->txoff = 0;
  531. wbcir_irq_tx(data);
  532. /* We're done */
  533. spin_unlock_irqrestore(&data->spinlock, flags);
  534. return count;
  535. }
  536. /*****************************************************************************
  537. *
  538. * SETUP/INIT/SUSPEND/RESUME FUNCTIONS
  539. *
  540. *****************************************************************************/
  541. static void
  542. wbcir_shutdown(struct pnp_dev *device)
  543. {
  544. struct device *dev = &device->dev;
  545. struct wbcir_data *data = pnp_get_drvdata(device);
  546. bool do_wake = true;
  547. u8 match[11];
  548. u8 mask[11];
  549. u8 rc6_csl = 0;
  550. int i;
  551. memset(match, 0, sizeof(match));
  552. memset(mask, 0, sizeof(mask));
  553. if (wake_sc == INVALID_SCANCODE || !device_may_wakeup(dev)) {
  554. do_wake = false;
  555. goto finish;
  556. }
  557. switch (protocol) {
  558. case IR_PROTOCOL_RC5:
  559. if (wake_sc > 0xFFF) {
  560. do_wake = false;
  561. dev_err(dev, "RC5 - Invalid wake scancode\n");
  562. break;
  563. }
  564. /* Mask = 13 bits, ex toggle */
  565. mask[0] = 0xFF;
  566. mask[1] = 0x17;
  567. match[0] = (wake_sc & 0x003F); /* 6 command bits */
  568. match[0] |= (wake_sc & 0x0180) >> 1; /* 2 address bits */
  569. match[1] = (wake_sc & 0x0E00) >> 9; /* 3 address bits */
  570. if (!(wake_sc & 0x0040)) /* 2nd start bit */
  571. match[1] |= 0x10;
  572. break;
  573. case IR_PROTOCOL_NEC:
  574. if (wake_sc > 0xFFFFFF) {
  575. do_wake = false;
  576. dev_err(dev, "NEC - Invalid wake scancode\n");
  577. break;
  578. }
  579. mask[0] = mask[1] = mask[2] = mask[3] = 0xFF;
  580. match[1] = bitrev8((wake_sc & 0xFF));
  581. match[0] = ~match[1];
  582. match[3] = bitrev8((wake_sc & 0xFF00) >> 8);
  583. if (wake_sc > 0xFFFF)
  584. match[2] = bitrev8((wake_sc & 0xFF0000) >> 16);
  585. else
  586. match[2] = ~match[3];
  587. break;
  588. case IR_PROTOCOL_RC6:
  589. if (wake_rc6mode == 0) {
  590. if (wake_sc > 0xFFFF) {
  591. do_wake = false;
  592. dev_err(dev, "RC6 - Invalid wake scancode\n");
  593. break;
  594. }
  595. /* Command */
  596. match[0] = wbcir_to_rc6cells(wake_sc >> 0);
  597. mask[0] = 0xFF;
  598. match[1] = wbcir_to_rc6cells(wake_sc >> 4);
  599. mask[1] = 0xFF;
  600. /* Address */
  601. match[2] = wbcir_to_rc6cells(wake_sc >> 8);
  602. mask[2] = 0xFF;
  603. match[3] = wbcir_to_rc6cells(wake_sc >> 12);
  604. mask[3] = 0xFF;
  605. /* Header */
  606. match[4] = 0x50; /* mode1 = mode0 = 0, ignore toggle */
  607. mask[4] = 0xF0;
  608. match[5] = 0x09; /* start bit = 1, mode2 = 0 */
  609. mask[5] = 0x0F;
  610. rc6_csl = 44;
  611. } else if (wake_rc6mode == 6) {
  612. i = 0;
  613. /* Command */
  614. match[i] = wbcir_to_rc6cells(wake_sc >> 0);
  615. mask[i++] = 0xFF;
  616. match[i] = wbcir_to_rc6cells(wake_sc >> 4);
  617. mask[i++] = 0xFF;
  618. /* Address + Toggle */
  619. match[i] = wbcir_to_rc6cells(wake_sc >> 8);
  620. mask[i++] = 0xFF;
  621. match[i] = wbcir_to_rc6cells(wake_sc >> 12);
  622. mask[i++] = 0x3F;
  623. /* Customer bits 7 - 0 */
  624. match[i] = wbcir_to_rc6cells(wake_sc >> 16);
  625. mask[i++] = 0xFF;
  626. match[i] = wbcir_to_rc6cells(wake_sc >> 20);
  627. mask[i++] = 0xFF;
  628. if (wake_sc & 0x80000000) {
  629. /* Customer range bit and bits 15 - 8 */
  630. match[i] = wbcir_to_rc6cells(wake_sc >> 24);
  631. mask[i++] = 0xFF;
  632. match[i] = wbcir_to_rc6cells(wake_sc >> 28);
  633. mask[i++] = 0xFF;
  634. rc6_csl = 76;
  635. } else if (wake_sc <= 0x007FFFFF) {
  636. rc6_csl = 60;
  637. } else {
  638. do_wake = false;
  639. dev_err(dev, "RC6 - Invalid wake scancode\n");
  640. break;
  641. }
  642. /* Header */
  643. match[i] = 0x93; /* mode1 = mode0 = 1, submode = 0 */
  644. mask[i++] = 0xFF;
  645. match[i] = 0x0A; /* start bit = 1, mode2 = 1 */
  646. mask[i++] = 0x0F;
  647. } else {
  648. do_wake = false;
  649. dev_err(dev, "RC6 - Invalid wake mode\n");
  650. }
  651. break;
  652. default:
  653. do_wake = false;
  654. break;
  655. }
  656. finish:
  657. if (do_wake) {
  658. /* Set compare and compare mask */
  659. wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_INDEX,
  660. WBCIR_REGSEL_COMPARE | WBCIR_REG_ADDR0,
  661. 0x3F);
  662. outsb(data->wbase + WBCIR_REG_WCEIR_DATA, match, 11);
  663. wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_INDEX,
  664. WBCIR_REGSEL_MASK | WBCIR_REG_ADDR0,
  665. 0x3F);
  666. outsb(data->wbase + WBCIR_REG_WCEIR_DATA, mask, 11);
  667. /* RC6 Compare String Len */
  668. outb(rc6_csl, data->wbase + WBCIR_REG_WCEIR_CSL);
  669. /* Clear status bits NEC_REP, BUFF, MSG_END, MATCH */
  670. wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_STS, 0x17, 0x17);
  671. /* Clear BUFF_EN, Clear END_EN, Set MATCH_EN */
  672. wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_EV_EN, 0x01, 0x07);
  673. /* Set CEIR_EN */
  674. wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_CTL, 0x01, 0x01);
  675. } else {
  676. /* Clear BUFF_EN, Clear END_EN, Clear MATCH_EN */
  677. wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_EV_EN, 0x00, 0x07);
  678. /* Clear CEIR_EN */
  679. wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_CTL, 0x00, 0x01);
  680. }
  681. /*
  682. * ACPI will set the HW disable bit for SP3 which means that the
  683. * output signals are left in an undefined state which may cause
  684. * spurious interrupts which we need to ignore until the hardware
  685. * is reinitialized.
  686. */
  687. wbcir_set_irqmask(data, WBCIR_IRQ_NONE);
  688. disable_irq(data->irq);
  689. /* Disable LED */
  690. led_trigger_event(data->rxtrigger, LED_OFF);
  691. led_trigger_event(data->txtrigger, LED_OFF);
  692. }
  693. static int
  694. wbcir_suspend(struct pnp_dev *device, pm_message_t state)
  695. {
  696. wbcir_shutdown(device);
  697. return 0;
  698. }
  699. static void
  700. wbcir_init_hw(struct wbcir_data *data)
  701. {
  702. u8 tmp;
  703. /* Disable interrupts */
  704. wbcir_set_irqmask(data, WBCIR_IRQ_NONE);
  705. /* Set PROT_SEL, RX_INV, Clear CEIR_EN (needed for the led) */
  706. tmp = protocol << 4;
  707. if (invert)
  708. tmp |= 0x08;
  709. outb(tmp, data->wbase + WBCIR_REG_WCEIR_CTL);
  710. /* Clear status bits NEC_REP, BUFF, MSG_END, MATCH */
  711. wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_STS, 0x17, 0x17);
  712. /* Clear BUFF_EN, Clear END_EN, Clear MATCH_EN */
  713. wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_EV_EN, 0x00, 0x07);
  714. /* Set RC5 cell time to correspond to 36 kHz */
  715. wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_CFG1, 0x4A, 0x7F);
  716. /* Set IRTX_INV */
  717. if (invert)
  718. outb(0x04, data->ebase + WBCIR_REG_ECEIR_CCTL);
  719. else
  720. outb(0x00, data->ebase + WBCIR_REG_ECEIR_CCTL);
  721. /*
  722. * Clear IR LED, set SP3 clock to 24Mhz, set TX mask to IRTX1,
  723. * set SP3_IRRX_SW to binary 01, helpfully not documented
  724. */
  725. outb(0x10, data->ebase + WBCIR_REG_ECEIR_CTS);
  726. data->txmask = 0x1;
  727. /* Enable extended mode */
  728. wbcir_select_bank(data, WBCIR_BANK_2);
  729. outb(WBCIR_EXT_ENABLE, data->sbase + WBCIR_REG_SP3_EXCR1);
  730. /*
  731. * Configure baud generator, IR data will be sampled at
  732. * a bitrate of: (24Mhz * prescaler) / (divisor * 16).
  733. *
  734. * The ECIR registers include a flag to change the
  735. * 24Mhz clock freq to 48Mhz.
  736. *
  737. * It's not documented in the specs, but fifo levels
  738. * other than 16 seems to be unsupported.
  739. */
  740. /* prescaler 1.0, tx/rx fifo lvl 16 */
  741. outb(0x30, data->sbase + WBCIR_REG_SP3_EXCR2);
  742. /* Set baud divisor to sample every 10 us */
  743. outb(0x0F, data->sbase + WBCIR_REG_SP3_BGDL);
  744. outb(0x00, data->sbase + WBCIR_REG_SP3_BGDH);
  745. /* Set CEIR mode */
  746. wbcir_select_bank(data, WBCIR_BANK_0);
  747. outb(0xC0, data->sbase + WBCIR_REG_SP3_MCR);
  748. inb(data->sbase + WBCIR_REG_SP3_LSR); /* Clear LSR */
  749. inb(data->sbase + WBCIR_REG_SP3_MSR); /* Clear MSR */
  750. /* Disable RX demod, enable run-length enc/dec, set freq span */
  751. wbcir_select_bank(data, WBCIR_BANK_7);
  752. outb(0x90, data->sbase + WBCIR_REG_SP3_RCCFG);
  753. /* Disable timer */
  754. wbcir_select_bank(data, WBCIR_BANK_4);
  755. outb(0x00, data->sbase + WBCIR_REG_SP3_IRCR1);
  756. /* Disable MSR interrupt, clear AUX_IRX, mask RX during TX? */
  757. wbcir_select_bank(data, WBCIR_BANK_5);
  758. outb(txandrx ? 0x03 : 0x02, data->sbase + WBCIR_REG_SP3_IRCR2);
  759. /* Disable CRC */
  760. wbcir_select_bank(data, WBCIR_BANK_6);
  761. outb(0x20, data->sbase + WBCIR_REG_SP3_IRCR3);
  762. /* Set RX demodulation freq, not really used */
  763. wbcir_select_bank(data, WBCIR_BANK_7);
  764. outb(0xF2, data->sbase + WBCIR_REG_SP3_IRRXDC);
  765. /* Set TX modulation, 36kHz, 7us pulse width */
  766. outb(0x69, data->sbase + WBCIR_REG_SP3_IRTXMC);
  767. data->txcarrier = 36000;
  768. /* Set invert and pin direction */
  769. if (invert)
  770. outb(0x10, data->sbase + WBCIR_REG_SP3_IRCFG4);
  771. else
  772. outb(0x00, data->sbase + WBCIR_REG_SP3_IRCFG4);
  773. /* Set FIFO thresholds (RX = 8, TX = 3), reset RX/TX */
  774. wbcir_select_bank(data, WBCIR_BANK_0);
  775. outb(0x97, data->sbase + WBCIR_REG_SP3_FCR);
  776. /* Clear AUX status bits */
  777. outb(0xE0, data->sbase + WBCIR_REG_SP3_ASCR);
  778. /* Clear RX state */
  779. data->rxstate = WBCIR_RXSTATE_INACTIVE;
  780. data->rxev.duration = 0;
  781. ir_raw_event_reset(data->dev);
  782. ir_raw_event_handle(data->dev);
  783. /* Clear TX state */
  784. if (data->txstate == WBCIR_TXSTATE_ACTIVE) {
  785. kfree(data->txbuf);
  786. data->txbuf = NULL;
  787. data->txstate = WBCIR_TXSTATE_INACTIVE;
  788. }
  789. /* Enable interrupts */
  790. wbcir_set_irqmask(data, WBCIR_IRQ_RX | WBCIR_IRQ_ERR);
  791. }
  792. static int
  793. wbcir_resume(struct pnp_dev *device)
  794. {
  795. struct wbcir_data *data = pnp_get_drvdata(device);
  796. wbcir_init_hw(data);
  797. enable_irq(data->irq);
  798. return 0;
  799. }
  800. static int __devinit
  801. wbcir_probe(struct pnp_dev *device, const struct pnp_device_id *dev_id)
  802. {
  803. struct device *dev = &device->dev;
  804. struct wbcir_data *data;
  805. int err;
  806. if (!(pnp_port_len(device, 0) == EHFUNC_IOMEM_LEN &&
  807. pnp_port_len(device, 1) == WAKEUP_IOMEM_LEN &&
  808. pnp_port_len(device, 2) == SP_IOMEM_LEN)) {
  809. dev_err(dev, "Invalid resources\n");
  810. return -ENODEV;
  811. }
  812. data = kzalloc(sizeof(*data), GFP_KERNEL);
  813. if (!data) {
  814. err = -ENOMEM;
  815. goto exit;
  816. }
  817. pnp_set_drvdata(device, data);
  818. spin_lock_init(&data->spinlock);
  819. data->ebase = pnp_port_start(device, 0);
  820. data->wbase = pnp_port_start(device, 1);
  821. data->sbase = pnp_port_start(device, 2);
  822. data->irq = pnp_irq(device, 0);
  823. if (data->wbase == 0 || data->ebase == 0 ||
  824. data->sbase == 0 || data->irq == 0) {
  825. err = -ENODEV;
  826. dev_err(dev, "Invalid resources\n");
  827. goto exit_free_data;
  828. }
  829. dev_dbg(&device->dev, "Found device "
  830. "(w: 0x%lX, e: 0x%lX, s: 0x%lX, i: %u)\n",
  831. data->wbase, data->ebase, data->sbase, data->irq);
  832. led_trigger_register_simple("cir-tx", &data->txtrigger);
  833. if (!data->txtrigger) {
  834. err = -ENOMEM;
  835. goto exit_free_data;
  836. }
  837. led_trigger_register_simple("cir-rx", &data->rxtrigger);
  838. if (!data->rxtrigger) {
  839. err = -ENOMEM;
  840. goto exit_unregister_txtrigger;
  841. }
  842. data->led.name = "cir::activity";
  843. data->led.default_trigger = "cir-rx";
  844. data->led.brightness_set = wbcir_led_brightness_set;
  845. data->led.brightness_get = wbcir_led_brightness_get;
  846. err = led_classdev_register(&device->dev, &data->led);
  847. if (err)
  848. goto exit_unregister_rxtrigger;
  849. data->dev = rc_allocate_device();
  850. if (!data->dev) {
  851. err = -ENOMEM;
  852. goto exit_unregister_led;
  853. }
  854. data->dev->driver_type = RC_DRIVER_IR_RAW;
  855. data->dev->driver_name = WBCIR_NAME;
  856. data->dev->input_name = WBCIR_NAME;
  857. data->dev->input_phys = "wbcir/cir0";
  858. data->dev->input_id.bustype = BUS_HOST;
  859. data->dev->input_id.vendor = PCI_VENDOR_ID_WINBOND;
  860. data->dev->input_id.product = WBCIR_ID_FAMILY;
  861. data->dev->input_id.version = WBCIR_ID_CHIP;
  862. data->dev->map_name = RC_MAP_RC6_MCE;
  863. data->dev->s_idle = wbcir_idle_rx;
  864. data->dev->s_tx_mask = wbcir_txmask;
  865. data->dev->s_tx_carrier = wbcir_txcarrier;
  866. data->dev->tx_ir = wbcir_tx;
  867. data->dev->priv = data;
  868. data->dev->dev.parent = &device->dev;
  869. data->dev->timeout = MS_TO_NS(100);
  870. data->dev->allowed_protos = RC_TYPE_ALL;
  871. if (!request_region(data->wbase, WAKEUP_IOMEM_LEN, DRVNAME)) {
  872. dev_err(dev, "Region 0x%lx-0x%lx already in use!\n",
  873. data->wbase, data->wbase + WAKEUP_IOMEM_LEN - 1);
  874. err = -EBUSY;
  875. goto exit_free_rc;
  876. }
  877. if (!request_region(data->ebase, EHFUNC_IOMEM_LEN, DRVNAME)) {
  878. dev_err(dev, "Region 0x%lx-0x%lx already in use!\n",
  879. data->ebase, data->ebase + EHFUNC_IOMEM_LEN - 1);
  880. err = -EBUSY;
  881. goto exit_release_wbase;
  882. }
  883. if (!request_region(data->sbase, SP_IOMEM_LEN, DRVNAME)) {
  884. dev_err(dev, "Region 0x%lx-0x%lx already in use!\n",
  885. data->sbase, data->sbase + SP_IOMEM_LEN - 1);
  886. err = -EBUSY;
  887. goto exit_release_ebase;
  888. }
  889. err = request_irq(data->irq, wbcir_irq_handler,
  890. IRQF_DISABLED, DRVNAME, device);
  891. if (err) {
  892. dev_err(dev, "Failed to claim IRQ %u\n", data->irq);
  893. err = -EBUSY;
  894. goto exit_release_sbase;
  895. }
  896. err = rc_register_device(data->dev);
  897. if (err)
  898. goto exit_free_irq;
  899. device_init_wakeup(&device->dev, 1);
  900. wbcir_init_hw(data);
  901. return 0;
  902. exit_free_irq:
  903. free_irq(data->irq, device);
  904. exit_release_sbase:
  905. release_region(data->sbase, SP_IOMEM_LEN);
  906. exit_release_ebase:
  907. release_region(data->ebase, EHFUNC_IOMEM_LEN);
  908. exit_release_wbase:
  909. release_region(data->wbase, WAKEUP_IOMEM_LEN);
  910. exit_free_rc:
  911. rc_free_device(data->dev);
  912. exit_unregister_led:
  913. led_classdev_unregister(&data->led);
  914. exit_unregister_rxtrigger:
  915. led_trigger_unregister_simple(data->rxtrigger);
  916. exit_unregister_txtrigger:
  917. led_trigger_unregister_simple(data->txtrigger);
  918. exit_free_data:
  919. kfree(data);
  920. pnp_set_drvdata(device, NULL);
  921. exit:
  922. return err;
  923. }
  924. static void __devexit
  925. wbcir_remove(struct pnp_dev *device)
  926. {
  927. struct wbcir_data *data = pnp_get_drvdata(device);
  928. /* Disable interrupts */
  929. wbcir_set_irqmask(data, WBCIR_IRQ_NONE);
  930. free_irq(data->irq, device);
  931. /* Clear status bits NEC_REP, BUFF, MSG_END, MATCH */
  932. wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_STS, 0x17, 0x17);
  933. /* Clear CEIR_EN */
  934. wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_CTL, 0x00, 0x01);
  935. /* Clear BUFF_EN, END_EN, MATCH_EN */
  936. wbcir_set_bits(data->wbase + WBCIR_REG_WCEIR_EV_EN, 0x00, 0x07);
  937. rc_unregister_device(data->dev);
  938. led_trigger_unregister_simple(data->rxtrigger);
  939. led_trigger_unregister_simple(data->txtrigger);
  940. led_classdev_unregister(&data->led);
  941. /* This is ok since &data->led isn't actually used */
  942. wbcir_led_brightness_set(&data->led, LED_OFF);
  943. release_region(data->wbase, WAKEUP_IOMEM_LEN);
  944. release_region(data->ebase, EHFUNC_IOMEM_LEN);
  945. release_region(data->sbase, SP_IOMEM_LEN);
  946. kfree(data);
  947. pnp_set_drvdata(device, NULL);
  948. }
  949. static const struct pnp_device_id wbcir_ids[] = {
  950. { "WEC1022", 0 },
  951. { "", 0 }
  952. };
  953. MODULE_DEVICE_TABLE(pnp, wbcir_ids);
  954. static struct pnp_driver wbcir_driver = {
  955. .name = WBCIR_NAME,
  956. .id_table = wbcir_ids,
  957. .probe = wbcir_probe,
  958. .remove = __devexit_p(wbcir_remove),
  959. .suspend = wbcir_suspend,
  960. .resume = wbcir_resume,
  961. .shutdown = wbcir_shutdown
  962. };
  963. static int __init
  964. wbcir_init(void)
  965. {
  966. int ret;
  967. switch (protocol) {
  968. case IR_PROTOCOL_RC5:
  969. case IR_PROTOCOL_NEC:
  970. case IR_PROTOCOL_RC6:
  971. break;
  972. default:
  973. pr_err("Invalid power-on protocol\n");
  974. }
  975. ret = pnp_register_driver(&wbcir_driver);
  976. if (ret)
  977. pr_err("Unable to register driver\n");
  978. return ret;
  979. }
  980. static void __exit
  981. wbcir_exit(void)
  982. {
  983. pnp_unregister_driver(&wbcir_driver);
  984. }
  985. module_init(wbcir_init);
  986. module_exit(wbcir_exit);
  987. MODULE_AUTHOR("David Härdeman <david@hardeman.nu>");
  988. MODULE_DESCRIPTION("Winbond SuperI/O Consumer IR Driver");
  989. MODULE_LICENSE("GPL");