quirks.c 112 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. *
  13. * The bridge optimization stuff has been removed. If you really
  14. * have a silly BIOS which is unable to set your host bridge right,
  15. * use the PowerTweak utility (see http://powertweak.sourceforge.net).
  16. */
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/export.h>
  20. #include <linux/pci.h>
  21. #include <linux/init.h>
  22. #include <linux/delay.h>
  23. #include <linux/acpi.h>
  24. #include <linux/kallsyms.h>
  25. #include <linux/dmi.h>
  26. #include <linux/pci-aspm.h>
  27. #include <linux/ioport.h>
  28. #include <linux/sched.h>
  29. #include <linux/ktime.h>
  30. #include <asm/dma.h> /* isa_dma_bridge_buggy */
  31. #include "pci.h"
  32. /*
  33. * Decoding should be disabled for a PCI device during BAR sizing to avoid
  34. * conflict. But doing so may cause problems on host bridge and perhaps other
  35. * key system devices. For devices that need to have mmio decoding always-on,
  36. * we need to set the dev->mmio_always_on bit.
  37. */
  38. static void __devinit quirk_mmio_always_on(struct pci_dev *dev)
  39. {
  40. dev->mmio_always_on = 1;
  41. }
  42. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  43. PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
  44. /* The Mellanox Tavor device gives false positive parity errors
  45. * Mark this device with a broken_parity_status, to allow
  46. * PCI scanning code to "skip" this now blacklisted device.
  47. */
  48. static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
  49. {
  50. dev->broken_parity_status = 1; /* This device gives false positives */
  51. }
  52. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
  53. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
  54. /* Deal with broken BIOS'es that neglect to enable passive release,
  55. which can cause problems in combination with the 82441FX/PPro MTRRs */
  56. static void quirk_passive_release(struct pci_dev *dev)
  57. {
  58. struct pci_dev *d = NULL;
  59. unsigned char dlc;
  60. /* We have to make sure a particular bit is set in the PIIX3
  61. ISA bridge, so we have to go out and find it. */
  62. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  63. pci_read_config_byte(d, 0x82, &dlc);
  64. if (!(dlc & 1<<1)) {
  65. dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
  66. dlc |= 1<<1;
  67. pci_write_config_byte(d, 0x82, dlc);
  68. }
  69. }
  70. }
  71. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  72. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  73. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  74. but VIA don't answer queries. If you happen to have good contacts at VIA
  75. ask them for me please -- Alan
  76. This appears to be BIOS not version dependent. So presumably there is a
  77. chipset level fix */
  78. static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
  79. {
  80. if (!isa_dma_bridge_buggy) {
  81. isa_dma_bridge_buggy=1;
  82. dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
  83. }
  84. }
  85. /*
  86. * Its not totally clear which chipsets are the problematic ones
  87. * We know 82C586 and 82C596 variants are affected.
  88. */
  89. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
  90. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
  91. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
  92. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
  93. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
  94. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
  95. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
  96. /*
  97. * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
  98. * for some HT machines to use C4 w/o hanging.
  99. */
  100. static void __devinit quirk_tigerpoint_bm_sts(struct pci_dev *dev)
  101. {
  102. u32 pmbase;
  103. u16 pm1a;
  104. pci_read_config_dword(dev, 0x40, &pmbase);
  105. pmbase = pmbase & 0xff80;
  106. pm1a = inw(pmbase);
  107. if (pm1a & 0x10) {
  108. dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
  109. outw(0x10, pmbase);
  110. }
  111. }
  112. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
  113. /*
  114. * Chipsets where PCI->PCI transfers vanish or hang
  115. */
  116. static void __devinit quirk_nopcipci(struct pci_dev *dev)
  117. {
  118. if ((pci_pci_problems & PCIPCI_FAIL)==0) {
  119. dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
  120. pci_pci_problems |= PCIPCI_FAIL;
  121. }
  122. }
  123. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
  124. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
  125. static void __devinit quirk_nopciamd(struct pci_dev *dev)
  126. {
  127. u8 rev;
  128. pci_read_config_byte(dev, 0x08, &rev);
  129. if (rev == 0x13) {
  130. /* Erratum 24 */
  131. dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
  132. pci_pci_problems |= PCIAGP_FAIL;
  133. }
  134. }
  135. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
  136. /*
  137. * Triton requires workarounds to be used by the drivers
  138. */
  139. static void __devinit quirk_triton(struct pci_dev *dev)
  140. {
  141. if ((pci_pci_problems&PCIPCI_TRITON)==0) {
  142. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  143. pci_pci_problems |= PCIPCI_TRITON;
  144. }
  145. }
  146. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
  147. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
  148. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
  149. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
  150. /*
  151. * VIA Apollo KT133 needs PCI latency patch
  152. * Made according to a windows driver based patch by George E. Breese
  153. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  154. * and http://www.georgebreese.com/net/software/#PCI
  155. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  156. * the info on which Mr Breese based his work.
  157. *
  158. * Updated based on further information from the site and also on
  159. * information provided by VIA
  160. */
  161. static void quirk_vialatency(struct pci_dev *dev)
  162. {
  163. struct pci_dev *p;
  164. u8 busarb;
  165. /* Ok we have a potential problem chipset here. Now see if we have
  166. a buggy southbridge */
  167. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  168. if (p!=NULL) {
  169. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  170. /* Check for buggy part revisions */
  171. if (p->revision < 0x40 || p->revision > 0x42)
  172. goto exit;
  173. } else {
  174. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  175. if (p==NULL) /* No problem parts */
  176. goto exit;
  177. /* Check for buggy part revisions */
  178. if (p->revision < 0x10 || p->revision > 0x12)
  179. goto exit;
  180. }
  181. /*
  182. * Ok we have the problem. Now set the PCI master grant to
  183. * occur every master grant. The apparent bug is that under high
  184. * PCI load (quite common in Linux of course) you can get data
  185. * loss when the CPU is held off the bus for 3 bus master requests
  186. * This happens to include the IDE controllers....
  187. *
  188. * VIA only apply this fix when an SB Live! is present but under
  189. * both Linux and Windows this isn't enough, and we have seen
  190. * corruption without SB Live! but with things like 3 UDMA IDE
  191. * controllers. So we ignore that bit of the VIA recommendation..
  192. */
  193. pci_read_config_byte(dev, 0x76, &busarb);
  194. /* Set bit 4 and bi 5 of byte 76 to 0x01
  195. "Master priority rotation on every PCI master grant */
  196. busarb &= ~(1<<5);
  197. busarb |= (1<<4);
  198. pci_write_config_byte(dev, 0x76, busarb);
  199. dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
  200. exit:
  201. pci_dev_put(p);
  202. }
  203. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  204. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  205. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  206. /* Must restore this on a resume from RAM */
  207. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  208. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  209. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  210. /*
  211. * VIA Apollo VP3 needs ETBF on BT848/878
  212. */
  213. static void __devinit quirk_viaetbf(struct pci_dev *dev)
  214. {
  215. if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
  216. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  217. pci_pci_problems |= PCIPCI_VIAETBF;
  218. }
  219. }
  220. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
  221. static void __devinit quirk_vsfx(struct pci_dev *dev)
  222. {
  223. if ((pci_pci_problems&PCIPCI_VSFX)==0) {
  224. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  225. pci_pci_problems |= PCIPCI_VSFX;
  226. }
  227. }
  228. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
  229. /*
  230. * Ali Magik requires workarounds to be used by the drivers
  231. * that DMA to AGP space. Latency must be set to 0xA and triton
  232. * workaround applied too
  233. * [Info kindly provided by ALi]
  234. */
  235. static void __devinit quirk_alimagik(struct pci_dev *dev)
  236. {
  237. if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
  238. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  239. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  240. }
  241. }
  242. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
  243. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
  244. /*
  245. * Natoma has some interesting boundary conditions with Zoran stuff
  246. * at least
  247. */
  248. static void __devinit quirk_natoma(struct pci_dev *dev)
  249. {
  250. if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
  251. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  252. pci_pci_problems |= PCIPCI_NATOMA;
  253. }
  254. }
  255. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
  256. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
  257. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
  258. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
  259. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
  260. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
  261. /*
  262. * This chip can cause PCI parity errors if config register 0xA0 is read
  263. * while DMAs are occurring.
  264. */
  265. static void __devinit quirk_citrine(struct pci_dev *dev)
  266. {
  267. dev->cfg_size = 0xA0;
  268. }
  269. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
  270. /*
  271. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  272. * If it's needed, re-allocate the region.
  273. */
  274. static void __devinit quirk_s3_64M(struct pci_dev *dev)
  275. {
  276. struct resource *r = &dev->resource[0];
  277. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  278. r->start = 0;
  279. r->end = 0x3ffffff;
  280. }
  281. }
  282. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
  283. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
  284. /*
  285. * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
  286. * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
  287. * BAR0 should be 8 bytes; instead, it may be set to something like 8k
  288. * (which conflicts w/ BAR1's memory range).
  289. */
  290. static void __devinit quirk_cs5536_vsa(struct pci_dev *dev)
  291. {
  292. if (pci_resource_len(dev, 0) != 8) {
  293. struct resource *res = &dev->resource[0];
  294. res->end = res->start + 8 - 1;
  295. dev_info(&dev->dev, "CS5536 ISA bridge bug detected "
  296. "(incorrect header); workaround applied.\n");
  297. }
  298. }
  299. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
  300. static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
  301. unsigned size, int nr, const char *name)
  302. {
  303. region &= ~(size-1);
  304. if (region) {
  305. struct pci_bus_region bus_region;
  306. struct resource *res = dev->resource + nr;
  307. res->name = pci_name(dev);
  308. res->start = region;
  309. res->end = region + size - 1;
  310. res->flags = IORESOURCE_IO;
  311. /* Convert from PCI bus to resource space. */
  312. bus_region.start = res->start;
  313. bus_region.end = res->end;
  314. pcibios_bus_to_resource(dev, res, &bus_region);
  315. if (pci_claim_resource(dev, nr) == 0)
  316. dev_info(&dev->dev, "quirk: %pR claimed by %s\n",
  317. res, name);
  318. }
  319. }
  320. /*
  321. * ATI Northbridge setups MCE the processor if you even
  322. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  323. */
  324. static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
  325. {
  326. dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
  327. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  328. request_region(0x3b0, 0x0C, "RadeonIGP");
  329. request_region(0x3d3, 0x01, "RadeonIGP");
  330. }
  331. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
  332. /*
  333. * Let's make the southbridge information explicit instead
  334. * of having to worry about people probing the ACPI areas,
  335. * for example.. (Yes, it happens, and if you read the wrong
  336. * ACPI register it will put the machine to sleep with no
  337. * way of waking it up again. Bummer).
  338. *
  339. * ALI M7101: Two IO regions pointed to by words at
  340. * 0xE0 (64 bytes of ACPI registers)
  341. * 0xE2 (32 bytes of SMB registers)
  342. */
  343. static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
  344. {
  345. u16 region;
  346. pci_read_config_word(dev, 0xE0, &region);
  347. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  348. pci_read_config_word(dev, 0xE2, &region);
  349. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  350. }
  351. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
  352. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  353. {
  354. u32 devres;
  355. u32 mask, size, base;
  356. pci_read_config_dword(dev, port, &devres);
  357. if ((devres & enable) != enable)
  358. return;
  359. mask = (devres >> 16) & 15;
  360. base = devres & 0xffff;
  361. size = 16;
  362. for (;;) {
  363. unsigned bit = size >> 1;
  364. if ((bit & mask) == bit)
  365. break;
  366. size = bit;
  367. }
  368. /*
  369. * For now we only print it out. Eventually we'll want to
  370. * reserve it (at least if it's in the 0x1000+ range), but
  371. * let's get enough confirmation reports first.
  372. */
  373. base &= -size;
  374. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
  375. }
  376. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  377. {
  378. u32 devres;
  379. u32 mask, size, base;
  380. pci_read_config_dword(dev, port, &devres);
  381. if ((devres & enable) != enable)
  382. return;
  383. base = devres & 0xffff0000;
  384. mask = (devres & 0x3f) << 16;
  385. size = 128 << 16;
  386. for (;;) {
  387. unsigned bit = size >> 1;
  388. if ((bit & mask) == bit)
  389. break;
  390. size = bit;
  391. }
  392. /*
  393. * For now we only print it out. Eventually we'll want to
  394. * reserve it, but let's get enough confirmation reports first.
  395. */
  396. base &= -size;
  397. dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
  398. }
  399. /*
  400. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  401. * 0x40 (64 bytes of ACPI registers)
  402. * 0x90 (16 bytes of SMB registers)
  403. * and a few strange programmable PIIX4 device resources.
  404. */
  405. static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
  406. {
  407. u32 region, res_a;
  408. pci_read_config_dword(dev, 0x40, &region);
  409. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  410. pci_read_config_dword(dev, 0x90, &region);
  411. quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  412. /* Device resource A has enables for some of the other ones */
  413. pci_read_config_dword(dev, 0x5c, &res_a);
  414. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  415. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  416. /* Device resource D is just bitfields for static resources */
  417. /* Device 12 enabled? */
  418. if (res_a & (1 << 29)) {
  419. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  420. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  421. }
  422. /* Device 13 enabled? */
  423. if (res_a & (1 << 30)) {
  424. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  425. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  426. }
  427. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  428. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  429. }
  430. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
  431. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
  432. #define ICH_PMBASE 0x40
  433. #define ICH_ACPI_CNTL 0x44
  434. #define ICH4_ACPI_EN 0x10
  435. #define ICH6_ACPI_EN 0x80
  436. #define ICH4_GPIOBASE 0x58
  437. #define ICH4_GPIO_CNTL 0x5c
  438. #define ICH4_GPIO_EN 0x10
  439. #define ICH6_GPIOBASE 0x48
  440. #define ICH6_GPIO_CNTL 0x4c
  441. #define ICH6_GPIO_EN 0x10
  442. /*
  443. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  444. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  445. * 0x58 (64 bytes of GPIO I/O space)
  446. */
  447. static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
  448. {
  449. u32 region;
  450. u8 enable;
  451. /*
  452. * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
  453. * with low legacy (and fixed) ports. We don't know the decoding
  454. * priority and can't tell whether the legacy device or the one created
  455. * here is really at that address. This happens on boards with broken
  456. * BIOSes.
  457. */
  458. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  459. if (enable & ICH4_ACPI_EN) {
  460. pci_read_config_dword(dev, ICH_PMBASE, &region);
  461. region &= PCI_BASE_ADDRESS_IO_MASK;
  462. if (region >= PCIBIOS_MIN_IO)
  463. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES,
  464. "ICH4 ACPI/GPIO/TCO");
  465. }
  466. pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
  467. if (enable & ICH4_GPIO_EN) {
  468. pci_read_config_dword(dev, ICH4_GPIOBASE, &region);
  469. region &= PCI_BASE_ADDRESS_IO_MASK;
  470. if (region >= PCIBIOS_MIN_IO)
  471. quirk_io_region(dev, region, 64,
  472. PCI_BRIDGE_RESOURCES + 1, "ICH4 GPIO");
  473. }
  474. }
  475. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
  476. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
  477. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
  478. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
  479. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
  480. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
  481. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
  482. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
  483. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
  484. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
  485. static void __devinit ich6_lpc_acpi_gpio(struct pci_dev *dev)
  486. {
  487. u32 region;
  488. u8 enable;
  489. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  490. if (enable & ICH6_ACPI_EN) {
  491. pci_read_config_dword(dev, ICH_PMBASE, &region);
  492. region &= PCI_BASE_ADDRESS_IO_MASK;
  493. if (region >= PCIBIOS_MIN_IO)
  494. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES,
  495. "ICH6 ACPI/GPIO/TCO");
  496. }
  497. pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
  498. if (enable & ICH6_GPIO_EN) {
  499. pci_read_config_dword(dev, ICH6_GPIOBASE, &region);
  500. region &= PCI_BASE_ADDRESS_IO_MASK;
  501. if (region >= PCIBIOS_MIN_IO)
  502. quirk_io_region(dev, region, 64,
  503. PCI_BRIDGE_RESOURCES + 1, "ICH6 GPIO");
  504. }
  505. }
  506. static void __devinit ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
  507. {
  508. u32 val;
  509. u32 size, base;
  510. pci_read_config_dword(dev, reg, &val);
  511. /* Enabled? */
  512. if (!(val & 1))
  513. return;
  514. base = val & 0xfffc;
  515. if (dynsize) {
  516. /*
  517. * This is not correct. It is 16, 32 or 64 bytes depending on
  518. * register D31:F0:ADh bits 5:4.
  519. *
  520. * But this gets us at least _part_ of it.
  521. */
  522. size = 16;
  523. } else {
  524. size = 128;
  525. }
  526. base &= ~(size-1);
  527. /* Just print it out for now. We should reserve it after more debugging */
  528. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
  529. }
  530. static void __devinit quirk_ich6_lpc(struct pci_dev *dev)
  531. {
  532. /* Shared ACPI/GPIO decode with all ICH6+ */
  533. ich6_lpc_acpi_gpio(dev);
  534. /* ICH6-specific generic IO decode */
  535. ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
  536. ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
  537. }
  538. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
  539. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
  540. static void __devinit ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
  541. {
  542. u32 val;
  543. u32 mask, base;
  544. pci_read_config_dword(dev, reg, &val);
  545. /* Enabled? */
  546. if (!(val & 1))
  547. return;
  548. /*
  549. * IO base in bits 15:2, mask in bits 23:18, both
  550. * are dword-based
  551. */
  552. base = val & 0xfffc;
  553. mask = (val >> 16) & 0xfc;
  554. mask |= 3;
  555. /* Just print it out for now. We should reserve it after more debugging */
  556. dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
  557. }
  558. /* ICH7-10 has the same common LPC generic IO decode registers */
  559. static void __devinit quirk_ich7_lpc(struct pci_dev *dev)
  560. {
  561. /* We share the common ACPI/GPIO decode with ICH6 */
  562. ich6_lpc_acpi_gpio(dev);
  563. /* And have 4 ICH7+ generic decodes */
  564. ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
  565. ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
  566. ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
  567. ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
  568. }
  569. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
  570. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
  571. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
  572. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
  573. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
  574. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
  575. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
  576. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
  577. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
  578. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
  579. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
  580. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
  581. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
  582. /*
  583. * VIA ACPI: One IO region pointed to by longword at
  584. * 0x48 or 0x20 (256 bytes of ACPI registers)
  585. */
  586. static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
  587. {
  588. u32 region;
  589. if (dev->revision & 0x10) {
  590. pci_read_config_dword(dev, 0x48, &region);
  591. region &= PCI_BASE_ADDRESS_IO_MASK;
  592. quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
  593. }
  594. }
  595. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
  596. /*
  597. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  598. * 0x48 (256 bytes of ACPI registers)
  599. * 0x70 (128 bytes of hardware monitoring register)
  600. * 0x90 (16 bytes of SMB registers)
  601. */
  602. static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
  603. {
  604. u16 hm;
  605. u32 smb;
  606. quirk_vt82c586_acpi(dev);
  607. pci_read_config_word(dev, 0x70, &hm);
  608. hm &= PCI_BASE_ADDRESS_IO_MASK;
  609. quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
  610. pci_read_config_dword(dev, 0x90, &smb);
  611. smb &= PCI_BASE_ADDRESS_IO_MASK;
  612. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
  613. }
  614. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
  615. /*
  616. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  617. * 0x88 (128 bytes of power management registers)
  618. * 0xd0 (16 bytes of SMB registers)
  619. */
  620. static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
  621. {
  622. u16 pm, smb;
  623. pci_read_config_word(dev, 0x88, &pm);
  624. pm &= PCI_BASE_ADDRESS_IO_MASK;
  625. quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  626. pci_read_config_word(dev, 0xd0, &smb);
  627. smb &= PCI_BASE_ADDRESS_IO_MASK;
  628. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
  629. }
  630. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  631. /*
  632. * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
  633. * Disable fast back-to-back on the secondary bus segment
  634. */
  635. static void __devinit quirk_xio2000a(struct pci_dev *dev)
  636. {
  637. struct pci_dev *pdev;
  638. u16 command;
  639. dev_warn(&dev->dev, "TI XIO2000a quirk detected; "
  640. "secondary bus fast back-to-back transfers disabled\n");
  641. list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
  642. pci_read_config_word(pdev, PCI_COMMAND, &command);
  643. if (command & PCI_COMMAND_FAST_BACK)
  644. pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
  645. }
  646. }
  647. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
  648. quirk_xio2000a);
  649. #ifdef CONFIG_X86_IO_APIC
  650. #include <asm/io_apic.h>
  651. /*
  652. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  653. * devices to the external APIC.
  654. *
  655. * TODO: When we have device-specific interrupt routers,
  656. * this code will go away from quirks.
  657. */
  658. static void quirk_via_ioapic(struct pci_dev *dev)
  659. {
  660. u8 tmp;
  661. if (nr_ioapics < 1)
  662. tmp = 0; /* nothing routed to external APIC */
  663. else
  664. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  665. dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
  666. tmp == 0 ? "Disa" : "Ena");
  667. /* Offset 0x58: External APIC IRQ output control */
  668. pci_write_config_byte (dev, 0x58, tmp);
  669. }
  670. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  671. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  672. /*
  673. * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
  674. * This leads to doubled level interrupt rates.
  675. * Set this bit to get rid of cycle wastage.
  676. * Otherwise uncritical.
  677. */
  678. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  679. {
  680. u8 misc_control2;
  681. #define BYPASS_APIC_DEASSERT 8
  682. pci_read_config_byte(dev, 0x5B, &misc_control2);
  683. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  684. dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
  685. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  686. }
  687. }
  688. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  689. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  690. /*
  691. * The AMD io apic can hang the box when an apic irq is masked.
  692. * We check all revs >= B0 (yet not in the pre production!) as the bug
  693. * is currently marked NoFix
  694. *
  695. * We have multiple reports of hangs with this chipset that went away with
  696. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  697. * of course. However the advice is demonstrably good even if so..
  698. */
  699. static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
  700. {
  701. if (dev->revision >= 0x02) {
  702. dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  703. dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
  704. }
  705. }
  706. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
  707. static void __devinit quirk_ioapic_rmw(struct pci_dev *dev)
  708. {
  709. if (dev->devfn == 0 && dev->bus->number == 0)
  710. sis_apic_bug = 1;
  711. }
  712. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
  713. #endif /* CONFIG_X86_IO_APIC */
  714. /*
  715. * Some settings of MMRBC can lead to data corruption so block changes.
  716. * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
  717. */
  718. static void __devinit quirk_amd_8131_mmrbc(struct pci_dev *dev)
  719. {
  720. if (dev->subordinate && dev->revision <= 0x12) {
  721. dev_info(&dev->dev, "AMD8131 rev %x detected; "
  722. "disabling PCI-X MMRBC\n", dev->revision);
  723. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
  724. }
  725. }
  726. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
  727. /*
  728. * FIXME: it is questionable that quirk_via_acpi
  729. * is needed. It shows up as an ISA bridge, and does not
  730. * support the PCI_INTERRUPT_LINE register at all. Therefore
  731. * it seems like setting the pci_dev's 'irq' to the
  732. * value of the ACPI SCI interrupt is only done for convenience.
  733. * -jgarzik
  734. */
  735. static void __devinit quirk_via_acpi(struct pci_dev *d)
  736. {
  737. /*
  738. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  739. */
  740. u8 irq;
  741. pci_read_config_byte(d, 0x42, &irq);
  742. irq &= 0xf;
  743. if (irq && (irq != 2))
  744. d->irq = irq;
  745. }
  746. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
  747. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
  748. /*
  749. * VIA bridges which have VLink
  750. */
  751. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  752. static void quirk_via_bridge(struct pci_dev *dev)
  753. {
  754. /* See what bridge we have and find the device ranges */
  755. switch (dev->device) {
  756. case PCI_DEVICE_ID_VIA_82C686:
  757. /* The VT82C686 is special, it attaches to PCI and can have
  758. any device number. All its subdevices are functions of
  759. that single device. */
  760. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  761. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  762. break;
  763. case PCI_DEVICE_ID_VIA_8237:
  764. case PCI_DEVICE_ID_VIA_8237A:
  765. via_vlink_dev_lo = 15;
  766. break;
  767. case PCI_DEVICE_ID_VIA_8235:
  768. via_vlink_dev_lo = 16;
  769. break;
  770. case PCI_DEVICE_ID_VIA_8231:
  771. case PCI_DEVICE_ID_VIA_8233_0:
  772. case PCI_DEVICE_ID_VIA_8233A:
  773. case PCI_DEVICE_ID_VIA_8233C_0:
  774. via_vlink_dev_lo = 17;
  775. break;
  776. }
  777. }
  778. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  779. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  780. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  781. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  782. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  783. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  784. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  785. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  786. /**
  787. * quirk_via_vlink - VIA VLink IRQ number update
  788. * @dev: PCI device
  789. *
  790. * If the device we are dealing with is on a PIC IRQ we need to
  791. * ensure that the IRQ line register which usually is not relevant
  792. * for PCI cards, is actually written so that interrupts get sent
  793. * to the right place.
  794. * We only do this on systems where a VIA south bridge was detected,
  795. * and only for VIA devices on the motherboard (see quirk_via_bridge
  796. * above).
  797. */
  798. static void quirk_via_vlink(struct pci_dev *dev)
  799. {
  800. u8 irq, new_irq;
  801. /* Check if we have VLink at all */
  802. if (via_vlink_dev_lo == -1)
  803. return;
  804. new_irq = dev->irq;
  805. /* Don't quirk interrupts outside the legacy IRQ range */
  806. if (!new_irq || new_irq > 15)
  807. return;
  808. /* Internal device ? */
  809. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  810. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  811. return;
  812. /* This is an internal VLink device on a PIC interrupt. The BIOS
  813. ought to have set this but may not have, so we redo it */
  814. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  815. if (new_irq != irq) {
  816. dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
  817. irq, new_irq);
  818. udelay(15); /* unknown if delay really needed */
  819. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  820. }
  821. }
  822. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  823. /*
  824. * VIA VT82C598 has its device ID settable and many BIOSes
  825. * set it to the ID of VT82C597 for backward compatibility.
  826. * We need to switch it off to be able to recognize the real
  827. * type of the chip.
  828. */
  829. static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
  830. {
  831. pci_write_config_byte(dev, 0xfc, 0);
  832. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  833. }
  834. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
  835. /*
  836. * CardBus controllers have a legacy base address that enables them
  837. * to respond as i82365 pcmcia controllers. We don't want them to
  838. * do this even if the Linux CardBus driver is not loaded, because
  839. * the Linux i82365 driver does not (and should not) handle CardBus.
  840. */
  841. static void quirk_cardbus_legacy(struct pci_dev *dev)
  842. {
  843. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  844. }
  845. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
  846. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  847. DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  848. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  849. /*
  850. * Following the PCI ordering rules is optional on the AMD762. I'm not
  851. * sure what the designers were smoking but let's not inhale...
  852. *
  853. * To be fair to AMD, it follows the spec by default, its BIOS people
  854. * who turn it off!
  855. */
  856. static void quirk_amd_ordering(struct pci_dev *dev)
  857. {
  858. u32 pcic;
  859. pci_read_config_dword(dev, 0x4C, &pcic);
  860. if ((pcic&6)!=6) {
  861. pcic |= 6;
  862. dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
  863. pci_write_config_dword(dev, 0x4C, pcic);
  864. pci_read_config_dword(dev, 0x84, &pcic);
  865. pcic |= (1<<23); /* Required in this mode */
  866. pci_write_config_dword(dev, 0x84, pcic);
  867. }
  868. }
  869. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  870. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  871. /*
  872. * DreamWorks provided workaround for Dunord I-3000 problem
  873. *
  874. * This card decodes and responds to addresses not apparently
  875. * assigned to it. We force a larger allocation to ensure that
  876. * nothing gets put too close to it.
  877. */
  878. static void __devinit quirk_dunord ( struct pci_dev * dev )
  879. {
  880. struct resource *r = &dev->resource [1];
  881. r->start = 0;
  882. r->end = 0xffffff;
  883. }
  884. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
  885. /*
  886. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  887. * is subtractive decoding (transparent), and does indicate this
  888. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  889. * instead of 0x01.
  890. */
  891. static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
  892. {
  893. dev->transparent = 1;
  894. }
  895. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
  896. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
  897. /*
  898. * Common misconfiguration of the MediaGX/Geode PCI master that will
  899. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  900. * datasheets found at http://www.national.com/analog for info on what
  901. * these bits do. <christer@weinigel.se>
  902. */
  903. static void quirk_mediagx_master(struct pci_dev *dev)
  904. {
  905. u8 reg;
  906. pci_read_config_byte(dev, 0x41, &reg);
  907. if (reg & 2) {
  908. reg &= ~2;
  909. dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
  910. pci_write_config_byte(dev, 0x41, reg);
  911. }
  912. }
  913. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  914. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  915. /*
  916. * Ensure C0 rev restreaming is off. This is normally done by
  917. * the BIOS but in the odd case it is not the results are corruption
  918. * hence the presence of a Linux check
  919. */
  920. static void quirk_disable_pxb(struct pci_dev *pdev)
  921. {
  922. u16 config;
  923. if (pdev->revision != 0x04) /* Only C0 requires this */
  924. return;
  925. pci_read_config_word(pdev, 0x40, &config);
  926. if (config & (1<<6)) {
  927. config &= ~(1<<6);
  928. pci_write_config_word(pdev, 0x40, config);
  929. dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
  930. }
  931. }
  932. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  933. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  934. static void quirk_amd_ide_mode(struct pci_dev *pdev)
  935. {
  936. /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
  937. u8 tmp;
  938. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
  939. if (tmp == 0x01) {
  940. pci_read_config_byte(pdev, 0x40, &tmp);
  941. pci_write_config_byte(pdev, 0x40, tmp|1);
  942. pci_write_config_byte(pdev, 0x9, 1);
  943. pci_write_config_byte(pdev, 0xa, 6);
  944. pci_write_config_byte(pdev, 0x40, tmp);
  945. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  946. dev_info(&pdev->dev, "set SATA to AHCI mode\n");
  947. }
  948. }
  949. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  950. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  951. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  952. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  953. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  954. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  955. /*
  956. * Serverworks CSB5 IDE does not fully support native mode
  957. */
  958. static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
  959. {
  960. u8 prog;
  961. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  962. if (prog & 5) {
  963. prog &= ~5;
  964. pdev->class &= ~5;
  965. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  966. /* PCI layer will sort out resources */
  967. }
  968. }
  969. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
  970. /*
  971. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  972. */
  973. static void __devinit quirk_ide_samemode(struct pci_dev *pdev)
  974. {
  975. u8 prog;
  976. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  977. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  978. dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
  979. prog &= ~5;
  980. pdev->class &= ~5;
  981. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  982. }
  983. }
  984. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  985. /*
  986. * Some ATA devices break if put into D3
  987. */
  988. static void __devinit quirk_no_ata_d3(struct pci_dev *pdev)
  989. {
  990. pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
  991. }
  992. /* Quirk the legacy ATA devices only. The AHCI ones are ok */
  993. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
  994. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  995. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
  996. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  997. /* ALi loses some register settings that we cannot then restore */
  998. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
  999. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1000. /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
  1001. occur when mode detecting */
  1002. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
  1003. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1004. /* This was originally an Alpha specific thing, but it really fits here.
  1005. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  1006. */
  1007. static void __devinit quirk_eisa_bridge(struct pci_dev *dev)
  1008. {
  1009. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  1010. }
  1011. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
  1012. /*
  1013. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  1014. * is not activated. The myth is that Asus said that they do not want the
  1015. * users to be irritated by just another PCI Device in the Win98 device
  1016. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  1017. * package 2.7.0 for details)
  1018. *
  1019. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  1020. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  1021. * becomes necessary to do this tweak in two steps -- the chosen trigger
  1022. * is either the Host bridge (preferred) or on-board VGA controller.
  1023. *
  1024. * Note that we used to unhide the SMBus that way on Toshiba laptops
  1025. * (Satellite A40 and Tecra M2) but then found that the thermal management
  1026. * was done by SMM code, which could cause unsynchronized concurrent
  1027. * accesses to the SMBus registers, with potentially bad effects. Thus you
  1028. * should be very careful when adding new entries: if SMM is accessing the
  1029. * Intel SMBus, this is a very good reason to leave it hidden.
  1030. *
  1031. * Likewise, many recent laptops use ACPI for thermal management. If the
  1032. * ACPI DSDT code accesses the SMBus, then Linux should not access it
  1033. * natively, and keeping the SMBus hidden is the right thing to do. If you
  1034. * are about to add an entry in the table below, please first disassemble
  1035. * the DSDT and double-check that there is no code accessing the SMBus.
  1036. */
  1037. static int asus_hides_smbus;
  1038. static void __devinit asus_hides_smbus_hostbridge(struct pci_dev *dev)
  1039. {
  1040. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1041. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  1042. switch(dev->subsystem_device) {
  1043. case 0x8025: /* P4B-LX */
  1044. case 0x8070: /* P4B */
  1045. case 0x8088: /* P4B533 */
  1046. case 0x1626: /* L3C notebook */
  1047. asus_hides_smbus = 1;
  1048. }
  1049. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  1050. switch(dev->subsystem_device) {
  1051. case 0x80b1: /* P4GE-V */
  1052. case 0x80b2: /* P4PE */
  1053. case 0x8093: /* P4B533-V */
  1054. asus_hides_smbus = 1;
  1055. }
  1056. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  1057. switch(dev->subsystem_device) {
  1058. case 0x8030: /* P4T533 */
  1059. asus_hides_smbus = 1;
  1060. }
  1061. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  1062. switch (dev->subsystem_device) {
  1063. case 0x8070: /* P4G8X Deluxe */
  1064. asus_hides_smbus = 1;
  1065. }
  1066. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  1067. switch (dev->subsystem_device) {
  1068. case 0x80c9: /* PU-DLS */
  1069. asus_hides_smbus = 1;
  1070. }
  1071. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  1072. switch (dev->subsystem_device) {
  1073. case 0x1751: /* M2N notebook */
  1074. case 0x1821: /* M5N notebook */
  1075. case 0x1897: /* A6L notebook */
  1076. asus_hides_smbus = 1;
  1077. }
  1078. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1079. switch (dev->subsystem_device) {
  1080. case 0x184b: /* W1N notebook */
  1081. case 0x186a: /* M6Ne notebook */
  1082. asus_hides_smbus = 1;
  1083. }
  1084. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1085. switch (dev->subsystem_device) {
  1086. case 0x80f2: /* P4P800-X */
  1087. asus_hides_smbus = 1;
  1088. }
  1089. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  1090. switch (dev->subsystem_device) {
  1091. case 0x1882: /* M6V notebook */
  1092. case 0x1977: /* A6VA notebook */
  1093. asus_hides_smbus = 1;
  1094. }
  1095. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  1096. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1097. switch(dev->subsystem_device) {
  1098. case 0x088C: /* HP Compaq nc8000 */
  1099. case 0x0890: /* HP Compaq nc6000 */
  1100. asus_hides_smbus = 1;
  1101. }
  1102. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1103. switch (dev->subsystem_device) {
  1104. case 0x12bc: /* HP D330L */
  1105. case 0x12bd: /* HP D530 */
  1106. case 0x006a: /* HP Compaq nx9500 */
  1107. asus_hides_smbus = 1;
  1108. }
  1109. else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
  1110. switch (dev->subsystem_device) {
  1111. case 0x12bf: /* HP xw4100 */
  1112. asus_hides_smbus = 1;
  1113. }
  1114. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  1115. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1116. switch(dev->subsystem_device) {
  1117. case 0xC00C: /* Samsung P35 notebook */
  1118. asus_hides_smbus = 1;
  1119. }
  1120. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  1121. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1122. switch(dev->subsystem_device) {
  1123. case 0x0058: /* Compaq Evo N620c */
  1124. asus_hides_smbus = 1;
  1125. }
  1126. else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
  1127. switch(dev->subsystem_device) {
  1128. case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
  1129. /* Motherboard doesn't have Host bridge
  1130. * subvendor/subdevice IDs, therefore checking
  1131. * its on-board VGA controller */
  1132. asus_hides_smbus = 1;
  1133. }
  1134. else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
  1135. switch(dev->subsystem_device) {
  1136. case 0x00b8: /* Compaq Evo D510 CMT */
  1137. case 0x00b9: /* Compaq Evo D510 SFF */
  1138. case 0x00ba: /* Compaq Evo D510 USDT */
  1139. /* Motherboard doesn't have Host bridge
  1140. * subvendor/subdevice IDs and on-board VGA
  1141. * controller is disabled if an AGP card is
  1142. * inserted, therefore checking USB UHCI
  1143. * Controller #1 */
  1144. asus_hides_smbus = 1;
  1145. }
  1146. else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
  1147. switch (dev->subsystem_device) {
  1148. case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
  1149. /* Motherboard doesn't have host bridge
  1150. * subvendor/subdevice IDs, therefore checking
  1151. * its on-board VGA controller */
  1152. asus_hides_smbus = 1;
  1153. }
  1154. }
  1155. }
  1156. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
  1157. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
  1158. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
  1159. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
  1160. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
  1161. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
  1162. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
  1163. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
  1164. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
  1165. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
  1166. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
  1167. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
  1168. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
  1169. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  1170. {
  1171. u16 val;
  1172. if (likely(!asus_hides_smbus))
  1173. return;
  1174. pci_read_config_word(dev, 0xF2, &val);
  1175. if (val & 0x8) {
  1176. pci_write_config_word(dev, 0xF2, val & (~0x8));
  1177. pci_read_config_word(dev, 0xF2, &val);
  1178. if (val & 0x8)
  1179. dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
  1180. else
  1181. dev_info(&dev->dev, "Enabled i801 SMBus device\n");
  1182. }
  1183. }
  1184. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1185. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1186. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1187. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1188. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1189. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1190. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1191. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1192. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1193. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1194. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1195. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1196. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1197. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1198. /* It appears we just have one such device. If not, we have a warning */
  1199. static void __iomem *asus_rcba_base;
  1200. static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
  1201. {
  1202. u32 rcba;
  1203. if (likely(!asus_hides_smbus))
  1204. return;
  1205. WARN_ON(asus_rcba_base);
  1206. pci_read_config_dword(dev, 0xF0, &rcba);
  1207. /* use bits 31:14, 16 kB aligned */
  1208. asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
  1209. if (asus_rcba_base == NULL)
  1210. return;
  1211. }
  1212. static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
  1213. {
  1214. u32 val;
  1215. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1216. return;
  1217. /* read the Function Disable register, dword mode only */
  1218. val = readl(asus_rcba_base + 0x3418);
  1219. writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
  1220. }
  1221. static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
  1222. {
  1223. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1224. return;
  1225. iounmap(asus_rcba_base);
  1226. asus_rcba_base = NULL;
  1227. dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
  1228. }
  1229. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  1230. {
  1231. asus_hides_smbus_lpc_ich6_suspend(dev);
  1232. asus_hides_smbus_lpc_ich6_resume_early(dev);
  1233. asus_hides_smbus_lpc_ich6_resume(dev);
  1234. }
  1235. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
  1236. DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
  1237. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
  1238. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
  1239. /*
  1240. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1241. */
  1242. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1243. {
  1244. u8 val = 0;
  1245. pci_read_config_byte(dev, 0x77, &val);
  1246. if (val & 0x10) {
  1247. dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
  1248. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1249. }
  1250. }
  1251. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1252. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1253. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1254. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1255. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1256. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1257. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1258. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1259. /*
  1260. * ... This is further complicated by the fact that some SiS96x south
  1261. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1262. * spotted a compatible north bridge to make sure.
  1263. * (pci_find_device doesn't work yet)
  1264. *
  1265. * We can also enable the sis96x bit in the discovery register..
  1266. */
  1267. #define SIS_DETECT_REGISTER 0x40
  1268. static void quirk_sis_503(struct pci_dev *dev)
  1269. {
  1270. u8 reg;
  1271. u16 devid;
  1272. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1273. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1274. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1275. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1276. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1277. return;
  1278. }
  1279. /*
  1280. * Ok, it now shows up as a 96x.. run the 96x quirk by
  1281. * hand in case it has already been processed.
  1282. * (depends on link order, which is apparently not guaranteed)
  1283. */
  1284. dev->device = devid;
  1285. quirk_sis_96x_smbus(dev);
  1286. }
  1287. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1288. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1289. /*
  1290. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1291. * and MC97 modem controller are disabled when a second PCI soundcard is
  1292. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1293. * -- bjd
  1294. */
  1295. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1296. {
  1297. u8 val;
  1298. int asus_hides_ac97 = 0;
  1299. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1300. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1301. asus_hides_ac97 = 1;
  1302. }
  1303. if (!asus_hides_ac97)
  1304. return;
  1305. pci_read_config_byte(dev, 0x50, &val);
  1306. if (val & 0xc0) {
  1307. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1308. pci_read_config_byte(dev, 0x50, &val);
  1309. if (val & 0xc0)
  1310. dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
  1311. else
  1312. dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
  1313. }
  1314. }
  1315. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1316. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1317. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1318. /*
  1319. * If we are using libata we can drive this chip properly but must
  1320. * do this early on to make the additional device appear during
  1321. * the PCI scanning.
  1322. */
  1323. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1324. {
  1325. u32 conf1, conf5, class;
  1326. u8 hdr;
  1327. /* Only poke fn 0 */
  1328. if (PCI_FUNC(pdev->devfn))
  1329. return;
  1330. pci_read_config_dword(pdev, 0x40, &conf1);
  1331. pci_read_config_dword(pdev, 0x80, &conf5);
  1332. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1333. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1334. switch (pdev->device) {
  1335. case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
  1336. case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
  1337. case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
  1338. /* The controller should be in single function ahci mode */
  1339. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1340. break;
  1341. case PCI_DEVICE_ID_JMICRON_JMB365:
  1342. case PCI_DEVICE_ID_JMICRON_JMB366:
  1343. /* Redirect IDE second PATA port to the right spot */
  1344. conf5 |= (1 << 24);
  1345. /* Fall through */
  1346. case PCI_DEVICE_ID_JMICRON_JMB361:
  1347. case PCI_DEVICE_ID_JMICRON_JMB363:
  1348. case PCI_DEVICE_ID_JMICRON_JMB369:
  1349. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1350. /* Set the class codes correctly and then direct IDE 0 */
  1351. conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
  1352. break;
  1353. case PCI_DEVICE_ID_JMICRON_JMB368:
  1354. /* The controller should be in single function IDE mode */
  1355. conf1 |= 0x00C00000; /* Set 22, 23 */
  1356. break;
  1357. }
  1358. pci_write_config_dword(pdev, 0x40, conf1);
  1359. pci_write_config_dword(pdev, 0x80, conf5);
  1360. /* Update pdev accordingly */
  1361. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1362. pdev->hdr_type = hdr & 0x7f;
  1363. pdev->multifunction = !!(hdr & 0x80);
  1364. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1365. pdev->class = class >> 8;
  1366. }
  1367. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1368. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1369. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1370. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1371. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1372. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1373. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1374. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1375. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1376. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1377. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1378. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1379. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1380. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1381. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1382. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1383. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1384. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1385. #endif
  1386. #ifdef CONFIG_X86_IO_APIC
  1387. static void __devinit quirk_alder_ioapic(struct pci_dev *pdev)
  1388. {
  1389. int i;
  1390. if ((pdev->class >> 8) != 0xff00)
  1391. return;
  1392. /* the first BAR is the location of the IO APIC...we must
  1393. * not touch this (and it's already covered by the fixmap), so
  1394. * forcibly insert it into the resource tree */
  1395. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1396. insert_resource(&iomem_resource, &pdev->resource[0]);
  1397. /* The next five BARs all seem to be rubbish, so just clean
  1398. * them out */
  1399. for (i=1; i < 6; i++) {
  1400. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1401. }
  1402. }
  1403. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
  1404. #endif
  1405. static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
  1406. {
  1407. pci_msi_off(pdev);
  1408. pdev->no_msi = 1;
  1409. }
  1410. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
  1411. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
  1412. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
  1413. /*
  1414. * It's possible for the MSI to get corrupted if shpc and acpi
  1415. * are used together on certain PXH-based systems.
  1416. */
  1417. static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
  1418. {
  1419. pci_msi_off(dev);
  1420. dev->no_msi = 1;
  1421. dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
  1422. }
  1423. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1424. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1425. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1426. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1427. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1428. /*
  1429. * Some Intel PCI Express chipsets have trouble with downstream
  1430. * device power management.
  1431. */
  1432. static void quirk_intel_pcie_pm(struct pci_dev * dev)
  1433. {
  1434. pci_pm_d3_delay = 120;
  1435. dev->no_d1d2 = 1;
  1436. }
  1437. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1438. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1439. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1440. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1441. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1442. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1443. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1444. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1445. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1446. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1447. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1448. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1449. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1450. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1451. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1452. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1453. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1454. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1455. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1456. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1457. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1458. #ifdef CONFIG_X86_IO_APIC
  1459. /*
  1460. * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
  1461. * remap the original interrupt in the linux kernel to the boot interrupt, so
  1462. * that a PCI device's interrupt handler is installed on the boot interrupt
  1463. * line instead.
  1464. */
  1465. static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
  1466. {
  1467. if (noioapicquirk || noioapicreroute)
  1468. return;
  1469. dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
  1470. dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
  1471. dev->vendor, dev->device);
  1472. }
  1473. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1474. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1475. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1476. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1477. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1478. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1479. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1480. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1481. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1482. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1483. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1484. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1485. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1486. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1487. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1488. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1489. /*
  1490. * On some chipsets we can disable the generation of legacy INTx boot
  1491. * interrupts.
  1492. */
  1493. /*
  1494. * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
  1495. * 300641-004US, section 5.7.3.
  1496. */
  1497. #define INTEL_6300_IOAPIC_ABAR 0x40
  1498. #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
  1499. static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
  1500. {
  1501. u16 pci_config_word;
  1502. if (noioapicquirk)
  1503. return;
  1504. pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
  1505. pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
  1506. pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
  1507. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1508. dev->vendor, dev->device);
  1509. }
  1510. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1511. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1512. /*
  1513. * disable boot interrupts on HT-1000
  1514. */
  1515. #define BC_HT1000_FEATURE_REG 0x64
  1516. #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
  1517. #define BC_HT1000_MAP_IDX 0xC00
  1518. #define BC_HT1000_MAP_DATA 0xC01
  1519. static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
  1520. {
  1521. u32 pci_config_dword;
  1522. u8 irq;
  1523. if (noioapicquirk)
  1524. return;
  1525. pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
  1526. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
  1527. BC_HT1000_PIC_REGS_ENABLE);
  1528. for (irq = 0x10; irq < 0x10 + 32; irq++) {
  1529. outb(irq, BC_HT1000_MAP_IDX);
  1530. outb(0x00, BC_HT1000_MAP_DATA);
  1531. }
  1532. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
  1533. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1534. dev->vendor, dev->device);
  1535. }
  1536. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1537. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1538. /*
  1539. * disable boot interrupts on AMD and ATI chipsets
  1540. */
  1541. /*
  1542. * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
  1543. * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
  1544. * (due to an erratum).
  1545. */
  1546. #define AMD_813X_MISC 0x40
  1547. #define AMD_813X_NOIOAMODE (1<<0)
  1548. #define AMD_813X_REV_B1 0x12
  1549. #define AMD_813X_REV_B2 0x13
  1550. static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
  1551. {
  1552. u32 pci_config_dword;
  1553. if (noioapicquirk)
  1554. return;
  1555. if ((dev->revision == AMD_813X_REV_B1) ||
  1556. (dev->revision == AMD_813X_REV_B2))
  1557. return;
  1558. pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
  1559. pci_config_dword &= ~AMD_813X_NOIOAMODE;
  1560. pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
  1561. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1562. dev->vendor, dev->device);
  1563. }
  1564. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1565. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1566. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1567. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1568. #define AMD_8111_PCI_IRQ_ROUTING 0x56
  1569. static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
  1570. {
  1571. u16 pci_config_word;
  1572. if (noioapicquirk)
  1573. return;
  1574. pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
  1575. if (!pci_config_word) {
  1576. dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] "
  1577. "already disabled\n", dev->vendor, dev->device);
  1578. return;
  1579. }
  1580. pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
  1581. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1582. dev->vendor, dev->device);
  1583. }
  1584. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1585. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1586. #endif /* CONFIG_X86_IO_APIC */
  1587. /*
  1588. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1589. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1590. * Re-allocate the region if needed...
  1591. */
  1592. static void __devinit quirk_tc86c001_ide(struct pci_dev *dev)
  1593. {
  1594. struct resource *r = &dev->resource[0];
  1595. if (r->start & 0x8) {
  1596. r->start = 0;
  1597. r->end = 0xf;
  1598. }
  1599. }
  1600. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1601. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1602. quirk_tc86c001_ide);
  1603. static void __devinit quirk_netmos(struct pci_dev *dev)
  1604. {
  1605. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1606. unsigned int num_serial = dev->subsystem_device & 0xf;
  1607. /*
  1608. * These Netmos parts are multiport serial devices with optional
  1609. * parallel ports. Even when parallel ports are present, they
  1610. * are identified as class SERIAL, which means the serial driver
  1611. * will claim them. To prevent this, mark them as class OTHER.
  1612. * These combo devices should be claimed by parport_serial.
  1613. *
  1614. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1615. * of parallel ports and <S> is the number of serial ports.
  1616. */
  1617. switch (dev->device) {
  1618. case PCI_DEVICE_ID_NETMOS_9835:
  1619. /* Well, this rule doesn't hold for the following 9835 device */
  1620. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  1621. dev->subsystem_device == 0x0299)
  1622. return;
  1623. case PCI_DEVICE_ID_NETMOS_9735:
  1624. case PCI_DEVICE_ID_NETMOS_9745:
  1625. case PCI_DEVICE_ID_NETMOS_9845:
  1626. case PCI_DEVICE_ID_NETMOS_9855:
  1627. if (num_parallel) {
  1628. dev_info(&dev->dev, "Netmos %04x (%u parallel, "
  1629. "%u serial); changing class SERIAL to OTHER "
  1630. "(use parport_serial)\n",
  1631. dev->device, num_parallel, num_serial);
  1632. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1633. (dev->class & 0xff);
  1634. }
  1635. }
  1636. }
  1637. DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
  1638. PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
  1639. static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
  1640. {
  1641. u16 command, pmcsr;
  1642. u8 __iomem *csr;
  1643. u8 cmd_hi;
  1644. int pm;
  1645. switch (dev->device) {
  1646. /* PCI IDs taken from drivers/net/e100.c */
  1647. case 0x1029:
  1648. case 0x1030 ... 0x1034:
  1649. case 0x1038 ... 0x103E:
  1650. case 0x1050 ... 0x1057:
  1651. case 0x1059:
  1652. case 0x1064 ... 0x106B:
  1653. case 0x1091 ... 0x1095:
  1654. case 0x1209:
  1655. case 0x1229:
  1656. case 0x2449:
  1657. case 0x2459:
  1658. case 0x245D:
  1659. case 0x27DC:
  1660. break;
  1661. default:
  1662. return;
  1663. }
  1664. /*
  1665. * Some firmware hands off the e100 with interrupts enabled,
  1666. * which can cause a flood of interrupts if packets are
  1667. * received before the driver attaches to the device. So
  1668. * disable all e100 interrupts here. The driver will
  1669. * re-enable them when it's ready.
  1670. */
  1671. pci_read_config_word(dev, PCI_COMMAND, &command);
  1672. if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
  1673. return;
  1674. /*
  1675. * Check that the device is in the D0 power state. If it's not,
  1676. * there is no point to look any further.
  1677. */
  1678. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  1679. if (pm) {
  1680. pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
  1681. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
  1682. return;
  1683. }
  1684. /* Convert from PCI bus to resource space. */
  1685. csr = ioremap(pci_resource_start(dev, 0), 8);
  1686. if (!csr) {
  1687. dev_warn(&dev->dev, "Can't map e100 registers\n");
  1688. return;
  1689. }
  1690. cmd_hi = readb(csr + 3);
  1691. if (cmd_hi == 0) {
  1692. dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
  1693. "disabling\n");
  1694. writeb(1, csr + 3);
  1695. }
  1696. iounmap(csr);
  1697. }
  1698. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  1699. PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
  1700. /*
  1701. * The 82575 and 82598 may experience data corruption issues when transitioning
  1702. * out of L0S. To prevent this we need to disable L0S on the pci-e link
  1703. */
  1704. static void __devinit quirk_disable_aspm_l0s(struct pci_dev *dev)
  1705. {
  1706. dev_info(&dev->dev, "Disabling L0s\n");
  1707. pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
  1708. }
  1709. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
  1710. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
  1711. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
  1712. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
  1713. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
  1714. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
  1715. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
  1716. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
  1717. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
  1718. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
  1719. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
  1720. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
  1721. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
  1722. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
  1723. static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
  1724. {
  1725. /* rev 1 ncr53c810 chips don't set the class at all which means
  1726. * they don't get their resources remapped. Fix that here.
  1727. */
  1728. if (dev->class == PCI_CLASS_NOT_DEFINED) {
  1729. dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
  1730. dev->class = PCI_CLASS_STORAGE_SCSI;
  1731. }
  1732. }
  1733. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1734. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1735. static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
  1736. {
  1737. u16 en1k;
  1738. pci_read_config_word(dev, 0x40, &en1k);
  1739. if (en1k & 0x200) {
  1740. dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
  1741. dev->io_window_1k = 1;
  1742. }
  1743. }
  1744. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1745. /* Under some circumstances, AER is not linked with extended capabilities.
  1746. * Force it to be linked by setting the corresponding control bit in the
  1747. * config space.
  1748. */
  1749. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1750. {
  1751. uint8_t b;
  1752. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1753. if (!(b & 0x20)) {
  1754. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1755. dev_info(&dev->dev,
  1756. "Linking AER extended capability\n");
  1757. }
  1758. }
  1759. }
  1760. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1761. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1762. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1763. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1764. static void __devinit quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
  1765. {
  1766. /*
  1767. * Disable PCI Bus Parking and PCI Master read caching on CX700
  1768. * which causes unspecified timing errors with a VT6212L on the PCI
  1769. * bus leading to USB2.0 packet loss.
  1770. *
  1771. * This quirk is only enabled if a second (on the external PCI bus)
  1772. * VT6212L is found -- the CX700 core itself also contains a USB
  1773. * host controller with the same PCI ID as the VT6212L.
  1774. */
  1775. /* Count VT6212L instances */
  1776. struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
  1777. PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
  1778. uint8_t b;
  1779. /* p should contain the first (internal) VT6212L -- see if we have
  1780. an external one by searching again */
  1781. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
  1782. if (!p)
  1783. return;
  1784. pci_dev_put(p);
  1785. if (pci_read_config_byte(dev, 0x76, &b) == 0) {
  1786. if (b & 0x40) {
  1787. /* Turn off PCI Bus Parking */
  1788. pci_write_config_byte(dev, 0x76, b ^ 0x40);
  1789. dev_info(&dev->dev,
  1790. "Disabling VIA CX700 PCI parking\n");
  1791. }
  1792. }
  1793. if (pci_read_config_byte(dev, 0x72, &b) == 0) {
  1794. if (b != 0) {
  1795. /* Turn off PCI Master read caching */
  1796. pci_write_config_byte(dev, 0x72, 0x0);
  1797. /* Set PCI Master Bus time-out to "1x16 PCLK" */
  1798. pci_write_config_byte(dev, 0x75, 0x1);
  1799. /* Disable "Read FIFO Timer" */
  1800. pci_write_config_byte(dev, 0x77, 0x0);
  1801. dev_info(&dev->dev,
  1802. "Disabling VIA CX700 PCI caching\n");
  1803. }
  1804. }
  1805. }
  1806. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
  1807. /*
  1808. * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
  1809. * VPD end tag will hang the device. This problem was initially
  1810. * observed when a vpd entry was created in sysfs
  1811. * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
  1812. * will dump 32k of data. Reading a full 32k will cause an access
  1813. * beyond the VPD end tag causing the device to hang. Once the device
  1814. * is hung, the bnx2 driver will not be able to reset the device.
  1815. * We believe that it is legal to read beyond the end tag and
  1816. * therefore the solution is to limit the read/write length.
  1817. */
  1818. static void __devinit quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
  1819. {
  1820. /*
  1821. * Only disable the VPD capability for 5706, 5706S, 5708,
  1822. * 5708S and 5709 rev. A
  1823. */
  1824. if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
  1825. (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
  1826. (dev->device == PCI_DEVICE_ID_NX2_5708) ||
  1827. (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
  1828. ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
  1829. (dev->revision & 0xf0) == 0x0)) {
  1830. if (dev->vpd)
  1831. dev->vpd->len = 0x80;
  1832. }
  1833. }
  1834. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1835. PCI_DEVICE_ID_NX2_5706,
  1836. quirk_brcm_570x_limit_vpd);
  1837. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1838. PCI_DEVICE_ID_NX2_5706S,
  1839. quirk_brcm_570x_limit_vpd);
  1840. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1841. PCI_DEVICE_ID_NX2_5708,
  1842. quirk_brcm_570x_limit_vpd);
  1843. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1844. PCI_DEVICE_ID_NX2_5708S,
  1845. quirk_brcm_570x_limit_vpd);
  1846. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1847. PCI_DEVICE_ID_NX2_5709,
  1848. quirk_brcm_570x_limit_vpd);
  1849. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1850. PCI_DEVICE_ID_NX2_5709S,
  1851. quirk_brcm_570x_limit_vpd);
  1852. static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
  1853. {
  1854. u32 rev;
  1855. pci_read_config_dword(dev, 0xf4, &rev);
  1856. /* Only CAP the MRRS if the device is a 5719 A0 */
  1857. if (rev == 0x05719000) {
  1858. int readrq = pcie_get_readrq(dev);
  1859. if (readrq > 2048)
  1860. pcie_set_readrq(dev, 2048);
  1861. }
  1862. }
  1863. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
  1864. PCI_DEVICE_ID_TIGON3_5719,
  1865. quirk_brcm_5719_limit_mrrs);
  1866. /* Originally in EDAC sources for i82875P:
  1867. * Intel tells BIOS developers to hide device 6 which
  1868. * configures the overflow device access containing
  1869. * the DRBs - this is where we expose device 6.
  1870. * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
  1871. */
  1872. static void __devinit quirk_unhide_mch_dev6(struct pci_dev *dev)
  1873. {
  1874. u8 reg;
  1875. if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
  1876. dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
  1877. pci_write_config_byte(dev, 0xF4, reg | 0x02);
  1878. }
  1879. }
  1880. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
  1881. quirk_unhide_mch_dev6);
  1882. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
  1883. quirk_unhide_mch_dev6);
  1884. #ifdef CONFIG_TILEPRO
  1885. /*
  1886. * The Tilera TILEmpower tilepro platform needs to set the link speed
  1887. * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
  1888. * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
  1889. * capability register of the PEX8624 PCIe switch. The switch
  1890. * supports link speed auto negotiation, but falsely sets
  1891. * the link speed to 5GT/s.
  1892. */
  1893. static void __devinit quirk_tile_plx_gen1(struct pci_dev *dev)
  1894. {
  1895. if (tile_plx_gen1) {
  1896. pci_write_config_dword(dev, 0x98, 0x1);
  1897. mdelay(50);
  1898. }
  1899. }
  1900. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8624, quirk_tile_plx_gen1);
  1901. #endif /* CONFIG_TILEPRO */
  1902. #ifdef CONFIG_PCI_MSI
  1903. /* Some chipsets do not support MSI. We cannot easily rely on setting
  1904. * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  1905. * some other busses controlled by the chipset even if Linux is not
  1906. * aware of it. Instead of setting the flag on all busses in the
  1907. * machine, simply disable MSI globally.
  1908. */
  1909. static void __devinit quirk_disable_all_msi(struct pci_dev *dev)
  1910. {
  1911. pci_no_msi();
  1912. dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
  1913. }
  1914. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
  1915. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
  1916. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
  1917. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
  1918. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
  1919. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
  1920. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
  1921. /* Disable MSI on chipsets that are known to not support it */
  1922. static void __devinit quirk_disable_msi(struct pci_dev *dev)
  1923. {
  1924. if (dev->subordinate) {
  1925. dev_warn(&dev->dev, "MSI quirk detected; "
  1926. "subordinate MSI disabled\n");
  1927. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1928. }
  1929. }
  1930. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  1931. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
  1932. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
  1933. /*
  1934. * The APC bridge device in AMD 780 family northbridges has some random
  1935. * OEM subsystem ID in its vendor ID register (erratum 18), so instead
  1936. * we use the possible vendor/device IDs of the host bridge for the
  1937. * declared quirk, and search for the APC bridge by slot number.
  1938. */
  1939. static void __devinit quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
  1940. {
  1941. struct pci_dev *apc_bridge;
  1942. apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
  1943. if (apc_bridge) {
  1944. if (apc_bridge->device == 0x9602)
  1945. quirk_disable_msi(apc_bridge);
  1946. pci_dev_put(apc_bridge);
  1947. }
  1948. }
  1949. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
  1950. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
  1951. /* Go through the list of Hypertransport capabilities and
  1952. * return 1 if a HT MSI capability is found and enabled */
  1953. static int msi_ht_cap_enabled(struct pci_dev *dev)
  1954. {
  1955. int pos, ttl = 48;
  1956. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1957. while (pos && ttl--) {
  1958. u8 flags;
  1959. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1960. &flags) == 0)
  1961. {
  1962. dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
  1963. flags & HT_MSI_FLAGS_ENABLE ?
  1964. "enabled" : "disabled");
  1965. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  1966. }
  1967. pos = pci_find_next_ht_capability(dev, pos,
  1968. HT_CAPTYPE_MSI_MAPPING);
  1969. }
  1970. return 0;
  1971. }
  1972. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  1973. static void quirk_msi_ht_cap(struct pci_dev *dev)
  1974. {
  1975. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  1976. dev_warn(&dev->dev, "MSI quirk detected; "
  1977. "subordinate MSI disabled\n");
  1978. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1979. }
  1980. }
  1981. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  1982. quirk_msi_ht_cap);
  1983. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  1984. * MSI are supported if the MSI capability set in any of these mappings.
  1985. */
  1986. static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  1987. {
  1988. struct pci_dev *pdev;
  1989. if (!dev->subordinate)
  1990. return;
  1991. /* check HT MSI cap on this chipset and the root one.
  1992. * a single one having MSI is enough to be sure that MSI are supported.
  1993. */
  1994. pdev = pci_get_slot(dev->bus, 0);
  1995. if (!pdev)
  1996. return;
  1997. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  1998. dev_warn(&dev->dev, "MSI quirk detected; "
  1999. "subordinate MSI disabled\n");
  2000. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2001. }
  2002. pci_dev_put(pdev);
  2003. }
  2004. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  2005. quirk_nvidia_ck804_msi_ht_cap);
  2006. /* Force enable MSI mapping capability on HT bridges */
  2007. static void ht_enable_msi_mapping(struct pci_dev *dev)
  2008. {
  2009. int pos, ttl = 48;
  2010. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2011. while (pos && ttl--) {
  2012. u8 flags;
  2013. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2014. &flags) == 0) {
  2015. dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
  2016. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2017. flags | HT_MSI_FLAGS_ENABLE);
  2018. }
  2019. pos = pci_find_next_ht_capability(dev, pos,
  2020. HT_CAPTYPE_MSI_MAPPING);
  2021. }
  2022. }
  2023. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
  2024. PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
  2025. ht_enable_msi_mapping);
  2026. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
  2027. ht_enable_msi_mapping);
  2028. /* The P5N32-SLI motherboards from Asus have a problem with msi
  2029. * for the MCP55 NIC. It is not yet determined whether the msi problem
  2030. * also affects other devices. As for now, turn off msi for this device.
  2031. */
  2032. static void __devinit nvenet_msi_disable(struct pci_dev *dev)
  2033. {
  2034. const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
  2035. if (board_name &&
  2036. (strstr(board_name, "P5N32-SLI PREMIUM") ||
  2037. strstr(board_name, "P5N32-E SLI"))) {
  2038. dev_info(&dev->dev,
  2039. "Disabling msi for MCP55 NIC on P5N32-SLI\n");
  2040. dev->no_msi = 1;
  2041. }
  2042. }
  2043. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2044. PCI_DEVICE_ID_NVIDIA_NVENET_15,
  2045. nvenet_msi_disable);
  2046. /*
  2047. * Some versions of the MCP55 bridge from nvidia have a legacy irq routing
  2048. * config register. This register controls the routing of legacy interrupts
  2049. * from devices that route through the MCP55. If this register is misprogramed
  2050. * interrupts are only sent to the bsp, unlike conventional systems where the
  2051. * irq is broadxast to all online cpus. Not having this register set
  2052. * properly prevents kdump from booting up properly, so lets make sure that
  2053. * we have it set correctly.
  2054. * Note this is an undocumented register.
  2055. */
  2056. static void __devinit nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
  2057. {
  2058. u32 cfg;
  2059. if (!pci_find_capability(dev, PCI_CAP_ID_HT))
  2060. return;
  2061. pci_read_config_dword(dev, 0x74, &cfg);
  2062. if (cfg & ((1 << 2) | (1 << 15))) {
  2063. printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
  2064. cfg &= ~((1 << 2) | (1 << 15));
  2065. pci_write_config_dword(dev, 0x74, cfg);
  2066. }
  2067. }
  2068. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2069. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
  2070. nvbridge_check_legacy_irq_routing);
  2071. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2072. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
  2073. nvbridge_check_legacy_irq_routing);
  2074. static int ht_check_msi_mapping(struct pci_dev *dev)
  2075. {
  2076. int pos, ttl = 48;
  2077. int found = 0;
  2078. /* check if there is HT MSI cap or enabled on this device */
  2079. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2080. while (pos && ttl--) {
  2081. u8 flags;
  2082. if (found < 1)
  2083. found = 1;
  2084. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2085. &flags) == 0) {
  2086. if (flags & HT_MSI_FLAGS_ENABLE) {
  2087. if (found < 2) {
  2088. found = 2;
  2089. break;
  2090. }
  2091. }
  2092. }
  2093. pos = pci_find_next_ht_capability(dev, pos,
  2094. HT_CAPTYPE_MSI_MAPPING);
  2095. }
  2096. return found;
  2097. }
  2098. static int host_bridge_with_leaf(struct pci_dev *host_bridge)
  2099. {
  2100. struct pci_dev *dev;
  2101. int pos;
  2102. int i, dev_no;
  2103. int found = 0;
  2104. dev_no = host_bridge->devfn >> 3;
  2105. for (i = dev_no + 1; i < 0x20; i++) {
  2106. dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
  2107. if (!dev)
  2108. continue;
  2109. /* found next host bridge ?*/
  2110. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2111. if (pos != 0) {
  2112. pci_dev_put(dev);
  2113. break;
  2114. }
  2115. if (ht_check_msi_mapping(dev)) {
  2116. found = 1;
  2117. pci_dev_put(dev);
  2118. break;
  2119. }
  2120. pci_dev_put(dev);
  2121. }
  2122. return found;
  2123. }
  2124. #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
  2125. #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
  2126. static int is_end_of_ht_chain(struct pci_dev *dev)
  2127. {
  2128. int pos, ctrl_off;
  2129. int end = 0;
  2130. u16 flags, ctrl;
  2131. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2132. if (!pos)
  2133. goto out;
  2134. pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
  2135. ctrl_off = ((flags >> 10) & 1) ?
  2136. PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
  2137. pci_read_config_word(dev, pos + ctrl_off, &ctrl);
  2138. if (ctrl & (1 << 6))
  2139. end = 1;
  2140. out:
  2141. return end;
  2142. }
  2143. static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
  2144. {
  2145. struct pci_dev *host_bridge;
  2146. int pos;
  2147. int i, dev_no;
  2148. int found = 0;
  2149. dev_no = dev->devfn >> 3;
  2150. for (i = dev_no; i >= 0; i--) {
  2151. host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
  2152. if (!host_bridge)
  2153. continue;
  2154. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2155. if (pos != 0) {
  2156. found = 1;
  2157. break;
  2158. }
  2159. pci_dev_put(host_bridge);
  2160. }
  2161. if (!found)
  2162. return;
  2163. /* don't enable end_device/host_bridge with leaf directly here */
  2164. if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
  2165. host_bridge_with_leaf(host_bridge))
  2166. goto out;
  2167. /* root did that ! */
  2168. if (msi_ht_cap_enabled(host_bridge))
  2169. goto out;
  2170. ht_enable_msi_mapping(dev);
  2171. out:
  2172. pci_dev_put(host_bridge);
  2173. }
  2174. static void ht_disable_msi_mapping(struct pci_dev *dev)
  2175. {
  2176. int pos, ttl = 48;
  2177. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2178. while (pos && ttl--) {
  2179. u8 flags;
  2180. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2181. &flags) == 0) {
  2182. dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
  2183. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2184. flags & ~HT_MSI_FLAGS_ENABLE);
  2185. }
  2186. pos = pci_find_next_ht_capability(dev, pos,
  2187. HT_CAPTYPE_MSI_MAPPING);
  2188. }
  2189. }
  2190. static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
  2191. {
  2192. struct pci_dev *host_bridge;
  2193. int pos;
  2194. int found;
  2195. if (!pci_msi_enabled())
  2196. return;
  2197. /* check if there is HT MSI cap or enabled on this device */
  2198. found = ht_check_msi_mapping(dev);
  2199. /* no HT MSI CAP */
  2200. if (found == 0)
  2201. return;
  2202. /*
  2203. * HT MSI mapping should be disabled on devices that are below
  2204. * a non-Hypertransport host bridge. Locate the host bridge...
  2205. */
  2206. host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  2207. if (host_bridge == NULL) {
  2208. dev_warn(&dev->dev,
  2209. "nv_msi_ht_cap_quirk didn't locate host bridge\n");
  2210. return;
  2211. }
  2212. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2213. if (pos != 0) {
  2214. /* Host bridge is to HT */
  2215. if (found == 1) {
  2216. /* it is not enabled, try to enable it */
  2217. if (all)
  2218. ht_enable_msi_mapping(dev);
  2219. else
  2220. nv_ht_enable_msi_mapping(dev);
  2221. }
  2222. goto out;
  2223. }
  2224. /* HT MSI is not enabled */
  2225. if (found == 1)
  2226. goto out;
  2227. /* Host bridge is not to HT, disable HT MSI mapping on this device */
  2228. ht_disable_msi_mapping(dev);
  2229. out:
  2230. pci_dev_put(host_bridge);
  2231. }
  2232. static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
  2233. {
  2234. return __nv_msi_ht_cap_quirk(dev, 1);
  2235. }
  2236. static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
  2237. {
  2238. return __nv_msi_ht_cap_quirk(dev, 0);
  2239. }
  2240. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2241. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2242. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2243. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2244. static void __devinit quirk_msi_intx_disable_bug(struct pci_dev *dev)
  2245. {
  2246. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2247. }
  2248. static void __devinit quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
  2249. {
  2250. struct pci_dev *p;
  2251. /* SB700 MSI issue will be fixed at HW level from revision A21,
  2252. * we need check PCI REVISION ID of SMBus controller to get SB700
  2253. * revision.
  2254. */
  2255. p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  2256. NULL);
  2257. if (!p)
  2258. return;
  2259. if ((p->revision < 0x3B) && (p->revision >= 0x30))
  2260. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2261. pci_dev_put(p);
  2262. }
  2263. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2264. PCI_DEVICE_ID_TIGON3_5780,
  2265. quirk_msi_intx_disable_bug);
  2266. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2267. PCI_DEVICE_ID_TIGON3_5780S,
  2268. quirk_msi_intx_disable_bug);
  2269. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2270. PCI_DEVICE_ID_TIGON3_5714,
  2271. quirk_msi_intx_disable_bug);
  2272. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2273. PCI_DEVICE_ID_TIGON3_5714S,
  2274. quirk_msi_intx_disable_bug);
  2275. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2276. PCI_DEVICE_ID_TIGON3_5715,
  2277. quirk_msi_intx_disable_bug);
  2278. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2279. PCI_DEVICE_ID_TIGON3_5715S,
  2280. quirk_msi_intx_disable_bug);
  2281. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
  2282. quirk_msi_intx_disable_ati_bug);
  2283. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
  2284. quirk_msi_intx_disable_ati_bug);
  2285. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
  2286. quirk_msi_intx_disable_ati_bug);
  2287. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
  2288. quirk_msi_intx_disable_ati_bug);
  2289. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
  2290. quirk_msi_intx_disable_ati_bug);
  2291. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
  2292. quirk_msi_intx_disable_bug);
  2293. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
  2294. quirk_msi_intx_disable_bug);
  2295. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
  2296. quirk_msi_intx_disable_bug);
  2297. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
  2298. quirk_msi_intx_disable_bug);
  2299. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
  2300. quirk_msi_intx_disable_bug);
  2301. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
  2302. quirk_msi_intx_disable_bug);
  2303. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
  2304. quirk_msi_intx_disable_bug);
  2305. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
  2306. quirk_msi_intx_disable_bug);
  2307. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
  2308. quirk_msi_intx_disable_bug);
  2309. #endif /* CONFIG_PCI_MSI */
  2310. /* Allow manual resource allocation for PCI hotplug bridges
  2311. * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
  2312. * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
  2313. * kernel fails to allocate resources when hotplug device is
  2314. * inserted and PCI bus is rescanned.
  2315. */
  2316. static void __devinit quirk_hotplug_bridge(struct pci_dev *dev)
  2317. {
  2318. dev->is_hotplug_bridge = 1;
  2319. }
  2320. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
  2321. /*
  2322. * This is a quirk for the Ricoh MMC controller found as a part of
  2323. * some mulifunction chips.
  2324. * This is very similar and based on the ricoh_mmc driver written by
  2325. * Philip Langdale. Thank you for these magic sequences.
  2326. *
  2327. * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
  2328. * and one or both of cardbus or firewire.
  2329. *
  2330. * It happens that they implement SD and MMC
  2331. * support as separate controllers (and PCI functions). The linux SDHCI
  2332. * driver supports MMC cards but the chip detects MMC cards in hardware
  2333. * and directs them to the MMC controller - so the SDHCI driver never sees
  2334. * them.
  2335. *
  2336. * To get around this, we must disable the useless MMC controller.
  2337. * At that point, the SDHCI controller will start seeing them
  2338. * It seems to be the case that the relevant PCI registers to deactivate the
  2339. * MMC controller live on PCI function 0, which might be the cardbus controller
  2340. * or the firewire controller, depending on the particular chip in question
  2341. *
  2342. * This has to be done early, because as soon as we disable the MMC controller
  2343. * other pci functions shift up one level, e.g. function #2 becomes function
  2344. * #1, and this will confuse the pci core.
  2345. */
  2346. #ifdef CONFIG_MMC_RICOH_MMC
  2347. static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
  2348. {
  2349. /* disable via cardbus interface */
  2350. u8 write_enable;
  2351. u8 write_target;
  2352. u8 disable;
  2353. /* disable must be done via function #0 */
  2354. if (PCI_FUNC(dev->devfn))
  2355. return;
  2356. pci_read_config_byte(dev, 0xB7, &disable);
  2357. if (disable & 0x02)
  2358. return;
  2359. pci_read_config_byte(dev, 0x8E, &write_enable);
  2360. pci_write_config_byte(dev, 0x8E, 0xAA);
  2361. pci_read_config_byte(dev, 0x8D, &write_target);
  2362. pci_write_config_byte(dev, 0x8D, 0xB7);
  2363. pci_write_config_byte(dev, 0xB7, disable | 0x02);
  2364. pci_write_config_byte(dev, 0x8E, write_enable);
  2365. pci_write_config_byte(dev, 0x8D, write_target);
  2366. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
  2367. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2368. }
  2369. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2370. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2371. static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
  2372. {
  2373. /* disable via firewire interface */
  2374. u8 write_enable;
  2375. u8 disable;
  2376. /* disable must be done via function #0 */
  2377. if (PCI_FUNC(dev->devfn))
  2378. return;
  2379. /*
  2380. * RICOH 0xe823 SD/MMC card reader fails to recognize
  2381. * certain types of SD/MMC cards. Lowering the SD base
  2382. * clock frequency from 200Mhz to 50Mhz fixes this issue.
  2383. *
  2384. * 0x150 - SD2.0 mode enable for changing base clock
  2385. * frequency to 50Mhz
  2386. * 0xe1 - Base clock frequency
  2387. * 0x32 - 50Mhz new clock frequency
  2388. * 0xf9 - Key register for 0x150
  2389. * 0xfc - key register for 0xe1
  2390. */
  2391. if (dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
  2392. pci_write_config_byte(dev, 0xf9, 0xfc);
  2393. pci_write_config_byte(dev, 0x150, 0x10);
  2394. pci_write_config_byte(dev, 0xf9, 0x00);
  2395. pci_write_config_byte(dev, 0xfc, 0x01);
  2396. pci_write_config_byte(dev, 0xe1, 0x32);
  2397. pci_write_config_byte(dev, 0xfc, 0x00);
  2398. dev_notice(&dev->dev, "MMC controller base frequency changed to 50Mhz.\n");
  2399. }
  2400. pci_read_config_byte(dev, 0xCB, &disable);
  2401. if (disable & 0x02)
  2402. return;
  2403. pci_read_config_byte(dev, 0xCA, &write_enable);
  2404. pci_write_config_byte(dev, 0xCA, 0x57);
  2405. pci_write_config_byte(dev, 0xCB, disable | 0x02);
  2406. pci_write_config_byte(dev, 0xCA, write_enable);
  2407. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
  2408. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2409. }
  2410. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2411. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2412. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2413. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2414. #endif /*CONFIG_MMC_RICOH_MMC*/
  2415. #ifdef CONFIG_DMAR_TABLE
  2416. #define VTUNCERRMSK_REG 0x1ac
  2417. #define VTD_MSK_SPEC_ERRORS (1 << 31)
  2418. /*
  2419. * This is a quirk for masking vt-d spec defined errors to platform error
  2420. * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
  2421. * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
  2422. * on the RAS config settings of the platform) when a vt-d fault happens.
  2423. * The resulting SMI caused the system to hang.
  2424. *
  2425. * VT-d spec related errors are already handled by the VT-d OS code, so no
  2426. * need to report the same error through other channels.
  2427. */
  2428. static void vtd_mask_spec_errors(struct pci_dev *dev)
  2429. {
  2430. u32 word;
  2431. pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
  2432. pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
  2433. }
  2434. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
  2435. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
  2436. #endif
  2437. static void __devinit fixup_ti816x_class(struct pci_dev* dev)
  2438. {
  2439. /* TI 816x devices do not have class code set when in PCIe boot mode */
  2440. dev_info(&dev->dev, "Setting PCI class for 816x PCIe device\n");
  2441. dev->class = PCI_CLASS_MULTIMEDIA_VIDEO;
  2442. }
  2443. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
  2444. PCI_CLASS_NOT_DEFINED, 0, fixup_ti816x_class);
  2445. /* Some PCIe devices do not work reliably with the claimed maximum
  2446. * payload size supported.
  2447. */
  2448. static void __devinit fixup_mpss_256(struct pci_dev *dev)
  2449. {
  2450. dev->pcie_mpss = 1; /* 256 bytes */
  2451. }
  2452. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2453. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
  2454. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2455. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
  2456. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2457. PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
  2458. /* Intel 5000 and 5100 Memory controllers have an errata with read completion
  2459. * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
  2460. * Since there is no way of knowing what the PCIE MPS on each fabric will be
  2461. * until all of the devices are discovered and buses walked, read completion
  2462. * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
  2463. * it is possible to hotplug a device with MPS of 256B.
  2464. */
  2465. static void __devinit quirk_intel_mc_errata(struct pci_dev *dev)
  2466. {
  2467. int err;
  2468. u16 rcc;
  2469. if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
  2470. return;
  2471. /* Intel errata specifies bits to change but does not say what they are.
  2472. * Keeping them magical until such time as the registers and values can
  2473. * be explained.
  2474. */
  2475. err = pci_read_config_word(dev, 0x48, &rcc);
  2476. if (err) {
  2477. dev_err(&dev->dev, "Error attempting to read the read "
  2478. "completion coalescing register.\n");
  2479. return;
  2480. }
  2481. if (!(rcc & (1 << 10)))
  2482. return;
  2483. rcc &= ~(1 << 10);
  2484. err = pci_write_config_word(dev, 0x48, rcc);
  2485. if (err) {
  2486. dev_err(&dev->dev, "Error attempting to write the read "
  2487. "completion coalescing register.\n");
  2488. return;
  2489. }
  2490. pr_info_once("Read completion coalescing disabled due to hardware "
  2491. "errata relating to 256B MPS.\n");
  2492. }
  2493. /* Intel 5000 series memory controllers and ports 2-7 */
  2494. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
  2495. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
  2496. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
  2497. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
  2498. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
  2499. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
  2500. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
  2501. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
  2502. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
  2503. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
  2504. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
  2505. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
  2506. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
  2507. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
  2508. /* Intel 5100 series memory controllers and ports 2-7 */
  2509. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
  2510. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
  2511. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
  2512. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
  2513. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
  2514. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
  2515. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
  2516. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
  2517. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
  2518. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
  2519. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
  2520. static ktime_t fixup_debug_start(struct pci_dev *dev,
  2521. void (*fn)(struct pci_dev *dev))
  2522. {
  2523. ktime_t calltime = ktime_set(0, 0);
  2524. dev_dbg(&dev->dev, "calling %pF\n", fn);
  2525. if (initcall_debug) {
  2526. pr_debug("calling %pF @ %i for %s\n",
  2527. fn, task_pid_nr(current), dev_name(&dev->dev));
  2528. calltime = ktime_get();
  2529. }
  2530. return calltime;
  2531. }
  2532. static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
  2533. void (*fn)(struct pci_dev *dev))
  2534. {
  2535. ktime_t delta, rettime;
  2536. unsigned long long duration;
  2537. if (initcall_debug) {
  2538. rettime = ktime_get();
  2539. delta = ktime_sub(rettime, calltime);
  2540. duration = (unsigned long long) ktime_to_ns(delta) >> 10;
  2541. pr_debug("pci fixup %pF returned after %lld usecs for %s\n",
  2542. fn, duration, dev_name(&dev->dev));
  2543. }
  2544. }
  2545. /*
  2546. * Some BIOS implementations leave the Intel GPU interrupts enabled,
  2547. * even though no one is handling them (f.e. i915 driver is never loaded).
  2548. * Additionally the interrupt destination is not set up properly
  2549. * and the interrupt ends up -somewhere-.
  2550. *
  2551. * These spurious interrupts are "sticky" and the kernel disables
  2552. * the (shared) interrupt line after 100.000+ generated interrupts.
  2553. *
  2554. * Fix it by disabling the still enabled interrupts.
  2555. * This resolves crashes often seen on monitor unplug.
  2556. */
  2557. #define I915_DEIER_REG 0x4400c
  2558. static void __devinit disable_igfx_irq(struct pci_dev *dev)
  2559. {
  2560. void __iomem *regs = pci_iomap(dev, 0, 0);
  2561. if (regs == NULL) {
  2562. dev_warn(&dev->dev, "igfx quirk: Can't iomap PCI device\n");
  2563. return;
  2564. }
  2565. /* Check if any interrupt line is still enabled */
  2566. if (readl(regs + I915_DEIER_REG) != 0) {
  2567. dev_warn(&dev->dev, "BIOS left Intel GPU interrupts enabled; "
  2568. "disabling\n");
  2569. writel(0, regs + I915_DEIER_REG);
  2570. }
  2571. pci_iounmap(dev, regs);
  2572. }
  2573. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
  2574. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
  2575. /*
  2576. * Some devices may pass our check in pci_intx_mask_supported if
  2577. * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
  2578. * support this feature.
  2579. */
  2580. static void __devinit quirk_broken_intx_masking(struct pci_dev *dev)
  2581. {
  2582. dev->broken_intx_masking = 1;
  2583. }
  2584. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, 0x0030,
  2585. quirk_broken_intx_masking);
  2586. DECLARE_PCI_FIXUP_HEADER(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
  2587. quirk_broken_intx_masking);
  2588. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
  2589. struct pci_fixup *end)
  2590. {
  2591. ktime_t calltime;
  2592. for (; f < end; f++)
  2593. if ((f->class == (u32) (dev->class >> f->class_shift) ||
  2594. f->class == (u32) PCI_ANY_ID) &&
  2595. (f->vendor == dev->vendor ||
  2596. f->vendor == (u16) PCI_ANY_ID) &&
  2597. (f->device == dev->device ||
  2598. f->device == (u16) PCI_ANY_ID)) {
  2599. calltime = fixup_debug_start(dev, f->hook);
  2600. f->hook(dev);
  2601. fixup_debug_report(dev, calltime, f->hook);
  2602. }
  2603. }
  2604. extern struct pci_fixup __start_pci_fixups_early[];
  2605. extern struct pci_fixup __end_pci_fixups_early[];
  2606. extern struct pci_fixup __start_pci_fixups_header[];
  2607. extern struct pci_fixup __end_pci_fixups_header[];
  2608. extern struct pci_fixup __start_pci_fixups_final[];
  2609. extern struct pci_fixup __end_pci_fixups_final[];
  2610. extern struct pci_fixup __start_pci_fixups_enable[];
  2611. extern struct pci_fixup __end_pci_fixups_enable[];
  2612. extern struct pci_fixup __start_pci_fixups_resume[];
  2613. extern struct pci_fixup __end_pci_fixups_resume[];
  2614. extern struct pci_fixup __start_pci_fixups_resume_early[];
  2615. extern struct pci_fixup __end_pci_fixups_resume_early[];
  2616. extern struct pci_fixup __start_pci_fixups_suspend[];
  2617. extern struct pci_fixup __end_pci_fixups_suspend[];
  2618. static bool pci_apply_fixup_final_quirks;
  2619. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  2620. {
  2621. struct pci_fixup *start, *end;
  2622. switch(pass) {
  2623. case pci_fixup_early:
  2624. start = __start_pci_fixups_early;
  2625. end = __end_pci_fixups_early;
  2626. break;
  2627. case pci_fixup_header:
  2628. start = __start_pci_fixups_header;
  2629. end = __end_pci_fixups_header;
  2630. break;
  2631. case pci_fixup_final:
  2632. if (!pci_apply_fixup_final_quirks)
  2633. return;
  2634. start = __start_pci_fixups_final;
  2635. end = __end_pci_fixups_final;
  2636. break;
  2637. case pci_fixup_enable:
  2638. start = __start_pci_fixups_enable;
  2639. end = __end_pci_fixups_enable;
  2640. break;
  2641. case pci_fixup_resume:
  2642. start = __start_pci_fixups_resume;
  2643. end = __end_pci_fixups_resume;
  2644. break;
  2645. case pci_fixup_resume_early:
  2646. start = __start_pci_fixups_resume_early;
  2647. end = __end_pci_fixups_resume_early;
  2648. break;
  2649. case pci_fixup_suspend:
  2650. start = __start_pci_fixups_suspend;
  2651. end = __end_pci_fixups_suspend;
  2652. break;
  2653. default:
  2654. /* stupid compiler warning, you would think with an enum... */
  2655. return;
  2656. }
  2657. pci_do_fixups(dev, start, end);
  2658. }
  2659. EXPORT_SYMBOL(pci_fixup_device);
  2660. static int __init pci_apply_final_quirks(void)
  2661. {
  2662. struct pci_dev *dev = NULL;
  2663. u8 cls = 0;
  2664. u8 tmp;
  2665. if (pci_cache_line_size)
  2666. printk(KERN_DEBUG "PCI: CLS %u bytes\n",
  2667. pci_cache_line_size << 2);
  2668. pci_apply_fixup_final_quirks = true;
  2669. for_each_pci_dev(dev) {
  2670. pci_fixup_device(pci_fixup_final, dev);
  2671. /*
  2672. * If arch hasn't set it explicitly yet, use the CLS
  2673. * value shared by all PCI devices. If there's a
  2674. * mismatch, fall back to the default value.
  2675. */
  2676. if (!pci_cache_line_size) {
  2677. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
  2678. if (!cls)
  2679. cls = tmp;
  2680. if (!tmp || cls == tmp)
  2681. continue;
  2682. printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), "
  2683. "using %u bytes\n", cls << 2, tmp << 2,
  2684. pci_dfl_cache_line_size << 2);
  2685. pci_cache_line_size = pci_dfl_cache_line_size;
  2686. }
  2687. }
  2688. if (!pci_cache_line_size) {
  2689. printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
  2690. cls << 2, pci_dfl_cache_line_size << 2);
  2691. pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
  2692. }
  2693. return 0;
  2694. }
  2695. fs_initcall_sync(pci_apply_final_quirks);
  2696. /*
  2697. * Followings are device-specific reset methods which can be used to
  2698. * reset a single function if other methods (e.g. FLR, PM D0->D3) are
  2699. * not available.
  2700. */
  2701. static int reset_intel_generic_dev(struct pci_dev *dev, int probe)
  2702. {
  2703. int pos;
  2704. /* only implement PCI_CLASS_SERIAL_USB at present */
  2705. if (dev->class == PCI_CLASS_SERIAL_USB) {
  2706. pos = pci_find_capability(dev, PCI_CAP_ID_VNDR);
  2707. if (!pos)
  2708. return -ENOTTY;
  2709. if (probe)
  2710. return 0;
  2711. pci_write_config_byte(dev, pos + 0x4, 1);
  2712. msleep(100);
  2713. return 0;
  2714. } else {
  2715. return -ENOTTY;
  2716. }
  2717. }
  2718. static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
  2719. {
  2720. int i;
  2721. u16 status;
  2722. /*
  2723. * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
  2724. *
  2725. * The 82599 supports FLR on VFs, but FLR support is reported only
  2726. * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
  2727. * Therefore, we can't use pcie_flr(), which checks the VF DEVCAP.
  2728. */
  2729. if (probe)
  2730. return 0;
  2731. /* Wait for Transaction Pending bit clean */
  2732. for (i = 0; i < 4; i++) {
  2733. if (i)
  2734. msleep((1 << (i - 1)) * 100);
  2735. pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
  2736. if (!(status & PCI_EXP_DEVSTA_TRPND))
  2737. goto clear;
  2738. }
  2739. dev_err(&dev->dev, "transaction is not cleared; "
  2740. "proceeding with reset anyway\n");
  2741. clear:
  2742. pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
  2743. msleep(100);
  2744. return 0;
  2745. }
  2746. #include "../gpu/drm/i915/i915_reg.h"
  2747. #define MSG_CTL 0x45010
  2748. #define NSDE_PWR_STATE 0xd0100
  2749. #define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
  2750. static int reset_ivb_igd(struct pci_dev *dev, int probe)
  2751. {
  2752. void __iomem *mmio_base;
  2753. unsigned long timeout;
  2754. u32 val;
  2755. if (probe)
  2756. return 0;
  2757. mmio_base = pci_iomap(dev, 0, 0);
  2758. if (!mmio_base)
  2759. return -ENOMEM;
  2760. iowrite32(0x00000002, mmio_base + MSG_CTL);
  2761. /*
  2762. * Clobbering SOUTH_CHICKEN2 register is fine only if the next
  2763. * driver loaded sets the right bits. However, this's a reset and
  2764. * the bits have been set by i915 previously, so we clobber
  2765. * SOUTH_CHICKEN2 register directly here.
  2766. */
  2767. iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
  2768. val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
  2769. iowrite32(val, mmio_base + PCH_PP_CONTROL);
  2770. timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
  2771. do {
  2772. val = ioread32(mmio_base + PCH_PP_STATUS);
  2773. if ((val & 0xb0000000) == 0)
  2774. goto reset_complete;
  2775. msleep(10);
  2776. } while (time_before(jiffies, timeout));
  2777. dev_warn(&dev->dev, "timeout during reset\n");
  2778. reset_complete:
  2779. iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
  2780. pci_iounmap(dev, mmio_base);
  2781. return 0;
  2782. }
  2783. #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
  2784. #define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
  2785. #define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
  2786. static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
  2787. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
  2788. reset_intel_82599_sfp_virtfn },
  2789. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
  2790. reset_ivb_igd },
  2791. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
  2792. reset_ivb_igd },
  2793. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  2794. reset_intel_generic_dev },
  2795. { 0 }
  2796. };
  2797. /*
  2798. * These device-specific reset methods are here rather than in a driver
  2799. * because when a host assigns a device to a guest VM, the host may need
  2800. * to reset the device but probably doesn't have a driver for it.
  2801. */
  2802. int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  2803. {
  2804. const struct pci_dev_reset_methods *i;
  2805. for (i = pci_dev_reset_methods; i->reset; i++) {
  2806. if ((i->vendor == dev->vendor ||
  2807. i->vendor == (u16)PCI_ANY_ID) &&
  2808. (i->device == dev->device ||
  2809. i->device == (u16)PCI_ANY_ID))
  2810. return i->reset(dev, probe);
  2811. }
  2812. return -ENOTTY;
  2813. }
  2814. static struct pci_dev *pci_func_0_dma_source(struct pci_dev *dev)
  2815. {
  2816. if (!PCI_FUNC(dev->devfn))
  2817. return pci_dev_get(dev);
  2818. return pci_get_slot(dev->bus, PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
  2819. }
  2820. static const struct pci_dev_dma_source {
  2821. u16 vendor;
  2822. u16 device;
  2823. struct pci_dev *(*dma_source)(struct pci_dev *dev);
  2824. } pci_dev_dma_source[] = {
  2825. /*
  2826. * https://bugzilla.redhat.com/show_bug.cgi?id=605888
  2827. *
  2828. * Some Ricoh devices use the function 0 source ID for DMA on
  2829. * other functions of a multifunction device. The DMA devices
  2830. * is therefore function 0, which will have implications of the
  2831. * iommu grouping of these devices.
  2832. */
  2833. { PCI_VENDOR_ID_RICOH, 0xe822, pci_func_0_dma_source },
  2834. { PCI_VENDOR_ID_RICOH, 0xe230, pci_func_0_dma_source },
  2835. { PCI_VENDOR_ID_RICOH, 0xe832, pci_func_0_dma_source },
  2836. { PCI_VENDOR_ID_RICOH, 0xe476, pci_func_0_dma_source },
  2837. { 0 }
  2838. };
  2839. /*
  2840. * IOMMUs with isolation capabilities need to be programmed with the
  2841. * correct source ID of a device. In most cases, the source ID matches
  2842. * the device doing the DMA, but sometimes hardware is broken and will
  2843. * tag the DMA as being sourced from a different device. This function
  2844. * allows that translation. Note that the reference count of the
  2845. * returned device is incremented on all paths.
  2846. */
  2847. struct pci_dev *pci_get_dma_source(struct pci_dev *dev)
  2848. {
  2849. const struct pci_dev_dma_source *i;
  2850. for (i = pci_dev_dma_source; i->dma_source; i++) {
  2851. if ((i->vendor == dev->vendor ||
  2852. i->vendor == (u16)PCI_ANY_ID) &&
  2853. (i->device == dev->device ||
  2854. i->device == (u16)PCI_ANY_ID))
  2855. return i->dma_source(dev);
  2856. }
  2857. return pci_dev_get(dev);
  2858. }
  2859. static const struct pci_dev_acs_enabled {
  2860. u16 vendor;
  2861. u16 device;
  2862. int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
  2863. } pci_dev_acs_enabled[] = {
  2864. { 0 }
  2865. };
  2866. int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
  2867. {
  2868. const struct pci_dev_acs_enabled *i;
  2869. int ret;
  2870. /*
  2871. * Allow devices that do not expose standard PCIe ACS capabilities
  2872. * or control to indicate their support here. Multi-function express
  2873. * devices which do not allow internal peer-to-peer between functions,
  2874. * but do not implement PCIe ACS may wish to return true here.
  2875. */
  2876. for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
  2877. if ((i->vendor == dev->vendor ||
  2878. i->vendor == (u16)PCI_ANY_ID) &&
  2879. (i->device == dev->device ||
  2880. i->device == (u16)PCI_ANY_ID)) {
  2881. ret = i->acs_enabled(dev, acs_flags);
  2882. if (ret >= 0)
  2883. return ret;
  2884. }
  2885. }
  2886. return -ENOTTY;
  2887. }