access.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673
  1. #include <linux/delay.h>
  2. #include <linux/pci.h>
  3. #include <linux/module.h>
  4. #include <linux/sched.h>
  5. #include <linux/slab.h>
  6. #include <linux/ioport.h>
  7. #include <linux/wait.h>
  8. #include "pci.h"
  9. /*
  10. * This interrupt-safe spinlock protects all accesses to PCI
  11. * configuration space.
  12. */
  13. DEFINE_RAW_SPINLOCK(pci_lock);
  14. /*
  15. * Wrappers for all PCI configuration access functions. They just check
  16. * alignment, do locking and call the low-level functions pointed to
  17. * by pci_dev->ops.
  18. */
  19. #define PCI_byte_BAD 0
  20. #define PCI_word_BAD (pos & 1)
  21. #define PCI_dword_BAD (pos & 3)
  22. #define PCI_OP_READ(size,type,len) \
  23. int pci_bus_read_config_##size \
  24. (struct pci_bus *bus, unsigned int devfn, int pos, type *value) \
  25. { \
  26. int res; \
  27. unsigned long flags; \
  28. u32 data = 0; \
  29. if (PCI_##size##_BAD) return PCIBIOS_BAD_REGISTER_NUMBER; \
  30. raw_spin_lock_irqsave(&pci_lock, flags); \
  31. res = bus->ops->read(bus, devfn, pos, len, &data); \
  32. *value = (type)data; \
  33. raw_spin_unlock_irqrestore(&pci_lock, flags); \
  34. return res; \
  35. }
  36. #define PCI_OP_WRITE(size,type,len) \
  37. int pci_bus_write_config_##size \
  38. (struct pci_bus *bus, unsigned int devfn, int pos, type value) \
  39. { \
  40. int res; \
  41. unsigned long flags; \
  42. if (PCI_##size##_BAD) return PCIBIOS_BAD_REGISTER_NUMBER; \
  43. raw_spin_lock_irqsave(&pci_lock, flags); \
  44. res = bus->ops->write(bus, devfn, pos, len, value); \
  45. raw_spin_unlock_irqrestore(&pci_lock, flags); \
  46. return res; \
  47. }
  48. PCI_OP_READ(byte, u8, 1)
  49. PCI_OP_READ(word, u16, 2)
  50. PCI_OP_READ(dword, u32, 4)
  51. PCI_OP_WRITE(byte, u8, 1)
  52. PCI_OP_WRITE(word, u16, 2)
  53. PCI_OP_WRITE(dword, u32, 4)
  54. EXPORT_SYMBOL(pci_bus_read_config_byte);
  55. EXPORT_SYMBOL(pci_bus_read_config_word);
  56. EXPORT_SYMBOL(pci_bus_read_config_dword);
  57. EXPORT_SYMBOL(pci_bus_write_config_byte);
  58. EXPORT_SYMBOL(pci_bus_write_config_word);
  59. EXPORT_SYMBOL(pci_bus_write_config_dword);
  60. /**
  61. * pci_bus_set_ops - Set raw operations of pci bus
  62. * @bus: pci bus struct
  63. * @ops: new raw operations
  64. *
  65. * Return previous raw operations
  66. */
  67. struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops)
  68. {
  69. struct pci_ops *old_ops;
  70. unsigned long flags;
  71. raw_spin_lock_irqsave(&pci_lock, flags);
  72. old_ops = bus->ops;
  73. bus->ops = ops;
  74. raw_spin_unlock_irqrestore(&pci_lock, flags);
  75. return old_ops;
  76. }
  77. EXPORT_SYMBOL(pci_bus_set_ops);
  78. /**
  79. * pci_read_vpd - Read one entry from Vital Product Data
  80. * @dev: pci device struct
  81. * @pos: offset in vpd space
  82. * @count: number of bytes to read
  83. * @buf: pointer to where to store result
  84. *
  85. */
  86. ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf)
  87. {
  88. if (!dev->vpd || !dev->vpd->ops)
  89. return -ENODEV;
  90. return dev->vpd->ops->read(dev, pos, count, buf);
  91. }
  92. EXPORT_SYMBOL(pci_read_vpd);
  93. /**
  94. * pci_write_vpd - Write entry to Vital Product Data
  95. * @dev: pci device struct
  96. * @pos: offset in vpd space
  97. * @count: number of bytes to write
  98. * @buf: buffer containing write data
  99. *
  100. */
  101. ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf)
  102. {
  103. if (!dev->vpd || !dev->vpd->ops)
  104. return -ENODEV;
  105. return dev->vpd->ops->write(dev, pos, count, buf);
  106. }
  107. EXPORT_SYMBOL(pci_write_vpd);
  108. /*
  109. * The following routines are to prevent the user from accessing PCI config
  110. * space when it's unsafe to do so. Some devices require this during BIST and
  111. * we're required to prevent it during D-state transitions.
  112. *
  113. * We have a bit per device to indicate it's blocked and a global wait queue
  114. * for callers to sleep on until devices are unblocked.
  115. */
  116. static DECLARE_WAIT_QUEUE_HEAD(pci_cfg_wait);
  117. static noinline void pci_wait_cfg(struct pci_dev *dev)
  118. {
  119. DECLARE_WAITQUEUE(wait, current);
  120. __add_wait_queue(&pci_cfg_wait, &wait);
  121. do {
  122. set_current_state(TASK_UNINTERRUPTIBLE);
  123. raw_spin_unlock_irq(&pci_lock);
  124. schedule();
  125. raw_spin_lock_irq(&pci_lock);
  126. } while (dev->block_cfg_access);
  127. __remove_wait_queue(&pci_cfg_wait, &wait);
  128. }
  129. /* Returns 0 on success, negative values indicate error. */
  130. #define PCI_USER_READ_CONFIG(size,type) \
  131. int pci_user_read_config_##size \
  132. (struct pci_dev *dev, int pos, type *val) \
  133. { \
  134. int ret = 0; \
  135. u32 data = -1; \
  136. if (PCI_##size##_BAD) \
  137. return -EINVAL; \
  138. raw_spin_lock_irq(&pci_lock); \
  139. if (unlikely(dev->block_cfg_access)) \
  140. pci_wait_cfg(dev); \
  141. ret = dev->bus->ops->read(dev->bus, dev->devfn, \
  142. pos, sizeof(type), &data); \
  143. raw_spin_unlock_irq(&pci_lock); \
  144. *val = (type)data; \
  145. if (ret > 0) \
  146. ret = -EINVAL; \
  147. return ret; \
  148. } \
  149. EXPORT_SYMBOL_GPL(pci_user_read_config_##size);
  150. /* Returns 0 on success, negative values indicate error. */
  151. #define PCI_USER_WRITE_CONFIG(size,type) \
  152. int pci_user_write_config_##size \
  153. (struct pci_dev *dev, int pos, type val) \
  154. { \
  155. int ret = -EIO; \
  156. if (PCI_##size##_BAD) \
  157. return -EINVAL; \
  158. raw_spin_lock_irq(&pci_lock); \
  159. if (unlikely(dev->block_cfg_access)) \
  160. pci_wait_cfg(dev); \
  161. ret = dev->bus->ops->write(dev->bus, dev->devfn, \
  162. pos, sizeof(type), val); \
  163. raw_spin_unlock_irq(&pci_lock); \
  164. if (ret > 0) \
  165. ret = -EINVAL; \
  166. return ret; \
  167. } \
  168. EXPORT_SYMBOL_GPL(pci_user_write_config_##size);
  169. PCI_USER_READ_CONFIG(byte, u8)
  170. PCI_USER_READ_CONFIG(word, u16)
  171. PCI_USER_READ_CONFIG(dword, u32)
  172. PCI_USER_WRITE_CONFIG(byte, u8)
  173. PCI_USER_WRITE_CONFIG(word, u16)
  174. PCI_USER_WRITE_CONFIG(dword, u32)
  175. /* VPD access through PCI 2.2+ VPD capability */
  176. #define PCI_VPD_PCI22_SIZE (PCI_VPD_ADDR_MASK + 1)
  177. struct pci_vpd_pci22 {
  178. struct pci_vpd base;
  179. struct mutex lock;
  180. u16 flag;
  181. bool busy;
  182. u8 cap;
  183. };
  184. /*
  185. * Wait for last operation to complete.
  186. * This code has to spin since there is no other notification from the PCI
  187. * hardware. Since the VPD is often implemented by serial attachment to an
  188. * EEPROM, it may take many milliseconds to complete.
  189. *
  190. * Returns 0 on success, negative values indicate error.
  191. */
  192. static int pci_vpd_pci22_wait(struct pci_dev *dev)
  193. {
  194. struct pci_vpd_pci22 *vpd =
  195. container_of(dev->vpd, struct pci_vpd_pci22, base);
  196. unsigned long timeout = jiffies + HZ/20 + 2;
  197. u16 status;
  198. int ret;
  199. if (!vpd->busy)
  200. return 0;
  201. for (;;) {
  202. ret = pci_user_read_config_word(dev, vpd->cap + PCI_VPD_ADDR,
  203. &status);
  204. if (ret < 0)
  205. return ret;
  206. if ((status & PCI_VPD_ADDR_F) == vpd->flag) {
  207. vpd->busy = false;
  208. return 0;
  209. }
  210. if (time_after(jiffies, timeout)) {
  211. dev_printk(KERN_DEBUG, &dev->dev,
  212. "vpd r/w failed. This is likely a firmware "
  213. "bug on this device. Contact the card "
  214. "vendor for a firmware update.");
  215. return -ETIMEDOUT;
  216. }
  217. if (fatal_signal_pending(current))
  218. return -EINTR;
  219. if (!cond_resched())
  220. udelay(10);
  221. }
  222. }
  223. static ssize_t pci_vpd_pci22_read(struct pci_dev *dev, loff_t pos, size_t count,
  224. void *arg)
  225. {
  226. struct pci_vpd_pci22 *vpd =
  227. container_of(dev->vpd, struct pci_vpd_pci22, base);
  228. int ret;
  229. loff_t end = pos + count;
  230. u8 *buf = arg;
  231. if (pos < 0 || pos > vpd->base.len || end > vpd->base.len)
  232. return -EINVAL;
  233. if (mutex_lock_killable(&vpd->lock))
  234. return -EINTR;
  235. ret = pci_vpd_pci22_wait(dev);
  236. if (ret < 0)
  237. goto out;
  238. while (pos < end) {
  239. u32 val;
  240. unsigned int i, skip;
  241. ret = pci_user_write_config_word(dev, vpd->cap + PCI_VPD_ADDR,
  242. pos & ~3);
  243. if (ret < 0)
  244. break;
  245. vpd->busy = true;
  246. vpd->flag = PCI_VPD_ADDR_F;
  247. ret = pci_vpd_pci22_wait(dev);
  248. if (ret < 0)
  249. break;
  250. ret = pci_user_read_config_dword(dev, vpd->cap + PCI_VPD_DATA, &val);
  251. if (ret < 0)
  252. break;
  253. skip = pos & 3;
  254. for (i = 0; i < sizeof(u32); i++) {
  255. if (i >= skip) {
  256. *buf++ = val;
  257. if (++pos == end)
  258. break;
  259. }
  260. val >>= 8;
  261. }
  262. }
  263. out:
  264. mutex_unlock(&vpd->lock);
  265. return ret ? ret : count;
  266. }
  267. static ssize_t pci_vpd_pci22_write(struct pci_dev *dev, loff_t pos, size_t count,
  268. const void *arg)
  269. {
  270. struct pci_vpd_pci22 *vpd =
  271. container_of(dev->vpd, struct pci_vpd_pci22, base);
  272. const u8 *buf = arg;
  273. loff_t end = pos + count;
  274. int ret = 0;
  275. if (pos < 0 || (pos & 3) || (count & 3) || end > vpd->base.len)
  276. return -EINVAL;
  277. if (mutex_lock_killable(&vpd->lock))
  278. return -EINTR;
  279. ret = pci_vpd_pci22_wait(dev);
  280. if (ret < 0)
  281. goto out;
  282. while (pos < end) {
  283. u32 val;
  284. val = *buf++;
  285. val |= *buf++ << 8;
  286. val |= *buf++ << 16;
  287. val |= *buf++ << 24;
  288. ret = pci_user_write_config_dword(dev, vpd->cap + PCI_VPD_DATA, val);
  289. if (ret < 0)
  290. break;
  291. ret = pci_user_write_config_word(dev, vpd->cap + PCI_VPD_ADDR,
  292. pos | PCI_VPD_ADDR_F);
  293. if (ret < 0)
  294. break;
  295. vpd->busy = true;
  296. vpd->flag = 0;
  297. ret = pci_vpd_pci22_wait(dev);
  298. if (ret < 0)
  299. break;
  300. pos += sizeof(u32);
  301. }
  302. out:
  303. mutex_unlock(&vpd->lock);
  304. return ret ? ret : count;
  305. }
  306. static void pci_vpd_pci22_release(struct pci_dev *dev)
  307. {
  308. kfree(container_of(dev->vpd, struct pci_vpd_pci22, base));
  309. }
  310. static const struct pci_vpd_ops pci_vpd_pci22_ops = {
  311. .read = pci_vpd_pci22_read,
  312. .write = pci_vpd_pci22_write,
  313. .release = pci_vpd_pci22_release,
  314. };
  315. int pci_vpd_pci22_init(struct pci_dev *dev)
  316. {
  317. struct pci_vpd_pci22 *vpd;
  318. u8 cap;
  319. cap = pci_find_capability(dev, PCI_CAP_ID_VPD);
  320. if (!cap)
  321. return -ENODEV;
  322. vpd = kzalloc(sizeof(*vpd), GFP_ATOMIC);
  323. if (!vpd)
  324. return -ENOMEM;
  325. vpd->base.len = PCI_VPD_PCI22_SIZE;
  326. vpd->base.ops = &pci_vpd_pci22_ops;
  327. mutex_init(&vpd->lock);
  328. vpd->cap = cap;
  329. vpd->busy = false;
  330. dev->vpd = &vpd->base;
  331. return 0;
  332. }
  333. /**
  334. * pci_vpd_truncate - Set available Vital Product Data size
  335. * @dev: pci device struct
  336. * @size: available memory in bytes
  337. *
  338. * Adjust size of available VPD area.
  339. */
  340. int pci_vpd_truncate(struct pci_dev *dev, size_t size)
  341. {
  342. if (!dev->vpd)
  343. return -EINVAL;
  344. /* limited by the access method */
  345. if (size > dev->vpd->len)
  346. return -EINVAL;
  347. dev->vpd->len = size;
  348. if (dev->vpd->attr)
  349. dev->vpd->attr->size = size;
  350. return 0;
  351. }
  352. EXPORT_SYMBOL(pci_vpd_truncate);
  353. /**
  354. * pci_cfg_access_lock - Lock PCI config reads/writes
  355. * @dev: pci device struct
  356. *
  357. * When access is locked, any userspace reads or writes to config
  358. * space and concurrent lock requests will sleep until access is
  359. * allowed via pci_cfg_access_unlocked again.
  360. */
  361. void pci_cfg_access_lock(struct pci_dev *dev)
  362. {
  363. might_sleep();
  364. raw_spin_lock_irq(&pci_lock);
  365. if (dev->block_cfg_access)
  366. pci_wait_cfg(dev);
  367. dev->block_cfg_access = 1;
  368. raw_spin_unlock_irq(&pci_lock);
  369. }
  370. EXPORT_SYMBOL_GPL(pci_cfg_access_lock);
  371. /**
  372. * pci_cfg_access_trylock - try to lock PCI config reads/writes
  373. * @dev: pci device struct
  374. *
  375. * Same as pci_cfg_access_lock, but will return 0 if access is
  376. * already locked, 1 otherwise. This function can be used from
  377. * atomic contexts.
  378. */
  379. bool pci_cfg_access_trylock(struct pci_dev *dev)
  380. {
  381. unsigned long flags;
  382. bool locked = true;
  383. raw_spin_lock_irqsave(&pci_lock, flags);
  384. if (dev->block_cfg_access)
  385. locked = false;
  386. else
  387. dev->block_cfg_access = 1;
  388. raw_spin_unlock_irqrestore(&pci_lock, flags);
  389. return locked;
  390. }
  391. EXPORT_SYMBOL_GPL(pci_cfg_access_trylock);
  392. /**
  393. * pci_cfg_access_unlock - Unlock PCI config reads/writes
  394. * @dev: pci device struct
  395. *
  396. * This function allows PCI config accesses to resume.
  397. */
  398. void pci_cfg_access_unlock(struct pci_dev *dev)
  399. {
  400. unsigned long flags;
  401. raw_spin_lock_irqsave(&pci_lock, flags);
  402. /* This indicates a problem in the caller, but we don't need
  403. * to kill them, unlike a double-block above. */
  404. WARN_ON(!dev->block_cfg_access);
  405. dev->block_cfg_access = 0;
  406. wake_up_all(&pci_cfg_wait);
  407. raw_spin_unlock_irqrestore(&pci_lock, flags);
  408. }
  409. EXPORT_SYMBOL_GPL(pci_cfg_access_unlock);
  410. static inline int pcie_cap_version(const struct pci_dev *dev)
  411. {
  412. return dev->pcie_flags_reg & PCI_EXP_FLAGS_VERS;
  413. }
  414. static inline bool pcie_cap_has_devctl(const struct pci_dev *dev)
  415. {
  416. return true;
  417. }
  418. static inline bool pcie_cap_has_lnkctl(const struct pci_dev *dev)
  419. {
  420. int type = pci_pcie_type(dev);
  421. return pcie_cap_version(dev) > 1 ||
  422. type == PCI_EXP_TYPE_ROOT_PORT ||
  423. type == PCI_EXP_TYPE_ENDPOINT ||
  424. type == PCI_EXP_TYPE_LEG_END;
  425. }
  426. static inline bool pcie_cap_has_sltctl(const struct pci_dev *dev)
  427. {
  428. int type = pci_pcie_type(dev);
  429. return pcie_cap_version(dev) > 1 ||
  430. type == PCI_EXP_TYPE_ROOT_PORT ||
  431. (type == PCI_EXP_TYPE_DOWNSTREAM &&
  432. dev->pcie_flags_reg & PCI_EXP_FLAGS_SLOT);
  433. }
  434. static inline bool pcie_cap_has_rtctl(const struct pci_dev *dev)
  435. {
  436. int type = pci_pcie_type(dev);
  437. return pcie_cap_version(dev) > 1 ||
  438. type == PCI_EXP_TYPE_ROOT_PORT ||
  439. type == PCI_EXP_TYPE_RC_EC;
  440. }
  441. static bool pcie_capability_reg_implemented(struct pci_dev *dev, int pos)
  442. {
  443. if (!pci_is_pcie(dev))
  444. return false;
  445. switch (pos) {
  446. case PCI_EXP_FLAGS_TYPE:
  447. return true;
  448. case PCI_EXP_DEVCAP:
  449. case PCI_EXP_DEVCTL:
  450. case PCI_EXP_DEVSTA:
  451. return pcie_cap_has_devctl(dev);
  452. case PCI_EXP_LNKCAP:
  453. case PCI_EXP_LNKCTL:
  454. case PCI_EXP_LNKSTA:
  455. return pcie_cap_has_lnkctl(dev);
  456. case PCI_EXP_SLTCAP:
  457. case PCI_EXP_SLTCTL:
  458. case PCI_EXP_SLTSTA:
  459. return pcie_cap_has_sltctl(dev);
  460. case PCI_EXP_RTCTL:
  461. case PCI_EXP_RTCAP:
  462. case PCI_EXP_RTSTA:
  463. return pcie_cap_has_rtctl(dev);
  464. case PCI_EXP_DEVCAP2:
  465. case PCI_EXP_DEVCTL2:
  466. case PCI_EXP_LNKCAP2:
  467. case PCI_EXP_LNKCTL2:
  468. case PCI_EXP_LNKSTA2:
  469. return pcie_cap_version(dev) > 1;
  470. default:
  471. return false;
  472. }
  473. }
  474. /*
  475. * Note that these accessor functions are only for the "PCI Express
  476. * Capability" (see PCIe spec r3.0, sec 7.8). They do not apply to the
  477. * other "PCI Express Extended Capabilities" (AER, VC, ACS, MFVC, etc.)
  478. */
  479. int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val)
  480. {
  481. int ret;
  482. *val = 0;
  483. if (pos & 1)
  484. return -EINVAL;
  485. if (pcie_capability_reg_implemented(dev, pos)) {
  486. ret = pci_read_config_word(dev, pci_pcie_cap(dev) + pos, val);
  487. /*
  488. * Reset *val to 0 if pci_read_config_word() fails, it may
  489. * have been written as 0xFFFF if hardware error happens
  490. * during pci_read_config_word().
  491. */
  492. if (ret)
  493. *val = 0;
  494. return ret;
  495. }
  496. /*
  497. * For Functions that do not implement the Slot Capabilities,
  498. * Slot Status, and Slot Control registers, these spaces must
  499. * be hardwired to 0b, with the exception of the Presence Detect
  500. * State bit in the Slot Status register of Downstream Ports,
  501. * which must be hardwired to 1b. (PCIe Base Spec 3.0, sec 7.8)
  502. */
  503. if (pci_is_pcie(dev) && pos == PCI_EXP_SLTSTA &&
  504. pci_pcie_type(dev) == PCI_EXP_TYPE_DOWNSTREAM) {
  505. *val = PCI_EXP_SLTSTA_PDS;
  506. }
  507. return 0;
  508. }
  509. EXPORT_SYMBOL(pcie_capability_read_word);
  510. int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val)
  511. {
  512. int ret;
  513. *val = 0;
  514. if (pos & 3)
  515. return -EINVAL;
  516. if (pcie_capability_reg_implemented(dev, pos)) {
  517. ret = pci_read_config_dword(dev, pci_pcie_cap(dev) + pos, val);
  518. /*
  519. * Reset *val to 0 if pci_read_config_dword() fails, it may
  520. * have been written as 0xFFFFFFFF if hardware error happens
  521. * during pci_read_config_dword().
  522. */
  523. if (ret)
  524. *val = 0;
  525. return ret;
  526. }
  527. if (pci_is_pcie(dev) && pos == PCI_EXP_SLTCTL &&
  528. pci_pcie_type(dev) == PCI_EXP_TYPE_DOWNSTREAM) {
  529. *val = PCI_EXP_SLTSTA_PDS;
  530. }
  531. return 0;
  532. }
  533. EXPORT_SYMBOL(pcie_capability_read_dword);
  534. int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val)
  535. {
  536. if (pos & 1)
  537. return -EINVAL;
  538. if (!pcie_capability_reg_implemented(dev, pos))
  539. return 0;
  540. return pci_write_config_word(dev, pci_pcie_cap(dev) + pos, val);
  541. }
  542. EXPORT_SYMBOL(pcie_capability_write_word);
  543. int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val)
  544. {
  545. if (pos & 3)
  546. return -EINVAL;
  547. if (!pcie_capability_reg_implemented(dev, pos))
  548. return 0;
  549. return pci_write_config_dword(dev, pci_pcie_cap(dev) + pos, val);
  550. }
  551. EXPORT_SYMBOL(pcie_capability_write_dword);
  552. int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
  553. u16 clear, u16 set)
  554. {
  555. int ret;
  556. u16 val;
  557. ret = pcie_capability_read_word(dev, pos, &val);
  558. if (!ret) {
  559. val &= ~clear;
  560. val |= set;
  561. ret = pcie_capability_write_word(dev, pos, val);
  562. }
  563. return ret;
  564. }
  565. EXPORT_SYMBOL(pcie_capability_clear_and_set_word);
  566. int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
  567. u32 clear, u32 set)
  568. {
  569. int ret;
  570. u32 val;
  571. ret = pcie_capability_read_dword(dev, pos, &val);
  572. if (!ret) {
  573. val &= ~clear;
  574. val |= set;
  575. ret = pcie_capability_write_dword(dev, pos, val);
  576. }
  577. return ret;
  578. }
  579. EXPORT_SYMBOL(pcie_capability_clear_and_set_dword);