clk-tegra114.c 72 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106
  1. /*
  2. * Copyright (c) 2012, 2013, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include <linux/io.h>
  17. #include <linux/clk.h>
  18. #include <linux/clk-provider.h>
  19. #include <linux/clkdev.h>
  20. #include <linux/of.h>
  21. #include <linux/of_address.h>
  22. #include <linux/delay.h>
  23. #include <linux/clk/tegra.h>
  24. #include "clk.h"
  25. #define RST_DEVICES_L 0x004
  26. #define RST_DEVICES_H 0x008
  27. #define RST_DEVICES_U 0x00C
  28. #define RST_DEVICES_V 0x358
  29. #define RST_DEVICES_W 0x35C
  30. #define RST_DEVICES_X 0x28C
  31. #define RST_DEVICES_SET_L 0x300
  32. #define RST_DEVICES_CLR_L 0x304
  33. #define RST_DEVICES_SET_H 0x308
  34. #define RST_DEVICES_CLR_H 0x30c
  35. #define RST_DEVICES_SET_U 0x310
  36. #define RST_DEVICES_CLR_U 0x314
  37. #define RST_DEVICES_SET_V 0x430
  38. #define RST_DEVICES_CLR_V 0x434
  39. #define RST_DEVICES_SET_W 0x438
  40. #define RST_DEVICES_CLR_W 0x43c
  41. #define RST_DEVICES_NUM 5
  42. #define CLK_OUT_ENB_L 0x010
  43. #define CLK_OUT_ENB_H 0x014
  44. #define CLK_OUT_ENB_U 0x018
  45. #define CLK_OUT_ENB_V 0x360
  46. #define CLK_OUT_ENB_W 0x364
  47. #define CLK_OUT_ENB_X 0x280
  48. #define CLK_OUT_ENB_SET_L 0x320
  49. #define CLK_OUT_ENB_CLR_L 0x324
  50. #define CLK_OUT_ENB_SET_H 0x328
  51. #define CLK_OUT_ENB_CLR_H 0x32c
  52. #define CLK_OUT_ENB_SET_U 0x330
  53. #define CLK_OUT_ENB_CLR_U 0x334
  54. #define CLK_OUT_ENB_SET_V 0x440
  55. #define CLK_OUT_ENB_CLR_V 0x444
  56. #define CLK_OUT_ENB_SET_W 0x448
  57. #define CLK_OUT_ENB_CLR_W 0x44c
  58. #define CLK_OUT_ENB_SET_X 0x284
  59. #define CLK_OUT_ENB_CLR_X 0x288
  60. #define CLK_OUT_ENB_NUM 6
  61. #define PLLC_BASE 0x80
  62. #define PLLC_MISC2 0x88
  63. #define PLLC_MISC 0x8c
  64. #define PLLC2_BASE 0x4e8
  65. #define PLLC2_MISC 0x4ec
  66. #define PLLC3_BASE 0x4fc
  67. #define PLLC3_MISC 0x500
  68. #define PLLM_BASE 0x90
  69. #define PLLM_MISC 0x9c
  70. #define PLLP_BASE 0xa0
  71. #define PLLP_MISC 0xac
  72. #define PLLX_BASE 0xe0
  73. #define PLLX_MISC 0xe4
  74. #define PLLX_MISC2 0x514
  75. #define PLLX_MISC3 0x518
  76. #define PLLD_BASE 0xd0
  77. #define PLLD_MISC 0xdc
  78. #define PLLD2_BASE 0x4b8
  79. #define PLLD2_MISC 0x4bc
  80. #define PLLE_BASE 0xe8
  81. #define PLLE_MISC 0xec
  82. #define PLLA_BASE 0xb0
  83. #define PLLA_MISC 0xbc
  84. #define PLLU_BASE 0xc0
  85. #define PLLU_MISC 0xcc
  86. #define PLLRE_BASE 0x4c4
  87. #define PLLRE_MISC 0x4c8
  88. #define PLL_MISC_LOCK_ENABLE 18
  89. #define PLLC_MISC_LOCK_ENABLE 24
  90. #define PLLDU_MISC_LOCK_ENABLE 22
  91. #define PLLE_MISC_LOCK_ENABLE 9
  92. #define PLLRE_MISC_LOCK_ENABLE 30
  93. #define PLLC_IDDQ_BIT 26
  94. #define PLLX_IDDQ_BIT 3
  95. #define PLLRE_IDDQ_BIT 16
  96. #define PLL_BASE_LOCK BIT(27)
  97. #define PLLE_MISC_LOCK BIT(11)
  98. #define PLLRE_MISC_LOCK BIT(24)
  99. #define PLLCX_BASE_LOCK (BIT(26)|BIT(27))
  100. #define PLLE_AUX 0x48c
  101. #define PLLC_OUT 0x84
  102. #define PLLM_OUT 0x94
  103. #define PLLP_OUTA 0xa4
  104. #define PLLP_OUTB 0xa8
  105. #define PLLA_OUT 0xb4
  106. #define AUDIO_SYNC_CLK_I2S0 0x4a0
  107. #define AUDIO_SYNC_CLK_I2S1 0x4a4
  108. #define AUDIO_SYNC_CLK_I2S2 0x4a8
  109. #define AUDIO_SYNC_CLK_I2S3 0x4ac
  110. #define AUDIO_SYNC_CLK_I2S4 0x4b0
  111. #define AUDIO_SYNC_CLK_SPDIF 0x4b4
  112. #define AUDIO_SYNC_DOUBLER 0x49c
  113. #define PMC_CLK_OUT_CNTRL 0x1a8
  114. #define PMC_DPD_PADS_ORIDE 0x1c
  115. #define PMC_DPD_PADS_ORIDE_BLINK_ENB 20
  116. #define PMC_CTRL 0
  117. #define PMC_CTRL_BLINK_ENB 7
  118. #define OSC_CTRL 0x50
  119. #define OSC_CTRL_OSC_FREQ_SHIFT 28
  120. #define OSC_CTRL_PLL_REF_DIV_SHIFT 26
  121. #define PLLXC_SW_MAX_P 6
  122. #define CCLKG_BURST_POLICY 0x368
  123. #define CCLKLP_BURST_POLICY 0x370
  124. #define SCLK_BURST_POLICY 0x028
  125. #define SYSTEM_CLK_RATE 0x030
  126. #define UTMIP_PLL_CFG2 0x488
  127. #define UTMIP_PLL_CFG2_STABLE_COUNT(x) (((x) & 0xffff) << 6)
  128. #define UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(x) (((x) & 0x3f) << 18)
  129. #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_A_POWERDOWN BIT(0)
  130. #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_B_POWERDOWN BIT(2)
  131. #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_C_POWERDOWN BIT(4)
  132. #define UTMIP_PLL_CFG1 0x484
  133. #define UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(x) (((x) & 0x1f) << 6)
  134. #define UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(x) (((x) & 0xfff) << 0)
  135. #define UTMIP_PLL_CFG1_FORCE_PLLU_POWERUP BIT(17)
  136. #define UTMIP_PLL_CFG1_FORCE_PLLU_POWERDOWN BIT(16)
  137. #define UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERUP BIT(15)
  138. #define UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERDOWN BIT(14)
  139. #define UTMIP_PLL_CFG1_FORCE_PLL_ACTIVE_POWERDOWN BIT(12)
  140. #define UTMIPLL_HW_PWRDN_CFG0 0x52c
  141. #define UTMIPLL_HW_PWRDN_CFG0_SEQ_START_STATE BIT(25)
  142. #define UTMIPLL_HW_PWRDN_CFG0_SEQ_ENABLE BIT(24)
  143. #define UTMIPLL_HW_PWRDN_CFG0_USE_LOCKDET BIT(6)
  144. #define UTMIPLL_HW_PWRDN_CFG0_SEQ_RESET_INPUT_VALUE BIT(5)
  145. #define UTMIPLL_HW_PWRDN_CFG0_SEQ_IN_SWCTL BIT(4)
  146. #define UTMIPLL_HW_PWRDN_CFG0_CLK_ENABLE_SWCTL BIT(2)
  147. #define UTMIPLL_HW_PWRDN_CFG0_IDDQ_OVERRIDE BIT(1)
  148. #define UTMIPLL_HW_PWRDN_CFG0_IDDQ_SWCTL BIT(0)
  149. #define CLK_SOURCE_I2S0 0x1d8
  150. #define CLK_SOURCE_I2S1 0x100
  151. #define CLK_SOURCE_I2S2 0x104
  152. #define CLK_SOURCE_NDFLASH 0x160
  153. #define CLK_SOURCE_I2S3 0x3bc
  154. #define CLK_SOURCE_I2S4 0x3c0
  155. #define CLK_SOURCE_SPDIF_OUT 0x108
  156. #define CLK_SOURCE_SPDIF_IN 0x10c
  157. #define CLK_SOURCE_PWM 0x110
  158. #define CLK_SOURCE_ADX 0x638
  159. #define CLK_SOURCE_AMX 0x63c
  160. #define CLK_SOURCE_HDA 0x428
  161. #define CLK_SOURCE_HDA2CODEC_2X 0x3e4
  162. #define CLK_SOURCE_SBC1 0x134
  163. #define CLK_SOURCE_SBC2 0x118
  164. #define CLK_SOURCE_SBC3 0x11c
  165. #define CLK_SOURCE_SBC4 0x1b4
  166. #define CLK_SOURCE_SBC5 0x3c8
  167. #define CLK_SOURCE_SBC6 0x3cc
  168. #define CLK_SOURCE_SATA_OOB 0x420
  169. #define CLK_SOURCE_SATA 0x424
  170. #define CLK_SOURCE_NDSPEED 0x3f8
  171. #define CLK_SOURCE_VFIR 0x168
  172. #define CLK_SOURCE_SDMMC1 0x150
  173. #define CLK_SOURCE_SDMMC2 0x154
  174. #define CLK_SOURCE_SDMMC3 0x1bc
  175. #define CLK_SOURCE_SDMMC4 0x164
  176. #define CLK_SOURCE_VDE 0x1c8
  177. #define CLK_SOURCE_CSITE 0x1d4
  178. #define CLK_SOURCE_LA 0x1f8
  179. #define CLK_SOURCE_TRACE 0x634
  180. #define CLK_SOURCE_OWR 0x1cc
  181. #define CLK_SOURCE_NOR 0x1d0
  182. #define CLK_SOURCE_MIPI 0x174
  183. #define CLK_SOURCE_I2C1 0x124
  184. #define CLK_SOURCE_I2C2 0x198
  185. #define CLK_SOURCE_I2C3 0x1b8
  186. #define CLK_SOURCE_I2C4 0x3c4
  187. #define CLK_SOURCE_I2C5 0x128
  188. #define CLK_SOURCE_UARTA 0x178
  189. #define CLK_SOURCE_UARTB 0x17c
  190. #define CLK_SOURCE_UARTC 0x1a0
  191. #define CLK_SOURCE_UARTD 0x1c0
  192. #define CLK_SOURCE_UARTE 0x1c4
  193. #define CLK_SOURCE_UARTA_DBG 0x178
  194. #define CLK_SOURCE_UARTB_DBG 0x17c
  195. #define CLK_SOURCE_UARTC_DBG 0x1a0
  196. #define CLK_SOURCE_UARTD_DBG 0x1c0
  197. #define CLK_SOURCE_UARTE_DBG 0x1c4
  198. #define CLK_SOURCE_3D 0x158
  199. #define CLK_SOURCE_2D 0x15c
  200. #define CLK_SOURCE_VI_SENSOR 0x1a8
  201. #define CLK_SOURCE_VI 0x148
  202. #define CLK_SOURCE_EPP 0x16c
  203. #define CLK_SOURCE_MSENC 0x1f0
  204. #define CLK_SOURCE_TSEC 0x1f4
  205. #define CLK_SOURCE_HOST1X 0x180
  206. #define CLK_SOURCE_HDMI 0x18c
  207. #define CLK_SOURCE_DISP1 0x138
  208. #define CLK_SOURCE_DISP2 0x13c
  209. #define CLK_SOURCE_CILAB 0x614
  210. #define CLK_SOURCE_CILCD 0x618
  211. #define CLK_SOURCE_CILE 0x61c
  212. #define CLK_SOURCE_DSIALP 0x620
  213. #define CLK_SOURCE_DSIBLP 0x624
  214. #define CLK_SOURCE_TSENSOR 0x3b8
  215. #define CLK_SOURCE_D_AUDIO 0x3d0
  216. #define CLK_SOURCE_DAM0 0x3d8
  217. #define CLK_SOURCE_DAM1 0x3dc
  218. #define CLK_SOURCE_DAM2 0x3e0
  219. #define CLK_SOURCE_ACTMON 0x3e8
  220. #define CLK_SOURCE_EXTERN1 0x3ec
  221. #define CLK_SOURCE_EXTERN2 0x3f0
  222. #define CLK_SOURCE_EXTERN3 0x3f4
  223. #define CLK_SOURCE_I2CSLOW 0x3fc
  224. #define CLK_SOURCE_SE 0x42c
  225. #define CLK_SOURCE_MSELECT 0x3b4
  226. #define CLK_SOURCE_SOC_THERM 0x644
  227. #define CLK_SOURCE_XUSB_HOST_SRC 0x600
  228. #define CLK_SOURCE_XUSB_FALCON_SRC 0x604
  229. #define CLK_SOURCE_XUSB_FS_SRC 0x608
  230. #define CLK_SOURCE_XUSB_SS_SRC 0x610
  231. #define CLK_SOURCE_XUSB_DEV_SRC 0x60c
  232. #define CLK_SOURCE_EMC 0x19c
  233. /* Tegra CPU clock and reset control regs */
  234. #define CLK_RST_CONTROLLER_CPU_CMPLX_STATUS 0x470
  235. static int periph_clk_enb_refcnt[CLK_OUT_ENB_NUM * 32];
  236. static void __iomem *clk_base;
  237. static void __iomem *pmc_base;
  238. static DEFINE_SPINLOCK(pll_d_lock);
  239. static DEFINE_SPINLOCK(pll_d2_lock);
  240. static DEFINE_SPINLOCK(pll_u_lock);
  241. static DEFINE_SPINLOCK(pll_div_lock);
  242. static DEFINE_SPINLOCK(pll_re_lock);
  243. static DEFINE_SPINLOCK(clk_doubler_lock);
  244. static DEFINE_SPINLOCK(clk_out_lock);
  245. static DEFINE_SPINLOCK(sysrate_lock);
  246. static struct pdiv_map pllxc_p[] = {
  247. { .pdiv = 1, .hw_val = 0 },
  248. { .pdiv = 2, .hw_val = 1 },
  249. { .pdiv = 3, .hw_val = 2 },
  250. { .pdiv = 4, .hw_val = 3 },
  251. { .pdiv = 5, .hw_val = 4 },
  252. { .pdiv = 6, .hw_val = 5 },
  253. { .pdiv = 8, .hw_val = 6 },
  254. { .pdiv = 10, .hw_val = 7 },
  255. { .pdiv = 12, .hw_val = 8 },
  256. { .pdiv = 16, .hw_val = 9 },
  257. { .pdiv = 12, .hw_val = 10 },
  258. { .pdiv = 16, .hw_val = 11 },
  259. { .pdiv = 20, .hw_val = 12 },
  260. { .pdiv = 24, .hw_val = 13 },
  261. { .pdiv = 32, .hw_val = 14 },
  262. { .pdiv = 0, .hw_val = 0 },
  263. };
  264. static struct tegra_clk_pll_freq_table pll_c_freq_table[] = {
  265. { 12000000, 624000000, 104, 0, 2},
  266. { 12000000, 600000000, 100, 0, 2},
  267. { 13000000, 600000000, 92, 0, 2}, /* actual: 598.0 MHz */
  268. { 16800000, 600000000, 71, 0, 2}, /* actual: 596.4 MHz */
  269. { 19200000, 600000000, 62, 0, 2}, /* actual: 595.2 MHz */
  270. { 26000000, 600000000, 92, 1, 2}, /* actual: 598.0 MHz */
  271. { 0, 0, 0, 0, 0, 0 },
  272. };
  273. static struct tegra_clk_pll_params pll_c_params = {
  274. .input_min = 12000000,
  275. .input_max = 800000000,
  276. .cf_min = 12000000,
  277. .cf_max = 19200000, /* s/w policy, h/w capability 50 MHz */
  278. .vco_min = 600000000,
  279. .vco_max = 1400000000,
  280. .base_reg = PLLC_BASE,
  281. .misc_reg = PLLC_MISC,
  282. .lock_mask = PLL_BASE_LOCK,
  283. .lock_enable_bit_idx = PLLC_MISC_LOCK_ENABLE,
  284. .lock_delay = 300,
  285. .iddq_reg = PLLC_MISC,
  286. .iddq_bit_idx = PLLC_IDDQ_BIT,
  287. .max_p = PLLXC_SW_MAX_P,
  288. .dyn_ramp_reg = PLLC_MISC2,
  289. .stepa_shift = 17,
  290. .stepb_shift = 9,
  291. .pdiv_tohw = pllxc_p,
  292. };
  293. static struct pdiv_map pllc_p[] = {
  294. { .pdiv = 1, .hw_val = 0 },
  295. { .pdiv = 2, .hw_val = 1 },
  296. { .pdiv = 4, .hw_val = 3 },
  297. { .pdiv = 8, .hw_val = 5 },
  298. { .pdiv = 16, .hw_val = 7 },
  299. { .pdiv = 0, .hw_val = 0 },
  300. };
  301. static struct tegra_clk_pll_freq_table pll_cx_freq_table[] = {
  302. {12000000, 600000000, 100, 0, 2},
  303. {13000000, 600000000, 92, 0, 2}, /* actual: 598.0 MHz */
  304. {16800000, 600000000, 71, 0, 2}, /* actual: 596.4 MHz */
  305. {19200000, 600000000, 62, 0, 2}, /* actual: 595.2 MHz */
  306. {26000000, 600000000, 92, 1, 2}, /* actual: 598.0 MHz */
  307. {0, 0, 0, 0, 0, 0},
  308. };
  309. static struct tegra_clk_pll_params pll_c2_params = {
  310. .input_min = 12000000,
  311. .input_max = 48000000,
  312. .cf_min = 12000000,
  313. .cf_max = 19200000,
  314. .vco_min = 600000000,
  315. .vco_max = 1200000000,
  316. .base_reg = PLLC2_BASE,
  317. .misc_reg = PLLC2_MISC,
  318. .lock_mask = PLL_BASE_LOCK,
  319. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  320. .lock_delay = 300,
  321. .pdiv_tohw = pllc_p,
  322. .ext_misc_reg[0] = 0x4f0,
  323. .ext_misc_reg[1] = 0x4f4,
  324. .ext_misc_reg[2] = 0x4f8,
  325. };
  326. static struct tegra_clk_pll_params pll_c3_params = {
  327. .input_min = 12000000,
  328. .input_max = 48000000,
  329. .cf_min = 12000000,
  330. .cf_max = 19200000,
  331. .vco_min = 600000000,
  332. .vco_max = 1200000000,
  333. .base_reg = PLLC3_BASE,
  334. .misc_reg = PLLC3_MISC,
  335. .lock_mask = PLL_BASE_LOCK,
  336. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  337. .lock_delay = 300,
  338. .pdiv_tohw = pllc_p,
  339. .ext_misc_reg[0] = 0x504,
  340. .ext_misc_reg[1] = 0x508,
  341. .ext_misc_reg[2] = 0x50c,
  342. };
  343. static struct pdiv_map pllm_p[] = {
  344. { .pdiv = 1, .hw_val = 0 },
  345. { .pdiv = 2, .hw_val = 1 },
  346. { .pdiv = 0, .hw_val = 0 },
  347. };
  348. static struct tegra_clk_pll_freq_table pll_m_freq_table[] = {
  349. {12000000, 800000000, 66, 0, 1}, /* actual: 792.0 MHz */
  350. {13000000, 800000000, 61, 0, 1}, /* actual: 793.0 MHz */
  351. {16800000, 800000000, 47, 0, 1}, /* actual: 789.6 MHz */
  352. {19200000, 800000000, 41, 0, 1}, /* actual: 787.2 MHz */
  353. {26000000, 800000000, 61, 1, 1}, /* actual: 793.0 MHz */
  354. {0, 0, 0, 0, 0, 0},
  355. };
  356. static struct tegra_clk_pll_params pll_m_params = {
  357. .input_min = 12000000,
  358. .input_max = 500000000,
  359. .cf_min = 12000000,
  360. .cf_max = 19200000, /* s/w policy, h/w capability 50 MHz */
  361. .vco_min = 400000000,
  362. .vco_max = 1066000000,
  363. .base_reg = PLLM_BASE,
  364. .misc_reg = PLLM_MISC,
  365. .lock_mask = PLL_BASE_LOCK,
  366. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  367. .lock_delay = 300,
  368. .max_p = 2,
  369. .pdiv_tohw = pllm_p,
  370. };
  371. static struct tegra_clk_pll_freq_table pll_p_freq_table[] = {
  372. {12000000, 216000000, 432, 12, 1, 8},
  373. {13000000, 216000000, 432, 13, 1, 8},
  374. {16800000, 216000000, 360, 14, 1, 8},
  375. {19200000, 216000000, 360, 16, 1, 8},
  376. {26000000, 216000000, 432, 26, 1, 8},
  377. {0, 0, 0, 0, 0, 0},
  378. };
  379. static struct tegra_clk_pll_params pll_p_params = {
  380. .input_min = 2000000,
  381. .input_max = 31000000,
  382. .cf_min = 1000000,
  383. .cf_max = 6000000,
  384. .vco_min = 200000000,
  385. .vco_max = 700000000,
  386. .base_reg = PLLP_BASE,
  387. .misc_reg = PLLP_MISC,
  388. .lock_mask = PLL_BASE_LOCK,
  389. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  390. .lock_delay = 300,
  391. };
  392. static struct tegra_clk_pll_freq_table pll_a_freq_table[] = {
  393. {9600000, 282240000, 147, 5, 0, 4},
  394. {9600000, 368640000, 192, 5, 0, 4},
  395. {9600000, 240000000, 200, 8, 0, 8},
  396. {28800000, 282240000, 245, 25, 0, 8},
  397. {28800000, 368640000, 320, 25, 0, 8},
  398. {28800000, 240000000, 200, 24, 0, 8},
  399. {0, 0, 0, 0, 0, 0},
  400. };
  401. static struct tegra_clk_pll_params pll_a_params = {
  402. .input_min = 2000000,
  403. .input_max = 31000000,
  404. .cf_min = 1000000,
  405. .cf_max = 6000000,
  406. .vco_min = 200000000,
  407. .vco_max = 700000000,
  408. .base_reg = PLLA_BASE,
  409. .misc_reg = PLLA_MISC,
  410. .lock_mask = PLL_BASE_LOCK,
  411. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  412. .lock_delay = 300,
  413. };
  414. static struct tegra_clk_pll_freq_table pll_d_freq_table[] = {
  415. {12000000, 216000000, 864, 12, 2, 12},
  416. {13000000, 216000000, 864, 13, 2, 12},
  417. {16800000, 216000000, 720, 14, 2, 12},
  418. {19200000, 216000000, 720, 16, 2, 12},
  419. {26000000, 216000000, 864, 26, 2, 12},
  420. {12000000, 594000000, 594, 12, 0, 12},
  421. {13000000, 594000000, 594, 13, 0, 12},
  422. {16800000, 594000000, 495, 14, 0, 12},
  423. {19200000, 594000000, 495, 16, 0, 12},
  424. {26000000, 594000000, 594, 26, 0, 12},
  425. {12000000, 1000000000, 1000, 12, 0, 12},
  426. {13000000, 1000000000, 1000, 13, 0, 12},
  427. {19200000, 1000000000, 625, 12, 0, 12},
  428. {26000000, 1000000000, 1000, 26, 0, 12},
  429. {0, 0, 0, 0, 0, 0},
  430. };
  431. static struct tegra_clk_pll_params pll_d_params = {
  432. .input_min = 2000000,
  433. .input_max = 40000000,
  434. .cf_min = 1000000,
  435. .cf_max = 6000000,
  436. .vco_min = 500000000,
  437. .vco_max = 1000000000,
  438. .base_reg = PLLD_BASE,
  439. .misc_reg = PLLD_MISC,
  440. .lock_mask = PLL_BASE_LOCK,
  441. .lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
  442. .lock_delay = 1000,
  443. };
  444. static struct tegra_clk_pll_params pll_d2_params = {
  445. .input_min = 2000000,
  446. .input_max = 40000000,
  447. .cf_min = 1000000,
  448. .cf_max = 6000000,
  449. .vco_min = 500000000,
  450. .vco_max = 1000000000,
  451. .base_reg = PLLD2_BASE,
  452. .misc_reg = PLLD2_MISC,
  453. .lock_mask = PLL_BASE_LOCK,
  454. .lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
  455. .lock_delay = 1000,
  456. };
  457. static struct pdiv_map pllu_p[] = {
  458. { .pdiv = 1, .hw_val = 1 },
  459. { .pdiv = 2, .hw_val = 0 },
  460. { .pdiv = 0, .hw_val = 0 },
  461. };
  462. static struct tegra_clk_pll_freq_table pll_u_freq_table[] = {
  463. {12000000, 480000000, 960, 12, 0, 12},
  464. {13000000, 480000000, 960, 13, 0, 12},
  465. {16800000, 480000000, 400, 7, 0, 5},
  466. {19200000, 480000000, 200, 4, 0, 3},
  467. {26000000, 480000000, 960, 26, 0, 12},
  468. {0, 0, 0, 0, 0, 0},
  469. };
  470. static struct tegra_clk_pll_params pll_u_params = {
  471. .input_min = 2000000,
  472. .input_max = 40000000,
  473. .cf_min = 1000000,
  474. .cf_max = 6000000,
  475. .vco_min = 480000000,
  476. .vco_max = 960000000,
  477. .base_reg = PLLU_BASE,
  478. .misc_reg = PLLU_MISC,
  479. .lock_mask = PLL_BASE_LOCK,
  480. .lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
  481. .lock_delay = 1000,
  482. .pdiv_tohw = pllu_p,
  483. };
  484. static struct tegra_clk_pll_freq_table pll_x_freq_table[] = {
  485. /* 1 GHz */
  486. {12000000, 1000000000, 83, 0, 1}, /* actual: 996.0 MHz */
  487. {13000000, 1000000000, 76, 0, 1}, /* actual: 988.0 MHz */
  488. {16800000, 1000000000, 59, 0, 1}, /* actual: 991.2 MHz */
  489. {19200000, 1000000000, 52, 0, 1}, /* actual: 998.4 MHz */
  490. {26000000, 1000000000, 76, 1, 1}, /* actual: 988.0 MHz */
  491. {0, 0, 0, 0, 0, 0},
  492. };
  493. static struct tegra_clk_pll_params pll_x_params = {
  494. .input_min = 12000000,
  495. .input_max = 800000000,
  496. .cf_min = 12000000,
  497. .cf_max = 19200000, /* s/w policy, h/w capability 50 MHz */
  498. .vco_min = 700000000,
  499. .vco_max = 2400000000U,
  500. .base_reg = PLLX_BASE,
  501. .misc_reg = PLLX_MISC,
  502. .lock_mask = PLL_BASE_LOCK,
  503. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  504. .lock_delay = 300,
  505. .iddq_reg = PLLX_MISC3,
  506. .iddq_bit_idx = PLLX_IDDQ_BIT,
  507. .max_p = PLLXC_SW_MAX_P,
  508. .dyn_ramp_reg = PLLX_MISC2,
  509. .stepa_shift = 16,
  510. .stepb_shift = 24,
  511. .pdiv_tohw = pllxc_p,
  512. };
  513. static struct tegra_clk_pll_freq_table pll_e_freq_table[] = {
  514. /* PLLE special case: use cpcon field to store cml divider value */
  515. {336000000, 100000000, 100, 21, 16, 11},
  516. {312000000, 100000000, 200, 26, 24, 13},
  517. {0, 0, 0, 0, 0, 0},
  518. };
  519. static struct tegra_clk_pll_params pll_e_params = {
  520. .input_min = 12000000,
  521. .input_max = 1000000000,
  522. .cf_min = 12000000,
  523. .cf_max = 75000000,
  524. .vco_min = 1600000000,
  525. .vco_max = 2400000000U,
  526. .base_reg = PLLE_BASE,
  527. .misc_reg = PLLE_MISC,
  528. .aux_reg = PLLE_AUX,
  529. .lock_mask = PLLE_MISC_LOCK,
  530. .lock_enable_bit_idx = PLLE_MISC_LOCK_ENABLE,
  531. .lock_delay = 300,
  532. };
  533. static struct tegra_clk_pll_params pll_re_vco_params = {
  534. .input_min = 12000000,
  535. .input_max = 1000000000,
  536. .cf_min = 12000000,
  537. .cf_max = 19200000, /* s/w policy, h/w capability 38 MHz */
  538. .vco_min = 300000000,
  539. .vco_max = 600000000,
  540. .base_reg = PLLRE_BASE,
  541. .misc_reg = PLLRE_MISC,
  542. .lock_mask = PLLRE_MISC_LOCK,
  543. .lock_enable_bit_idx = PLLRE_MISC_LOCK_ENABLE,
  544. .lock_delay = 300,
  545. .iddq_reg = PLLRE_MISC,
  546. .iddq_bit_idx = PLLRE_IDDQ_BIT,
  547. };
  548. /* Peripheral clock registers */
  549. static struct tegra_clk_periph_regs periph_l_regs = {
  550. .enb_reg = CLK_OUT_ENB_L,
  551. .enb_set_reg = CLK_OUT_ENB_SET_L,
  552. .enb_clr_reg = CLK_OUT_ENB_CLR_L,
  553. .rst_reg = RST_DEVICES_L,
  554. .rst_set_reg = RST_DEVICES_SET_L,
  555. .rst_clr_reg = RST_DEVICES_CLR_L,
  556. };
  557. static struct tegra_clk_periph_regs periph_h_regs = {
  558. .enb_reg = CLK_OUT_ENB_H,
  559. .enb_set_reg = CLK_OUT_ENB_SET_H,
  560. .enb_clr_reg = CLK_OUT_ENB_CLR_H,
  561. .rst_reg = RST_DEVICES_H,
  562. .rst_set_reg = RST_DEVICES_SET_H,
  563. .rst_clr_reg = RST_DEVICES_CLR_H,
  564. };
  565. static struct tegra_clk_periph_regs periph_u_regs = {
  566. .enb_reg = CLK_OUT_ENB_U,
  567. .enb_set_reg = CLK_OUT_ENB_SET_U,
  568. .enb_clr_reg = CLK_OUT_ENB_CLR_U,
  569. .rst_reg = RST_DEVICES_U,
  570. .rst_set_reg = RST_DEVICES_SET_U,
  571. .rst_clr_reg = RST_DEVICES_CLR_U,
  572. };
  573. static struct tegra_clk_periph_regs periph_v_regs = {
  574. .enb_reg = CLK_OUT_ENB_V,
  575. .enb_set_reg = CLK_OUT_ENB_SET_V,
  576. .enb_clr_reg = CLK_OUT_ENB_CLR_V,
  577. .rst_reg = RST_DEVICES_V,
  578. .rst_set_reg = RST_DEVICES_SET_V,
  579. .rst_clr_reg = RST_DEVICES_CLR_V,
  580. };
  581. static struct tegra_clk_periph_regs periph_w_regs = {
  582. .enb_reg = CLK_OUT_ENB_W,
  583. .enb_set_reg = CLK_OUT_ENB_SET_W,
  584. .enb_clr_reg = CLK_OUT_ENB_CLR_W,
  585. .rst_reg = RST_DEVICES_W,
  586. .rst_set_reg = RST_DEVICES_SET_W,
  587. .rst_clr_reg = RST_DEVICES_CLR_W,
  588. };
  589. /* possible OSC frequencies in Hz */
  590. static unsigned long tegra114_input_freq[] = {
  591. [0] = 13000000,
  592. [1] = 16800000,
  593. [4] = 19200000,
  594. [5] = 38400000,
  595. [8] = 12000000,
  596. [9] = 48000000,
  597. [12] = 260000000,
  598. };
  599. #define MASK(x) (BIT(x) - 1)
  600. #define TEGRA_INIT_DATA_MUX(_name, _con_id, _dev_id, _parents, _offset, \
  601. _clk_num, _regs, _gate_flags, _clk_id) \
  602. TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, _parents, _offset,\
  603. 30, MASK(2), 0, 0, 8, 1, 0, _regs, _clk_num, \
  604. periph_clk_enb_refcnt, _gate_flags, _clk_id, \
  605. _parents##_idx, 0)
  606. #define TEGRA_INIT_DATA_MUX_FLAGS(_name, _con_id, _dev_id, _parents, _offset,\
  607. _clk_num, _regs, _gate_flags, _clk_id, flags)\
  608. TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, _parents, _offset,\
  609. 30, MASK(2), 0, 0, 8, 1, 0, _regs, _clk_num, \
  610. periph_clk_enb_refcnt, _gate_flags, _clk_id, \
  611. _parents##_idx, flags)
  612. #define TEGRA_INIT_DATA_MUX8(_name, _con_id, _dev_id, _parents, _offset, \
  613. _clk_num, _regs, _gate_flags, _clk_id) \
  614. TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, _parents, _offset,\
  615. 29, MASK(3), 0, 0, 8, 1, 0, _regs, _clk_num, \
  616. periph_clk_enb_refcnt, _gate_flags, _clk_id, \
  617. _parents##_idx, 0)
  618. #define TEGRA_INIT_DATA_INT(_name, _con_id, _dev_id, _parents, _offset, \
  619. _clk_num, _regs, _gate_flags, _clk_id) \
  620. TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, _parents, _offset,\
  621. 30, MASK(2), 0, 0, 8, 1, TEGRA_DIVIDER_INT, _regs,\
  622. _clk_num, periph_clk_enb_refcnt, _gate_flags, \
  623. _clk_id, _parents##_idx, 0)
  624. #define TEGRA_INIT_DATA_INT_FLAGS(_name, _con_id, _dev_id, _parents, _offset,\
  625. _clk_num, _regs, _gate_flags, _clk_id, flags)\
  626. TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, _parents, _offset,\
  627. 30, MASK(2), 0, 0, 8, 1, TEGRA_DIVIDER_INT, _regs,\
  628. _clk_num, periph_clk_enb_refcnt, _gate_flags, \
  629. _clk_id, _parents##_idx, flags)
  630. #define TEGRA_INIT_DATA_INT8(_name, _con_id, _dev_id, _parents, _offset,\
  631. _clk_num, _regs, _gate_flags, _clk_id) \
  632. TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, _parents, _offset,\
  633. 29, MASK(3), 0, 0, 8, 1, TEGRA_DIVIDER_INT, _regs,\
  634. _clk_num, periph_clk_enb_refcnt, _gate_flags, \
  635. _clk_id, _parents##_idx, 0)
  636. #define TEGRA_INIT_DATA_UART(_name, _con_id, _dev_id, _parents, _offset,\
  637. _clk_num, _regs, _clk_id) \
  638. TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, _parents, _offset,\
  639. 30, MASK(2), 0, 0, 16, 1, TEGRA_DIVIDER_UART, _regs,\
  640. _clk_num, periph_clk_enb_refcnt, 0, _clk_id, \
  641. _parents##_idx, 0)
  642. #define TEGRA_INIT_DATA_I2C(_name, _con_id, _dev_id, _parents, _offset,\
  643. _clk_num, _regs, _clk_id) \
  644. TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, _parents, _offset,\
  645. 30, MASK(2), 0, 0, 16, 0, 0, _regs, _clk_num, \
  646. periph_clk_enb_refcnt, 0, _clk_id, _parents##_idx, 0)
  647. #define TEGRA_INIT_DATA_NODIV(_name, _con_id, _dev_id, _parents, _offset, \
  648. _mux_shift, _mux_mask, _clk_num, _regs, \
  649. _gate_flags, _clk_id) \
  650. TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, _parents, _offset,\
  651. _mux_shift, _mux_mask, 0, 0, 0, 0, 0, _regs, \
  652. _clk_num, periph_clk_enb_refcnt, _gate_flags, \
  653. _clk_id, _parents##_idx, 0)
  654. #define TEGRA_INIT_DATA_XUSB(_name, _con_id, _dev_id, _parents, _offset, \
  655. _clk_num, _regs, _gate_flags, _clk_id) \
  656. TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, _parents, _offset, \
  657. 29, MASK(3), 0, 0, 8, 1, TEGRA_DIVIDER_INT, _regs, \
  658. _clk_num, periph_clk_enb_refcnt, _gate_flags, \
  659. _clk_id, _parents##_idx, 0)
  660. #define TEGRA_INIT_DATA_AUDIO(_name, _con_id, _dev_id, _offset, _clk_num,\
  661. _regs, _gate_flags, _clk_id) \
  662. TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, mux_d_audio_clk, \
  663. _offset, 16, 0xE01F, 0, 0, 8, 1, 0, _regs, _clk_num, \
  664. periph_clk_enb_refcnt, _gate_flags , _clk_id, \
  665. mux_d_audio_clk_idx, 0)
  666. enum tegra114_clk {
  667. rtc = 4, timer = 5, uarta = 6, sdmmc2 = 9, i2s1 = 11, i2c1 = 12,
  668. ndflash = 13, sdmmc1 = 14, sdmmc4 = 15, pwm = 17, i2s2 = 18, epp = 19,
  669. gr_2d = 21, usbd = 22, isp = 23, gr_3d = 24, disp2 = 26, disp1 = 27,
  670. host1x = 28, vcp = 29, i2s0 = 30, apbdma = 34, kbc = 36, kfuse = 40,
  671. sbc1 = 41, nor = 42, sbc2 = 44, sbc3 = 46, i2c5 = 47, dsia = 48,
  672. mipi = 50, hdmi = 51, csi = 52, i2c2 = 54, uartc = 55, mipi_cal = 56,
  673. emc, usb2, usb3, vde = 61, bsea = 62, bsev = 63, uartd = 65,
  674. i2c3 = 67, sbc4 = 68, sdmmc3 = 69, owr = 71, csite = 73,
  675. la = 76, trace = 77, soc_therm = 78, dtv = 79, ndspeed = 80,
  676. i2cslow = 81, dsib = 82, tsec = 83, xusb_host = 89, msenc = 91,
  677. csus = 92, mselect = 99, tsensor = 100, i2s3 = 101, i2s4 = 102,
  678. i2c4 = 103, sbc5 = 104, sbc6 = 105, d_audio, apbif = 107, dam0, dam1,
  679. dam2, hda2codec_2x = 111, audio0_2x = 113, audio1_2x, audio2_2x,
  680. audio3_2x, audio4_2x, spdif_2x, actmon = 119, extern1 = 120,
  681. extern2 = 121, extern3 = 122, hda = 125, se = 127, hda2hdmi = 128,
  682. cilab = 144, cilcd = 145, cile = 146, dsialp = 147, dsiblp = 148,
  683. dds = 150, dp2 = 152, amx = 153, adx = 154, xusb_ss = 156, uartb = 192,
  684. vfir, spdif_in, spdif_out, vi, vi_sensor, fuse, fuse_burn, clk_32k,
  685. clk_m, clk_m_div2, clk_m_div4, pll_ref, pll_c, pll_c_out1, pll_c2,
  686. pll_c3, pll_m, pll_m_out1, pll_p, pll_p_out1, pll_p_out2, pll_p_out3,
  687. pll_p_out4, pll_a, pll_a_out0, pll_d, pll_d_out0, pll_d2, pll_d2_out0,
  688. pll_u, pll_u_480M, pll_u_60M, pll_u_48M, pll_u_12M, pll_x, pll_x_out0,
  689. pll_re_vco, pll_re_out, pll_e_out0, spdif_in_sync, i2s0_sync,
  690. i2s1_sync, i2s2_sync, i2s3_sync, i2s4_sync, vimclk_sync, audio0,
  691. audio1, audio2, audio3, audio4, spdif, clk_out_1, clk_out_2, clk_out_3,
  692. blink, xusb_host_src = 252, xusb_falcon_src, xusb_fs_src, xusb_ss_src,
  693. xusb_dev_src, xusb_dev, xusb_hs_src, sclk, hclk, pclk, cclk_g, cclk_lp,
  694. /* Mux clocks */
  695. audio0_mux = 300, audio1_mux, audio2_mux, audio3_mux, audio4_mux,
  696. spdif_mux, clk_out_1_mux, clk_out_2_mux, clk_out_3_mux, dsia_mux,
  697. dsib_mux, clk_max,
  698. };
  699. struct utmi_clk_param {
  700. /* Oscillator Frequency in KHz */
  701. u32 osc_frequency;
  702. /* UTMIP PLL Enable Delay Count */
  703. u8 enable_delay_count;
  704. /* UTMIP PLL Stable count */
  705. u8 stable_count;
  706. /* UTMIP PLL Active delay count */
  707. u8 active_delay_count;
  708. /* UTMIP PLL Xtal frequency count */
  709. u8 xtal_freq_count;
  710. };
  711. static const struct utmi_clk_param utmi_parameters[] = {
  712. {.osc_frequency = 13000000, .enable_delay_count = 0x02,
  713. .stable_count = 0x33, .active_delay_count = 0x05,
  714. .xtal_freq_count = 0x7F},
  715. {.osc_frequency = 19200000, .enable_delay_count = 0x03,
  716. .stable_count = 0x4B, .active_delay_count = 0x06,
  717. .xtal_freq_count = 0xBB},
  718. {.osc_frequency = 12000000, .enable_delay_count = 0x02,
  719. .stable_count = 0x2F, .active_delay_count = 0x04,
  720. .xtal_freq_count = 0x76},
  721. {.osc_frequency = 26000000, .enable_delay_count = 0x04,
  722. .stable_count = 0x66, .active_delay_count = 0x09,
  723. .xtal_freq_count = 0xFE},
  724. {.osc_frequency = 16800000, .enable_delay_count = 0x03,
  725. .stable_count = 0x41, .active_delay_count = 0x0A,
  726. .xtal_freq_count = 0xA4},
  727. };
  728. /* peripheral mux definitions */
  729. #define MUX_I2S_SPDIF(_id) \
  730. static const char *mux_pllaout0_##_id##_2x_pllp_clkm[] = { "pll_a_out0", \
  731. #_id, "pll_p",\
  732. "clk_m"};
  733. MUX_I2S_SPDIF(audio0)
  734. MUX_I2S_SPDIF(audio1)
  735. MUX_I2S_SPDIF(audio2)
  736. MUX_I2S_SPDIF(audio3)
  737. MUX_I2S_SPDIF(audio4)
  738. MUX_I2S_SPDIF(audio)
  739. #define mux_pllaout0_audio0_2x_pllp_clkm_idx NULL
  740. #define mux_pllaout0_audio1_2x_pllp_clkm_idx NULL
  741. #define mux_pllaout0_audio2_2x_pllp_clkm_idx NULL
  742. #define mux_pllaout0_audio3_2x_pllp_clkm_idx NULL
  743. #define mux_pllaout0_audio4_2x_pllp_clkm_idx NULL
  744. #define mux_pllaout0_audio_2x_pllp_clkm_idx NULL
  745. static const char *mux_pllp_pllc_pllm_clkm[] = {
  746. "pll_p", "pll_c", "pll_m", "clk_m"
  747. };
  748. #define mux_pllp_pllc_pllm_clkm_idx NULL
  749. static const char *mux_pllp_pllc_pllm[] = { "pll_p", "pll_c", "pll_m" };
  750. #define mux_pllp_pllc_pllm_idx NULL
  751. static const char *mux_pllp_pllc_clk32_clkm[] = {
  752. "pll_p", "pll_c", "clk_32k", "clk_m"
  753. };
  754. #define mux_pllp_pllc_clk32_clkm_idx NULL
  755. static const char *mux_plla_pllc_pllp_clkm[] = {
  756. "pll_a_out0", "pll_c", "pll_p", "clk_m"
  757. };
  758. #define mux_plla_pllc_pllp_clkm_idx mux_pllp_pllc_pllm_clkm_idx
  759. static const char *mux_pllp_pllc2_c_c3_pllm_clkm[] = {
  760. "pll_p", "pll_c2", "pll_c", "pll_c3", "pll_m", "clk_m"
  761. };
  762. static u32 mux_pllp_pllc2_c_c3_pllm_clkm_idx[] = {
  763. [0] = 0, [1] = 1, [2] = 2, [3] = 3, [4] = 4, [5] = 6,
  764. };
  765. static const char *mux_pllp_clkm[] = {
  766. "pll_p", "clk_m"
  767. };
  768. static u32 mux_pllp_clkm_idx[] = {
  769. [0] = 0, [1] = 3,
  770. };
  771. static const char *mux_pllm_pllc2_c_c3_pllp_plla[] = {
  772. "pll_m", "pll_c2", "pll_c", "pll_c3", "pll_p", "pll_a_out0"
  773. };
  774. #define mux_pllm_pllc2_c_c3_pllp_plla_idx mux_pllp_pllc2_c_c3_pllm_clkm_idx
  775. static const char *mux_pllp_pllm_plld_plla_pllc_plld2_clkm[] = {
  776. "pll_p", "pll_m", "pll_d_out0", "pll_a_out0", "pll_c",
  777. "pll_d2_out0", "clk_m"
  778. };
  779. #define mux_pllp_pllm_plld_plla_pllc_plld2_clkm_idx NULL
  780. static const char *mux_pllm_pllc_pllp_plla[] = {
  781. "pll_m", "pll_c", "pll_p", "pll_a_out0"
  782. };
  783. #define mux_pllm_pllc_pllp_plla_idx mux_pllp_pllc_pllm_clkm_idx
  784. static const char *mux_pllp_pllc_clkm[] = {
  785. "pll_p", "pll_c", "pll_m"
  786. };
  787. static u32 mux_pllp_pllc_clkm_idx[] = {
  788. [0] = 0, [1] = 1, [2] = 3,
  789. };
  790. static const char *mux_pllp_pllc_clkm_clk32[] = {
  791. "pll_p", "pll_c", "clk_m", "clk_32k"
  792. };
  793. #define mux_pllp_pllc_clkm_clk32_idx NULL
  794. static const char *mux_plla_clk32_pllp_clkm_plle[] = {
  795. "pll_a_out0", "clk_32k", "pll_p", "clk_m", "pll_e_out0"
  796. };
  797. #define mux_plla_clk32_pllp_clkm_plle_idx NULL
  798. static const char *mux_clkm_pllp_pllc_pllre[] = {
  799. "clk_m", "pll_p", "pll_c", "pll_re_out"
  800. };
  801. static u32 mux_clkm_pllp_pllc_pllre_idx[] = {
  802. [0] = 0, [1] = 1, [2] = 3, [3] = 5,
  803. };
  804. static const char *mux_clkm_48M_pllp_480M[] = {
  805. "clk_m", "pll_u_48M", "pll_p", "pll_u_480M"
  806. };
  807. #define mux_clkm_48M_pllp_480M_idx NULL
  808. static const char *mux_clkm_pllre_clk32_480M_pllc_ref[] = {
  809. "clk_m", "pll_re_out", "clk_32k", "pll_u_480M", "pll_c", "pll_ref"
  810. };
  811. static u32 mux_clkm_pllre_clk32_480M_pllc_ref_idx[] = {
  812. [0] = 0, [1] = 1, [2] = 3, [3] = 3, [4] = 4, [5] = 7,
  813. };
  814. static const char *mux_plld_out0_plld2_out0[] = {
  815. "pll_d_out0", "pll_d2_out0",
  816. };
  817. #define mux_plld_out0_plld2_out0_idx NULL
  818. static const char *mux_d_audio_clk[] = {
  819. "pll_a_out0", "pll_p", "clk_m", "spdif_in_sync", "i2s0_sync",
  820. "i2s1_sync", "i2s2_sync", "i2s3_sync", "i2s4_sync", "vimclk_sync",
  821. };
  822. static u32 mux_d_audio_clk_idx[] = {
  823. [0] = 0, [1] = 0x8000, [2] = 0xc000, [3] = 0xE000, [4] = 0xE001,
  824. [5] = 0xE002, [6] = 0xE003, [7] = 0xE004, [8] = 0xE005, [9] = 0xE007,
  825. };
  826. static const char *mux_pllmcp_clkm[] = {
  827. "pll_m_out0", "pll_c_out0", "pll_p_out0", "clk_m", "pll_m_ud",
  828. };
  829. static const struct clk_div_table pll_re_div_table[] = {
  830. { .val = 0, .div = 1 },
  831. { .val = 1, .div = 2 },
  832. { .val = 2, .div = 3 },
  833. { .val = 3, .div = 4 },
  834. { .val = 4, .div = 5 },
  835. { .val = 5, .div = 6 },
  836. { .val = 0, .div = 0 },
  837. };
  838. static struct clk *clks[clk_max];
  839. static struct clk_onecell_data clk_data;
  840. static unsigned long osc_freq;
  841. static unsigned long pll_ref_freq;
  842. static int __init tegra114_osc_clk_init(void __iomem *clk_base)
  843. {
  844. struct clk *clk;
  845. u32 val, pll_ref_div;
  846. val = readl_relaxed(clk_base + OSC_CTRL);
  847. osc_freq = tegra114_input_freq[val >> OSC_CTRL_OSC_FREQ_SHIFT];
  848. if (!osc_freq) {
  849. WARN_ON(1);
  850. return -EINVAL;
  851. }
  852. /* clk_m */
  853. clk = clk_register_fixed_rate(NULL, "clk_m", NULL, CLK_IS_ROOT,
  854. osc_freq);
  855. clk_register_clkdev(clk, "clk_m", NULL);
  856. clks[clk_m] = clk;
  857. /* pll_ref */
  858. val = (val >> OSC_CTRL_PLL_REF_DIV_SHIFT) & 3;
  859. pll_ref_div = 1 << val;
  860. clk = clk_register_fixed_factor(NULL, "pll_ref", "clk_m",
  861. CLK_SET_RATE_PARENT, 1, pll_ref_div);
  862. clk_register_clkdev(clk, "pll_ref", NULL);
  863. clks[pll_ref] = clk;
  864. pll_ref_freq = osc_freq / pll_ref_div;
  865. return 0;
  866. }
  867. static void __init tegra114_fixed_clk_init(void __iomem *clk_base)
  868. {
  869. struct clk *clk;
  870. /* clk_32k */
  871. clk = clk_register_fixed_rate(NULL, "clk_32k", NULL, CLK_IS_ROOT,
  872. 32768);
  873. clk_register_clkdev(clk, "clk_32k", NULL);
  874. clks[clk_32k] = clk;
  875. /* clk_m_div2 */
  876. clk = clk_register_fixed_factor(NULL, "clk_m_div2", "clk_m",
  877. CLK_SET_RATE_PARENT, 1, 2);
  878. clk_register_clkdev(clk, "clk_m_div2", NULL);
  879. clks[clk_m_div2] = clk;
  880. /* clk_m_div4 */
  881. clk = clk_register_fixed_factor(NULL, "clk_m_div4", "clk_m",
  882. CLK_SET_RATE_PARENT, 1, 4);
  883. clk_register_clkdev(clk, "clk_m_div4", NULL);
  884. clks[clk_m_div4] = clk;
  885. }
  886. static __init void tegra114_utmi_param_configure(void __iomem *clk_base)
  887. {
  888. u32 reg;
  889. int i;
  890. for (i = 0; i < ARRAY_SIZE(utmi_parameters); i++) {
  891. if (osc_freq == utmi_parameters[i].osc_frequency)
  892. break;
  893. }
  894. if (i >= ARRAY_SIZE(utmi_parameters)) {
  895. pr_err("%s: Unexpected oscillator freq %lu\n", __func__,
  896. osc_freq);
  897. return;
  898. }
  899. reg = readl_relaxed(clk_base + UTMIP_PLL_CFG2);
  900. /* Program UTMIP PLL stable and active counts */
  901. /* [FIXME] arclk_rst.h says WRONG! This should be 1ms -> 0x50 Check! */
  902. reg &= ~UTMIP_PLL_CFG2_STABLE_COUNT(~0);
  903. reg |= UTMIP_PLL_CFG2_STABLE_COUNT(utmi_parameters[i].stable_count);
  904. reg &= ~UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(~0);
  905. reg |= UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(utmi_parameters[i].
  906. active_delay_count);
  907. /* Remove power downs from UTMIP PLL control bits */
  908. reg &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_A_POWERDOWN;
  909. reg &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_B_POWERDOWN;
  910. reg &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_C_POWERDOWN;
  911. writel_relaxed(reg, clk_base + UTMIP_PLL_CFG2);
  912. /* Program UTMIP PLL delay and oscillator frequency counts */
  913. reg = readl_relaxed(clk_base + UTMIP_PLL_CFG1);
  914. reg &= ~UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(~0);
  915. reg |= UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(utmi_parameters[i].
  916. enable_delay_count);
  917. reg &= ~UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(~0);
  918. reg |= UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(utmi_parameters[i].
  919. xtal_freq_count);
  920. /* Remove power downs from UTMIP PLL control bits */
  921. reg &= ~UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERDOWN;
  922. reg &= ~UTMIP_PLL_CFG1_FORCE_PLL_ACTIVE_POWERDOWN;
  923. reg &= ~UTMIP_PLL_CFG1_FORCE_PLLU_POWERUP;
  924. reg &= ~UTMIP_PLL_CFG1_FORCE_PLLU_POWERDOWN;
  925. writel_relaxed(reg, clk_base + UTMIP_PLL_CFG1);
  926. /* Setup HW control of UTMIPLL */
  927. reg = readl_relaxed(clk_base + UTMIPLL_HW_PWRDN_CFG0);
  928. reg |= UTMIPLL_HW_PWRDN_CFG0_USE_LOCKDET;
  929. reg &= ~UTMIPLL_HW_PWRDN_CFG0_CLK_ENABLE_SWCTL;
  930. reg |= UTMIPLL_HW_PWRDN_CFG0_SEQ_START_STATE;
  931. writel_relaxed(reg, clk_base + UTMIPLL_HW_PWRDN_CFG0);
  932. reg = readl_relaxed(clk_base + UTMIP_PLL_CFG1);
  933. reg &= ~UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERUP;
  934. reg &= ~UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERDOWN;
  935. writel_relaxed(reg, clk_base + UTMIP_PLL_CFG1);
  936. udelay(1);
  937. /* Setup SW override of UTMIPLL assuming USB2.0
  938. ports are assigned to USB2 */
  939. reg = readl_relaxed(clk_base + UTMIPLL_HW_PWRDN_CFG0);
  940. reg |= UTMIPLL_HW_PWRDN_CFG0_IDDQ_SWCTL;
  941. reg &= ~UTMIPLL_HW_PWRDN_CFG0_IDDQ_OVERRIDE;
  942. writel_relaxed(reg, clk_base + UTMIPLL_HW_PWRDN_CFG0);
  943. udelay(1);
  944. /* Enable HW control UTMIPLL */
  945. reg = readl_relaxed(clk_base + UTMIPLL_HW_PWRDN_CFG0);
  946. reg |= UTMIPLL_HW_PWRDN_CFG0_SEQ_ENABLE;
  947. writel_relaxed(reg, clk_base + UTMIPLL_HW_PWRDN_CFG0);
  948. }
  949. static void __init _clip_vco_min(struct tegra_clk_pll_params *pll_params)
  950. {
  951. pll_params->vco_min =
  952. DIV_ROUND_UP(pll_params->vco_min, pll_ref_freq) * pll_ref_freq;
  953. }
  954. static int __init _setup_dynamic_ramp(struct tegra_clk_pll_params *pll_params,
  955. void __iomem *clk_base)
  956. {
  957. u32 val;
  958. u32 step_a, step_b;
  959. switch (pll_ref_freq) {
  960. case 12000000:
  961. case 13000000:
  962. case 26000000:
  963. step_a = 0x2B;
  964. step_b = 0x0B;
  965. break;
  966. case 16800000:
  967. step_a = 0x1A;
  968. step_b = 0x09;
  969. break;
  970. case 19200000:
  971. step_a = 0x12;
  972. step_b = 0x08;
  973. break;
  974. default:
  975. pr_err("%s: Unexpected reference rate %lu\n",
  976. __func__, pll_ref_freq);
  977. WARN_ON(1);
  978. return -EINVAL;
  979. }
  980. val = step_a << pll_params->stepa_shift;
  981. val |= step_b << pll_params->stepb_shift;
  982. writel_relaxed(val, clk_base + pll_params->dyn_ramp_reg);
  983. return 0;
  984. }
  985. static void __init _init_iddq(struct tegra_clk_pll_params *pll_params,
  986. void __iomem *clk_base)
  987. {
  988. u32 val, val_iddq;
  989. val = readl_relaxed(clk_base + pll_params->base_reg);
  990. val_iddq = readl_relaxed(clk_base + pll_params->iddq_reg);
  991. if (val & BIT(30))
  992. WARN_ON(val_iddq & BIT(pll_params->iddq_bit_idx));
  993. else {
  994. val_iddq |= BIT(pll_params->iddq_bit_idx);
  995. writel_relaxed(val_iddq, clk_base + pll_params->iddq_reg);
  996. }
  997. }
  998. static void __init tegra114_pll_init(void __iomem *clk_base,
  999. void __iomem *pmc)
  1000. {
  1001. u32 val;
  1002. struct clk *clk;
  1003. /* PLLC */
  1004. _clip_vco_min(&pll_c_params);
  1005. if (_setup_dynamic_ramp(&pll_c_params, clk_base) >= 0) {
  1006. _init_iddq(&pll_c_params, clk_base);
  1007. clk = tegra_clk_register_pllxc("pll_c", "pll_ref", clk_base,
  1008. pmc, 0, 0, &pll_c_params, TEGRA_PLL_USE_LOCK,
  1009. pll_c_freq_table, NULL);
  1010. clk_register_clkdev(clk, "pll_c", NULL);
  1011. clks[pll_c] = clk;
  1012. /* PLLC_OUT1 */
  1013. clk = tegra_clk_register_divider("pll_c_out1_div", "pll_c",
  1014. clk_base + PLLC_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
  1015. 8, 8, 1, NULL);
  1016. clk = tegra_clk_register_pll_out("pll_c_out1", "pll_c_out1_div",
  1017. clk_base + PLLC_OUT, 1, 0,
  1018. CLK_SET_RATE_PARENT, 0, NULL);
  1019. clk_register_clkdev(clk, "pll_c_out1", NULL);
  1020. clks[pll_c_out1] = clk;
  1021. }
  1022. /* PLLC2 */
  1023. _clip_vco_min(&pll_c2_params);
  1024. clk = tegra_clk_register_pllc("pll_c2", "pll_ref", clk_base, pmc, 0, 0,
  1025. &pll_c2_params, TEGRA_PLL_USE_LOCK,
  1026. pll_cx_freq_table, NULL);
  1027. clk_register_clkdev(clk, "pll_c2", NULL);
  1028. clks[pll_c2] = clk;
  1029. /* PLLC3 */
  1030. _clip_vco_min(&pll_c3_params);
  1031. clk = tegra_clk_register_pllc("pll_c3", "pll_ref", clk_base, pmc, 0, 0,
  1032. &pll_c3_params, TEGRA_PLL_USE_LOCK,
  1033. pll_cx_freq_table, NULL);
  1034. clk_register_clkdev(clk, "pll_c3", NULL);
  1035. clks[pll_c3] = clk;
  1036. /* PLLP */
  1037. clk = tegra_clk_register_pll("pll_p", "pll_ref", clk_base, pmc, 0,
  1038. 408000000, &pll_p_params,
  1039. TEGRA_PLL_FIXED | TEGRA_PLL_USE_LOCK,
  1040. pll_p_freq_table, NULL);
  1041. clk_register_clkdev(clk, "pll_p", NULL);
  1042. clks[pll_p] = clk;
  1043. /* PLLP_OUT1 */
  1044. clk = tegra_clk_register_divider("pll_p_out1_div", "pll_p",
  1045. clk_base + PLLP_OUTA, 0, TEGRA_DIVIDER_FIXED |
  1046. TEGRA_DIVIDER_ROUND_UP, 8, 8, 1, &pll_div_lock);
  1047. clk = tegra_clk_register_pll_out("pll_p_out1", "pll_p_out1_div",
  1048. clk_base + PLLP_OUTA, 1, 0,
  1049. CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0,
  1050. &pll_div_lock);
  1051. clk_register_clkdev(clk, "pll_p_out1", NULL);
  1052. clks[pll_p_out1] = clk;
  1053. /* PLLP_OUT2 */
  1054. clk = tegra_clk_register_divider("pll_p_out2_div", "pll_p",
  1055. clk_base + PLLP_OUTA, 0, TEGRA_DIVIDER_FIXED |
  1056. TEGRA_DIVIDER_ROUND_UP, 24, 8, 1,
  1057. &pll_div_lock);
  1058. clk = tegra_clk_register_pll_out("pll_p_out2", "pll_p_out2_div",
  1059. clk_base + PLLP_OUTA, 17, 16,
  1060. CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0,
  1061. &pll_div_lock);
  1062. clk_register_clkdev(clk, "pll_p_out2", NULL);
  1063. clks[pll_p_out2] = clk;
  1064. /* PLLP_OUT3 */
  1065. clk = tegra_clk_register_divider("pll_p_out3_div", "pll_p",
  1066. clk_base + PLLP_OUTB, 0, TEGRA_DIVIDER_FIXED |
  1067. TEGRA_DIVIDER_ROUND_UP, 8, 8, 1, &pll_div_lock);
  1068. clk = tegra_clk_register_pll_out("pll_p_out3", "pll_p_out3_div",
  1069. clk_base + PLLP_OUTB, 1, 0,
  1070. CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0,
  1071. &pll_div_lock);
  1072. clk_register_clkdev(clk, "pll_p_out3", NULL);
  1073. clks[pll_p_out3] = clk;
  1074. /* PLLP_OUT4 */
  1075. clk = tegra_clk_register_divider("pll_p_out4_div", "pll_p",
  1076. clk_base + PLLP_OUTB, 0, TEGRA_DIVIDER_FIXED |
  1077. TEGRA_DIVIDER_ROUND_UP, 24, 8, 1,
  1078. &pll_div_lock);
  1079. clk = tegra_clk_register_pll_out("pll_p_out4", "pll_p_out4_div",
  1080. clk_base + PLLP_OUTB, 17, 16,
  1081. CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0,
  1082. &pll_div_lock);
  1083. clk_register_clkdev(clk, "pll_p_out4", NULL);
  1084. clks[pll_p_out4] = clk;
  1085. /* PLLM */
  1086. _clip_vco_min(&pll_m_params);
  1087. clk = tegra_clk_register_pllm("pll_m", "pll_ref", clk_base, pmc,
  1088. CLK_IGNORE_UNUSED | CLK_SET_RATE_GATE, 0,
  1089. &pll_m_params, TEGRA_PLL_USE_LOCK,
  1090. pll_m_freq_table, NULL);
  1091. clk_register_clkdev(clk, "pll_m", NULL);
  1092. clks[pll_m] = clk;
  1093. /* PLLM_OUT1 */
  1094. clk = tegra_clk_register_divider("pll_m_out1_div", "pll_m",
  1095. clk_base + PLLM_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
  1096. 8, 8, 1, NULL);
  1097. clk = tegra_clk_register_pll_out("pll_m_out1", "pll_m_out1_div",
  1098. clk_base + PLLM_OUT, 1, 0, CLK_IGNORE_UNUSED |
  1099. CLK_SET_RATE_PARENT, 0, NULL);
  1100. clk_register_clkdev(clk, "pll_m_out1", NULL);
  1101. clks[pll_m_out1] = clk;
  1102. /* PLLM_UD */
  1103. clk = clk_register_fixed_factor(NULL, "pll_m_ud", "pll_m",
  1104. CLK_SET_RATE_PARENT, 1, 1);
  1105. /* PLLX */
  1106. _clip_vco_min(&pll_x_params);
  1107. if (_setup_dynamic_ramp(&pll_x_params, clk_base) >= 0) {
  1108. _init_iddq(&pll_x_params, clk_base);
  1109. clk = tegra_clk_register_pllxc("pll_x", "pll_ref", clk_base,
  1110. pmc, CLK_IGNORE_UNUSED, 0, &pll_x_params,
  1111. TEGRA_PLL_USE_LOCK, pll_x_freq_table, NULL);
  1112. clk_register_clkdev(clk, "pll_x", NULL);
  1113. clks[pll_x] = clk;
  1114. }
  1115. /* PLLX_OUT0 */
  1116. clk = clk_register_fixed_factor(NULL, "pll_x_out0", "pll_x",
  1117. CLK_SET_RATE_PARENT, 1, 2);
  1118. clk_register_clkdev(clk, "pll_x_out0", NULL);
  1119. clks[pll_x_out0] = clk;
  1120. /* PLLU */
  1121. val = readl(clk_base + pll_u_params.base_reg);
  1122. val &= ~BIT(24); /* disable PLLU_OVERRIDE */
  1123. writel(val, clk_base + pll_u_params.base_reg);
  1124. clk = tegra_clk_register_pll("pll_u", "pll_ref", clk_base, pmc, 0,
  1125. 0, &pll_u_params, TEGRA_PLLU |
  1126. TEGRA_PLL_HAS_CPCON | TEGRA_PLL_SET_LFCON |
  1127. TEGRA_PLL_USE_LOCK, pll_u_freq_table, &pll_u_lock);
  1128. clk_register_clkdev(clk, "pll_u", NULL);
  1129. clks[pll_u] = clk;
  1130. tegra114_utmi_param_configure(clk_base);
  1131. /* PLLU_480M */
  1132. clk = clk_register_gate(NULL, "pll_u_480M", "pll_u",
  1133. CLK_SET_RATE_PARENT, clk_base + PLLU_BASE,
  1134. 22, 0, &pll_u_lock);
  1135. clk_register_clkdev(clk, "pll_u_480M", NULL);
  1136. clks[pll_u_480M] = clk;
  1137. /* PLLU_60M */
  1138. clk = clk_register_fixed_factor(NULL, "pll_u_60M", "pll_u",
  1139. CLK_SET_RATE_PARENT, 1, 8);
  1140. clk_register_clkdev(clk, "pll_u_60M", NULL);
  1141. clks[pll_u_60M] = clk;
  1142. /* PLLU_48M */
  1143. clk = clk_register_fixed_factor(NULL, "pll_u_48M", "pll_u",
  1144. CLK_SET_RATE_PARENT, 1, 10);
  1145. clk_register_clkdev(clk, "pll_u_48M", NULL);
  1146. clks[pll_u_48M] = clk;
  1147. /* PLLU_12M */
  1148. clk = clk_register_fixed_factor(NULL, "pll_u_12M", "pll_u",
  1149. CLK_SET_RATE_PARENT, 1, 40);
  1150. clk_register_clkdev(clk, "pll_u_12M", NULL);
  1151. clks[pll_u_12M] = clk;
  1152. /* PLLD */
  1153. clk = tegra_clk_register_pll("pll_d", "pll_ref", clk_base, pmc, 0,
  1154. 0, &pll_d_params,
  1155. TEGRA_PLL_HAS_CPCON | TEGRA_PLL_SET_LFCON |
  1156. TEGRA_PLL_USE_LOCK, pll_d_freq_table, &pll_d_lock);
  1157. clk_register_clkdev(clk, "pll_d", NULL);
  1158. clks[pll_d] = clk;
  1159. /* PLLD_OUT0 */
  1160. clk = clk_register_fixed_factor(NULL, "pll_d_out0", "pll_d",
  1161. CLK_SET_RATE_PARENT, 1, 2);
  1162. clk_register_clkdev(clk, "pll_d_out0", NULL);
  1163. clks[pll_d_out0] = clk;
  1164. /* PLLD2 */
  1165. clk = tegra_clk_register_pll("pll_d2", "pll_ref", clk_base, pmc, 0,
  1166. 0, &pll_d2_params,
  1167. TEGRA_PLL_HAS_CPCON | TEGRA_PLL_SET_LFCON |
  1168. TEGRA_PLL_USE_LOCK, pll_d_freq_table, &pll_d2_lock);
  1169. clk_register_clkdev(clk, "pll_d2", NULL);
  1170. clks[pll_d2] = clk;
  1171. /* PLLD2_OUT0 */
  1172. clk = clk_register_fixed_factor(NULL, "pll_d2_out0", "pll_d2",
  1173. CLK_SET_RATE_PARENT, 1, 2);
  1174. clk_register_clkdev(clk, "pll_d2_out0", NULL);
  1175. clks[pll_d2_out0] = clk;
  1176. /* PLLA */
  1177. clk = tegra_clk_register_pll("pll_a", "pll_p_out1", clk_base, pmc, 0,
  1178. 0, &pll_a_params, TEGRA_PLL_HAS_CPCON |
  1179. TEGRA_PLL_USE_LOCK, pll_a_freq_table, NULL);
  1180. clk_register_clkdev(clk, "pll_a", NULL);
  1181. clks[pll_a] = clk;
  1182. /* PLLA_OUT0 */
  1183. clk = tegra_clk_register_divider("pll_a_out0_div", "pll_a",
  1184. clk_base + PLLA_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
  1185. 8, 8, 1, NULL);
  1186. clk = tegra_clk_register_pll_out("pll_a_out0", "pll_a_out0_div",
  1187. clk_base + PLLA_OUT, 1, 0, CLK_IGNORE_UNUSED |
  1188. CLK_SET_RATE_PARENT, 0, NULL);
  1189. clk_register_clkdev(clk, "pll_a_out0", NULL);
  1190. clks[pll_a_out0] = clk;
  1191. /* PLLRE */
  1192. _clip_vco_min(&pll_re_vco_params);
  1193. clk = tegra_clk_register_pllre("pll_re_vco", "pll_ref", clk_base, pmc,
  1194. 0, 0, &pll_re_vco_params, TEGRA_PLL_USE_LOCK,
  1195. NULL, &pll_re_lock, pll_ref_freq);
  1196. clk_register_clkdev(clk, "pll_re_vco", NULL);
  1197. clks[pll_re_vco] = clk;
  1198. clk = clk_register_divider_table(NULL, "pll_re_out", "pll_re_vco", 0,
  1199. clk_base + PLLRE_BASE, 16, 4, 0,
  1200. pll_re_div_table, &pll_re_lock);
  1201. clk_register_clkdev(clk, "pll_re_out", NULL);
  1202. clks[pll_re_out] = clk;
  1203. /* PLLE */
  1204. clk = tegra_clk_register_plle_tegra114("pll_e_out0", "pll_re_vco",
  1205. clk_base, 0, 100000000, &pll_e_params,
  1206. pll_e_freq_table, NULL);
  1207. clk_register_clkdev(clk, "pll_e_out0", NULL);
  1208. clks[pll_e_out0] = clk;
  1209. }
  1210. static const char *mux_audio_sync_clk[] = { "spdif_in_sync", "i2s0_sync",
  1211. "i2s1_sync", "i2s2_sync", "i2s3_sync", "i2s4_sync", "vimclk_sync",
  1212. };
  1213. static const char *clk_out1_parents[] = { "clk_m", "clk_m_div2",
  1214. "clk_m_div4", "extern1",
  1215. };
  1216. static const char *clk_out2_parents[] = { "clk_m", "clk_m_div2",
  1217. "clk_m_div4", "extern2",
  1218. };
  1219. static const char *clk_out3_parents[] = { "clk_m", "clk_m_div2",
  1220. "clk_m_div4", "extern3",
  1221. };
  1222. static void __init tegra114_audio_clk_init(void __iomem *clk_base)
  1223. {
  1224. struct clk *clk;
  1225. /* spdif_in_sync */
  1226. clk = tegra_clk_register_sync_source("spdif_in_sync", 24000000,
  1227. 24000000);
  1228. clk_register_clkdev(clk, "spdif_in_sync", NULL);
  1229. clks[spdif_in_sync] = clk;
  1230. /* i2s0_sync */
  1231. clk = tegra_clk_register_sync_source("i2s0_sync", 24000000, 24000000);
  1232. clk_register_clkdev(clk, "i2s0_sync", NULL);
  1233. clks[i2s0_sync] = clk;
  1234. /* i2s1_sync */
  1235. clk = tegra_clk_register_sync_source("i2s1_sync", 24000000, 24000000);
  1236. clk_register_clkdev(clk, "i2s1_sync", NULL);
  1237. clks[i2s1_sync] = clk;
  1238. /* i2s2_sync */
  1239. clk = tegra_clk_register_sync_source("i2s2_sync", 24000000, 24000000);
  1240. clk_register_clkdev(clk, "i2s2_sync", NULL);
  1241. clks[i2s2_sync] = clk;
  1242. /* i2s3_sync */
  1243. clk = tegra_clk_register_sync_source("i2s3_sync", 24000000, 24000000);
  1244. clk_register_clkdev(clk, "i2s3_sync", NULL);
  1245. clks[i2s3_sync] = clk;
  1246. /* i2s4_sync */
  1247. clk = tegra_clk_register_sync_source("i2s4_sync", 24000000, 24000000);
  1248. clk_register_clkdev(clk, "i2s4_sync", NULL);
  1249. clks[i2s4_sync] = clk;
  1250. /* vimclk_sync */
  1251. clk = tegra_clk_register_sync_source("vimclk_sync", 24000000, 24000000);
  1252. clk_register_clkdev(clk, "vimclk_sync", NULL);
  1253. clks[vimclk_sync] = clk;
  1254. /* audio0 */
  1255. clk = clk_register_mux(NULL, "audio0_mux", mux_audio_sync_clk,
  1256. ARRAY_SIZE(mux_audio_sync_clk), 0,
  1257. clk_base + AUDIO_SYNC_CLK_I2S0, 0, 3, 0,
  1258. NULL);
  1259. clks[audio0_mux] = clk;
  1260. clk = clk_register_gate(NULL, "audio0", "audio0_mux", 0,
  1261. clk_base + AUDIO_SYNC_CLK_I2S0, 4,
  1262. CLK_GATE_SET_TO_DISABLE, NULL);
  1263. clk_register_clkdev(clk, "audio0", NULL);
  1264. clks[audio0] = clk;
  1265. /* audio1 */
  1266. clk = clk_register_mux(NULL, "audio1_mux", mux_audio_sync_clk,
  1267. ARRAY_SIZE(mux_audio_sync_clk), 0,
  1268. clk_base + AUDIO_SYNC_CLK_I2S1, 0, 3, 0,
  1269. NULL);
  1270. clks[audio1_mux] = clk;
  1271. clk = clk_register_gate(NULL, "audio1", "audio1_mux", 0,
  1272. clk_base + AUDIO_SYNC_CLK_I2S1, 4,
  1273. CLK_GATE_SET_TO_DISABLE, NULL);
  1274. clk_register_clkdev(clk, "audio1", NULL);
  1275. clks[audio1] = clk;
  1276. /* audio2 */
  1277. clk = clk_register_mux(NULL, "audio2_mux", mux_audio_sync_clk,
  1278. ARRAY_SIZE(mux_audio_sync_clk), 0,
  1279. clk_base + AUDIO_SYNC_CLK_I2S2, 0, 3, 0,
  1280. NULL);
  1281. clks[audio2_mux] = clk;
  1282. clk = clk_register_gate(NULL, "audio2", "audio2_mux", 0,
  1283. clk_base + AUDIO_SYNC_CLK_I2S2, 4,
  1284. CLK_GATE_SET_TO_DISABLE, NULL);
  1285. clk_register_clkdev(clk, "audio2", NULL);
  1286. clks[audio2] = clk;
  1287. /* audio3 */
  1288. clk = clk_register_mux(NULL, "audio3_mux", mux_audio_sync_clk,
  1289. ARRAY_SIZE(mux_audio_sync_clk), 0,
  1290. clk_base + AUDIO_SYNC_CLK_I2S3, 0, 3, 0,
  1291. NULL);
  1292. clks[audio3_mux] = clk;
  1293. clk = clk_register_gate(NULL, "audio3", "audio3_mux", 0,
  1294. clk_base + AUDIO_SYNC_CLK_I2S3, 4,
  1295. CLK_GATE_SET_TO_DISABLE, NULL);
  1296. clk_register_clkdev(clk, "audio3", NULL);
  1297. clks[audio3] = clk;
  1298. /* audio4 */
  1299. clk = clk_register_mux(NULL, "audio4_mux", mux_audio_sync_clk,
  1300. ARRAY_SIZE(mux_audio_sync_clk), 0,
  1301. clk_base + AUDIO_SYNC_CLK_I2S4, 0, 3, 0,
  1302. NULL);
  1303. clks[audio4_mux] = clk;
  1304. clk = clk_register_gate(NULL, "audio4", "audio4_mux", 0,
  1305. clk_base + AUDIO_SYNC_CLK_I2S4, 4,
  1306. CLK_GATE_SET_TO_DISABLE, NULL);
  1307. clk_register_clkdev(clk, "audio4", NULL);
  1308. clks[audio4] = clk;
  1309. /* spdif */
  1310. clk = clk_register_mux(NULL, "spdif_mux", mux_audio_sync_clk,
  1311. ARRAY_SIZE(mux_audio_sync_clk), 0,
  1312. clk_base + AUDIO_SYNC_CLK_SPDIF, 0, 3, 0,
  1313. NULL);
  1314. clks[spdif_mux] = clk;
  1315. clk = clk_register_gate(NULL, "spdif", "spdif_mux", 0,
  1316. clk_base + AUDIO_SYNC_CLK_SPDIF, 4,
  1317. CLK_GATE_SET_TO_DISABLE, NULL);
  1318. clk_register_clkdev(clk, "spdif", NULL);
  1319. clks[spdif] = clk;
  1320. /* audio0_2x */
  1321. clk = clk_register_fixed_factor(NULL, "audio0_doubler", "audio0",
  1322. CLK_SET_RATE_PARENT, 2, 1);
  1323. clk = tegra_clk_register_divider("audio0_div", "audio0_doubler",
  1324. clk_base + AUDIO_SYNC_DOUBLER, 0, 0, 24, 1,
  1325. 0, &clk_doubler_lock);
  1326. clk = tegra_clk_register_periph_gate("audio0_2x", "audio0_div",
  1327. TEGRA_PERIPH_NO_RESET, clk_base,
  1328. CLK_SET_RATE_PARENT, 113, &periph_v_regs,
  1329. periph_clk_enb_refcnt);
  1330. clk_register_clkdev(clk, "audio0_2x", NULL);
  1331. clks[audio0_2x] = clk;
  1332. /* audio1_2x */
  1333. clk = clk_register_fixed_factor(NULL, "audio1_doubler", "audio1",
  1334. CLK_SET_RATE_PARENT, 2, 1);
  1335. clk = tegra_clk_register_divider("audio1_div", "audio1_doubler",
  1336. clk_base + AUDIO_SYNC_DOUBLER, 0, 0, 25, 1,
  1337. 0, &clk_doubler_lock);
  1338. clk = tegra_clk_register_periph_gate("audio1_2x", "audio1_div",
  1339. TEGRA_PERIPH_NO_RESET, clk_base,
  1340. CLK_SET_RATE_PARENT, 114, &periph_v_regs,
  1341. periph_clk_enb_refcnt);
  1342. clk_register_clkdev(clk, "audio1_2x", NULL);
  1343. clks[audio1_2x] = clk;
  1344. /* audio2_2x */
  1345. clk = clk_register_fixed_factor(NULL, "audio2_doubler", "audio2",
  1346. CLK_SET_RATE_PARENT, 2, 1);
  1347. clk = tegra_clk_register_divider("audio2_div", "audio2_doubler",
  1348. clk_base + AUDIO_SYNC_DOUBLER, 0, 0, 26, 1,
  1349. 0, &clk_doubler_lock);
  1350. clk = tegra_clk_register_periph_gate("audio2_2x", "audio2_div",
  1351. TEGRA_PERIPH_NO_RESET, clk_base,
  1352. CLK_SET_RATE_PARENT, 115, &periph_v_regs,
  1353. periph_clk_enb_refcnt);
  1354. clk_register_clkdev(clk, "audio2_2x", NULL);
  1355. clks[audio2_2x] = clk;
  1356. /* audio3_2x */
  1357. clk = clk_register_fixed_factor(NULL, "audio3_doubler", "audio3",
  1358. CLK_SET_RATE_PARENT, 2, 1);
  1359. clk = tegra_clk_register_divider("audio3_div", "audio3_doubler",
  1360. clk_base + AUDIO_SYNC_DOUBLER, 0, 0, 27, 1,
  1361. 0, &clk_doubler_lock);
  1362. clk = tegra_clk_register_periph_gate("audio3_2x", "audio3_div",
  1363. TEGRA_PERIPH_NO_RESET, clk_base,
  1364. CLK_SET_RATE_PARENT, 116, &periph_v_regs,
  1365. periph_clk_enb_refcnt);
  1366. clk_register_clkdev(clk, "audio3_2x", NULL);
  1367. clks[audio3_2x] = clk;
  1368. /* audio4_2x */
  1369. clk = clk_register_fixed_factor(NULL, "audio4_doubler", "audio4",
  1370. CLK_SET_RATE_PARENT, 2, 1);
  1371. clk = tegra_clk_register_divider("audio4_div", "audio4_doubler",
  1372. clk_base + AUDIO_SYNC_DOUBLER, 0, 0, 28, 1,
  1373. 0, &clk_doubler_lock);
  1374. clk = tegra_clk_register_periph_gate("audio4_2x", "audio4_div",
  1375. TEGRA_PERIPH_NO_RESET, clk_base,
  1376. CLK_SET_RATE_PARENT, 117, &periph_v_regs,
  1377. periph_clk_enb_refcnt);
  1378. clk_register_clkdev(clk, "audio4_2x", NULL);
  1379. clks[audio4_2x] = clk;
  1380. /* spdif_2x */
  1381. clk = clk_register_fixed_factor(NULL, "spdif_doubler", "spdif",
  1382. CLK_SET_RATE_PARENT, 2, 1);
  1383. clk = tegra_clk_register_divider("spdif_div", "spdif_doubler",
  1384. clk_base + AUDIO_SYNC_DOUBLER, 0, 0, 29, 1,
  1385. 0, &clk_doubler_lock);
  1386. clk = tegra_clk_register_periph_gate("spdif_2x", "spdif_div",
  1387. TEGRA_PERIPH_NO_RESET, clk_base,
  1388. CLK_SET_RATE_PARENT, 118,
  1389. &periph_v_regs, periph_clk_enb_refcnt);
  1390. clk_register_clkdev(clk, "spdif_2x", NULL);
  1391. clks[spdif_2x] = clk;
  1392. }
  1393. static void __init tegra114_pmc_clk_init(void __iomem *pmc_base)
  1394. {
  1395. struct clk *clk;
  1396. /* clk_out_1 */
  1397. clk = clk_register_mux(NULL, "clk_out_1_mux", clk_out1_parents,
  1398. ARRAY_SIZE(clk_out1_parents), 0,
  1399. pmc_base + PMC_CLK_OUT_CNTRL, 6, 3, 0,
  1400. &clk_out_lock);
  1401. clks[clk_out_1_mux] = clk;
  1402. clk = clk_register_gate(NULL, "clk_out_1", "clk_out_1_mux", 0,
  1403. pmc_base + PMC_CLK_OUT_CNTRL, 2, 0,
  1404. &clk_out_lock);
  1405. clk_register_clkdev(clk, "extern1", "clk_out_1");
  1406. clks[clk_out_1] = clk;
  1407. /* clk_out_2 */
  1408. clk = clk_register_mux(NULL, "clk_out_2_mux", clk_out2_parents,
  1409. ARRAY_SIZE(clk_out1_parents), 0,
  1410. pmc_base + PMC_CLK_OUT_CNTRL, 14, 3, 0,
  1411. &clk_out_lock);
  1412. clks[clk_out_2_mux] = clk;
  1413. clk = clk_register_gate(NULL, "clk_out_2", "clk_out_2_mux", 0,
  1414. pmc_base + PMC_CLK_OUT_CNTRL, 10, 0,
  1415. &clk_out_lock);
  1416. clk_register_clkdev(clk, "extern2", "clk_out_2");
  1417. clks[clk_out_2] = clk;
  1418. /* clk_out_3 */
  1419. clk = clk_register_mux(NULL, "clk_out_3_mux", clk_out3_parents,
  1420. ARRAY_SIZE(clk_out1_parents), 0,
  1421. pmc_base + PMC_CLK_OUT_CNTRL, 22, 3, 0,
  1422. &clk_out_lock);
  1423. clks[clk_out_3_mux] = clk;
  1424. clk = clk_register_gate(NULL, "clk_out_3", "clk_out_3_mux", 0,
  1425. pmc_base + PMC_CLK_OUT_CNTRL, 18, 0,
  1426. &clk_out_lock);
  1427. clk_register_clkdev(clk, "extern3", "clk_out_3");
  1428. clks[clk_out_3] = clk;
  1429. /* blink */
  1430. clk = clk_register_gate(NULL, "blink_override", "clk_32k", 0,
  1431. pmc_base + PMC_DPD_PADS_ORIDE,
  1432. PMC_DPD_PADS_ORIDE_BLINK_ENB, 0, NULL);
  1433. clk = clk_register_gate(NULL, "blink", "blink_override", 0,
  1434. pmc_base + PMC_CTRL,
  1435. PMC_CTRL_BLINK_ENB, 0, NULL);
  1436. clk_register_clkdev(clk, "blink", NULL);
  1437. clks[blink] = clk;
  1438. }
  1439. static const char *sclk_parents[] = { "clk_m", "pll_c_out1", "pll_p_out4",
  1440. "pll_p_out3", "pll_p_out2", "unused",
  1441. "clk_32k", "pll_m_out1" };
  1442. static const char *cclk_g_parents[] = { "clk_m", "pll_c", "clk_32k", "pll_m",
  1443. "pll_p", "pll_p_out4", "unused",
  1444. "unused", "pll_x" };
  1445. static const char *cclk_lp_parents[] = { "clk_m", "pll_c", "clk_32k", "pll_m",
  1446. "pll_p", "pll_p_out4", "unused",
  1447. "unused", "pll_x", "pll_x_out0" };
  1448. static void __init tegra114_super_clk_init(void __iomem *clk_base)
  1449. {
  1450. struct clk *clk;
  1451. /* CCLKG */
  1452. clk = tegra_clk_register_super_mux("cclk_g", cclk_g_parents,
  1453. ARRAY_SIZE(cclk_g_parents),
  1454. CLK_SET_RATE_PARENT,
  1455. clk_base + CCLKG_BURST_POLICY,
  1456. 0, 4, 0, 0, NULL);
  1457. clk_register_clkdev(clk, "cclk_g", NULL);
  1458. clks[cclk_g] = clk;
  1459. /* CCLKLP */
  1460. clk = tegra_clk_register_super_mux("cclk_lp", cclk_lp_parents,
  1461. ARRAY_SIZE(cclk_lp_parents),
  1462. CLK_SET_RATE_PARENT,
  1463. clk_base + CCLKLP_BURST_POLICY,
  1464. 0, 4, 8, 9, NULL);
  1465. clk_register_clkdev(clk, "cclk_lp", NULL);
  1466. clks[cclk_lp] = clk;
  1467. /* SCLK */
  1468. clk = tegra_clk_register_super_mux("sclk", sclk_parents,
  1469. ARRAY_SIZE(sclk_parents),
  1470. CLK_SET_RATE_PARENT,
  1471. clk_base + SCLK_BURST_POLICY,
  1472. 0, 4, 0, 0, NULL);
  1473. clk_register_clkdev(clk, "sclk", NULL);
  1474. clks[sclk] = clk;
  1475. /* HCLK */
  1476. clk = clk_register_divider(NULL, "hclk_div", "sclk", 0,
  1477. clk_base + SYSTEM_CLK_RATE, 4, 2, 0,
  1478. &sysrate_lock);
  1479. clk = clk_register_gate(NULL, "hclk", "hclk_div", CLK_SET_RATE_PARENT |
  1480. CLK_IGNORE_UNUSED, clk_base + SYSTEM_CLK_RATE,
  1481. 7, CLK_GATE_SET_TO_DISABLE, &sysrate_lock);
  1482. clk_register_clkdev(clk, "hclk", NULL);
  1483. clks[hclk] = clk;
  1484. /* PCLK */
  1485. clk = clk_register_divider(NULL, "pclk_div", "hclk", 0,
  1486. clk_base + SYSTEM_CLK_RATE, 0, 2, 0,
  1487. &sysrate_lock);
  1488. clk = clk_register_gate(NULL, "pclk", "pclk_div", CLK_SET_RATE_PARENT |
  1489. CLK_IGNORE_UNUSED, clk_base + SYSTEM_CLK_RATE,
  1490. 3, CLK_GATE_SET_TO_DISABLE, &sysrate_lock);
  1491. clk_register_clkdev(clk, "pclk", NULL);
  1492. clks[pclk] = clk;
  1493. }
  1494. static struct tegra_periph_init_data tegra_periph_clk_list[] = {
  1495. TEGRA_INIT_DATA_MUX("i2s0", NULL, "tegra30-i2s.0", mux_pllaout0_audio0_2x_pllp_clkm, CLK_SOURCE_I2S0, 30, &periph_l_regs, TEGRA_PERIPH_ON_APB, i2s0),
  1496. TEGRA_INIT_DATA_MUX("i2s1", NULL, "tegra30-i2s.1", mux_pllaout0_audio1_2x_pllp_clkm, CLK_SOURCE_I2S1, 11, &periph_l_regs, TEGRA_PERIPH_ON_APB, i2s1),
  1497. TEGRA_INIT_DATA_MUX("i2s2", NULL, "tegra30-i2s.2", mux_pllaout0_audio2_2x_pllp_clkm, CLK_SOURCE_I2S2, 18, &periph_l_regs, TEGRA_PERIPH_ON_APB, i2s2),
  1498. TEGRA_INIT_DATA_MUX("i2s3", NULL, "tegra30-i2s.3", mux_pllaout0_audio3_2x_pllp_clkm, CLK_SOURCE_I2S3, 101, &periph_v_regs, TEGRA_PERIPH_ON_APB, i2s3),
  1499. TEGRA_INIT_DATA_MUX("i2s4", NULL, "tegra30-i2s.4", mux_pllaout0_audio4_2x_pllp_clkm, CLK_SOURCE_I2S4, 102, &periph_v_regs, TEGRA_PERIPH_ON_APB, i2s4),
  1500. TEGRA_INIT_DATA_MUX("spdif_out", "spdif_out", "tegra30-spdif", mux_pllaout0_audio_2x_pllp_clkm, CLK_SOURCE_SPDIF_OUT, 10, &periph_l_regs, TEGRA_PERIPH_ON_APB, spdif_out),
  1501. TEGRA_INIT_DATA_MUX("spdif_in", "spdif_in", "tegra30-spdif", mux_pllp_pllc_pllm, CLK_SOURCE_SPDIF_IN, 10, &periph_l_regs, TEGRA_PERIPH_ON_APB, spdif_in),
  1502. TEGRA_INIT_DATA_MUX("pwm", NULL, "pwm", mux_pllp_pllc_clk32_clkm, CLK_SOURCE_PWM, 17, &periph_l_regs, TEGRA_PERIPH_ON_APB, pwm),
  1503. TEGRA_INIT_DATA_MUX("adx", NULL, "adx", mux_plla_pllc_pllp_clkm, CLK_SOURCE_ADX, 154, &periph_w_regs, TEGRA_PERIPH_ON_APB, adx),
  1504. TEGRA_INIT_DATA_MUX("amx", NULL, "amx", mux_plla_pllc_pllp_clkm, CLK_SOURCE_AMX, 153, &periph_w_regs, TEGRA_PERIPH_ON_APB, amx),
  1505. TEGRA_INIT_DATA_MUX("hda", "hda", "tegra30-hda", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_HDA, 125, &periph_v_regs, TEGRA_PERIPH_ON_APB, hda),
  1506. TEGRA_INIT_DATA_MUX("hda2codec_2x", "hda2codec", "tegra30-hda", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_HDA2CODEC_2X, 111, &periph_v_regs, TEGRA_PERIPH_ON_APB, hda2codec_2x),
  1507. TEGRA_INIT_DATA_MUX("sbc1", NULL, "tegra11-spi.0", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SBC1, 41, &periph_h_regs, TEGRA_PERIPH_ON_APB, sbc1),
  1508. TEGRA_INIT_DATA_MUX("sbc2", NULL, "tegra11-spi.1", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SBC2, 44, &periph_h_regs, TEGRA_PERIPH_ON_APB, sbc2),
  1509. TEGRA_INIT_DATA_MUX("sbc3", NULL, "tegra11-spi.2", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SBC3, 46, &periph_h_regs, TEGRA_PERIPH_ON_APB, sbc3),
  1510. TEGRA_INIT_DATA_MUX("sbc4", NULL, "tegra11-spi.3", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SBC4, 68, &periph_u_regs, TEGRA_PERIPH_ON_APB, sbc4),
  1511. TEGRA_INIT_DATA_MUX("sbc5", NULL, "tegra11-spi.4", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SBC5, 104, &periph_v_regs, TEGRA_PERIPH_ON_APB, sbc5),
  1512. TEGRA_INIT_DATA_MUX("sbc6", NULL, "tegra11-spi.5", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SBC6, 105, &periph_v_regs, TEGRA_PERIPH_ON_APB, sbc6),
  1513. TEGRA_INIT_DATA_MUX8("ndflash", NULL, "tegra_nand", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_NDFLASH, 13, &periph_u_regs, TEGRA_PERIPH_ON_APB, ndspeed),
  1514. TEGRA_INIT_DATA_MUX8("ndspeed", NULL, "tegra_nand_speed", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_NDSPEED, 80, &periph_u_regs, TEGRA_PERIPH_ON_APB, ndspeed),
  1515. TEGRA_INIT_DATA_MUX("vfir", NULL, "vfir", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_VFIR, 7, &periph_l_regs, TEGRA_PERIPH_ON_APB, vfir),
  1516. TEGRA_INIT_DATA_MUX("sdmmc1", NULL, "sdhci-tegra.0", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SDMMC1, 14, &periph_l_regs, 0, sdmmc1),
  1517. TEGRA_INIT_DATA_MUX("sdmmc2", NULL, "sdhci-tegra.1", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SDMMC2, 9, &periph_l_regs, 0, sdmmc2),
  1518. TEGRA_INIT_DATA_MUX("sdmmc3", NULL, "sdhci-tegra.2", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SDMMC3, 69, &periph_u_regs, 0, sdmmc3),
  1519. TEGRA_INIT_DATA_MUX("sdmmc4", NULL, "sdhci-tegra.3", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SDMMC4, 15, &periph_l_regs, 0, sdmmc4),
  1520. TEGRA_INIT_DATA_INT("vde", NULL, "vde", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_VDE, 61, &periph_h_regs, 0, vde),
  1521. TEGRA_INIT_DATA_MUX_FLAGS("csite", NULL, "csite", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_CSITE, 73, &periph_u_regs, TEGRA_PERIPH_ON_APB, csite, CLK_IGNORE_UNUSED),
  1522. TEGRA_INIT_DATA_MUX("la", NULL, "la", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_LA, 76, &periph_u_regs, TEGRA_PERIPH_ON_APB, la),
  1523. TEGRA_INIT_DATA_MUX("trace", NULL, "trace", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_TRACE, 77, &periph_u_regs, TEGRA_PERIPH_ON_APB, trace),
  1524. TEGRA_INIT_DATA_MUX("owr", NULL, "tegra_w1", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_OWR, 71, &periph_u_regs, TEGRA_PERIPH_ON_APB, owr),
  1525. TEGRA_INIT_DATA_MUX("nor", NULL, "tegra-nor", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_NOR, 42, &periph_h_regs, 0, nor),
  1526. TEGRA_INIT_DATA_MUX("mipi", NULL, "mipi", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_MIPI, 50, &periph_h_regs, TEGRA_PERIPH_ON_APB, mipi),
  1527. TEGRA_INIT_DATA_I2C("i2c1", "div-clk", "tegra11-i2c.0", mux_pllp_clkm, CLK_SOURCE_I2C1, 12, &periph_l_regs, i2c1),
  1528. TEGRA_INIT_DATA_I2C("i2c2", "div-clk", "tegra11-i2c.1", mux_pllp_clkm, CLK_SOURCE_I2C2, 54, &periph_h_regs, i2c2),
  1529. TEGRA_INIT_DATA_I2C("i2c3", "div-clk", "tegra11-i2c.2", mux_pllp_clkm, CLK_SOURCE_I2C3, 67, &periph_u_regs, i2c3),
  1530. TEGRA_INIT_DATA_I2C("i2c4", "div-clk", "tegra11-i2c.3", mux_pllp_clkm, CLK_SOURCE_I2C4, 103, &periph_v_regs, i2c4),
  1531. TEGRA_INIT_DATA_I2C("i2c5", "div-clk", "tegra11-i2c.4", mux_pllp_clkm, CLK_SOURCE_I2C5, 47, &periph_h_regs, i2c5),
  1532. TEGRA_INIT_DATA_UART("uarta", NULL, "tegra_uart.0", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_UARTA, 6, &periph_l_regs, uarta),
  1533. TEGRA_INIT_DATA_UART("uartb", NULL, "tegra_uart.1", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_UARTB, 7, &periph_l_regs, uartb),
  1534. TEGRA_INIT_DATA_UART("uartc", NULL, "tegra_uart.2", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_UARTC, 55, &periph_h_regs, uartc),
  1535. TEGRA_INIT_DATA_UART("uartd", NULL, "tegra_uart.3", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_UARTD, 65, &periph_u_regs, uartd),
  1536. TEGRA_INIT_DATA_INT("3d", NULL, "3d", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_3D, 24, &periph_l_regs, 0, gr_3d),
  1537. TEGRA_INIT_DATA_INT("2d", NULL, "2d", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_2D, 21, &periph_l_regs, 0, gr_2d),
  1538. TEGRA_INIT_DATA_MUX("vi_sensor", "vi_sensor", "tegra_camera", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_VI_SENSOR, 20, &periph_l_regs, TEGRA_PERIPH_NO_RESET, vi_sensor),
  1539. TEGRA_INIT_DATA_INT8("vi", "vi", "tegra_camera", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_VI, 20, &periph_l_regs, 0, vi),
  1540. TEGRA_INIT_DATA_INT8("epp", NULL, "epp", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_EPP, 19, &periph_l_regs, 0, epp),
  1541. TEGRA_INIT_DATA_INT8("msenc", NULL, "msenc", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_MSENC, 91, &periph_h_regs, TEGRA_PERIPH_WAR_1005168, msenc),
  1542. TEGRA_INIT_DATA_INT8("tsec", NULL, "tsec", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_TSEC, 83, &periph_u_regs, 0, tsec),
  1543. TEGRA_INIT_DATA_INT8("host1x", NULL, "host1x", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_HOST1X, 28, &periph_l_regs, 0, host1x),
  1544. TEGRA_INIT_DATA_MUX8("hdmi", NULL, "hdmi", mux_pllp_pllm_plld_plla_pllc_plld2_clkm, CLK_SOURCE_HDMI, 51, &periph_h_regs, 0, hdmi),
  1545. TEGRA_INIT_DATA_MUX("cilab", "cilab", "tegra_camera", mux_pllp_pllc_clkm, CLK_SOURCE_CILAB, 144, &periph_w_regs, 0, cilab),
  1546. TEGRA_INIT_DATA_MUX("cilcd", "cilcd", "tegra_camera", mux_pllp_pllc_clkm, CLK_SOURCE_CILCD, 145, &periph_w_regs, 0, cilcd),
  1547. TEGRA_INIT_DATA_MUX("cile", "cile", "tegra_camera", mux_pllp_pllc_clkm, CLK_SOURCE_CILE, 146, &periph_w_regs, 0, cile),
  1548. TEGRA_INIT_DATA_MUX("dsialp", "dsialp", "tegradc.0", mux_pllp_pllc_clkm, CLK_SOURCE_DSIALP, 147, &periph_w_regs, 0, dsialp),
  1549. TEGRA_INIT_DATA_MUX("dsiblp", "dsiblp", "tegradc.1", mux_pllp_pllc_clkm, CLK_SOURCE_DSIBLP, 148, &periph_w_regs, 0, dsiblp),
  1550. TEGRA_INIT_DATA_MUX("tsensor", NULL, "tegra-tsensor", mux_pllp_pllc_clkm_clk32, CLK_SOURCE_TSENSOR, 100, &periph_v_regs, TEGRA_PERIPH_ON_APB, tsensor),
  1551. TEGRA_INIT_DATA_MUX("actmon", NULL, "actmon", mux_pllp_pllc_clk32_clkm, CLK_SOURCE_ACTMON, 119, &periph_v_regs, 0, actmon),
  1552. TEGRA_INIT_DATA_MUX8("extern1", NULL, "extern1", mux_plla_clk32_pllp_clkm_plle, CLK_SOURCE_EXTERN1, 120, &periph_v_regs, 0, extern1),
  1553. TEGRA_INIT_DATA_MUX8("extern2", NULL, "extern2", mux_plla_clk32_pllp_clkm_plle, CLK_SOURCE_EXTERN2, 121, &periph_v_regs, 0, extern2),
  1554. TEGRA_INIT_DATA_MUX8("extern3", NULL, "extern3", mux_plla_clk32_pllp_clkm_plle, CLK_SOURCE_EXTERN3, 122, &periph_v_regs, 0, extern3),
  1555. TEGRA_INIT_DATA_MUX("i2cslow", NULL, "i2cslow", mux_pllp_pllc_clk32_clkm, CLK_SOURCE_I2CSLOW, 81, &periph_u_regs, TEGRA_PERIPH_ON_APB, i2cslow),
  1556. TEGRA_INIT_DATA_INT8("se", NULL, "se", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SE, 127, &periph_v_regs, TEGRA_PERIPH_ON_APB, se),
  1557. TEGRA_INIT_DATA_INT_FLAGS("mselect", NULL, "mselect", mux_pllp_clkm, CLK_SOURCE_MSELECT, 99, &periph_v_regs, 0, mselect, CLK_IGNORE_UNUSED),
  1558. TEGRA_INIT_DATA_MUX8("soc_therm", NULL, "soc_therm", mux_pllm_pllc_pllp_plla, CLK_SOURCE_SOC_THERM, 78, &periph_u_regs, TEGRA_PERIPH_ON_APB, soc_therm),
  1559. TEGRA_INIT_DATA_XUSB("xusb_host_src", "host_src", "tegra_xhci", mux_clkm_pllp_pllc_pllre, CLK_SOURCE_XUSB_HOST_SRC, 143, &periph_w_regs, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, xusb_host_src),
  1560. TEGRA_INIT_DATA_XUSB("xusb_falcon_src", "falcon_src", "tegra_xhci", mux_clkm_pllp_pllc_pllre, CLK_SOURCE_XUSB_FALCON_SRC, 143, &periph_w_regs, TEGRA_PERIPH_NO_RESET, xusb_falcon_src),
  1561. TEGRA_INIT_DATA_XUSB("xusb_fs_src", "fs_src", "tegra_xhci", mux_clkm_48M_pllp_480M, CLK_SOURCE_XUSB_FS_SRC, 143, &periph_w_regs, TEGRA_PERIPH_NO_RESET, xusb_fs_src),
  1562. TEGRA_INIT_DATA_XUSB("xusb_ss_src", "ss_src", "tegra_xhci", mux_clkm_pllre_clk32_480M_pllc_ref, CLK_SOURCE_XUSB_SS_SRC, 143, &periph_w_regs, TEGRA_PERIPH_NO_RESET, xusb_ss_src),
  1563. TEGRA_INIT_DATA_XUSB("xusb_dev_src", "dev_src", "tegra_xhci", mux_clkm_pllp_pllc_pllre, CLK_SOURCE_XUSB_DEV_SRC, 95, &periph_u_regs, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, xusb_dev_src),
  1564. TEGRA_INIT_DATA_AUDIO("d_audio", "d_audio", "tegra30-ahub", CLK_SOURCE_D_AUDIO, 106, &periph_v_regs, TEGRA_PERIPH_ON_APB, d_audio),
  1565. TEGRA_INIT_DATA_AUDIO("dam0", NULL, "tegra30-dam.0", CLK_SOURCE_DAM0, 108, &periph_v_regs, TEGRA_PERIPH_ON_APB, dam0),
  1566. TEGRA_INIT_DATA_AUDIO("dam1", NULL, "tegra30-dam.1", CLK_SOURCE_DAM1, 109, &periph_v_regs, TEGRA_PERIPH_ON_APB, dam1),
  1567. TEGRA_INIT_DATA_AUDIO("dam2", NULL, "tegra30-dam.2", CLK_SOURCE_DAM2, 110, &periph_v_regs, TEGRA_PERIPH_ON_APB, dam2),
  1568. };
  1569. static struct tegra_periph_init_data tegra_periph_nodiv_clk_list[] = {
  1570. TEGRA_INIT_DATA_NODIV("disp1", NULL, "tegradc.0", mux_pllp_pllm_plld_plla_pllc_plld2_clkm, CLK_SOURCE_DISP1, 29, 7, 27, &periph_l_regs, 0, disp1),
  1571. TEGRA_INIT_DATA_NODIV("disp2", NULL, "tegradc.1", mux_pllp_pllm_plld_plla_pllc_plld2_clkm, CLK_SOURCE_DISP2, 29, 7, 26, &periph_l_regs, 0, disp2),
  1572. };
  1573. static __init void tegra114_periph_clk_init(void __iomem *clk_base)
  1574. {
  1575. struct tegra_periph_init_data *data;
  1576. struct clk *clk;
  1577. int i;
  1578. u32 val;
  1579. /* apbdma */
  1580. clk = tegra_clk_register_periph_gate("apbdma", "clk_m", 0, clk_base,
  1581. 0, 34, &periph_h_regs,
  1582. periph_clk_enb_refcnt);
  1583. clks[apbdma] = clk;
  1584. /* rtc */
  1585. clk = tegra_clk_register_periph_gate("rtc", "clk_32k",
  1586. TEGRA_PERIPH_ON_APB |
  1587. TEGRA_PERIPH_NO_RESET, clk_base,
  1588. 0, 4, &periph_l_regs,
  1589. periph_clk_enb_refcnt);
  1590. clk_register_clkdev(clk, NULL, "rtc-tegra");
  1591. clks[rtc] = clk;
  1592. /* kbc */
  1593. clk = tegra_clk_register_periph_gate("kbc", "clk_32k",
  1594. TEGRA_PERIPH_ON_APB |
  1595. TEGRA_PERIPH_NO_RESET, clk_base,
  1596. 0, 36, &periph_h_regs,
  1597. periph_clk_enb_refcnt);
  1598. clks[kbc] = clk;
  1599. /* timer */
  1600. clk = tegra_clk_register_periph_gate("timer", "clk_m", 0, clk_base,
  1601. 0, 5, &periph_l_regs,
  1602. periph_clk_enb_refcnt);
  1603. clk_register_clkdev(clk, NULL, "timer");
  1604. clks[timer] = clk;
  1605. /* kfuse */
  1606. clk = tegra_clk_register_periph_gate("kfuse", "clk_m",
  1607. TEGRA_PERIPH_ON_APB, clk_base, 0, 40,
  1608. &periph_h_regs, periph_clk_enb_refcnt);
  1609. clks[kfuse] = clk;
  1610. /* fuse */
  1611. clk = tegra_clk_register_periph_gate("fuse", "clk_m",
  1612. TEGRA_PERIPH_ON_APB, clk_base, 0, 39,
  1613. &periph_h_regs, periph_clk_enb_refcnt);
  1614. clks[fuse] = clk;
  1615. /* fuse_burn */
  1616. clk = tegra_clk_register_periph_gate("fuse_burn", "clk_m",
  1617. TEGRA_PERIPH_ON_APB, clk_base, 0, 39,
  1618. &periph_h_regs, periph_clk_enb_refcnt);
  1619. clks[fuse_burn] = clk;
  1620. /* apbif */
  1621. clk = tegra_clk_register_periph_gate("apbif", "clk_m",
  1622. TEGRA_PERIPH_ON_APB, clk_base, 0, 107,
  1623. &periph_v_regs, periph_clk_enb_refcnt);
  1624. clks[apbif] = clk;
  1625. /* hda2hdmi */
  1626. clk = tegra_clk_register_periph_gate("hda2hdmi", "clk_m",
  1627. TEGRA_PERIPH_ON_APB, clk_base, 0, 128,
  1628. &periph_w_regs, periph_clk_enb_refcnt);
  1629. clks[hda2hdmi] = clk;
  1630. /* vcp */
  1631. clk = tegra_clk_register_periph_gate("vcp", "clk_m", 0, clk_base, 0,
  1632. 29, &periph_l_regs,
  1633. periph_clk_enb_refcnt);
  1634. clks[vcp] = clk;
  1635. /* bsea */
  1636. clk = tegra_clk_register_periph_gate("bsea", "clk_m", 0, clk_base,
  1637. 0, 62, &periph_h_regs,
  1638. periph_clk_enb_refcnt);
  1639. clks[bsea] = clk;
  1640. /* bsev */
  1641. clk = tegra_clk_register_periph_gate("bsev", "clk_m", 0, clk_base,
  1642. 0, 63, &periph_h_regs,
  1643. periph_clk_enb_refcnt);
  1644. clks[bsev] = clk;
  1645. /* mipi-cal */
  1646. clk = tegra_clk_register_periph_gate("mipi-cal", "clk_m", 0, clk_base,
  1647. 0, 56, &periph_h_regs,
  1648. periph_clk_enb_refcnt);
  1649. clks[mipi_cal] = clk;
  1650. /* usbd */
  1651. clk = tegra_clk_register_periph_gate("usbd", "clk_m", 0, clk_base,
  1652. 0, 22, &periph_l_regs,
  1653. periph_clk_enb_refcnt);
  1654. clks[usbd] = clk;
  1655. /* usb2 */
  1656. clk = tegra_clk_register_periph_gate("usb2", "clk_m", 0, clk_base,
  1657. 0, 58, &periph_h_regs,
  1658. periph_clk_enb_refcnt);
  1659. clks[usb2] = clk;
  1660. /* usb3 */
  1661. clk = tegra_clk_register_periph_gate("usb3", "clk_m", 0, clk_base,
  1662. 0, 59, &periph_h_regs,
  1663. periph_clk_enb_refcnt);
  1664. clks[usb3] = clk;
  1665. /* csi */
  1666. clk = tegra_clk_register_periph_gate("csi", "pll_p_out3", 0, clk_base,
  1667. 0, 52, &periph_h_regs,
  1668. periph_clk_enb_refcnt);
  1669. clks[csi] = clk;
  1670. /* isp */
  1671. clk = tegra_clk_register_periph_gate("isp", "clk_m", 0, clk_base, 0,
  1672. 23, &periph_l_regs,
  1673. periph_clk_enb_refcnt);
  1674. clks[isp] = clk;
  1675. /* csus */
  1676. clk = tegra_clk_register_periph_gate("csus", "clk_m",
  1677. TEGRA_PERIPH_NO_RESET, clk_base, 0, 92,
  1678. &periph_u_regs, periph_clk_enb_refcnt);
  1679. clks[csus] = clk;
  1680. /* dds */
  1681. clk = tegra_clk_register_periph_gate("dds", "clk_m",
  1682. TEGRA_PERIPH_ON_APB, clk_base, 0, 150,
  1683. &periph_w_regs, periph_clk_enb_refcnt);
  1684. clks[dds] = clk;
  1685. /* dp2 */
  1686. clk = tegra_clk_register_periph_gate("dp2", "clk_m",
  1687. TEGRA_PERIPH_ON_APB, clk_base, 0, 152,
  1688. &periph_w_regs, periph_clk_enb_refcnt);
  1689. clks[dp2] = clk;
  1690. /* dtv */
  1691. clk = tegra_clk_register_periph_gate("dtv", "clk_m",
  1692. TEGRA_PERIPH_ON_APB, clk_base, 0, 79,
  1693. &periph_u_regs, periph_clk_enb_refcnt);
  1694. clks[dtv] = clk;
  1695. /* dsia */
  1696. clk = clk_register_mux(NULL, "dsia_mux", mux_plld_out0_plld2_out0,
  1697. ARRAY_SIZE(mux_plld_out0_plld2_out0), 0,
  1698. clk_base + PLLD_BASE, 25, 1, 0, &pll_d_lock);
  1699. clks[dsia_mux] = clk;
  1700. clk = tegra_clk_register_periph_gate("dsia", "dsia_mux", 0, clk_base,
  1701. 0, 48, &periph_h_regs,
  1702. periph_clk_enb_refcnt);
  1703. clks[dsia] = clk;
  1704. /* dsib */
  1705. clk = clk_register_mux(NULL, "dsib_mux", mux_plld_out0_plld2_out0,
  1706. ARRAY_SIZE(mux_plld_out0_plld2_out0), 0,
  1707. clk_base + PLLD2_BASE, 25, 1, 0, &pll_d2_lock);
  1708. clks[dsib_mux] = clk;
  1709. clk = tegra_clk_register_periph_gate("dsib", "dsib_mux", 0, clk_base,
  1710. 0, 82, &periph_u_regs,
  1711. periph_clk_enb_refcnt);
  1712. clks[dsib] = clk;
  1713. /* xusb_hs_src */
  1714. val = readl(clk_base + CLK_SOURCE_XUSB_SS_SRC);
  1715. val |= BIT(25); /* always select PLLU_60M */
  1716. writel(val, clk_base + CLK_SOURCE_XUSB_SS_SRC);
  1717. clk = clk_register_fixed_factor(NULL, "xusb_hs_src", "pll_u_60M", 0,
  1718. 1, 1);
  1719. clks[xusb_hs_src] = clk;
  1720. /* xusb_host */
  1721. clk = tegra_clk_register_periph_gate("xusb_host", "xusb_host_src", 0,
  1722. clk_base, 0, 89, &periph_u_regs,
  1723. periph_clk_enb_refcnt);
  1724. clks[xusb_host] = clk;
  1725. /* xusb_ss */
  1726. clk = tegra_clk_register_periph_gate("xusb_ss", "xusb_ss_src", 0,
  1727. clk_base, 0, 156, &periph_w_regs,
  1728. periph_clk_enb_refcnt);
  1729. clks[xusb_host] = clk;
  1730. /* xusb_dev */
  1731. clk = tegra_clk_register_periph_gate("xusb_dev", "xusb_dev_src", 0,
  1732. clk_base, 0, 95, &periph_u_regs,
  1733. periph_clk_enb_refcnt);
  1734. clks[xusb_dev] = clk;
  1735. /* emc */
  1736. clk = clk_register_mux(NULL, "emc_mux", mux_pllmcp_clkm,
  1737. ARRAY_SIZE(mux_pllmcp_clkm), 0,
  1738. clk_base + CLK_SOURCE_EMC,
  1739. 29, 3, 0, NULL);
  1740. clk = tegra_clk_register_periph_gate("emc", "emc_mux", 0, clk_base,
  1741. CLK_IGNORE_UNUSED, 57, &periph_h_regs,
  1742. periph_clk_enb_refcnt);
  1743. clks[emc] = clk;
  1744. for (i = 0; i < ARRAY_SIZE(tegra_periph_clk_list); i++) {
  1745. data = &tegra_periph_clk_list[i];
  1746. clk = tegra_clk_register_periph(data->name, data->parent_names,
  1747. data->num_parents, &data->periph,
  1748. clk_base, data->offset, data->flags);
  1749. clks[data->clk_id] = clk;
  1750. }
  1751. for (i = 0; i < ARRAY_SIZE(tegra_periph_nodiv_clk_list); i++) {
  1752. data = &tegra_periph_nodiv_clk_list[i];
  1753. clk = tegra_clk_register_periph_nodiv(data->name,
  1754. data->parent_names, data->num_parents,
  1755. &data->periph, clk_base, data->offset);
  1756. clks[data->clk_id] = clk;
  1757. }
  1758. }
  1759. /* Tegra114 CPU clock and reset control functions */
  1760. static void tegra114_wait_cpu_in_reset(u32 cpu)
  1761. {
  1762. unsigned int reg;
  1763. do {
  1764. reg = readl(clk_base + CLK_RST_CONTROLLER_CPU_CMPLX_STATUS);
  1765. cpu_relax();
  1766. } while (!(reg & (1 << cpu))); /* check CPU been reset or not */
  1767. }
  1768. static void tegra114_disable_cpu_clock(u32 cpu)
  1769. {
  1770. /* flow controller would take care in the power sequence. */
  1771. }
  1772. static struct tegra_cpu_car_ops tegra114_cpu_car_ops = {
  1773. .wait_for_reset = tegra114_wait_cpu_in_reset,
  1774. .disable_clock = tegra114_disable_cpu_clock,
  1775. };
  1776. static const struct of_device_id pmc_match[] __initconst = {
  1777. { .compatible = "nvidia,tegra114-pmc" },
  1778. {},
  1779. };
  1780. static __initdata struct tegra_clk_init_table init_table[] = {
  1781. {uarta, pll_p, 408000000, 0},
  1782. {uartb, pll_p, 408000000, 0},
  1783. {uartc, pll_p, 408000000, 0},
  1784. {uartd, pll_p, 408000000, 0},
  1785. {pll_a, clk_max, 564480000, 1},
  1786. {pll_a_out0, clk_max, 11289600, 1},
  1787. {extern1, pll_a_out0, 0, 1},
  1788. {clk_out_1_mux, extern1, 0, 1},
  1789. {clk_out_1, clk_max, 0, 1},
  1790. {i2s0, pll_a_out0, 11289600, 0},
  1791. {i2s1, pll_a_out0, 11289600, 0},
  1792. {i2s2, pll_a_out0, 11289600, 0},
  1793. {i2s3, pll_a_out0, 11289600, 0},
  1794. {i2s4, pll_a_out0, 11289600, 0},
  1795. {clk_max, clk_max, 0, 0}, /* This MUST be the last entry. */
  1796. };
  1797. static void __init tegra114_clock_apply_init_table(void)
  1798. {
  1799. tegra_init_from_table(init_table, clks, clk_max);
  1800. }
  1801. void __init tegra114_clock_init(struct device_node *np)
  1802. {
  1803. struct device_node *node;
  1804. int i;
  1805. clk_base = of_iomap(np, 0);
  1806. if (!clk_base) {
  1807. pr_err("ioremap tegra114 CAR failed\n");
  1808. return;
  1809. }
  1810. node = of_find_matching_node(NULL, pmc_match);
  1811. if (!node) {
  1812. pr_err("Failed to find pmc node\n");
  1813. WARN_ON(1);
  1814. return;
  1815. }
  1816. pmc_base = of_iomap(node, 0);
  1817. if (!pmc_base) {
  1818. pr_err("Can't map pmc registers\n");
  1819. WARN_ON(1);
  1820. return;
  1821. }
  1822. if (tegra114_osc_clk_init(clk_base) < 0)
  1823. return;
  1824. tegra114_fixed_clk_init(clk_base);
  1825. tegra114_pll_init(clk_base, pmc_base);
  1826. tegra114_periph_clk_init(clk_base);
  1827. tegra114_audio_clk_init(clk_base);
  1828. tegra114_pmc_clk_init(pmc_base);
  1829. tegra114_super_clk_init(clk_base);
  1830. for (i = 0; i < ARRAY_SIZE(clks); i++) {
  1831. if (IS_ERR(clks[i])) {
  1832. pr_err
  1833. ("Tegra114 clk %d: register failed with %ld\n",
  1834. i, PTR_ERR(clks[i]));
  1835. }
  1836. if (!clks[i])
  1837. clks[i] = ERR_PTR(-EINVAL);
  1838. }
  1839. clk_data.clks = clks;
  1840. clk_data.clk_num = ARRAY_SIZE(clks);
  1841. of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
  1842. tegra_clk_apply_init_table = tegra114_clock_apply_init_table;
  1843. tegra_cpu_car_ops = &tegra114_cpu_car_ops;
  1844. }