time.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204
  1. /*
  2. * Carsten Langgaard, carstenl@mips.com
  3. * Copyright (C) 1999,2000 MIPS Technologies, Inc. All rights reserved.
  4. *
  5. * This program is free software; you can distribute it and/or modify it
  6. * under the terms of the GNU General Public License (Version 2) as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along
  15. * with this program; if not, write to the Free Software Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  17. *
  18. * Setting up the clock on the MIPS boards.
  19. */
  20. #include <linux/types.h>
  21. #include <linux/init.h>
  22. #include <linux/kernel_stat.h>
  23. #include <linux/sched.h>
  24. #include <linux/spinlock.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/time.h>
  27. #include <linux/timex.h>
  28. #include <linux/mc146818rtc.h>
  29. #include <asm/mipsregs.h>
  30. #include <asm/mipsmtregs.h>
  31. #include <asm/hardirq.h>
  32. #include <asm/irq.h>
  33. #include <asm/div64.h>
  34. #include <asm/cpu.h>
  35. #include <asm/time.h>
  36. #include <asm/mc146818-time.h>
  37. #include <asm/msc01_ic.h>
  38. #include <asm/mips-boards/generic.h>
  39. #include <asm/mips-boards/prom.h>
  40. #ifdef CONFIG_MIPS_ATLAS
  41. #include <asm/mips-boards/atlasint.h>
  42. #endif
  43. #ifdef CONFIG_MIPS_MALTA
  44. #include <asm/mips-boards/maltaint.h>
  45. #endif
  46. #ifdef CONFIG_MIPS_SEAD
  47. #include <asm/mips-boards/seadint.h>
  48. #endif
  49. unsigned long cpu_khz;
  50. static int mips_cpu_timer_irq;
  51. extern int cp0_perfcount_irq;
  52. extern void smtc_timer_broadcast(void);
  53. static void mips_timer_dispatch(void)
  54. {
  55. do_IRQ(mips_cpu_timer_irq);
  56. }
  57. static void mips_perf_dispatch(void)
  58. {
  59. do_IRQ(cp0_perfcount_irq);
  60. }
  61. /*
  62. * Estimate CPU frequency. Sets mips_hpt_frequency as a side-effect
  63. */
  64. static unsigned int __init estimate_cpu_frequency(void)
  65. {
  66. unsigned int prid = read_c0_prid() & 0xffff00;
  67. unsigned int count;
  68. #if defined(CONFIG_MIPS_SEAD) || defined(CONFIG_MIPS_SIM)
  69. /*
  70. * The SEAD board doesn't have a real time clock, so we can't
  71. * really calculate the timer frequency
  72. * For now we hardwire the SEAD board frequency to 12MHz.
  73. */
  74. if ((prid == (PRID_COMP_MIPS | PRID_IMP_20KC)) ||
  75. (prid == (PRID_COMP_MIPS | PRID_IMP_25KF)))
  76. count = 12000000;
  77. else
  78. count = 6000000;
  79. #endif
  80. #if defined(CONFIG_MIPS_ATLAS) || defined(CONFIG_MIPS_MALTA)
  81. unsigned long flags;
  82. unsigned int start;
  83. local_irq_save(flags);
  84. /* Start counter exactly on falling edge of update flag */
  85. while (CMOS_READ(RTC_REG_A) & RTC_UIP);
  86. while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));
  87. /* Start r4k counter. */
  88. start = read_c0_count();
  89. /* Read counter exactly on falling edge of update flag */
  90. while (CMOS_READ(RTC_REG_A) & RTC_UIP);
  91. while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));
  92. count = read_c0_count() - start;
  93. /* restore interrupts */
  94. local_irq_restore(flags);
  95. #endif
  96. mips_hpt_frequency = count;
  97. if ((prid != (PRID_COMP_MIPS | PRID_IMP_20KC)) &&
  98. (prid != (PRID_COMP_MIPS | PRID_IMP_25KF)))
  99. count *= 2;
  100. count += 5000; /* round */
  101. count -= count%10000;
  102. return count;
  103. }
  104. unsigned long read_persistent_clock(void)
  105. {
  106. return mc146818_get_cmos_time();
  107. }
  108. void __init plat_time_init(void)
  109. {
  110. unsigned int est_freq;
  111. /* Set Data mode - binary. */
  112. CMOS_WRITE(CMOS_READ(RTC_CONTROL) | RTC_DM_BINARY, RTC_CONTROL);
  113. est_freq = estimate_cpu_frequency ();
  114. printk("CPU frequency %d.%02d MHz\n", est_freq/1000000,
  115. (est_freq%1000000)*100/1000000);
  116. cpu_khz = est_freq / 1000;
  117. mips_scroll_message();
  118. }
  119. //static irqreturn_t mips_perf_interrupt(int irq, void *dev_id)
  120. //{
  121. // return perf_irq();
  122. //}
  123. //static struct irqaction perf_irqaction = {
  124. // .handler = mips_perf_interrupt,
  125. // .flags = IRQF_DISABLED | IRQF_PERCPU,
  126. // .name = "performance",
  127. //};
  128. void __init plat_perf_setup(void)
  129. {
  130. // struct irqaction *irq = &perf_irqaction;
  131. cp0_perfcount_irq = -1;
  132. #ifdef MSC01E_INT_BASE
  133. if (cpu_has_veic) {
  134. set_vi_handler (MSC01E_INT_PERFCTR, mips_perf_dispatch);
  135. cp0_perfcount_irq = MSC01E_INT_BASE + MSC01E_INT_PERFCTR;
  136. } else
  137. #endif
  138. if (cp0_perfcount_irq >= 0) {
  139. if (cpu_has_vint)
  140. set_vi_handler(cp0_perfcount_irq, mips_perf_dispatch);
  141. #ifdef CONFIG_SMP
  142. set_irq_handler(cp0_perfcount_irq, handle_percpu_irq);
  143. #endif
  144. }
  145. }
  146. void __init plat_timer_setup(struct irqaction *irq)
  147. {
  148. #ifdef MSC01E_INT_BASE
  149. if (cpu_has_veic) {
  150. set_vi_handler (MSC01E_INT_CPUCTR, mips_timer_dispatch);
  151. mips_cpu_timer_irq = MSC01E_INT_BASE + MSC01E_INT_CPUCTR;
  152. }
  153. else
  154. #endif
  155. {
  156. if (cpu_has_vint)
  157. set_vi_handler(cp0_compare_irq, mips_timer_dispatch);
  158. mips_cpu_timer_irq = MIPS_CPU_IRQ_BASE + cp0_compare_irq;
  159. }
  160. #ifdef CONFIG_MIPS_MT_SMTC
  161. setup_irq_smtc(mips_cpu_timer_irq, irq, 0x100 << cp0_compare_irq);
  162. #else
  163. setup_irq(mips_cpu_timer_irq, irq);
  164. #endif /* CONFIG_MIPS_MT_SMTC */
  165. #ifdef CONFIG_SMP
  166. set_irq_handler(mips_cpu_timer_irq, handle_percpu_irq);
  167. #endif
  168. plat_perf_setup();
  169. }