clk-exynos4.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896
  1. /*
  2. * Copyright (c) 2013 Samsung Electronics Co., Ltd.
  3. * Copyright (c) 2013 Linaro Ltd.
  4. * Author: Thomas Abraham <thomas.ab@samsung.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Common Clock Framework support for all Exynos4 SoCs.
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/clkdev.h>
  14. #include <linux/clk-provider.h>
  15. #include <linux/of.h>
  16. #include <linux/of_address.h>
  17. #include <plat/cpu.h>
  18. #include "clk.h"
  19. #include "clk-pll.h"
  20. /* Exynos4 clock controller register offsets */
  21. #define SRC_LEFTBUS 0x4200
  22. #define E4X12_GATE_IP_IMAGE 0x4930
  23. #define GATE_IP_RIGHTBUS 0x8800
  24. #define E4X12_GATE_IP_PERIR 0x8960
  25. #define SRC_TOP0 0xc210
  26. #define SRC_TOP1 0xc214
  27. #define SRC_CAM 0xc220
  28. #define SRC_TV 0xc224
  29. #define SRC_MFC 0xcc28
  30. #define SRC_G3D 0xc22c
  31. #define E4210_SRC_IMAGE 0xc230
  32. #define SRC_LCD0 0xc234
  33. #define SRC_LCD1 0xc238
  34. #define SRC_MAUDIO 0xc23c
  35. #define SRC_FSYS 0xc240
  36. #define SRC_PERIL0 0xc250
  37. #define SRC_PERIL1 0xc254
  38. #define E4X12_SRC_CAM1 0xc258
  39. #define SRC_MASK_CAM 0xc320
  40. #define SRC_MASK_TV 0xc324
  41. #define SRC_MASK_LCD0 0xc334
  42. #define SRC_MASK_LCD1 0xc338
  43. #define SRC_MASK_MAUDIO 0xc33c
  44. #define SRC_MASK_FSYS 0xc340
  45. #define SRC_MASK_PERIL0 0xc350
  46. #define SRC_MASK_PERIL1 0xc354
  47. #define DIV_TOP 0xc510
  48. #define DIV_CAM 0xc520
  49. #define DIV_TV 0xc524
  50. #define DIV_MFC 0xc528
  51. #define DIV_G3D 0xc52c
  52. #define DIV_IMAGE 0xc530
  53. #define DIV_LCD0 0xc534
  54. #define E4210_DIV_LCD1 0xc538
  55. #define E4X12_DIV_ISP 0xc538
  56. #define DIV_MAUDIO 0xc53c
  57. #define DIV_FSYS0 0xc540
  58. #define DIV_FSYS1 0xc544
  59. #define DIV_FSYS2 0xc548
  60. #define DIV_FSYS3 0xc54c
  61. #define DIV_PERIL0 0xc550
  62. #define DIV_PERIL1 0xc554
  63. #define DIV_PERIL2 0xc558
  64. #define DIV_PERIL3 0xc55c
  65. #define DIV_PERIL4 0xc560
  66. #define DIV_PERIL5 0xc564
  67. #define E4X12_DIV_CAM1 0xc568
  68. #define GATE_SCLK_CAM 0xc820
  69. #define GATE_IP_CAM 0xc920
  70. #define GATE_IP_TV 0xc924
  71. #define GATE_IP_MFC 0xc928
  72. #define GATE_IP_G3D 0xc92c
  73. #define E4210_GATE_IP_IMAGE 0xc930
  74. #define GATE_IP_LCD0 0xc934
  75. #define GATE_IP_LCD1 0xc938
  76. #define E4X12_GATE_IP_MAUDIO 0xc93c
  77. #define GATE_IP_FSYS 0xc940
  78. #define GATE_IP_GPS 0xc94c
  79. #define GATE_IP_PERIL 0xc950
  80. #define GATE_IP_PERIR 0xc960
  81. #define E4X12_MPLL_CON0 0x10108
  82. #define E4X12_SRC_DMC 0x10200
  83. #define APLL_CON0 0x14100
  84. #define E4210_MPLL_CON0 0x14108
  85. #define SRC_CPU 0x14200
  86. #define DIV_CPU0 0x14500
  87. /* the exynos4 soc type */
  88. enum exynos4_soc {
  89. EXYNOS4210,
  90. EXYNOS4X12,
  91. };
  92. /*
  93. * Let each supported clock get a unique id. This id is used to lookup the clock
  94. * for device tree based platforms. The clocks are categorized into three
  95. * sections: core, sclk gate and bus interface gate clocks.
  96. *
  97. * When adding a new clock to this list, it is advised to choose a clock
  98. * category and add it to the end of that category. That is because the the
  99. * device tree source file is referring to these ids and any change in the
  100. * sequence number of existing clocks will require corresponding change in the
  101. * device tree files. This limitation would go away when pre-processor support
  102. * for dtc would be available.
  103. */
  104. enum exynos4_clks {
  105. none,
  106. /* core clocks */
  107. xxti, xusbxti, fin_pll, fout_apll, fout_mpll, fout_epll, fout_vpll,
  108. sclk_apll, sclk_mpll, sclk_epll, sclk_vpll, arm_clk, aclk200, aclk100,
  109. aclk160, aclk133, mout_mpll_user_t, mout_mpll_user_c, /* 18 */
  110. /* gate for special clocks (sclk) */
  111. sclk_fimc0 = 128, sclk_fimc1, sclk_fimc2, sclk_fimc3, sclk_cam0,
  112. sclk_cam1, sclk_csis0, sclk_csis1, sclk_hdmi, sclk_mixer, sclk_dac,
  113. sclk_pixel, sclk_fimd0, sclk_mdnie0, sclk_mdnie_pwm0, sclk_mipi0,
  114. sclk_audio0, sclk_mmc0, sclk_mmc1, sclk_mmc2, sclk_mmc3, sclk_mmc4,
  115. sclk_sata, sclk_uart0, sclk_uart1, sclk_uart2, sclk_uart3, sclk_uart4,
  116. sclk_audio1, sclk_audio2, sclk_spdif, sclk_spi0, sclk_spi1, sclk_spi2,
  117. sclk_slimbus, sclk_fimd1, sclk_mipi1, sclk_pcm1, sclk_pcm2, sclk_i2s1,
  118. sclk_i2s2, sclk_mipihsi, sclk_mfc, sclk_pcm0,
  119. /* gate clocks */
  120. fimc0 = 256, fimc1, fimc2, fimc3, csis0, csis1, jpeg, smmu_fimc0,
  121. smmu_fimc1, smmu_fimc2, smmu_fimc3, smmu_jpeg, vp, mixer, tvenc, hdmi,
  122. smmu_tv, mfc, smmu_mfcl, smmu_mfcr, g3d, g2d, rotator, mdma, smmu_g2d,
  123. smmu_rotator, smmu_mdma, fimd0, mie0, mdnie0, dsim0, smmu_fimd0, fimd1,
  124. mie1, dsim1, smmu_fimd1, pdma0, pdma1, pcie_phy, sata_phy, tsi, sdmmc0,
  125. sdmmc1, sdmmc2, sdmmc3, sdmmc4, sata, sromc, usb_host, usb_device, pcie,
  126. onenand, nfcon, smmu_pcie, gps, smmu_gps, uart0, uart1, uart2, uart3,
  127. uart4, i2c0, i2c1, i2c2, i2c3, i2c4, i2c5, i2c6, i2c7, i2c_hdmi, tsadc,
  128. spi0, spi1, spi2, i2s1, i2s2, pcm0, i2s0, pcm1, pcm2, pwm, slimbus,
  129. spdif, ac97, modemif, chipid, sysreg, hdmi_cec, mct, wdt, rtc, keyif,
  130. audss, mipi_hsi, mdma2,
  131. nr_clks,
  132. };
  133. /*
  134. * list of controller registers to be saved and restored during a
  135. * suspend/resume cycle.
  136. */
  137. static __initdata unsigned long exynos4_clk_regs[] = {
  138. SRC_LEFTBUS,
  139. E4X12_GATE_IP_IMAGE,
  140. GATE_IP_RIGHTBUS,
  141. E4X12_GATE_IP_PERIR,
  142. SRC_TOP0,
  143. SRC_TOP1,
  144. SRC_CAM,
  145. SRC_TV,
  146. SRC_MFC,
  147. SRC_G3D,
  148. E4210_SRC_IMAGE,
  149. SRC_LCD0,
  150. SRC_LCD1,
  151. SRC_MAUDIO,
  152. SRC_FSYS,
  153. SRC_PERIL0,
  154. SRC_PERIL1,
  155. E4X12_SRC_CAM1,
  156. SRC_MASK_CAM,
  157. SRC_MASK_TV,
  158. SRC_MASK_LCD0,
  159. SRC_MASK_LCD1,
  160. SRC_MASK_MAUDIO,
  161. SRC_MASK_FSYS,
  162. SRC_MASK_PERIL0,
  163. SRC_MASK_PERIL1,
  164. DIV_TOP,
  165. DIV_CAM,
  166. DIV_TV,
  167. DIV_MFC,
  168. DIV_G3D,
  169. DIV_IMAGE,
  170. DIV_LCD0,
  171. E4210_DIV_LCD1,
  172. E4X12_DIV_ISP,
  173. DIV_MAUDIO,
  174. DIV_FSYS0,
  175. DIV_FSYS1,
  176. DIV_FSYS2,
  177. DIV_FSYS3,
  178. DIV_PERIL0,
  179. DIV_PERIL1,
  180. DIV_PERIL2,
  181. DIV_PERIL3,
  182. DIV_PERIL4,
  183. DIV_PERIL5,
  184. E4X12_DIV_CAM1,
  185. GATE_SCLK_CAM,
  186. GATE_IP_CAM,
  187. GATE_IP_TV,
  188. GATE_IP_MFC,
  189. GATE_IP_G3D,
  190. E4210_GATE_IP_IMAGE,
  191. GATE_IP_LCD0,
  192. GATE_IP_LCD1,
  193. E4X12_GATE_IP_MAUDIO,
  194. GATE_IP_FSYS,
  195. GATE_IP_GPS,
  196. GATE_IP_PERIL,
  197. GATE_IP_PERIR,
  198. E4X12_MPLL_CON0,
  199. E4X12_SRC_DMC,
  200. APLL_CON0,
  201. E4210_MPLL_CON0,
  202. SRC_CPU,
  203. DIV_CPU0,
  204. };
  205. /* list of all parent clock list */
  206. PNAME(mout_apll_p) = { "fin_pll", "fout_apll", };
  207. PNAME(mout_mpll_p) = { "fin_pll", "fout_mpll", };
  208. PNAME(mout_epll_p) = { "fin_pll", "fout_epll", };
  209. PNAME(mout_vpllsrc_p) = { "fin_pll", "sclk_hdmi24m", };
  210. PNAME(mout_vpll_p) = { "fin_pll", "fout_vpll", };
  211. PNAME(sclk_evpll_p) = { "sclk_epll", "sclk_vpll", };
  212. PNAME(mout_mfc_p) = { "mout_mfc0", "mout_mfc1", };
  213. PNAME(mout_g3d_p) = { "mout_g3d0", "mout_g3d1", };
  214. PNAME(mout_g2d_p) = { "mout_g2d0", "mout_g2d1", };
  215. PNAME(mout_hdmi_p) = { "sclk_pixel", "sclk_hdmiphy", };
  216. PNAME(mout_jpeg_p) = { "mout_jpeg0", "mout_jpeg1", };
  217. PNAME(mout_spdif_p) = { "sclk_audio0", "sclk_audio1", "sclk_audio2",
  218. "spdif_extclk", };
  219. /* Exynos 4210-specific parent groups */
  220. PNAME(sclk_vpll_p4210) = { "mout_vpllsrc", "fout_vpll", };
  221. PNAME(mout_core_p4210) = { "mout_apll", "sclk_mpll", };
  222. PNAME(sclk_ampll_p4210) = { "sclk_mpll", "sclk_apll", };
  223. PNAME(group1_p4210) = { "xxti", "xusbxti", "sclk_hdmi24m",
  224. "sclk_usbphy0", "none", "sclk_hdmiphy",
  225. "sclk_mpll", "sclk_epll", "sclk_vpll", };
  226. PNAME(mout_audio0_p4210) = { "cdclk0", "none", "sclk_hdmi24m",
  227. "sclk_usbphy0", "xxti", "xusbxti", "sclk_mpll",
  228. "sclk_epll", "sclk_vpll" };
  229. PNAME(mout_audio1_p4210) = { "cdclk1", "none", "sclk_hdmi24m",
  230. "sclk_usbphy0", "xxti", "xusbxti", "sclk_mpll",
  231. "sclk_epll", "sclk_vpll", };
  232. PNAME(mout_audio2_p4210) = { "cdclk2", "none", "sclk_hdmi24m",
  233. "sclk_usbphy0", "xxti", "xusbxti", "sclk_mpll",
  234. "sclk_epll", "sclk_vpll", };
  235. PNAME(mout_mixer_p4210) = { "sclk_dac", "sclk_hdmi", };
  236. PNAME(mout_dac_p4210) = { "sclk_vpll", "sclk_hdmiphy", };
  237. /* Exynos 4x12-specific parent groups */
  238. PNAME(mout_mpll_user_p4x12) = { "fin_pll", "sclk_mpll", };
  239. PNAME(mout_core_p4x12) = { "mout_apll", "mout_mpll_user_c", };
  240. PNAME(sclk_ampll_p4x12) = { "mout_mpll_user_t", "sclk_apll", };
  241. PNAME(group1_p4x12) = { "xxti", "xusbxti", "sclk_hdmi24m", "sclk_usbphy0",
  242. "none", "sclk_hdmiphy", "mout_mpll_user_t",
  243. "sclk_epll", "sclk_vpll", };
  244. PNAME(mout_audio0_p4x12) = { "cdclk0", "none", "sclk_hdmi24m",
  245. "sclk_usbphy0", "xxti", "xusbxti",
  246. "mout_mpll_user_t", "sclk_epll", "sclk_vpll" };
  247. PNAME(mout_audio1_p4x12) = { "cdclk1", "none", "sclk_hdmi24m",
  248. "sclk_usbphy0", "xxti", "xusbxti",
  249. "mout_mpll_user_t", "sclk_epll", "sclk_vpll", };
  250. PNAME(mout_audio2_p4x12) = { "cdclk2", "none", "sclk_hdmi24m",
  251. "sclk_usbphy0", "xxti", "xusbxti",
  252. "mout_mpll_user_t", "sclk_epll", "sclk_vpll", };
  253. PNAME(aclk_p4412) = { "mout_mpll_user_t", "sclk_apll", };
  254. /* fixed rate clocks generated outside the soc */
  255. struct samsung_fixed_rate_clock exynos4_fixed_rate_ext_clks[] __initdata = {
  256. FRATE(xxti, "xxti", NULL, CLK_IS_ROOT, 0),
  257. FRATE(xusbxti, "xusbxti", NULL, CLK_IS_ROOT, 0),
  258. };
  259. /* fixed rate clocks generated inside the soc */
  260. struct samsung_fixed_rate_clock exynos4_fixed_rate_clks[] __initdata = {
  261. FRATE(none, "sclk_hdmi24m", NULL, CLK_IS_ROOT, 24000000),
  262. FRATE(none, "sclk_hdmiphy", NULL, CLK_IS_ROOT, 27000000),
  263. FRATE(none, "sclk_usbphy0", NULL, CLK_IS_ROOT, 48000000),
  264. };
  265. struct samsung_fixed_rate_clock exynos4210_fixed_rate_clks[] __initdata = {
  266. FRATE(none, "sclk_usbphy1", NULL, CLK_IS_ROOT, 48000000),
  267. };
  268. /* list of mux clocks supported in all exynos4 soc's */
  269. struct samsung_mux_clock exynos4_mux_clks[] __initdata = {
  270. MUX(none, "mout_apll", mout_apll_p, SRC_CPU, 0, 1),
  271. MUX(none, "mout_hdmi", mout_hdmi_p, SRC_TV, 0, 1),
  272. MUX(none, "mout_mfc1", sclk_evpll_p, SRC_MFC, 4, 1),
  273. MUX(none, "mout_mfc", mout_mfc_p, SRC_MFC, 8, 1),
  274. MUX(none, "mout_g3d1", sclk_evpll_p, SRC_G3D, 4, 1),
  275. MUX(none, "mout_g3d", mout_g3d_p, SRC_G3D, 8, 1),
  276. MUX(none, "mout_spdif", mout_spdif_p, SRC_PERIL1, 8, 2),
  277. MUX_A(sclk_epll, "sclk_epll", mout_epll_p, SRC_TOP0, 4, 1, "sclk_epll"),
  278. };
  279. /* list of mux clocks supported in exynos4210 soc */
  280. struct samsung_mux_clock exynos4210_mux_clks[] __initdata = {
  281. MUX(none, "mout_aclk200", sclk_ampll_p4210, SRC_TOP0, 12, 1),
  282. MUX(none, "mout_aclk100", sclk_ampll_p4210, SRC_TOP0, 16, 1),
  283. MUX(none, "mout_aclk160", sclk_ampll_p4210, SRC_TOP0, 20, 1),
  284. MUX(none, "mout_aclk133", sclk_ampll_p4210, SRC_TOP0, 24, 1),
  285. MUX(none, "mout_vpllsrc", mout_vpllsrc_p, SRC_TOP1, 0, 1),
  286. MUX(none, "mout_mixer", mout_mixer_p4210, SRC_TV, 4, 1),
  287. MUX(none, "mout_dac", mout_dac_p4210, SRC_TV, 8, 1),
  288. MUX(none, "mout_g2d0", sclk_ampll_p4210, E4210_SRC_IMAGE, 0, 1),
  289. MUX(none, "mout_g2d1", sclk_evpll_p, E4210_SRC_IMAGE, 4, 1),
  290. MUX(none, "mout_g2d", mout_g2d_p, E4210_SRC_IMAGE, 8, 1),
  291. MUX(none, "mout_fimd1", group1_p4210, SRC_LCD1, 0, 4),
  292. MUX(none, "mout_mipi1", group1_p4210, SRC_LCD1, 12, 4),
  293. MUX_A(sclk_mpll, "sclk_mpll", mout_mpll_p, SRC_CPU, 8, 1, "sclk_mpll"),
  294. MUX(none, "mout_core", mout_core_p4210, SRC_CPU, 16, 1),
  295. MUX_A(sclk_vpll, "sclk_vpll", sclk_vpll_p4210,
  296. SRC_TOP0, 8, 1, "sclk_vpll"),
  297. MUX(none, "mout_fimc0", group1_p4210, SRC_CAM, 0, 4),
  298. MUX(none, "mout_fimc1", group1_p4210, SRC_CAM, 4, 4),
  299. MUX(none, "mout_fimc2", group1_p4210, SRC_CAM, 8, 4),
  300. MUX(none, "mout_fimc3", group1_p4210, SRC_CAM, 12, 4),
  301. MUX(none, "mout_cam0", group1_p4210, SRC_CAM, 16, 4),
  302. MUX(none, "mout_cam1", group1_p4210, SRC_CAM, 20, 4),
  303. MUX(none, "mout_csis0", group1_p4210, SRC_CAM, 24, 4),
  304. MUX(none, "mout_csis1", group1_p4210, SRC_CAM, 28, 4),
  305. MUX(none, "mout_mfc0", sclk_ampll_p4210, SRC_MFC, 0, 1),
  306. MUX(none, "mout_g3d0", sclk_ampll_p4210, SRC_G3D, 0, 1),
  307. MUX(none, "mout_fimd0", group1_p4210, SRC_LCD0, 0, 4),
  308. MUX(none, "mout_mipi0", group1_p4210, SRC_LCD0, 12, 4),
  309. MUX(none, "mout_audio0", mout_audio0_p4210, SRC_MAUDIO, 0, 4),
  310. MUX(none, "mout_mmc0", group1_p4210, SRC_FSYS, 0, 4),
  311. MUX(none, "mout_mmc1", group1_p4210, SRC_FSYS, 4, 4),
  312. MUX(none, "mout_mmc2", group1_p4210, SRC_FSYS, 8, 4),
  313. MUX(none, "mout_mmc3", group1_p4210, SRC_FSYS, 12, 4),
  314. MUX(none, "mout_mmc4", group1_p4210, SRC_FSYS, 16, 4),
  315. MUX(none, "mout_uart0", group1_p4210, SRC_PERIL0, 0, 4),
  316. MUX(none, "mout_uart1", group1_p4210, SRC_PERIL0, 4, 4),
  317. MUX(none, "mout_uart2", group1_p4210, SRC_PERIL0, 8, 4),
  318. MUX(none, "mout_uart3", group1_p4210, SRC_PERIL0, 12, 4),
  319. MUX(none, "mout_uart4", group1_p4210, SRC_PERIL0, 16, 4),
  320. MUX(none, "mout_audio1", mout_audio1_p4210, SRC_PERIL1, 0, 4),
  321. MUX(none, "mout_audio2", mout_audio2_p4210, SRC_PERIL1, 4, 4),
  322. MUX(none, "mout_spi0", group1_p4210, SRC_PERIL1, 16, 4),
  323. MUX(none, "mout_spi1", group1_p4210, SRC_PERIL1, 20, 4),
  324. MUX(none, "mout_spi2", group1_p4210, SRC_PERIL1, 24, 4),
  325. };
  326. /* list of mux clocks supported in exynos4x12 soc */
  327. struct samsung_mux_clock exynos4x12_mux_clks[] __initdata = {
  328. MUX(mout_mpll_user_c, "mout_mpll_user_c", mout_mpll_user_p4x12,
  329. SRC_CPU, 24, 1),
  330. MUX(mout_mpll_user_t, "mout_mpll_user_t", mout_mpll_user_p4x12,
  331. SRC_TOP1, 12, 1),
  332. MUX(none, "mout_aclk200", aclk_p4412, SRC_TOP0, 12, 1),
  333. MUX(none, "mout_aclk100", aclk_p4412, SRC_TOP0, 16, 1),
  334. MUX(none, "mout_aclk160", aclk_p4412, SRC_TOP0, 20, 1),
  335. MUX(none, "mout_aclk133", aclk_p4412, SRC_TOP0, 24, 1),
  336. MUX(none, "mout_mdnie0", group1_p4x12, SRC_LCD0, 4, 4),
  337. MUX(none, "mout_mdnie_pwm0", group1_p4x12, SRC_LCD0, 8, 4),
  338. MUX(none, "mout_sata", sclk_ampll_p4x12, SRC_FSYS, 24, 1),
  339. MUX(none, "mout_jpeg0", sclk_ampll_p4x12, E4X12_SRC_CAM1, 0, 1),
  340. MUX(none, "mout_jpeg1", sclk_evpll_p, E4X12_SRC_CAM1, 4, 1),
  341. MUX(none, "mout_jpeg", mout_jpeg_p, E4X12_SRC_CAM1, 8, 1),
  342. MUX_A(sclk_mpll, "sclk_mpll", mout_mpll_p,
  343. E4X12_SRC_DMC, 12, 1, "sclk_mpll"),
  344. MUX_A(sclk_vpll, "sclk_vpll", mout_vpll_p,
  345. SRC_TOP0, 8, 1, "sclk_vpll"),
  346. MUX(none, "mout_core", mout_core_p4x12, SRC_CPU, 16, 1),
  347. MUX(none, "mout_fimc0", group1_p4x12, SRC_CAM, 0, 4),
  348. MUX(none, "mout_fimc1", group1_p4x12, SRC_CAM, 4, 4),
  349. MUX(none, "mout_fimc2", group1_p4x12, SRC_CAM, 8, 4),
  350. MUX(none, "mout_fimc3", group1_p4x12, SRC_CAM, 12, 4),
  351. MUX(none, "mout_cam0", group1_p4x12, SRC_CAM, 16, 4),
  352. MUX(none, "mout_cam1", group1_p4x12, SRC_CAM, 20, 4),
  353. MUX(none, "mout_csis0", group1_p4x12, SRC_CAM, 24, 4),
  354. MUX(none, "mout_csis1", group1_p4x12, SRC_CAM, 28, 4),
  355. MUX(none, "mout_mfc0", sclk_ampll_p4x12, SRC_MFC, 0, 1),
  356. MUX(none, "mout_g3d0", sclk_ampll_p4x12, SRC_G3D, 0, 1),
  357. MUX(none, "mout_fimd0", group1_p4x12, SRC_LCD0, 0, 4),
  358. MUX(none, "mout_mipi0", group1_p4x12, SRC_LCD0, 12, 4),
  359. MUX(none, "mout_audio0", mout_audio0_p4x12, SRC_MAUDIO, 0, 4),
  360. MUX(none, "mout_mmc0", group1_p4x12, SRC_FSYS, 0, 4),
  361. MUX(none, "mout_mmc1", group1_p4x12, SRC_FSYS, 4, 4),
  362. MUX(none, "mout_mmc2", group1_p4x12, SRC_FSYS, 8, 4),
  363. MUX(none, "mout_mmc3", group1_p4x12, SRC_FSYS, 12, 4),
  364. MUX(none, "mout_mmc4", group1_p4x12, SRC_FSYS, 16, 4),
  365. MUX(none, "mout_mipihsi", aclk_p4412, SRC_FSYS, 24, 1),
  366. MUX(none, "mout_uart0", group1_p4x12, SRC_PERIL0, 0, 4),
  367. MUX(none, "mout_uart1", group1_p4x12, SRC_PERIL0, 4, 4),
  368. MUX(none, "mout_uart2", group1_p4x12, SRC_PERIL0, 8, 4),
  369. MUX(none, "mout_uart3", group1_p4x12, SRC_PERIL0, 12, 4),
  370. MUX(none, "mout_uart4", group1_p4x12, SRC_PERIL0, 16, 4),
  371. MUX(none, "mout_audio1", mout_audio1_p4x12, SRC_PERIL1, 0, 4),
  372. MUX(none, "mout_audio2", mout_audio2_p4x12, SRC_PERIL1, 4, 4),
  373. MUX(none, "mout_spi0", group1_p4x12, SRC_PERIL1, 16, 4),
  374. MUX(none, "mout_spi1", group1_p4x12, SRC_PERIL1, 20, 4),
  375. MUX(none, "mout_spi2", group1_p4x12, SRC_PERIL1, 24, 4),
  376. };
  377. /* list of divider clocks supported in all exynos4 soc's */
  378. struct samsung_div_clock exynos4_div_clks[] __initdata = {
  379. DIV(none, "div_core", "mout_core", DIV_CPU0, 0, 3),
  380. DIV(none, "div_core2", "div_core", DIV_CPU0, 28, 3),
  381. DIV(none, "div_fimc0", "mout_fimc0", DIV_CAM, 0, 4),
  382. DIV(none, "div_fimc1", "mout_fimc1", DIV_CAM, 4, 4),
  383. DIV(none, "div_fimc2", "mout_fimc2", DIV_CAM, 8, 4),
  384. DIV(none, "div_fimc3", "mout_fimc3", DIV_CAM, 12, 4),
  385. DIV(none, "div_cam0", "mout_cam0", DIV_CAM, 16, 4),
  386. DIV(none, "div_cam1", "mout_cam1", DIV_CAM, 20, 4),
  387. DIV(none, "div_csis0", "mout_csis0", DIV_CAM, 24, 4),
  388. DIV(none, "div_csis1", "mout_csis1", DIV_CAM, 28, 4),
  389. DIV(sclk_mfc, "sclk_mfc", "mout_mfc", DIV_MFC, 0, 4),
  390. DIV(none, "div_g3d", "mout_g3d", DIV_G3D, 0, 4),
  391. DIV(none, "div_fimd0", "mout_fimd0", DIV_LCD0, 0, 4),
  392. DIV(none, "div_mipi0", "mout_mipi0", DIV_LCD0, 16, 4),
  393. DIV(none, "div_audio0", "mout_audio0", DIV_MAUDIO, 0, 4),
  394. DIV(sclk_pcm0, "sclk_pcm0", "sclk_audio0", DIV_MAUDIO, 4, 8),
  395. DIV(none, "div_mmc0", "mout_mmc0", DIV_FSYS1, 0, 4),
  396. DIV(none, "div_mmc1", "mout_mmc1", DIV_FSYS1, 16, 4),
  397. DIV(none, "div_mmc2", "mout_mmc2", DIV_FSYS2, 0, 4),
  398. DIV(none, "div_mmc3", "mout_mmc3", DIV_FSYS2, 16, 4),
  399. DIV(sclk_pixel, "sclk_pixel", "sclk_vpll", DIV_TV, 0, 4),
  400. DIV(aclk200, "aclk200", "mout_aclk200", DIV_TOP, 0, 3),
  401. DIV(aclk100, "aclk100", "mout_aclk100", DIV_TOP, 4, 4),
  402. DIV(aclk160, "aclk160", "mout_aclk160", DIV_TOP, 8, 3),
  403. DIV(aclk133, "aclk133", "mout_aclk133", DIV_TOP, 12, 3),
  404. DIV(sclk_slimbus, "sclk_slimbus", "sclk_epll", DIV_PERIL3, 4, 4),
  405. DIV(sclk_pcm1, "sclk_pcm1", "sclk_audio1", DIV_PERIL4, 4, 8),
  406. DIV(sclk_pcm2, "sclk_pcm2", "sclk_audio2", DIV_PERIL4, 20, 8),
  407. DIV(sclk_i2s1, "sclk_i2s1", "sclk_audio1", DIV_PERIL5, 0, 6),
  408. DIV(sclk_i2s2, "sclk_i2s2", "sclk_audio2", DIV_PERIL5, 8, 6),
  409. DIV(none, "div_mmc4", "mout_mmc4", DIV_FSYS3, 0, 4),
  410. DIV(none, "div_mmc_pre4", "div_mmc4", DIV_FSYS3, 8, 8),
  411. DIV(none, "div_uart0", "mout_uart0", DIV_PERIL0, 0, 4),
  412. DIV(none, "div_uart1", "mout_uart1", DIV_PERIL0, 4, 4),
  413. DIV(none, "div_uart2", "mout_uart2", DIV_PERIL0, 8, 4),
  414. DIV(none, "div_uart3", "mout_uart3", DIV_PERIL0, 12, 4),
  415. DIV(none, "div_uart4", "mout_uart4", DIV_PERIL0, 16, 4),
  416. DIV(none, "div_spi0", "mout_spi0", DIV_PERIL1, 0, 4),
  417. DIV(none, "div_spi_pre0", "div_spi0", DIV_PERIL1, 8, 8),
  418. DIV(none, "div_spi1", "mout_spi1", DIV_PERIL1, 16, 4),
  419. DIV(none, "div_spi_pre1", "div_spi1", DIV_PERIL1, 24, 8),
  420. DIV(none, "div_spi2", "mout_spi2", DIV_PERIL2, 0, 4),
  421. DIV(none, "div_spi_pre2", "div_spi2", DIV_PERIL2, 8, 8),
  422. DIV(none, "div_audio1", "mout_audio1", DIV_PERIL4, 0, 4),
  423. DIV(none, "div_audio2", "mout_audio2", DIV_PERIL4, 16, 4),
  424. DIV_A(arm_clk, "arm_clk", "div_core2", DIV_CPU0, 28, 3, "arm_clk"),
  425. DIV_A(sclk_apll, "sclk_apll", "mout_apll",
  426. DIV_CPU0, 24, 3, "sclk_apll"),
  427. DIV_F(none, "div_mipi_pre0", "div_mipi0", DIV_LCD0, 20, 4,
  428. CLK_SET_RATE_PARENT, 0),
  429. DIV_F(none, "div_mmc_pre0", "div_mmc0", DIV_FSYS1, 8, 8,
  430. CLK_SET_RATE_PARENT, 0),
  431. DIV_F(none, "div_mmc_pre1", "div_mmc1", DIV_FSYS1, 24, 8,
  432. CLK_SET_RATE_PARENT, 0),
  433. DIV_F(none, "div_mmc_pre2", "div_mmc2", DIV_FSYS2, 8, 8,
  434. CLK_SET_RATE_PARENT, 0),
  435. DIV_F(none, "div_mmc_pre3", "div_mmc3", DIV_FSYS2, 24, 8,
  436. CLK_SET_RATE_PARENT, 0),
  437. };
  438. /* list of divider clocks supported in exynos4210 soc */
  439. struct samsung_div_clock exynos4210_div_clks[] __initdata = {
  440. DIV(none, "div_g2d", "mout_g2d", DIV_IMAGE, 0, 4),
  441. DIV(none, "div_fimd1", "mout_fimd1", E4210_DIV_LCD1, 0, 4),
  442. DIV(none, "div_mipi1", "mout_mipi1", E4210_DIV_LCD1, 16, 4),
  443. DIV(none, "div_sata", "mout_sata", DIV_FSYS0, 20, 4),
  444. DIV_F(none, "div_mipi_pre1", "div_mipi1", E4210_DIV_LCD1, 20, 4,
  445. CLK_SET_RATE_PARENT, 0),
  446. };
  447. /* list of divider clocks supported in exynos4x12 soc */
  448. struct samsung_div_clock exynos4x12_div_clks[] __initdata = {
  449. DIV(none, "div_mdnie0", "mout_mdnie0", DIV_LCD0, 4, 4),
  450. DIV(none, "div_mdnie_pwm0", "mout_mdnie_pwm0", DIV_LCD0, 8, 4),
  451. DIV(none, "div_mdnie_pwm_pre0", "div_mdnie_pwm0", DIV_LCD0, 12, 4),
  452. DIV(none, "div_mipihsi", "mout_mipihsi", DIV_FSYS0, 20, 4),
  453. DIV(none, "div_jpeg", "mout_jpeg", E4X12_DIV_CAM1, 0, 4),
  454. };
  455. /* list of gate clocks supported in all exynos4 soc's */
  456. struct samsung_gate_clock exynos4_gate_clks[] __initdata = {
  457. /*
  458. * After all Exynos4 based platforms are migrated to use device tree,
  459. * the device name and clock alias names specified below for some
  460. * of the clocks can be removed.
  461. */
  462. GATE(sclk_hdmi, "sclk_hdmi", "mout_hdmi", SRC_MASK_TV, 0, 0, 0),
  463. GATE(sclk_spdif, "sclk_spdif", "mout_spdif", 0xc354, 8, 0, 0),
  464. GATE(jpeg, "jpeg", "aclk160", GATE_IP_CAM, 6, 0, 0),
  465. GATE(mie0, "mie0", "aclk160", GATE_IP_LCD0, 1, 0, 0),
  466. GATE(dsim0, "dsim0", "aclk160", GATE_IP_LCD0, 3, 0, 0),
  467. GATE(fimd1, "fimd1", "aclk160", GATE_IP_LCD1, 0, 0, 0),
  468. GATE(mie1, "mie1", "aclk160", GATE_IP_LCD1, 1, 0, 0),
  469. GATE(dsim1, "dsim1", "aclk160", GATE_IP_LCD1, 3, 0, 0),
  470. GATE(smmu_fimd1, "smmu_fimd1", "aclk160", GATE_IP_LCD1, 4, 0, 0),
  471. GATE(tsi, "tsi", "aclk133", GATE_IP_FSYS, 4, 0, 0),
  472. GATE(sromc, "sromc", "aclk133", GATE_IP_FSYS, 11, 0, 0),
  473. GATE(g3d, "g3d", "aclk200", GATE_IP_G3D, 0, 0, 0),
  474. GATE(usb_device, "usb_device", "aclk133", GATE_IP_FSYS, 13, 0, 0),
  475. GATE(onenand, "onenand", "aclk133", GATE_IP_FSYS, 15, 0, 0),
  476. GATE(nfcon, "nfcon", "aclk133", GATE_IP_FSYS, 16, 0, 0),
  477. GATE(gps, "gps", "aclk133", GATE_IP_GPS, 0, 0, 0),
  478. GATE(smmu_gps, "smmu_gps", "aclk133", GATE_IP_GPS, 1, 0, 0),
  479. GATE(slimbus, "slimbus", "aclk100", GATE_IP_PERIL, 25, 0, 0),
  480. GATE(sclk_cam0, "sclk_cam0", "div_cam0", GATE_SCLK_CAM, 4,
  481. CLK_SET_RATE_PARENT, 0),
  482. GATE(sclk_cam1, "sclk_cam1", "div_cam1", GATE_SCLK_CAM, 5,
  483. CLK_SET_RATE_PARENT, 0),
  484. GATE(sclk_mipi0, "sclk_mipi0", "div_mipi_pre0",
  485. SRC_MASK_LCD0, 12, CLK_SET_RATE_PARENT, 0),
  486. GATE(sclk_audio0, "sclk_audio0", "div_audio0", SRC_MASK_MAUDIO, 0,
  487. CLK_SET_RATE_PARENT, 0),
  488. GATE(sclk_audio1, "sclk_audio1", "div_audio1", 0xc354, 0,
  489. CLK_SET_RATE_PARENT, 0),
  490. GATE_D(vp, "s5p-mixer", "vp", "aclk160", GATE_IP_TV, 0, 0, 0),
  491. GATE_D(mixer, "s5p-mixer", "mixer", "aclk160", GATE_IP_TV, 1, 0, 0),
  492. GATE_D(hdmi, "exynos4-hdmi", "hdmi", "aclk160", GATE_IP_TV, 3, 0, 0),
  493. GATE_A(pwm, "pwm", "aclk100", GATE_IP_PERIL, 24, 0, 0, "timers"),
  494. GATE_A(sdmmc4, "sdmmc4", "aclk133", GATE_IP_FSYS, 9, 0, 0, "biu"),
  495. GATE_A(usb_host, "usb_host", "aclk133",
  496. GATE_IP_FSYS, 12, 0, 0, "usbhost"),
  497. GATE_DA(sclk_fimc0, "exynos4-fimc.0", "sclk_fimc0", "div_fimc0",
  498. SRC_MASK_CAM, 0, CLK_SET_RATE_PARENT, 0, "sclk_fimc"),
  499. GATE_DA(sclk_fimc1, "exynos4-fimc.1", "sclk_fimc1", "div_fimc1",
  500. SRC_MASK_CAM, 4, CLK_SET_RATE_PARENT, 0, "sclk_fimc"),
  501. GATE_DA(sclk_fimc2, "exynos4-fimc.2", "sclk_fimc2", "div_fimc2",
  502. SRC_MASK_CAM, 8, CLK_SET_RATE_PARENT, 0, "sclk_fimc"),
  503. GATE_DA(sclk_fimc3, "exynos4-fimc.3", "sclk_fimc3", "div_fimc3",
  504. SRC_MASK_CAM, 12, CLK_SET_RATE_PARENT, 0, "sclk_fimc"),
  505. GATE_DA(sclk_csis0, "s5p-mipi-csis.0", "sclk_csis0", "div_csis0",
  506. SRC_MASK_CAM, 24, CLK_SET_RATE_PARENT, 0, "sclk_csis"),
  507. GATE_DA(sclk_csis1, "s5p-mipi-csis.1", "sclk_csis1", "div_csis1",
  508. SRC_MASK_CAM, 28, CLK_SET_RATE_PARENT, 0, "sclk_csis"),
  509. GATE_DA(sclk_fimd0, "exynos4-fb.0", "sclk_fimd0", "div_fimd0",
  510. SRC_MASK_LCD0, 0, CLK_SET_RATE_PARENT, 0, "sclk_fimd"),
  511. GATE_DA(sclk_mmc0, "exynos4-sdhci.0", "sclk_mmc0", "div_mmc_pre0",
  512. SRC_MASK_FSYS, 0, CLK_SET_RATE_PARENT, 0,
  513. "mmc_busclk.2"),
  514. GATE_DA(sclk_mmc1, "exynos4-sdhci.1", "sclk_mmc1", "div_mmc_pre1",
  515. SRC_MASK_FSYS, 4, CLK_SET_RATE_PARENT, 0,
  516. "mmc_busclk.2"),
  517. GATE_DA(sclk_mmc2, "exynos4-sdhci.2", "sclk_mmc2", "div_mmc_pre2",
  518. SRC_MASK_FSYS, 8, CLK_SET_RATE_PARENT, 0,
  519. "mmc_busclk.2"),
  520. GATE_DA(sclk_mmc3, "exynos4-sdhci.3", "sclk_mmc3", "div_mmc_pre3",
  521. SRC_MASK_FSYS, 12, CLK_SET_RATE_PARENT, 0,
  522. "mmc_busclk.2"),
  523. GATE_DA(sclk_mmc4, NULL, "sclk_mmc4", "div_mmc_pre4",
  524. SRC_MASK_FSYS, 16, CLK_SET_RATE_PARENT, 0, "ciu"),
  525. GATE_DA(sclk_uart0, "exynos4210-uart.0", "uclk0", "div_uart0",
  526. 0xc350, 0, CLK_SET_RATE_PARENT, 0, "clk_uart_baud0"),
  527. GATE_DA(sclk_uart1, "exynos4210-uart.1", "uclk1", "div_uart1",
  528. 0xc350, 4, CLK_SET_RATE_PARENT, 0, "clk_uart_baud0"),
  529. GATE_DA(sclk_uart2, "exynos4210-uart.2", "uclk2", "div_uart2",
  530. 0xc350, 8, CLK_SET_RATE_PARENT, 0, "clk_uart_baud0"),
  531. GATE_DA(sclk_uart3, "exynos4210-uart.3", "uclk3", "div_uart3",
  532. 0xc350, 12, CLK_SET_RATE_PARENT, 0, "clk_uart_baud0"),
  533. GATE_DA(sclk_uart4, "exynos4210-uart.4", "uclk4", "div_uart4",
  534. 0xc350, 16, CLK_SET_RATE_PARENT, 0, "clk_uart_baud0"),
  535. GATE(sclk_audio2, "sclk_audio2", "div_audio2", 0xc354, 4,
  536. CLK_SET_RATE_PARENT, 0),
  537. GATE_DA(sclk_spi0, "exynos4210-spi.0", "sclk_spi0", "div_spi_pre0",
  538. 0xc354, 16, CLK_SET_RATE_PARENT, 0, "spi_busclk0"),
  539. GATE_DA(sclk_spi1, "exynos4210-spi.1", "sclk_spi1", "div_spi_pre1",
  540. 0xc354, 20, CLK_SET_RATE_PARENT, 0, "spi_busclk0"),
  541. GATE_DA(sclk_spi2, "exynos4210-spi.2", "sclk_spi2", "div_spi_pre2",
  542. 0xc354, 24, CLK_SET_RATE_PARENT, 0, "spi_busclk0"),
  543. GATE_DA(fimc0, "exynos4-fimc.0", "fimc0", "aclk160",
  544. GATE_IP_CAM, 0, 0, 0, "fimc"),
  545. GATE_DA(fimc1, "exynos4-fimc.1", "fimc1", "aclk160",
  546. GATE_IP_CAM, 1, 0, 0, "fimc"),
  547. GATE_DA(fimc2, "exynos4-fimc.2", "fimc2", "aclk160",
  548. GATE_IP_CAM, 2, 0, 0, "fimc"),
  549. GATE_DA(fimc3, "exynos4-fimc.3", "fimc3", "aclk160",
  550. GATE_IP_CAM, 3, 0, 0, "fimc"),
  551. GATE_DA(csis0, "s5p-mipi-csis.0", "csis0", "aclk160",
  552. GATE_IP_CAM, 4, 0, 0, "fimc"),
  553. GATE_DA(csis1, "s5p-mipi-csis.1", "csis1", "aclk160",
  554. GATE_IP_CAM, 5, 0, 0, "fimc"),
  555. GATE_DA(smmu_fimc0, "exynos-sysmmu.5", "smmu_fimc0", "aclk160",
  556. GATE_IP_CAM, 7, 0, 0, "sysmmu"),
  557. GATE_DA(smmu_fimc1, "exynos-sysmmu.6", "smmu_fimc1", "aclk160",
  558. GATE_IP_CAM, 8, 0, 0, "sysmmu"),
  559. GATE_DA(smmu_fimc2, "exynos-sysmmu.7", "smmu_fimc2", "aclk160",
  560. GATE_IP_CAM, 9, 0, 0, "sysmmu"),
  561. GATE_DA(smmu_fimc3, "exynos-sysmmu.8", "smmu_fimc3", "aclk160",
  562. GATE_IP_CAM, 10, 0, 0, "sysmmu"),
  563. GATE_DA(smmu_jpeg, "exynos-sysmmu.3", "smmu_jpeg", "aclk160",
  564. GATE_IP_CAM, 11, 0, 0, "sysmmu"),
  565. GATE_DA(smmu_tv, "exynos-sysmmu.2", "smmu_tv", "aclk160",
  566. GATE_IP_TV, 4, 0, 0, "sysmmu"),
  567. GATE_DA(mfc, "s5p-mfc", "mfc", "aclk100", GATE_IP_MFC, 0, 0, 0, "mfc"),
  568. GATE_DA(smmu_mfcl, "exynos-sysmmu.0", "smmu_mfcl", "aclk100",
  569. GATE_IP_MFC, 1, 0, 0, "sysmmu"),
  570. GATE_DA(smmu_mfcr, "exynos-sysmmu.1", "smmu_mfcr", "aclk100",
  571. GATE_IP_MFC, 2, 0, 0, "sysmmu"),
  572. GATE_DA(fimd0, "exynos4-fb.0", "fimd0", "aclk160",
  573. GATE_IP_LCD0, 0, 0, 0, "fimd"),
  574. GATE_DA(smmu_fimd0, "exynos-sysmmu.10", "smmu_fimd0", "aclk160",
  575. GATE_IP_LCD0, 4, 0, 0, "sysmmu"),
  576. GATE_DA(pdma0, "dma-pl330.0", "pdma0", "aclk133",
  577. GATE_IP_FSYS, 0, 0, 0, "dma"),
  578. GATE_DA(pdma1, "dma-pl330.1", "pdma1", "aclk133",
  579. GATE_IP_FSYS, 1, 0, 0, "dma"),
  580. GATE_DA(sdmmc0, "exynos4-sdhci.0", "sdmmc0", "aclk133",
  581. GATE_IP_FSYS, 5, 0, 0, "hsmmc"),
  582. GATE_DA(sdmmc1, "exynos4-sdhci.1", "sdmmc1", "aclk133",
  583. GATE_IP_FSYS, 6, 0, 0, "hsmmc"),
  584. GATE_DA(sdmmc2, "exynos4-sdhci.2", "sdmmc2", "aclk133",
  585. GATE_IP_FSYS, 7, 0, 0, "hsmmc"),
  586. GATE_DA(sdmmc3, "exynos4-sdhci.3", "sdmmc3", "aclk133",
  587. GATE_IP_FSYS, 8, 0, 0, "hsmmc"),
  588. GATE_DA(uart0, "exynos4210-uart.0", "uart0", "aclk100",
  589. GATE_IP_PERIL, 0, 0, 0, "uart"),
  590. GATE_DA(uart1, "exynos4210-uart.1", "uart1", "aclk100",
  591. GATE_IP_PERIL, 1, 0, 0, "uart"),
  592. GATE_DA(uart2, "exynos4210-uart.2", "uart2", "aclk100",
  593. GATE_IP_PERIL, 2, 0, 0, "uart"),
  594. GATE_DA(uart3, "exynos4210-uart.3", "uart3", "aclk100",
  595. GATE_IP_PERIL, 3, 0, 0, "uart"),
  596. GATE_DA(uart4, "exynos4210-uart.4", "uart4", "aclk100",
  597. GATE_IP_PERIL, 4, 0, 0, "uart"),
  598. GATE_DA(i2c0, "s3c2440-i2c.0", "i2c0", "aclk100",
  599. GATE_IP_PERIL, 6, 0, 0, "i2c"),
  600. GATE_DA(i2c1, "s3c2440-i2c.1", "i2c1", "aclk100",
  601. GATE_IP_PERIL, 7, 0, 0, "i2c"),
  602. GATE_DA(i2c2, "s3c2440-i2c.2", "i2c2", "aclk100",
  603. GATE_IP_PERIL, 8, 0, 0, "i2c"),
  604. GATE_DA(i2c3, "s3c2440-i2c.3", "i2c3", "aclk100",
  605. GATE_IP_PERIL, 9, 0, 0, "i2c"),
  606. GATE_DA(i2c4, "s3c2440-i2c.4", "i2c4", "aclk100",
  607. GATE_IP_PERIL, 10, 0, 0, "i2c"),
  608. GATE_DA(i2c5, "s3c2440-i2c.5", "i2c5", "aclk100",
  609. GATE_IP_PERIL, 11, 0, 0, "i2c"),
  610. GATE_DA(i2c6, "s3c2440-i2c.6", "i2c6", "aclk100",
  611. GATE_IP_PERIL, 12, 0, 0, "i2c"),
  612. GATE_DA(i2c7, "s3c2440-i2c.7", "i2c7", "aclk100",
  613. GATE_IP_PERIL, 13, 0, 0, "i2c"),
  614. GATE_DA(i2c_hdmi, "s3c2440-hdmiphy-i2c", "i2c-hdmi", "aclk100",
  615. GATE_IP_PERIL, 14, 0, 0, "i2c"),
  616. GATE_DA(spi0, "exynos4210-spi.0", "spi0", "aclk100",
  617. GATE_IP_PERIL, 16, 0, 0, "spi"),
  618. GATE_DA(spi1, "exynos4210-spi.1", "spi1", "aclk100",
  619. GATE_IP_PERIL, 17, 0, 0, "spi"),
  620. GATE_DA(spi2, "exynos4210-spi.2", "spi2", "aclk100",
  621. GATE_IP_PERIL, 18, 0, 0, "spi"),
  622. GATE_DA(i2s1, "samsung-i2s.1", "i2s1", "aclk100",
  623. GATE_IP_PERIL, 20, 0, 0, "iis"),
  624. GATE_DA(i2s2, "samsung-i2s.2", "i2s2", "aclk100",
  625. GATE_IP_PERIL, 21, 0, 0, "iis"),
  626. GATE_DA(pcm1, "samsung-pcm.1", "pcm1", "aclk100",
  627. GATE_IP_PERIL, 22, 0, 0, "pcm"),
  628. GATE_DA(pcm2, "samsung-pcm.2", "pcm2", "aclk100",
  629. GATE_IP_PERIL, 23, 0, 0, "pcm"),
  630. GATE_DA(spdif, "samsung-spdif", "spdif", "aclk100",
  631. GATE_IP_PERIL, 26, 0, 0, "spdif"),
  632. GATE_DA(ac97, "samsung-ac97", "ac97", "aclk100",
  633. GATE_IP_PERIL, 27, 0, 0, "ac97"),
  634. };
  635. /* list of gate clocks supported in exynos4210 soc */
  636. struct samsung_gate_clock exynos4210_gate_clks[] __initdata = {
  637. GATE(tvenc, "tvenc", "aclk160", GATE_IP_TV, 2, 0, 0),
  638. GATE(g2d, "g2d", "aclk200", E4210_GATE_IP_IMAGE, 0, 0, 0),
  639. GATE(rotator, "rotator", "aclk200", E4210_GATE_IP_IMAGE, 1, 0, 0),
  640. GATE(mdma, "mdma", "aclk200", E4210_GATE_IP_IMAGE, 2, 0, 0),
  641. GATE(smmu_g2d, "smmu_g2d", "aclk200", E4210_GATE_IP_IMAGE, 3, 0, 0),
  642. GATE(smmu_mdma, "smmu_mdma", "aclk200", E4210_GATE_IP_IMAGE, 5, 0, 0),
  643. GATE(pcie_phy, "pcie_phy", "aclk133", GATE_IP_FSYS, 2, 0, 0),
  644. GATE(sata_phy, "sata_phy", "aclk133", GATE_IP_FSYS, 3, 0, 0),
  645. GATE(sata, "sata", "aclk133", GATE_IP_FSYS, 10, 0, 0),
  646. GATE(pcie, "pcie", "aclk133", GATE_IP_FSYS, 14, 0, 0),
  647. GATE(smmu_pcie, "smmu_pcie", "aclk133", GATE_IP_FSYS, 18, 0, 0),
  648. GATE(modemif, "modemif", "aclk100", GATE_IP_PERIL, 28, 0, 0),
  649. GATE(chipid, "chipid", "aclk100", GATE_IP_PERIR, 0, 0, 0),
  650. GATE(sysreg, "sysreg", "aclk100", GATE_IP_PERIR, 0, 0, 0),
  651. GATE(hdmi_cec, "hdmi_cec", "aclk100", GATE_IP_PERIR, 11, 0, 0),
  652. GATE(smmu_rotator, "smmu_rotator", "aclk200",
  653. E4210_GATE_IP_IMAGE, 4, 0, 0),
  654. GATE(sclk_mipi1, "sclk_mipi1", "div_mipi_pre1",
  655. SRC_MASK_LCD1, 12, CLK_SET_RATE_PARENT, 0),
  656. GATE(sclk_sata, "sclk_sata", "div_sata",
  657. SRC_MASK_FSYS, 24, CLK_SET_RATE_PARENT, 0),
  658. GATE(sclk_mixer, "sclk_mixer", "mout_mixer", SRC_MASK_TV, 4, 0, 0),
  659. GATE(sclk_dac, "sclk_dac", "mout_dac", SRC_MASK_TV, 8, 0, 0),
  660. GATE_A(tsadc, "tsadc", "aclk100", GATE_IP_PERIL, 15, 0, 0, "adc"),
  661. GATE_A(mct, "mct", "aclk100", GATE_IP_PERIR, 13, 0, 0, "mct"),
  662. GATE_A(wdt, "watchdog", "aclk100", GATE_IP_PERIR, 14, 0, 0, "watchdog"),
  663. GATE_A(rtc, "rtc", "aclk100", GATE_IP_PERIR, 15, 0, 0, "rtc"),
  664. GATE_A(keyif, "keyif", "aclk100", GATE_IP_PERIR, 16, 0, 0, "keypad"),
  665. GATE_DA(sclk_fimd1, "exynos4-fb.1", "sclk_fimd1", "div_fimd1",
  666. SRC_MASK_LCD1, 0, CLK_SET_RATE_PARENT, 0, "sclk_fimd"),
  667. };
  668. /* list of gate clocks supported in exynos4x12 soc */
  669. struct samsung_gate_clock exynos4x12_gate_clks[] __initdata = {
  670. GATE(audss, "audss", "sclk_epll", E4X12_GATE_IP_MAUDIO, 0, 0, 0),
  671. GATE(mdnie0, "mdnie0", "aclk160", GATE_IP_LCD0, 2, 0, 0),
  672. GATE(rotator, "rotator", "aclk200", E4X12_GATE_IP_IMAGE, 1, 0, 0),
  673. GATE(mdma2, "mdma2", "aclk200", E4X12_GATE_IP_IMAGE, 2, 0, 0),
  674. GATE(smmu_mdma, "smmu_mdma", "aclk200", E4X12_GATE_IP_IMAGE, 5, 0, 0),
  675. GATE(mipi_hsi, "mipi_hsi", "aclk133", GATE_IP_FSYS, 10, 0, 0),
  676. GATE(chipid, "chipid", "aclk100", E4X12_GATE_IP_PERIR, 0, 0, 0),
  677. GATE(sysreg, "sysreg", "aclk100", E4X12_GATE_IP_PERIR, 1, 0, 0),
  678. GATE(hdmi_cec, "hdmi_cec", "aclk100", E4X12_GATE_IP_PERIR, 11, 0, 0),
  679. GATE(sclk_mdnie0, "sclk_mdnie0", "div_mdnie0",
  680. SRC_MASK_LCD0, 4, CLK_SET_RATE_PARENT, 0),
  681. GATE(sclk_mdnie_pwm0, "sclk_mdnie_pwm0", "div_mdnie_pwm_pre0",
  682. SRC_MASK_LCD0, 8, CLK_SET_RATE_PARENT, 0),
  683. GATE(sclk_mipihsi, "sclk_mipihsi", "div_mipihsi",
  684. SRC_MASK_FSYS, 24, CLK_SET_RATE_PARENT, 0),
  685. GATE(smmu_rotator, "smmu_rotator", "aclk200",
  686. E4X12_GATE_IP_IMAGE, 4, 0, 0),
  687. GATE_A(mct, "mct", "aclk100", E4X12_GATE_IP_PERIR, 13, 0, 0, "mct"),
  688. GATE_A(rtc, "rtc", "aclk100", E4X12_GATE_IP_PERIR, 15, 0, 0, "rtc"),
  689. GATE_A(keyif, "keyif", "aclk100",
  690. E4X12_GATE_IP_PERIR, 16, 0, 0, "keypad"),
  691. GATE_A(wdt, "watchdog", "aclk100",
  692. E4X12_GATE_IP_PERIR, 14, 0, 0, "watchdog"),
  693. GATE_DA(pcm0, "samsung-pcm.0", "pcm0", "aclk100",
  694. E4X12_GATE_IP_MAUDIO, 2, 0, 0, "pcm"),
  695. GATE_DA(i2s0, "samsung-i2s.0", "i2s0", "aclk100",
  696. E4X12_GATE_IP_MAUDIO, 3, 0, 0, "iis"),
  697. };
  698. #ifdef CONFIG_OF
  699. static struct of_device_id exynos4_clk_ids[] __initdata = {
  700. { .compatible = "samsung,exynos4210-clock",
  701. .data = (void *)EXYNOS4210, },
  702. { .compatible = "samsung,exynos4412-clock",
  703. .data = (void *)EXYNOS4X12, },
  704. { },
  705. };
  706. #endif
  707. /*
  708. * The parent of the fin_pll clock is selected by the XOM[0] bit. This bit
  709. * resides in chipid register space, outside of the clock controller memory
  710. * mapped space. So to determine the parent of fin_pll clock, the chipid
  711. * controller is first remapped and the value of XOM[0] bit is read to
  712. * determine the parent clock.
  713. */
  714. static void __init exynos4_clk_register_finpll(void)
  715. {
  716. struct samsung_fixed_rate_clock fclk;
  717. struct device_node *np;
  718. struct clk *clk;
  719. void __iomem *chipid_base = S5P_VA_CHIPID;
  720. unsigned long xom, finpll_f = 24000000;
  721. char *parent_name;
  722. np = of_find_compatible_node(NULL, NULL, "samsung,exynos4210-chipid");
  723. if (np)
  724. chipid_base = of_iomap(np, 0);
  725. if (chipid_base) {
  726. xom = readl(chipid_base + 8);
  727. parent_name = xom & 1 ? "xusbxti" : "xxti";
  728. clk = clk_get(NULL, parent_name);
  729. if (IS_ERR(clk)) {
  730. pr_err("%s: failed to lookup parent clock %s, assuming "
  731. "fin_pll clock frequency is 24MHz\n", __func__,
  732. parent_name);
  733. } else {
  734. finpll_f = clk_get_rate(clk);
  735. }
  736. } else {
  737. pr_err("%s: failed to map chipid registers, assuming "
  738. "fin_pll clock frequency is 24MHz\n", __func__);
  739. }
  740. fclk.id = fin_pll;
  741. fclk.name = "fin_pll";
  742. fclk.parent_name = NULL;
  743. fclk.flags = CLK_IS_ROOT;
  744. fclk.fixed_rate = finpll_f;
  745. samsung_clk_register_fixed_rate(&fclk, 1);
  746. if (np)
  747. iounmap(chipid_base);
  748. }
  749. /*
  750. * This function allows non-dt platforms to specify the clock speed of the
  751. * xxti and xusbxti clocks. These clocks are then registered with the specified
  752. * clock speed.
  753. */
  754. void __init exynos4_clk_register_fixed_ext(unsigned long xxti_f,
  755. unsigned long xusbxti_f)
  756. {
  757. exynos4_fixed_rate_ext_clks[0].fixed_rate = xxti_f;
  758. exynos4_fixed_rate_ext_clks[1].fixed_rate = xusbxti_f;
  759. samsung_clk_register_fixed_rate(exynos4_fixed_rate_ext_clks,
  760. ARRAY_SIZE(exynos4_fixed_rate_ext_clks));
  761. }
  762. static __initdata struct of_device_id ext_clk_match[] = {
  763. { .compatible = "samsung,clock-xxti", .data = (void *)0, },
  764. { .compatible = "samsung,clock-xusbxti", .data = (void *)1, },
  765. {},
  766. };
  767. /* register exynos4 clocks */
  768. void __init exynos4_clk_init(struct device_node *np)
  769. {
  770. void __iomem *reg_base;
  771. struct clk *apll, *mpll, *epll, *vpll;
  772. u32 exynos4_soc;
  773. if (np) {
  774. const struct of_device_id *match;
  775. match = of_match_node(exynos4_clk_ids, np);
  776. exynos4_soc = (u32)match->data;
  777. reg_base = of_iomap(np, 0);
  778. if (!reg_base)
  779. panic("%s: failed to map registers\n", __func__);
  780. } else {
  781. reg_base = S5P_VA_CMU;
  782. if (soc_is_exynos4210())
  783. exynos4_soc = EXYNOS4210;
  784. else if (soc_is_exynos4212() || soc_is_exynos4412())
  785. exynos4_soc = EXYNOS4X12;
  786. else
  787. panic("%s: unable to determine soc\n", __func__);
  788. }
  789. samsung_clk_init(np, reg_base, nr_clks,
  790. exynos4_clk_regs, ARRAY_SIZE(exynos4_clk_regs));
  791. if (np)
  792. samsung_clk_of_register_fixed_ext(exynos4_fixed_rate_ext_clks,
  793. ARRAY_SIZE(exynos4_fixed_rate_ext_clks),
  794. ext_clk_match);
  795. exynos4_clk_register_finpll();
  796. if (exynos4_soc == EXYNOS4210) {
  797. apll = samsung_clk_register_pll45xx("fout_apll", "fin_pll",
  798. reg_base + APLL_CON0, pll_4508);
  799. mpll = samsung_clk_register_pll45xx("fout_mpll", "fin_pll",
  800. reg_base + E4210_MPLL_CON0, pll_4508);
  801. epll = samsung_clk_register_pll46xx("fout_epll", "fin_pll",
  802. reg_base + 0xc110, pll_4600);
  803. vpll = samsung_clk_register_pll46xx("fout_vpll", "mout_vpllsrc",
  804. reg_base + 0xc120, pll_4650c);
  805. } else {
  806. apll = samsung_clk_register_pll35xx("fout_apll", "fin_pll",
  807. reg_base + APLL_CON0);
  808. mpll = samsung_clk_register_pll35xx("fout_mpll", "fin_pll",
  809. reg_base + E4X12_MPLL_CON0);
  810. epll = samsung_clk_register_pll36xx("fout_epll", "fin_pll",
  811. reg_base + 0xc110);
  812. vpll = samsung_clk_register_pll36xx("fout_vpll", "fin_pll",
  813. reg_base + 0xc120);
  814. }
  815. samsung_clk_add_lookup(apll, fout_apll);
  816. samsung_clk_add_lookup(mpll, fout_mpll);
  817. samsung_clk_add_lookup(epll, fout_epll);
  818. samsung_clk_add_lookup(vpll, fout_vpll);
  819. samsung_clk_register_fixed_rate(exynos4_fixed_rate_clks,
  820. ARRAY_SIZE(exynos4_fixed_rate_clks));
  821. samsung_clk_register_mux(exynos4_mux_clks,
  822. ARRAY_SIZE(exynos4_mux_clks));
  823. samsung_clk_register_div(exynos4_div_clks,
  824. ARRAY_SIZE(exynos4_div_clks));
  825. samsung_clk_register_gate(exynos4_gate_clks,
  826. ARRAY_SIZE(exynos4_gate_clks));
  827. if (exynos4_soc == EXYNOS4210) {
  828. samsung_clk_register_fixed_rate(exynos4210_fixed_rate_clks,
  829. ARRAY_SIZE(exynos4210_fixed_rate_clks));
  830. samsung_clk_register_mux(exynos4210_mux_clks,
  831. ARRAY_SIZE(exynos4210_mux_clks));
  832. samsung_clk_register_div(exynos4210_div_clks,
  833. ARRAY_SIZE(exynos4210_div_clks));
  834. samsung_clk_register_gate(exynos4210_gate_clks,
  835. ARRAY_SIZE(exynos4210_gate_clks));
  836. } else {
  837. samsung_clk_register_mux(exynos4x12_mux_clks,
  838. ARRAY_SIZE(exynos4x12_mux_clks));
  839. samsung_clk_register_div(exynos4x12_div_clks,
  840. ARRAY_SIZE(exynos4x12_div_clks));
  841. samsung_clk_register_gate(exynos4x12_gate_clks,
  842. ARRAY_SIZE(exynos4x12_gate_clks));
  843. }
  844. pr_info("%s clocks: sclk_apll = %ld, sclk_mpll = %ld\n"
  845. "\tsclk_epll = %ld, sclk_vpll = %ld, arm_clk = %ld\n",
  846. exynos4_soc == EXYNOS4210 ? "Exynos4210" : "Exynos4x12",
  847. _get_rate("sclk_apll"), _get_rate("sclk_mpll"),
  848. _get_rate("sclk_epll"), _get_rate("sclk_vpll"),
  849. _get_rate("arm_clk"));
  850. }
  851. CLK_OF_DECLARE(exynos4210_clk, "samsung,exynos4210-clock", exynos4_clk_init);
  852. CLK_OF_DECLARE(exynos4412_clk, "samsung,exynos4412-clock", exynos4_clk_init);