hda_intel.c 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071
  1. /*
  2. *
  3. * hda_intel.c - Implementation of primary alsa driver code base
  4. * for Intel HD Audio.
  5. *
  6. * Copyright(c) 2004 Intel Corporation. All rights reserved.
  7. *
  8. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  9. * PeiSen Hou <pshou@realtek.com.tw>
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the Free
  13. * Software Foundation; either version 2 of the License, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but WITHOUT
  17. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  18. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  19. * more details.
  20. *
  21. * You should have received a copy of the GNU General Public License along with
  22. * this program; if not, write to the Free Software Foundation, Inc., 59
  23. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  24. *
  25. * CONTACTS:
  26. *
  27. * Matt Jared matt.jared@intel.com
  28. * Andy Kopp andy.kopp@intel.com
  29. * Dan Kogan dan.d.kogan@intel.com
  30. *
  31. * CHANGES:
  32. *
  33. * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
  34. *
  35. */
  36. #include <asm/io.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/kernel.h>
  40. #include <linux/module.h>
  41. #include <linux/moduleparam.h>
  42. #include <linux/init.h>
  43. #include <linux/slab.h>
  44. #include <linux/pci.h>
  45. #include <linux/mutex.h>
  46. #include <sound/core.h>
  47. #include <sound/initval.h>
  48. #include "hda_codec.h"
  49. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
  50. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
  51. static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
  52. static char *model[SNDRV_CARDS];
  53. static int position_fix[SNDRV_CARDS];
  54. static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
  55. static int single_cmd;
  56. static int enable_msi;
  57. module_param_array(index, int, NULL, 0444);
  58. MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
  59. module_param_array(id, charp, NULL, 0444);
  60. MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
  61. module_param_array(enable, bool, NULL, 0444);
  62. MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
  63. module_param_array(model, charp, NULL, 0444);
  64. MODULE_PARM_DESC(model, "Use the given board model.");
  65. module_param_array(position_fix, int, NULL, 0444);
  66. MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
  67. "(0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
  68. module_param_array(probe_mask, int, NULL, 0444);
  69. MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
  70. module_param(single_cmd, bool, 0444);
  71. MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
  72. "(for debugging only).");
  73. module_param(enable_msi, int, 0444);
  74. MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
  75. #ifdef CONFIG_SND_HDA_POWER_SAVE
  76. /* power_save option is defined in hda_codec.c */
  77. /* reset the HD-audio controller in power save mode.
  78. * this may give more power-saving, but will take longer time to
  79. * wake up.
  80. */
  81. static int power_save_controller = 1;
  82. module_param(power_save_controller, bool, 0644);
  83. MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
  84. #endif
  85. MODULE_LICENSE("GPL");
  86. MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
  87. "{Intel, ICH6M},"
  88. "{Intel, ICH7},"
  89. "{Intel, ESB2},"
  90. "{Intel, ICH8},"
  91. "{Intel, ICH9},"
  92. "{Intel, ICH10},"
  93. "{Intel, SCH},"
  94. "{ATI, SB450},"
  95. "{ATI, SB600},"
  96. "{ATI, RS600},"
  97. "{ATI, RS690},"
  98. "{ATI, RS780},"
  99. "{ATI, R600},"
  100. "{ATI, RV630},"
  101. "{ATI, RV610},"
  102. "{ATI, RV670},"
  103. "{ATI, RV635},"
  104. "{ATI, RV620},"
  105. "{ATI, RV770},"
  106. "{VIA, VT8251},"
  107. "{VIA, VT8237A},"
  108. "{SiS, SIS966},"
  109. "{ULI, M5461}}");
  110. MODULE_DESCRIPTION("Intel HDA driver");
  111. #define SFX "hda-intel: "
  112. /*
  113. * registers
  114. */
  115. #define ICH6_REG_GCAP 0x00
  116. #define ICH6_REG_VMIN 0x02
  117. #define ICH6_REG_VMAJ 0x03
  118. #define ICH6_REG_OUTPAY 0x04
  119. #define ICH6_REG_INPAY 0x06
  120. #define ICH6_REG_GCTL 0x08
  121. #define ICH6_REG_WAKEEN 0x0c
  122. #define ICH6_REG_STATESTS 0x0e
  123. #define ICH6_REG_GSTS 0x10
  124. #define ICH6_REG_INTCTL 0x20
  125. #define ICH6_REG_INTSTS 0x24
  126. #define ICH6_REG_WALCLK 0x30
  127. #define ICH6_REG_SYNC 0x34
  128. #define ICH6_REG_CORBLBASE 0x40
  129. #define ICH6_REG_CORBUBASE 0x44
  130. #define ICH6_REG_CORBWP 0x48
  131. #define ICH6_REG_CORBRP 0x4A
  132. #define ICH6_REG_CORBCTL 0x4c
  133. #define ICH6_REG_CORBSTS 0x4d
  134. #define ICH6_REG_CORBSIZE 0x4e
  135. #define ICH6_REG_RIRBLBASE 0x50
  136. #define ICH6_REG_RIRBUBASE 0x54
  137. #define ICH6_REG_RIRBWP 0x58
  138. #define ICH6_REG_RINTCNT 0x5a
  139. #define ICH6_REG_RIRBCTL 0x5c
  140. #define ICH6_REG_RIRBSTS 0x5d
  141. #define ICH6_REG_RIRBSIZE 0x5e
  142. #define ICH6_REG_IC 0x60
  143. #define ICH6_REG_IR 0x64
  144. #define ICH6_REG_IRS 0x68
  145. #define ICH6_IRS_VALID (1<<1)
  146. #define ICH6_IRS_BUSY (1<<0)
  147. #define ICH6_REG_DPLBASE 0x70
  148. #define ICH6_REG_DPUBASE 0x74
  149. #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
  150. /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  151. enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
  152. /* stream register offsets from stream base */
  153. #define ICH6_REG_SD_CTL 0x00
  154. #define ICH6_REG_SD_STS 0x03
  155. #define ICH6_REG_SD_LPIB 0x04
  156. #define ICH6_REG_SD_CBL 0x08
  157. #define ICH6_REG_SD_LVI 0x0c
  158. #define ICH6_REG_SD_FIFOW 0x0e
  159. #define ICH6_REG_SD_FIFOSIZE 0x10
  160. #define ICH6_REG_SD_FORMAT 0x12
  161. #define ICH6_REG_SD_BDLPL 0x18
  162. #define ICH6_REG_SD_BDLPU 0x1c
  163. /* PCI space */
  164. #define ICH6_PCIREG_TCSEL 0x44
  165. /*
  166. * other constants
  167. */
  168. /* max number of SDs */
  169. /* ICH, ATI and VIA have 4 playback and 4 capture */
  170. #define ICH6_CAPTURE_INDEX 0
  171. #define ICH6_NUM_CAPTURE 4
  172. #define ICH6_PLAYBACK_INDEX 4
  173. #define ICH6_NUM_PLAYBACK 4
  174. /* ULI has 6 playback and 5 capture */
  175. #define ULI_CAPTURE_INDEX 0
  176. #define ULI_NUM_CAPTURE 5
  177. #define ULI_PLAYBACK_INDEX 5
  178. #define ULI_NUM_PLAYBACK 6
  179. /* ATI HDMI has 1 playback and 0 capture */
  180. #define ATIHDMI_CAPTURE_INDEX 0
  181. #define ATIHDMI_NUM_CAPTURE 0
  182. #define ATIHDMI_PLAYBACK_INDEX 0
  183. #define ATIHDMI_NUM_PLAYBACK 1
  184. /* this number is statically defined for simplicity */
  185. #define MAX_AZX_DEV 16
  186. /* max number of fragments - we may use more if allocating more pages for BDL */
  187. #define BDL_SIZE PAGE_ALIGN(8192)
  188. #define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
  189. /* max buffer size - no h/w limit, you can increase as you like */
  190. #define AZX_MAX_BUF_SIZE (1024*1024*1024)
  191. /* max number of PCM devics per card */
  192. #define AZX_MAX_PCMS 8
  193. /* RIRB int mask: overrun[2], response[0] */
  194. #define RIRB_INT_RESPONSE 0x01
  195. #define RIRB_INT_OVERRUN 0x04
  196. #define RIRB_INT_MASK 0x05
  197. /* STATESTS int mask: SD2,SD1,SD0 */
  198. #define AZX_MAX_CODECS 3
  199. #define STATESTS_INT_MASK 0x07
  200. /* SD_CTL bits */
  201. #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
  202. #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
  203. #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
  204. #define SD_CTL_STREAM_TAG_SHIFT 20
  205. /* SD_CTL and SD_STS */
  206. #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
  207. #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
  208. #define SD_INT_COMPLETE 0x04 /* completion interrupt */
  209. #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
  210. SD_INT_COMPLETE)
  211. /* SD_STS */
  212. #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
  213. /* INTCTL and INTSTS */
  214. #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
  215. #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
  216. #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
  217. /* GCTL unsolicited response enable bit */
  218. #define ICH6_GCTL_UREN (1<<8)
  219. /* GCTL reset bit */
  220. #define ICH6_GCTL_RESET (1<<0)
  221. /* CORB/RIRB control, read/write pointer */
  222. #define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
  223. #define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
  224. #define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
  225. /* below are so far hardcoded - should read registers in future */
  226. #define ICH6_MAX_CORB_ENTRIES 256
  227. #define ICH6_MAX_RIRB_ENTRIES 256
  228. /* position fix mode */
  229. enum {
  230. POS_FIX_AUTO,
  231. POS_FIX_NONE,
  232. POS_FIX_POSBUF,
  233. POS_FIX_FIFO,
  234. };
  235. /* Defines for ATI HD Audio support in SB450 south bridge */
  236. #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
  237. #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
  238. /* Defines for Nvidia HDA support */
  239. #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
  240. #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
  241. /* Defines for Intel SCH HDA snoop control */
  242. #define INTEL_SCH_HDA_DEVC 0x78
  243. #define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
  244. /*
  245. */
  246. struct azx_dev {
  247. u32 *bdl; /* virtual address of the BDL */
  248. dma_addr_t bdl_addr; /* physical address of the BDL */
  249. u32 *posbuf; /* position buffer pointer */
  250. unsigned int bufsize; /* size of the play buffer in bytes */
  251. unsigned int fragsize; /* size of each period in bytes */
  252. unsigned int frags; /* number for period in the play buffer */
  253. unsigned int fifo_size; /* FIFO size */
  254. void __iomem *sd_addr; /* stream descriptor pointer */
  255. u32 sd_int_sta_mask; /* stream int status mask */
  256. /* pcm support */
  257. struct snd_pcm_substream *substream; /* assigned substream,
  258. * set in PCM open
  259. */
  260. unsigned int format_val; /* format value to be set in the
  261. * controller and the codec
  262. */
  263. unsigned char stream_tag; /* assigned stream */
  264. unsigned char index; /* stream index */
  265. /* for sanity check of position buffer */
  266. unsigned int period_intr;
  267. unsigned int opened :1;
  268. unsigned int running :1;
  269. };
  270. /* CORB/RIRB */
  271. struct azx_rb {
  272. u32 *buf; /* CORB/RIRB buffer
  273. * Each CORB entry is 4byte, RIRB is 8byte
  274. */
  275. dma_addr_t addr; /* physical address of CORB/RIRB buffer */
  276. /* for RIRB */
  277. unsigned short rp, wp; /* read/write pointers */
  278. int cmds; /* number of pending requests */
  279. u32 res; /* last read value */
  280. };
  281. struct azx {
  282. struct snd_card *card;
  283. struct pci_dev *pci;
  284. /* chip type specific */
  285. int driver_type;
  286. int playback_streams;
  287. int playback_index_offset;
  288. int capture_streams;
  289. int capture_index_offset;
  290. int num_streams;
  291. /* pci resources */
  292. unsigned long addr;
  293. void __iomem *remap_addr;
  294. int irq;
  295. /* locks */
  296. spinlock_t reg_lock;
  297. struct mutex open_mutex;
  298. /* streams (x num_streams) */
  299. struct azx_dev *azx_dev;
  300. /* PCM */
  301. struct snd_pcm *pcm[AZX_MAX_PCMS];
  302. /* HD codec */
  303. unsigned short codec_mask;
  304. struct hda_bus *bus;
  305. /* CORB/RIRB */
  306. struct azx_rb corb;
  307. struct azx_rb rirb;
  308. /* BDL, CORB/RIRB and position buffers */
  309. struct snd_dma_buffer bdl;
  310. struct snd_dma_buffer rb;
  311. struct snd_dma_buffer posbuf;
  312. /* flags */
  313. int position_fix;
  314. unsigned int running :1;
  315. unsigned int initialized :1;
  316. unsigned int single_cmd :1;
  317. unsigned int polling_mode :1;
  318. unsigned int msi :1;
  319. /* for debugging */
  320. unsigned int last_cmd; /* last issued command (to sync) */
  321. };
  322. /* driver types */
  323. enum {
  324. AZX_DRIVER_ICH,
  325. AZX_DRIVER_SCH,
  326. AZX_DRIVER_ATI,
  327. AZX_DRIVER_ATIHDMI,
  328. AZX_DRIVER_VIA,
  329. AZX_DRIVER_SIS,
  330. AZX_DRIVER_ULI,
  331. AZX_DRIVER_NVIDIA,
  332. };
  333. static char *driver_short_names[] __devinitdata = {
  334. [AZX_DRIVER_ICH] = "HDA Intel",
  335. [AZX_DRIVER_SCH] = "HDA Intel MID",
  336. [AZX_DRIVER_ATI] = "HDA ATI SB",
  337. [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
  338. [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
  339. [AZX_DRIVER_SIS] = "HDA SIS966",
  340. [AZX_DRIVER_ULI] = "HDA ULI M5461",
  341. [AZX_DRIVER_NVIDIA] = "HDA NVidia",
  342. };
  343. /*
  344. * macros for easy use
  345. */
  346. #define azx_writel(chip,reg,value) \
  347. writel(value, (chip)->remap_addr + ICH6_REG_##reg)
  348. #define azx_readl(chip,reg) \
  349. readl((chip)->remap_addr + ICH6_REG_##reg)
  350. #define azx_writew(chip,reg,value) \
  351. writew(value, (chip)->remap_addr + ICH6_REG_##reg)
  352. #define azx_readw(chip,reg) \
  353. readw((chip)->remap_addr + ICH6_REG_##reg)
  354. #define azx_writeb(chip,reg,value) \
  355. writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
  356. #define azx_readb(chip,reg) \
  357. readb((chip)->remap_addr + ICH6_REG_##reg)
  358. #define azx_sd_writel(dev,reg,value) \
  359. writel(value, (dev)->sd_addr + ICH6_REG_##reg)
  360. #define azx_sd_readl(dev,reg) \
  361. readl((dev)->sd_addr + ICH6_REG_##reg)
  362. #define azx_sd_writew(dev,reg,value) \
  363. writew(value, (dev)->sd_addr + ICH6_REG_##reg)
  364. #define azx_sd_readw(dev,reg) \
  365. readw((dev)->sd_addr + ICH6_REG_##reg)
  366. #define azx_sd_writeb(dev,reg,value) \
  367. writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
  368. #define azx_sd_readb(dev,reg) \
  369. readb((dev)->sd_addr + ICH6_REG_##reg)
  370. /* for pcm support */
  371. #define get_azx_dev(substream) (substream->runtime->private_data)
  372. /* Get the upper 32bit of the given dma_addr_t
  373. * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
  374. */
  375. #define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
  376. static int azx_acquire_irq(struct azx *chip, int do_disconnect);
  377. /*
  378. * Interface for HD codec
  379. */
  380. /*
  381. * CORB / RIRB interface
  382. */
  383. static int azx_alloc_cmd_io(struct azx *chip)
  384. {
  385. int err;
  386. /* single page (at least 4096 bytes) must suffice for both ringbuffes */
  387. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  388. snd_dma_pci_data(chip->pci),
  389. PAGE_SIZE, &chip->rb);
  390. if (err < 0) {
  391. snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
  392. return err;
  393. }
  394. return 0;
  395. }
  396. static void azx_init_cmd_io(struct azx *chip)
  397. {
  398. /* CORB set up */
  399. chip->corb.addr = chip->rb.addr;
  400. chip->corb.buf = (u32 *)chip->rb.area;
  401. azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
  402. azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
  403. /* set the corb size to 256 entries (ULI requires explicitly) */
  404. azx_writeb(chip, CORBSIZE, 0x02);
  405. /* set the corb write pointer to 0 */
  406. azx_writew(chip, CORBWP, 0);
  407. /* reset the corb hw read pointer */
  408. azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
  409. /* enable corb dma */
  410. azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
  411. /* RIRB set up */
  412. chip->rirb.addr = chip->rb.addr + 2048;
  413. chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
  414. azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
  415. azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
  416. /* set the rirb size to 256 entries (ULI requires explicitly) */
  417. azx_writeb(chip, RIRBSIZE, 0x02);
  418. /* reset the rirb hw write pointer */
  419. azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
  420. /* set N=1, get RIRB response interrupt for new entry */
  421. azx_writew(chip, RINTCNT, 1);
  422. /* enable rirb dma and response irq */
  423. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
  424. chip->rirb.rp = chip->rirb.cmds = 0;
  425. }
  426. static void azx_free_cmd_io(struct azx *chip)
  427. {
  428. /* disable ringbuffer DMAs */
  429. azx_writeb(chip, RIRBCTL, 0);
  430. azx_writeb(chip, CORBCTL, 0);
  431. }
  432. /* send a command */
  433. static int azx_corb_send_cmd(struct hda_codec *codec, u32 val)
  434. {
  435. struct azx *chip = codec->bus->private_data;
  436. unsigned int wp;
  437. /* add command to corb */
  438. wp = azx_readb(chip, CORBWP);
  439. wp++;
  440. wp %= ICH6_MAX_CORB_ENTRIES;
  441. spin_lock_irq(&chip->reg_lock);
  442. chip->rirb.cmds++;
  443. chip->corb.buf[wp] = cpu_to_le32(val);
  444. azx_writel(chip, CORBWP, wp);
  445. spin_unlock_irq(&chip->reg_lock);
  446. return 0;
  447. }
  448. #define ICH6_RIRB_EX_UNSOL_EV (1<<4)
  449. /* retrieve RIRB entry - called from interrupt handler */
  450. static void azx_update_rirb(struct azx *chip)
  451. {
  452. unsigned int rp, wp;
  453. u32 res, res_ex;
  454. wp = azx_readb(chip, RIRBWP);
  455. if (wp == chip->rirb.wp)
  456. return;
  457. chip->rirb.wp = wp;
  458. while (chip->rirb.rp != wp) {
  459. chip->rirb.rp++;
  460. chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
  461. rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
  462. res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
  463. res = le32_to_cpu(chip->rirb.buf[rp]);
  464. if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
  465. snd_hda_queue_unsol_event(chip->bus, res, res_ex);
  466. else if (chip->rirb.cmds) {
  467. chip->rirb.cmds--;
  468. chip->rirb.res = res;
  469. }
  470. }
  471. }
  472. /* receive a response */
  473. static unsigned int azx_rirb_get_response(struct hda_codec *codec)
  474. {
  475. struct azx *chip = codec->bus->private_data;
  476. unsigned long timeout;
  477. again:
  478. timeout = jiffies + msecs_to_jiffies(1000);
  479. for (;;) {
  480. if (chip->polling_mode) {
  481. spin_lock_irq(&chip->reg_lock);
  482. azx_update_rirb(chip);
  483. spin_unlock_irq(&chip->reg_lock);
  484. }
  485. if (!chip->rirb.cmds)
  486. return chip->rirb.res; /* the last value */
  487. if (time_after(jiffies, timeout))
  488. break;
  489. if (codec->bus->needs_damn_long_delay)
  490. msleep(2); /* temporary workaround */
  491. else {
  492. udelay(10);
  493. cond_resched();
  494. }
  495. }
  496. if (chip->msi) {
  497. snd_printk(KERN_WARNING "hda_intel: No response from codec, "
  498. "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
  499. free_irq(chip->irq, chip);
  500. chip->irq = -1;
  501. pci_disable_msi(chip->pci);
  502. chip->msi = 0;
  503. if (azx_acquire_irq(chip, 1) < 0)
  504. return -1;
  505. goto again;
  506. }
  507. if (!chip->polling_mode) {
  508. snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
  509. "switching to polling mode: last cmd=0x%08x\n",
  510. chip->last_cmd);
  511. chip->polling_mode = 1;
  512. goto again;
  513. }
  514. snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
  515. "switching to single_cmd mode: last cmd=0x%08x\n",
  516. chip->last_cmd);
  517. chip->rirb.rp = azx_readb(chip, RIRBWP);
  518. chip->rirb.cmds = 0;
  519. /* switch to single_cmd mode */
  520. chip->single_cmd = 1;
  521. azx_free_cmd_io(chip);
  522. return -1;
  523. }
  524. /*
  525. * Use the single immediate command instead of CORB/RIRB for simplicity
  526. *
  527. * Note: according to Intel, this is not preferred use. The command was
  528. * intended for the BIOS only, and may get confused with unsolicited
  529. * responses. So, we shouldn't use it for normal operation from the
  530. * driver.
  531. * I left the codes, however, for debugging/testing purposes.
  532. */
  533. /* send a command */
  534. static int azx_single_send_cmd(struct hda_codec *codec, u32 val)
  535. {
  536. struct azx *chip = codec->bus->private_data;
  537. int timeout = 50;
  538. while (timeout--) {
  539. /* check ICB busy bit */
  540. if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
  541. /* Clear IRV valid bit */
  542. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  543. ICH6_IRS_VALID);
  544. azx_writel(chip, IC, val);
  545. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  546. ICH6_IRS_BUSY);
  547. return 0;
  548. }
  549. udelay(1);
  550. }
  551. if (printk_ratelimit())
  552. snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
  553. azx_readw(chip, IRS), val);
  554. return -EIO;
  555. }
  556. /* receive a response */
  557. static unsigned int azx_single_get_response(struct hda_codec *codec)
  558. {
  559. struct azx *chip = codec->bus->private_data;
  560. int timeout = 50;
  561. while (timeout--) {
  562. /* check IRV busy bit */
  563. if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
  564. return azx_readl(chip, IR);
  565. udelay(1);
  566. }
  567. if (printk_ratelimit())
  568. snd_printd(SFX "get_response timeout: IRS=0x%x\n",
  569. azx_readw(chip, IRS));
  570. return (unsigned int)-1;
  571. }
  572. /*
  573. * The below are the main callbacks from hda_codec.
  574. *
  575. * They are just the skeleton to call sub-callbacks according to the
  576. * current setting of chip->single_cmd.
  577. */
  578. /* send a command */
  579. static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
  580. int direct, unsigned int verb,
  581. unsigned int para)
  582. {
  583. struct azx *chip = codec->bus->private_data;
  584. u32 val;
  585. val = (u32)(codec->addr & 0x0f) << 28;
  586. val |= (u32)direct << 27;
  587. val |= (u32)nid << 20;
  588. val |= verb << 8;
  589. val |= para;
  590. chip->last_cmd = val;
  591. if (chip->single_cmd)
  592. return azx_single_send_cmd(codec, val);
  593. else
  594. return azx_corb_send_cmd(codec, val);
  595. }
  596. /* get a response */
  597. static unsigned int azx_get_response(struct hda_codec *codec)
  598. {
  599. struct azx *chip = codec->bus->private_data;
  600. if (chip->single_cmd)
  601. return azx_single_get_response(codec);
  602. else
  603. return azx_rirb_get_response(codec);
  604. }
  605. #ifdef CONFIG_SND_HDA_POWER_SAVE
  606. static void azx_power_notify(struct hda_codec *codec);
  607. #endif
  608. /* reset codec link */
  609. static int azx_reset(struct azx *chip)
  610. {
  611. int count;
  612. /* clear STATESTS */
  613. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  614. /* reset controller */
  615. azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
  616. count = 50;
  617. while (azx_readb(chip, GCTL) && --count)
  618. msleep(1);
  619. /* delay for >= 100us for codec PLL to settle per spec
  620. * Rev 0.9 section 5.5.1
  621. */
  622. msleep(1);
  623. /* Bring controller out of reset */
  624. azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
  625. count = 50;
  626. while (!azx_readb(chip, GCTL) && --count)
  627. msleep(1);
  628. /* Brent Chartrand said to wait >= 540us for codecs to initialize */
  629. msleep(1);
  630. /* check to see if controller is ready */
  631. if (!azx_readb(chip, GCTL)) {
  632. snd_printd("azx_reset: controller not ready!\n");
  633. return -EBUSY;
  634. }
  635. /* Accept unsolicited responses */
  636. azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
  637. /* detect codecs */
  638. if (!chip->codec_mask) {
  639. chip->codec_mask = azx_readw(chip, STATESTS);
  640. snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
  641. }
  642. return 0;
  643. }
  644. /*
  645. * Lowlevel interface
  646. */
  647. /* enable interrupts */
  648. static void azx_int_enable(struct azx *chip)
  649. {
  650. /* enable controller CIE and GIE */
  651. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
  652. ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
  653. }
  654. /* disable interrupts */
  655. static void azx_int_disable(struct azx *chip)
  656. {
  657. int i;
  658. /* disable interrupts in stream descriptor */
  659. for (i = 0; i < chip->num_streams; i++) {
  660. struct azx_dev *azx_dev = &chip->azx_dev[i];
  661. azx_sd_writeb(azx_dev, SD_CTL,
  662. azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
  663. }
  664. /* disable SIE for all streams */
  665. azx_writeb(chip, INTCTL, 0);
  666. /* disable controller CIE and GIE */
  667. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
  668. ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
  669. }
  670. /* clear interrupts */
  671. static void azx_int_clear(struct azx *chip)
  672. {
  673. int i;
  674. /* clear stream status */
  675. for (i = 0; i < chip->num_streams; i++) {
  676. struct azx_dev *azx_dev = &chip->azx_dev[i];
  677. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  678. }
  679. /* clear STATESTS */
  680. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  681. /* clear rirb status */
  682. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  683. /* clear int status */
  684. azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
  685. }
  686. /* start a stream */
  687. static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
  688. {
  689. /* enable SIE */
  690. azx_writeb(chip, INTCTL,
  691. azx_readb(chip, INTCTL) | (1 << azx_dev->index));
  692. /* set DMA start and interrupt mask */
  693. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  694. SD_CTL_DMA_START | SD_INT_MASK);
  695. }
  696. /* stop a stream */
  697. static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
  698. {
  699. /* stop DMA */
  700. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  701. ~(SD_CTL_DMA_START | SD_INT_MASK));
  702. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
  703. /* disable SIE */
  704. azx_writeb(chip, INTCTL,
  705. azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
  706. }
  707. /*
  708. * reset and start the controller registers
  709. */
  710. static void azx_init_chip(struct azx *chip)
  711. {
  712. if (chip->initialized)
  713. return;
  714. /* reset controller */
  715. azx_reset(chip);
  716. /* initialize interrupts */
  717. azx_int_clear(chip);
  718. azx_int_enable(chip);
  719. /* initialize the codec command I/O */
  720. if (!chip->single_cmd)
  721. azx_init_cmd_io(chip);
  722. /* program the position buffer */
  723. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
  724. azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
  725. chip->initialized = 1;
  726. }
  727. /*
  728. * initialize the PCI registers
  729. */
  730. /* update bits in a PCI register byte */
  731. static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
  732. unsigned char mask, unsigned char val)
  733. {
  734. unsigned char data;
  735. pci_read_config_byte(pci, reg, &data);
  736. data &= ~mask;
  737. data |= (val & mask);
  738. pci_write_config_byte(pci, reg, data);
  739. }
  740. static void azx_init_pci(struct azx *chip)
  741. {
  742. unsigned short snoop;
  743. /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
  744. * TCSEL == Traffic Class Select Register, which sets PCI express QOS
  745. * Ensuring these bits are 0 clears playback static on some HD Audio
  746. * codecs
  747. */
  748. update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
  749. switch (chip->driver_type) {
  750. case AZX_DRIVER_ATI:
  751. /* For ATI SB450 azalia HD audio, we need to enable snoop */
  752. update_pci_byte(chip->pci,
  753. ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  754. 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
  755. break;
  756. case AZX_DRIVER_NVIDIA:
  757. /* For NVIDIA HDA, enable snoop */
  758. update_pci_byte(chip->pci,
  759. NVIDIA_HDA_TRANSREG_ADDR,
  760. 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
  761. break;
  762. case AZX_DRIVER_SCH:
  763. pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
  764. if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
  765. pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, \
  766. snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
  767. pci_read_config_word(chip->pci,
  768. INTEL_SCH_HDA_DEVC, &snoop);
  769. snd_printdd("HDA snoop disabled, enabling ... %s\n",\
  770. (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) \
  771. ? "Failed" : "OK");
  772. }
  773. break;
  774. }
  775. }
  776. /*
  777. * interrupt handler
  778. */
  779. static irqreturn_t azx_interrupt(int irq, void *dev_id)
  780. {
  781. struct azx *chip = dev_id;
  782. struct azx_dev *azx_dev;
  783. u32 status;
  784. int i;
  785. spin_lock(&chip->reg_lock);
  786. status = azx_readl(chip, INTSTS);
  787. if (status == 0) {
  788. spin_unlock(&chip->reg_lock);
  789. return IRQ_NONE;
  790. }
  791. for (i = 0; i < chip->num_streams; i++) {
  792. azx_dev = &chip->azx_dev[i];
  793. if (status & azx_dev->sd_int_sta_mask) {
  794. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  795. if (azx_dev->substream && azx_dev->running) {
  796. azx_dev->period_intr++;
  797. spin_unlock(&chip->reg_lock);
  798. snd_pcm_period_elapsed(azx_dev->substream);
  799. spin_lock(&chip->reg_lock);
  800. }
  801. }
  802. }
  803. /* clear rirb int */
  804. status = azx_readb(chip, RIRBSTS);
  805. if (status & RIRB_INT_MASK) {
  806. if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
  807. azx_update_rirb(chip);
  808. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  809. }
  810. #if 0
  811. /* clear state status int */
  812. if (azx_readb(chip, STATESTS) & 0x04)
  813. azx_writeb(chip, STATESTS, 0x04);
  814. #endif
  815. spin_unlock(&chip->reg_lock);
  816. return IRQ_HANDLED;
  817. }
  818. /*
  819. * set up BDL entries
  820. */
  821. static void azx_setup_periods(struct azx_dev *azx_dev)
  822. {
  823. u32 *bdl = azx_dev->bdl;
  824. dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
  825. int idx;
  826. /* reset BDL address */
  827. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  828. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  829. /* program the initial BDL entries */
  830. for (idx = 0; idx < azx_dev->frags; idx++) {
  831. unsigned int off = idx << 2; /* 4 dword step */
  832. dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
  833. /* program the address field of the BDL entry */
  834. bdl[off] = cpu_to_le32((u32)addr);
  835. bdl[off+1] = cpu_to_le32(upper_32bit(addr));
  836. /* program the size field of the BDL entry */
  837. bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
  838. /* program the IOC to enable interrupt when buffer completes */
  839. bdl[off+3] = cpu_to_le32(0x01);
  840. }
  841. }
  842. /*
  843. * set up the SD for streaming
  844. */
  845. static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
  846. {
  847. unsigned char val;
  848. int timeout;
  849. /* make sure the run bit is zero for SD */
  850. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  851. ~SD_CTL_DMA_START);
  852. /* reset stream */
  853. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  854. SD_CTL_STREAM_RESET);
  855. udelay(3);
  856. timeout = 300;
  857. while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  858. --timeout)
  859. ;
  860. val &= ~SD_CTL_STREAM_RESET;
  861. azx_sd_writeb(azx_dev, SD_CTL, val);
  862. udelay(3);
  863. timeout = 300;
  864. /* waiting for hardware to report that the stream is out of reset */
  865. while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  866. --timeout)
  867. ;
  868. /* program the stream_tag */
  869. azx_sd_writel(azx_dev, SD_CTL,
  870. (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
  871. (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
  872. /* program the length of samples in cyclic buffer */
  873. azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
  874. /* program the stream format */
  875. /* this value needs to be the same as the one programmed */
  876. azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
  877. /* program the stream LVI (last valid index) of the BDL */
  878. azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
  879. /* program the BDL address */
  880. /* lower BDL address */
  881. azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
  882. /* upper BDL address */
  883. azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
  884. /* enable the position buffer */
  885. if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
  886. azx_writel(chip, DPLBASE,
  887. (u32)chip->posbuf.addr |ICH6_DPLBASE_ENABLE);
  888. /* set the interrupt enable bits in the descriptor control register */
  889. azx_sd_writel(azx_dev, SD_CTL,
  890. azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
  891. return 0;
  892. }
  893. /*
  894. * Codec initialization
  895. */
  896. static unsigned int azx_max_codecs[] __devinitdata = {
  897. [AZX_DRIVER_ICH] = 3,
  898. [AZX_DRIVER_SCH] = 3,
  899. [AZX_DRIVER_ATI] = 4,
  900. [AZX_DRIVER_ATIHDMI] = 4,
  901. [AZX_DRIVER_VIA] = 3, /* FIXME: correct? */
  902. [AZX_DRIVER_SIS] = 3, /* FIXME: correct? */
  903. [AZX_DRIVER_ULI] = 3, /* FIXME: correct? */
  904. [AZX_DRIVER_NVIDIA] = 3, /* FIXME: correct? */
  905. };
  906. static int __devinit azx_codec_create(struct azx *chip, const char *model,
  907. unsigned int codec_probe_mask)
  908. {
  909. struct hda_bus_template bus_temp;
  910. int c, codecs, audio_codecs, err;
  911. memset(&bus_temp, 0, sizeof(bus_temp));
  912. bus_temp.private_data = chip;
  913. bus_temp.modelname = model;
  914. bus_temp.pci = chip->pci;
  915. bus_temp.ops.command = azx_send_cmd;
  916. bus_temp.ops.get_response = azx_get_response;
  917. #ifdef CONFIG_SND_HDA_POWER_SAVE
  918. bus_temp.ops.pm_notify = azx_power_notify;
  919. #endif
  920. err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
  921. if (err < 0)
  922. return err;
  923. codecs = audio_codecs = 0;
  924. for (c = 0; c < AZX_MAX_CODECS; c++) {
  925. if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
  926. struct hda_codec *codec;
  927. err = snd_hda_codec_new(chip->bus, c, &codec);
  928. if (err < 0)
  929. continue;
  930. codecs++;
  931. if (codec->afg)
  932. audio_codecs++;
  933. }
  934. }
  935. if (!audio_codecs) {
  936. /* probe additional slots if no codec is found */
  937. for (; c < azx_max_codecs[chip->driver_type]; c++) {
  938. if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
  939. err = snd_hda_codec_new(chip->bus, c, NULL);
  940. if (err < 0)
  941. continue;
  942. codecs++;
  943. }
  944. }
  945. }
  946. if (!codecs) {
  947. snd_printk(KERN_ERR SFX "no codecs initialized\n");
  948. return -ENXIO;
  949. }
  950. return 0;
  951. }
  952. /*
  953. * PCM support
  954. */
  955. /* assign a stream for the PCM */
  956. static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
  957. {
  958. int dev, i, nums;
  959. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  960. dev = chip->playback_index_offset;
  961. nums = chip->playback_streams;
  962. } else {
  963. dev = chip->capture_index_offset;
  964. nums = chip->capture_streams;
  965. }
  966. for (i = 0; i < nums; i++, dev++)
  967. if (!chip->azx_dev[dev].opened) {
  968. chip->azx_dev[dev].opened = 1;
  969. return &chip->azx_dev[dev];
  970. }
  971. return NULL;
  972. }
  973. /* release the assigned stream */
  974. static inline void azx_release_device(struct azx_dev *azx_dev)
  975. {
  976. azx_dev->opened = 0;
  977. }
  978. static struct snd_pcm_hardware azx_pcm_hw = {
  979. .info = (SNDRV_PCM_INFO_MMAP |
  980. SNDRV_PCM_INFO_INTERLEAVED |
  981. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  982. SNDRV_PCM_INFO_MMAP_VALID |
  983. /* No full-resume yet implemented */
  984. /* SNDRV_PCM_INFO_RESUME |*/
  985. SNDRV_PCM_INFO_PAUSE),
  986. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  987. .rates = SNDRV_PCM_RATE_48000,
  988. .rate_min = 48000,
  989. .rate_max = 48000,
  990. .channels_min = 2,
  991. .channels_max = 2,
  992. .buffer_bytes_max = AZX_MAX_BUF_SIZE,
  993. .period_bytes_min = 128,
  994. .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
  995. .periods_min = 2,
  996. .periods_max = AZX_MAX_FRAG,
  997. .fifo_size = 0,
  998. };
  999. struct azx_pcm {
  1000. struct azx *chip;
  1001. struct hda_codec *codec;
  1002. struct hda_pcm_stream *hinfo[2];
  1003. };
  1004. static int azx_pcm_open(struct snd_pcm_substream *substream)
  1005. {
  1006. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1007. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1008. struct azx *chip = apcm->chip;
  1009. struct azx_dev *azx_dev;
  1010. struct snd_pcm_runtime *runtime = substream->runtime;
  1011. unsigned long flags;
  1012. int err;
  1013. mutex_lock(&chip->open_mutex);
  1014. azx_dev = azx_assign_device(chip, substream->stream);
  1015. if (azx_dev == NULL) {
  1016. mutex_unlock(&chip->open_mutex);
  1017. return -EBUSY;
  1018. }
  1019. runtime->hw = azx_pcm_hw;
  1020. runtime->hw.channels_min = hinfo->channels_min;
  1021. runtime->hw.channels_max = hinfo->channels_max;
  1022. runtime->hw.formats = hinfo->formats;
  1023. runtime->hw.rates = hinfo->rates;
  1024. snd_pcm_limit_hw_rates(runtime);
  1025. snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
  1026. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
  1027. 128);
  1028. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1029. 128);
  1030. snd_hda_power_up(apcm->codec);
  1031. err = hinfo->ops.open(hinfo, apcm->codec, substream);
  1032. if (err < 0) {
  1033. azx_release_device(azx_dev);
  1034. snd_hda_power_down(apcm->codec);
  1035. mutex_unlock(&chip->open_mutex);
  1036. return err;
  1037. }
  1038. spin_lock_irqsave(&chip->reg_lock, flags);
  1039. azx_dev->substream = substream;
  1040. azx_dev->running = 0;
  1041. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1042. runtime->private_data = azx_dev;
  1043. mutex_unlock(&chip->open_mutex);
  1044. return 0;
  1045. }
  1046. static int azx_pcm_close(struct snd_pcm_substream *substream)
  1047. {
  1048. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1049. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1050. struct azx *chip = apcm->chip;
  1051. struct azx_dev *azx_dev = get_azx_dev(substream);
  1052. unsigned long flags;
  1053. mutex_lock(&chip->open_mutex);
  1054. spin_lock_irqsave(&chip->reg_lock, flags);
  1055. azx_dev->substream = NULL;
  1056. azx_dev->running = 0;
  1057. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1058. azx_release_device(azx_dev);
  1059. hinfo->ops.close(hinfo, apcm->codec, substream);
  1060. snd_hda_power_down(apcm->codec);
  1061. mutex_unlock(&chip->open_mutex);
  1062. return 0;
  1063. }
  1064. static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
  1065. struct snd_pcm_hw_params *hw_params)
  1066. {
  1067. return snd_pcm_lib_malloc_pages(substream,
  1068. params_buffer_bytes(hw_params));
  1069. }
  1070. static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
  1071. {
  1072. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1073. struct azx_dev *azx_dev = get_azx_dev(substream);
  1074. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1075. /* reset BDL address */
  1076. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  1077. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  1078. azx_sd_writel(azx_dev, SD_CTL, 0);
  1079. hinfo->ops.cleanup(hinfo, apcm->codec, substream);
  1080. return snd_pcm_lib_free_pages(substream);
  1081. }
  1082. static int azx_pcm_prepare(struct snd_pcm_substream *substream)
  1083. {
  1084. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1085. struct azx *chip = apcm->chip;
  1086. struct azx_dev *azx_dev = get_azx_dev(substream);
  1087. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1088. struct snd_pcm_runtime *runtime = substream->runtime;
  1089. azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
  1090. azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
  1091. azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
  1092. azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
  1093. runtime->channels,
  1094. runtime->format,
  1095. hinfo->maxbps);
  1096. if (!azx_dev->format_val) {
  1097. snd_printk(KERN_ERR SFX
  1098. "invalid format_val, rate=%d, ch=%d, format=%d\n",
  1099. runtime->rate, runtime->channels, runtime->format);
  1100. return -EINVAL;
  1101. }
  1102. snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, "
  1103. "format=0x%x\n",
  1104. azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
  1105. azx_setup_periods(azx_dev);
  1106. azx_setup_controller(chip, azx_dev);
  1107. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1108. azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
  1109. else
  1110. azx_dev->fifo_size = 0;
  1111. return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
  1112. azx_dev->format_val, substream);
  1113. }
  1114. static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
  1115. {
  1116. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1117. struct azx_dev *azx_dev = get_azx_dev(substream);
  1118. struct azx *chip = apcm->chip;
  1119. int err = 0;
  1120. spin_lock(&chip->reg_lock);
  1121. switch (cmd) {
  1122. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1123. case SNDRV_PCM_TRIGGER_RESUME:
  1124. case SNDRV_PCM_TRIGGER_START:
  1125. azx_stream_start(chip, azx_dev);
  1126. azx_dev->running = 1;
  1127. break;
  1128. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1129. case SNDRV_PCM_TRIGGER_SUSPEND:
  1130. case SNDRV_PCM_TRIGGER_STOP:
  1131. azx_stream_stop(chip, azx_dev);
  1132. azx_dev->running = 0;
  1133. break;
  1134. default:
  1135. err = -EINVAL;
  1136. }
  1137. spin_unlock(&chip->reg_lock);
  1138. if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
  1139. cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
  1140. cmd == SNDRV_PCM_TRIGGER_STOP) {
  1141. int timeout = 5000;
  1142. while ((azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START) &&
  1143. --timeout)
  1144. ;
  1145. }
  1146. return err;
  1147. }
  1148. static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
  1149. {
  1150. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1151. struct azx *chip = apcm->chip;
  1152. struct azx_dev *azx_dev = get_azx_dev(substream);
  1153. unsigned int pos;
  1154. if (chip->position_fix == POS_FIX_POSBUF ||
  1155. chip->position_fix == POS_FIX_AUTO) {
  1156. /* use the position buffer */
  1157. pos = le32_to_cpu(*azx_dev->posbuf);
  1158. if (chip->position_fix == POS_FIX_AUTO &&
  1159. azx_dev->period_intr == 1 && !pos) {
  1160. printk(KERN_WARNING
  1161. "hda-intel: Invalid position buffer, "
  1162. "using LPIB read method instead.\n");
  1163. chip->position_fix = POS_FIX_NONE;
  1164. goto read_lpib;
  1165. }
  1166. } else {
  1167. read_lpib:
  1168. /* read LPIB */
  1169. pos = azx_sd_readl(azx_dev, SD_LPIB);
  1170. if (chip->position_fix == POS_FIX_FIFO)
  1171. pos += azx_dev->fifo_size;
  1172. }
  1173. if (pos >= azx_dev->bufsize)
  1174. pos = 0;
  1175. return bytes_to_frames(substream->runtime, pos);
  1176. }
  1177. static struct snd_pcm_ops azx_pcm_ops = {
  1178. .open = azx_pcm_open,
  1179. .close = azx_pcm_close,
  1180. .ioctl = snd_pcm_lib_ioctl,
  1181. .hw_params = azx_pcm_hw_params,
  1182. .hw_free = azx_pcm_hw_free,
  1183. .prepare = azx_pcm_prepare,
  1184. .trigger = azx_pcm_trigger,
  1185. .pointer = azx_pcm_pointer,
  1186. };
  1187. static void azx_pcm_free(struct snd_pcm *pcm)
  1188. {
  1189. kfree(pcm->private_data);
  1190. }
  1191. static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
  1192. struct hda_pcm *cpcm)
  1193. {
  1194. int err;
  1195. struct snd_pcm *pcm;
  1196. struct azx_pcm *apcm;
  1197. /* if no substreams are defined for both playback and capture,
  1198. * it's just a placeholder. ignore it.
  1199. */
  1200. if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
  1201. return 0;
  1202. snd_assert(cpcm->name, return -EINVAL);
  1203. err = snd_pcm_new(chip->card, cpcm->name, cpcm->device,
  1204. cpcm->stream[0].substreams,
  1205. cpcm->stream[1].substreams,
  1206. &pcm);
  1207. if (err < 0)
  1208. return err;
  1209. strcpy(pcm->name, cpcm->name);
  1210. apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
  1211. if (apcm == NULL)
  1212. return -ENOMEM;
  1213. apcm->chip = chip;
  1214. apcm->codec = codec;
  1215. apcm->hinfo[0] = &cpcm->stream[0];
  1216. apcm->hinfo[1] = &cpcm->stream[1];
  1217. pcm->private_data = apcm;
  1218. pcm->private_free = azx_pcm_free;
  1219. if (cpcm->stream[0].substreams)
  1220. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
  1221. if (cpcm->stream[1].substreams)
  1222. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
  1223. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  1224. snd_dma_pci_data(chip->pci),
  1225. 1024 * 64, 1024 * 1024);
  1226. chip->pcm[cpcm->device] = pcm;
  1227. return 0;
  1228. }
  1229. static int __devinit azx_pcm_create(struct azx *chip)
  1230. {
  1231. static const char *dev_name[HDA_PCM_NTYPES] = {
  1232. "Audio", "SPDIF", "HDMI", "Modem"
  1233. };
  1234. /* starting device index for each PCM type */
  1235. static int dev_idx[HDA_PCM_NTYPES] = {
  1236. [HDA_PCM_TYPE_AUDIO] = 0,
  1237. [HDA_PCM_TYPE_SPDIF] = 1,
  1238. [HDA_PCM_TYPE_HDMI] = 3,
  1239. [HDA_PCM_TYPE_MODEM] = 6
  1240. };
  1241. /* normal audio device indices; not linear to keep compatibility */
  1242. static int audio_idx[4] = { 0, 2, 4, 5 };
  1243. struct hda_codec *codec;
  1244. int c, err;
  1245. int num_devs[HDA_PCM_NTYPES];
  1246. err = snd_hda_build_pcms(chip->bus);
  1247. if (err < 0)
  1248. return err;
  1249. /* create audio PCMs */
  1250. memset(num_devs, 0, sizeof(num_devs));
  1251. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  1252. for (c = 0; c < codec->num_pcms; c++) {
  1253. struct hda_pcm *cpcm = &codec->pcm_info[c];
  1254. int type = cpcm->pcm_type;
  1255. switch (type) {
  1256. case HDA_PCM_TYPE_AUDIO:
  1257. if (num_devs[type] >= ARRAY_SIZE(audio_idx)) {
  1258. snd_printk(KERN_WARNING
  1259. "Too many audio devices\n");
  1260. continue;
  1261. }
  1262. cpcm->device = audio_idx[num_devs[type]];
  1263. break;
  1264. case HDA_PCM_TYPE_SPDIF:
  1265. case HDA_PCM_TYPE_HDMI:
  1266. case HDA_PCM_TYPE_MODEM:
  1267. if (num_devs[type]) {
  1268. snd_printk(KERN_WARNING
  1269. "%s already defined\n",
  1270. dev_name[type]);
  1271. continue;
  1272. }
  1273. cpcm->device = dev_idx[type];
  1274. break;
  1275. default:
  1276. snd_printk(KERN_WARNING
  1277. "Invalid PCM type %d\n", type);
  1278. continue;
  1279. }
  1280. num_devs[type]++;
  1281. err = create_codec_pcm(chip, codec, cpcm);
  1282. if (err < 0)
  1283. return err;
  1284. }
  1285. }
  1286. return 0;
  1287. }
  1288. /*
  1289. * mixer creation - all stuff is implemented in hda module
  1290. */
  1291. static int __devinit azx_mixer_create(struct azx *chip)
  1292. {
  1293. return snd_hda_build_controls(chip->bus);
  1294. }
  1295. /*
  1296. * initialize SD streams
  1297. */
  1298. static int __devinit azx_init_stream(struct azx *chip)
  1299. {
  1300. int i;
  1301. /* initialize each stream (aka device)
  1302. * assign the starting bdl address to each stream (device)
  1303. * and initialize
  1304. */
  1305. for (i = 0; i < chip->num_streams; i++) {
  1306. unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
  1307. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1308. azx_dev->bdl = (u32 *)(chip->bdl.area + off);
  1309. azx_dev->bdl_addr = chip->bdl.addr + off;
  1310. azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
  1311. /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  1312. azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
  1313. /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
  1314. azx_dev->sd_int_sta_mask = 1 << i;
  1315. /* stream tag: must be non-zero and unique */
  1316. azx_dev->index = i;
  1317. azx_dev->stream_tag = i + 1;
  1318. }
  1319. return 0;
  1320. }
  1321. static int azx_acquire_irq(struct azx *chip, int do_disconnect)
  1322. {
  1323. if (request_irq(chip->pci->irq, azx_interrupt,
  1324. chip->msi ? 0 : IRQF_SHARED,
  1325. "HDA Intel", chip)) {
  1326. printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
  1327. "disabling device\n", chip->pci->irq);
  1328. if (do_disconnect)
  1329. snd_card_disconnect(chip->card);
  1330. return -1;
  1331. }
  1332. chip->irq = chip->pci->irq;
  1333. pci_intx(chip->pci, !chip->msi);
  1334. return 0;
  1335. }
  1336. static void azx_stop_chip(struct azx *chip)
  1337. {
  1338. if (!chip->initialized)
  1339. return;
  1340. /* disable interrupts */
  1341. azx_int_disable(chip);
  1342. azx_int_clear(chip);
  1343. /* disable CORB/RIRB */
  1344. azx_free_cmd_io(chip);
  1345. /* disable position buffer */
  1346. azx_writel(chip, DPLBASE, 0);
  1347. azx_writel(chip, DPUBASE, 0);
  1348. chip->initialized = 0;
  1349. }
  1350. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1351. /* power-up/down the controller */
  1352. static void azx_power_notify(struct hda_codec *codec)
  1353. {
  1354. struct azx *chip = codec->bus->private_data;
  1355. struct hda_codec *c;
  1356. int power_on = 0;
  1357. list_for_each_entry(c, &codec->bus->codec_list, list) {
  1358. if (c->power_on) {
  1359. power_on = 1;
  1360. break;
  1361. }
  1362. }
  1363. if (power_on)
  1364. azx_init_chip(chip);
  1365. else if (chip->running && power_save_controller)
  1366. azx_stop_chip(chip);
  1367. }
  1368. #endif /* CONFIG_SND_HDA_POWER_SAVE */
  1369. #ifdef CONFIG_PM
  1370. /*
  1371. * power management
  1372. */
  1373. static int azx_suspend(struct pci_dev *pci, pm_message_t state)
  1374. {
  1375. struct snd_card *card = pci_get_drvdata(pci);
  1376. struct azx *chip = card->private_data;
  1377. int i;
  1378. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1379. for (i = 0; i < AZX_MAX_PCMS; i++)
  1380. snd_pcm_suspend_all(chip->pcm[i]);
  1381. if (chip->initialized)
  1382. snd_hda_suspend(chip->bus, state);
  1383. azx_stop_chip(chip);
  1384. if (chip->irq >= 0) {
  1385. synchronize_irq(chip->irq);
  1386. free_irq(chip->irq, chip);
  1387. chip->irq = -1;
  1388. }
  1389. if (chip->msi)
  1390. pci_disable_msi(chip->pci);
  1391. pci_disable_device(pci);
  1392. pci_save_state(pci);
  1393. pci_set_power_state(pci, pci_choose_state(pci, state));
  1394. return 0;
  1395. }
  1396. static int azx_resume(struct pci_dev *pci)
  1397. {
  1398. struct snd_card *card = pci_get_drvdata(pci);
  1399. struct azx *chip = card->private_data;
  1400. pci_set_power_state(pci, PCI_D0);
  1401. pci_restore_state(pci);
  1402. if (pci_enable_device(pci) < 0) {
  1403. printk(KERN_ERR "hda-intel: pci_enable_device failed, "
  1404. "disabling device\n");
  1405. snd_card_disconnect(card);
  1406. return -EIO;
  1407. }
  1408. pci_set_master(pci);
  1409. if (chip->msi)
  1410. if (pci_enable_msi(pci) < 0)
  1411. chip->msi = 0;
  1412. if (azx_acquire_irq(chip, 1) < 0)
  1413. return -EIO;
  1414. azx_init_pci(chip);
  1415. if (snd_hda_codecs_inuse(chip->bus))
  1416. azx_init_chip(chip);
  1417. snd_hda_resume(chip->bus);
  1418. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1419. return 0;
  1420. }
  1421. #endif /* CONFIG_PM */
  1422. /*
  1423. * destructor
  1424. */
  1425. static int azx_free(struct azx *chip)
  1426. {
  1427. if (chip->initialized) {
  1428. int i;
  1429. for (i = 0; i < chip->num_streams; i++)
  1430. azx_stream_stop(chip, &chip->azx_dev[i]);
  1431. azx_stop_chip(chip);
  1432. }
  1433. if (chip->irq >= 0) {
  1434. synchronize_irq(chip->irq);
  1435. free_irq(chip->irq, (void*)chip);
  1436. }
  1437. if (chip->msi)
  1438. pci_disable_msi(chip->pci);
  1439. if (chip->remap_addr)
  1440. iounmap(chip->remap_addr);
  1441. if (chip->bdl.area)
  1442. snd_dma_free_pages(&chip->bdl);
  1443. if (chip->rb.area)
  1444. snd_dma_free_pages(&chip->rb);
  1445. if (chip->posbuf.area)
  1446. snd_dma_free_pages(&chip->posbuf);
  1447. pci_release_regions(chip->pci);
  1448. pci_disable_device(chip->pci);
  1449. kfree(chip->azx_dev);
  1450. kfree(chip);
  1451. return 0;
  1452. }
  1453. static int azx_dev_free(struct snd_device *device)
  1454. {
  1455. return azx_free(device->device_data);
  1456. }
  1457. /*
  1458. * white/black-listing for position_fix
  1459. */
  1460. static struct snd_pci_quirk position_fix_list[] __devinitdata = {
  1461. SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_NONE),
  1462. SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_NONE),
  1463. {}
  1464. };
  1465. static int __devinit check_position_fix(struct azx *chip, int fix)
  1466. {
  1467. const struct snd_pci_quirk *q;
  1468. if (fix == POS_FIX_AUTO) {
  1469. q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
  1470. if (q) {
  1471. printk(KERN_INFO
  1472. "hda_intel: position_fix set to %d "
  1473. "for device %04x:%04x\n",
  1474. q->value, q->subvendor, q->subdevice);
  1475. return q->value;
  1476. }
  1477. }
  1478. return fix;
  1479. }
  1480. /*
  1481. * black-lists for probe_mask
  1482. */
  1483. static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
  1484. /* Thinkpad often breaks the controller communication when accessing
  1485. * to the non-working (or non-existing) modem codec slot.
  1486. */
  1487. SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
  1488. SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
  1489. SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
  1490. {}
  1491. };
  1492. static void __devinit check_probe_mask(struct azx *chip, int dev)
  1493. {
  1494. const struct snd_pci_quirk *q;
  1495. if (probe_mask[dev] == -1) {
  1496. q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
  1497. if (q) {
  1498. printk(KERN_INFO
  1499. "hda_intel: probe_mask set to 0x%x "
  1500. "for device %04x:%04x\n",
  1501. q->value, q->subvendor, q->subdevice);
  1502. probe_mask[dev] = q->value;
  1503. }
  1504. }
  1505. }
  1506. /*
  1507. * constructor
  1508. */
  1509. static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
  1510. int dev, int driver_type,
  1511. struct azx **rchip)
  1512. {
  1513. struct azx *chip;
  1514. int err;
  1515. unsigned short gcap;
  1516. static struct snd_device_ops ops = {
  1517. .dev_free = azx_dev_free,
  1518. };
  1519. *rchip = NULL;
  1520. err = pci_enable_device(pci);
  1521. if (err < 0)
  1522. return err;
  1523. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1524. if (!chip) {
  1525. snd_printk(KERN_ERR SFX "cannot allocate chip\n");
  1526. pci_disable_device(pci);
  1527. return -ENOMEM;
  1528. }
  1529. spin_lock_init(&chip->reg_lock);
  1530. mutex_init(&chip->open_mutex);
  1531. chip->card = card;
  1532. chip->pci = pci;
  1533. chip->irq = -1;
  1534. chip->driver_type = driver_type;
  1535. chip->msi = enable_msi;
  1536. chip->position_fix = check_position_fix(chip, position_fix[dev]);
  1537. check_probe_mask(chip, dev);
  1538. chip->single_cmd = single_cmd;
  1539. #if BITS_PER_LONG != 64
  1540. /* Fix up base address on ULI M5461 */
  1541. if (chip->driver_type == AZX_DRIVER_ULI) {
  1542. u16 tmp3;
  1543. pci_read_config_word(pci, 0x40, &tmp3);
  1544. pci_write_config_word(pci, 0x40, tmp3 | 0x10);
  1545. pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
  1546. }
  1547. #endif
  1548. err = pci_request_regions(pci, "ICH HD audio");
  1549. if (err < 0) {
  1550. kfree(chip);
  1551. pci_disable_device(pci);
  1552. return err;
  1553. }
  1554. chip->addr = pci_resource_start(pci, 0);
  1555. chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
  1556. if (chip->remap_addr == NULL) {
  1557. snd_printk(KERN_ERR SFX "ioremap error\n");
  1558. err = -ENXIO;
  1559. goto errout;
  1560. }
  1561. if (chip->msi)
  1562. if (pci_enable_msi(pci) < 0)
  1563. chip->msi = 0;
  1564. if (azx_acquire_irq(chip, 0) < 0) {
  1565. err = -EBUSY;
  1566. goto errout;
  1567. }
  1568. pci_set_master(pci);
  1569. synchronize_irq(chip->irq);
  1570. gcap = azx_readw(chip, GCAP);
  1571. snd_printdd("chipset global capabilities = 0x%x\n", gcap);
  1572. if (gcap) {
  1573. /* read number of streams from GCAP register instead of using
  1574. * hardcoded value
  1575. */
  1576. chip->playback_streams = (gcap & (0xF << 12)) >> 12;
  1577. chip->capture_streams = (gcap & (0xF << 8)) >> 8;
  1578. chip->playback_index_offset = chip->capture_streams;
  1579. chip->capture_index_offset = 0;
  1580. } else {
  1581. /* gcap didn't give any info, switching to old method */
  1582. switch (chip->driver_type) {
  1583. case AZX_DRIVER_ULI:
  1584. chip->playback_streams = ULI_NUM_PLAYBACK;
  1585. chip->capture_streams = ULI_NUM_CAPTURE;
  1586. chip->playback_index_offset = ULI_PLAYBACK_INDEX;
  1587. chip->capture_index_offset = ULI_CAPTURE_INDEX;
  1588. break;
  1589. case AZX_DRIVER_ATIHDMI:
  1590. chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
  1591. chip->capture_streams = ATIHDMI_NUM_CAPTURE;
  1592. chip->playback_index_offset = ATIHDMI_PLAYBACK_INDEX;
  1593. chip->capture_index_offset = ATIHDMI_CAPTURE_INDEX;
  1594. break;
  1595. default:
  1596. chip->playback_streams = ICH6_NUM_PLAYBACK;
  1597. chip->capture_streams = ICH6_NUM_CAPTURE;
  1598. chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
  1599. chip->capture_index_offset = ICH6_CAPTURE_INDEX;
  1600. break;
  1601. }
  1602. }
  1603. chip->num_streams = chip->playback_streams + chip->capture_streams;
  1604. chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
  1605. GFP_KERNEL);
  1606. if (!chip->azx_dev) {
  1607. snd_printk(KERN_ERR "cannot malloc azx_dev\n");
  1608. goto errout;
  1609. }
  1610. /* allocate memory for the BDL for each stream */
  1611. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  1612. snd_dma_pci_data(chip->pci),
  1613. BDL_SIZE, &chip->bdl);
  1614. if (err < 0) {
  1615. snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
  1616. goto errout;
  1617. }
  1618. /* allocate memory for the position buffer */
  1619. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  1620. snd_dma_pci_data(chip->pci),
  1621. chip->num_streams * 8, &chip->posbuf);
  1622. if (err < 0) {
  1623. snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
  1624. goto errout;
  1625. }
  1626. /* allocate CORB/RIRB */
  1627. if (!chip->single_cmd) {
  1628. err = azx_alloc_cmd_io(chip);
  1629. if (err < 0)
  1630. goto errout;
  1631. }
  1632. /* initialize streams */
  1633. azx_init_stream(chip);
  1634. /* initialize chip */
  1635. azx_init_pci(chip);
  1636. azx_init_chip(chip);
  1637. /* codec detection */
  1638. if (!chip->codec_mask) {
  1639. snd_printk(KERN_ERR SFX "no codecs found!\n");
  1640. err = -ENODEV;
  1641. goto errout;
  1642. }
  1643. err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
  1644. if (err <0) {
  1645. snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
  1646. goto errout;
  1647. }
  1648. strcpy(card->driver, "HDA-Intel");
  1649. strcpy(card->shortname, driver_short_names[chip->driver_type]);
  1650. sprintf(card->longname, "%s at 0x%lx irq %i",
  1651. card->shortname, chip->addr, chip->irq);
  1652. *rchip = chip;
  1653. return 0;
  1654. errout:
  1655. azx_free(chip);
  1656. return err;
  1657. }
  1658. static void power_down_all_codecs(struct azx *chip)
  1659. {
  1660. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1661. /* The codecs were powered up in snd_hda_codec_new().
  1662. * Now all initialization done, so turn them down if possible
  1663. */
  1664. struct hda_codec *codec;
  1665. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  1666. snd_hda_power_down(codec);
  1667. }
  1668. #endif
  1669. }
  1670. static int __devinit azx_probe(struct pci_dev *pci,
  1671. const struct pci_device_id *pci_id)
  1672. {
  1673. static int dev;
  1674. struct snd_card *card;
  1675. struct azx *chip;
  1676. int err;
  1677. if (dev >= SNDRV_CARDS)
  1678. return -ENODEV;
  1679. if (!enable[dev]) {
  1680. dev++;
  1681. return -ENOENT;
  1682. }
  1683. card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
  1684. if (!card) {
  1685. snd_printk(KERN_ERR SFX "Error creating card!\n");
  1686. return -ENOMEM;
  1687. }
  1688. err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
  1689. if (err < 0) {
  1690. snd_card_free(card);
  1691. return err;
  1692. }
  1693. card->private_data = chip;
  1694. /* create codec instances */
  1695. err = azx_codec_create(chip, model[dev], probe_mask[dev]);
  1696. if (err < 0) {
  1697. snd_card_free(card);
  1698. return err;
  1699. }
  1700. /* create PCM streams */
  1701. err = azx_pcm_create(chip);
  1702. if (err < 0) {
  1703. snd_card_free(card);
  1704. return err;
  1705. }
  1706. /* create mixer controls */
  1707. err = azx_mixer_create(chip);
  1708. if (err < 0) {
  1709. snd_card_free(card);
  1710. return err;
  1711. }
  1712. snd_card_set_dev(card, &pci->dev);
  1713. err = snd_card_register(card);
  1714. if (err < 0) {
  1715. snd_card_free(card);
  1716. return err;
  1717. }
  1718. pci_set_drvdata(pci, card);
  1719. chip->running = 1;
  1720. power_down_all_codecs(chip);
  1721. dev++;
  1722. return err;
  1723. }
  1724. static void __devexit azx_remove(struct pci_dev *pci)
  1725. {
  1726. snd_card_free(pci_get_drvdata(pci));
  1727. pci_set_drvdata(pci, NULL);
  1728. }
  1729. /* PCI IDs */
  1730. static struct pci_device_id azx_ids[] = {
  1731. { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
  1732. { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
  1733. { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
  1734. { 0x8086, 0x284b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH8 */
  1735. { 0x8086, 0x293e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
  1736. { 0x8086, 0x293f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
  1737. { 0x8086, 0x3a3e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH10 */
  1738. { 0x8086, 0x3a6e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH10 */
  1739. { 0x8086, 0x811b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SCH }, /* SCH*/
  1740. { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
  1741. { 0x1002, 0x4383, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB600 */
  1742. { 0x1002, 0x793b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS600 HDMI */
  1743. { 0x1002, 0x7919, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS690 HDMI */
  1744. { 0x1002, 0x960f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS780 HDMI */
  1745. { 0x1002, 0xaa00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI R600 HDMI */
  1746. { 0x1002, 0xaa08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV630 HDMI */
  1747. { 0x1002, 0xaa10, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV610 HDMI */
  1748. { 0x1002, 0xaa18, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV670 HDMI */
  1749. { 0x1002, 0xaa20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV635 HDMI */
  1750. { 0x1002, 0xaa28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV620 HDMI */
  1751. { 0x1002, 0xaa30, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV770 HDMI */
  1752. { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
  1753. { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
  1754. { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
  1755. { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP51 */
  1756. { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP55 */
  1757. { 0x10de, 0x03e4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
  1758. { 0x10de, 0x03f0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
  1759. { 0x10de, 0x044a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
  1760. { 0x10de, 0x044b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
  1761. { 0x10de, 0x055c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
  1762. { 0x10de, 0x055d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
  1763. { 0x10de, 0x07fc, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
  1764. { 0x10de, 0x07fd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
  1765. { 0x10de, 0x0774, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
  1766. { 0x10de, 0x0775, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
  1767. { 0x10de, 0x0776, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
  1768. { 0x10de, 0x0777, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
  1769. { 0x10de, 0x0ac0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
  1770. { 0x10de, 0x0ac1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
  1771. { 0x10de, 0x0ac2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
  1772. { 0x10de, 0x0ac3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
  1773. { 0, }
  1774. };
  1775. MODULE_DEVICE_TABLE(pci, azx_ids);
  1776. /* pci_driver definition */
  1777. static struct pci_driver driver = {
  1778. .name = "HDA Intel",
  1779. .id_table = azx_ids,
  1780. .probe = azx_probe,
  1781. .remove = __devexit_p(azx_remove),
  1782. #ifdef CONFIG_PM
  1783. .suspend = azx_suspend,
  1784. .resume = azx_resume,
  1785. #endif
  1786. };
  1787. static int __init alsa_card_azx_init(void)
  1788. {
  1789. return pci_register_driver(&driver);
  1790. }
  1791. static void __exit alsa_card_azx_exit(void)
  1792. {
  1793. pci_unregister_driver(&driver);
  1794. }
  1795. module_init(alsa_card_azx_init)
  1796. module_exit(alsa_card_azx_exit)