radeon.h 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <linux/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include <ttm/ttm_execbuf_util.h>
  69. #include "radeon_family.h"
  70. #include "radeon_mode.h"
  71. #include "radeon_reg.h"
  72. /*
  73. * Modules parameters.
  74. */
  75. extern int radeon_no_wb;
  76. extern int radeon_modeset;
  77. extern int radeon_dynclks;
  78. extern int radeon_r4xx_atom;
  79. extern int radeon_agpmode;
  80. extern int radeon_vram_limit;
  81. extern int radeon_gart_size;
  82. extern int radeon_benchmarking;
  83. extern int radeon_testing;
  84. extern int radeon_connector_table;
  85. extern int radeon_tv;
  86. extern int radeon_audio;
  87. extern int radeon_disp_priority;
  88. extern int radeon_hw_i2c;
  89. extern int radeon_pcie_gen2;
  90. extern int radeon_msi;
  91. extern int radeon_lockup_timeout;
  92. /*
  93. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  94. * symbol;
  95. */
  96. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  97. #define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  98. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  99. #define RADEON_IB_POOL_SIZE 16
  100. #define RADEON_DEBUGFS_MAX_COMPONENTS 32
  101. #define RADEONFB_CONN_LIMIT 4
  102. #define RADEON_BIOS_NUM_SCRATCH 8
  103. /* max number of rings */
  104. #define RADEON_NUM_RINGS 3
  105. /* internal ring indices */
  106. /* r1xx+ has gfx CP ring */
  107. #define RADEON_RING_TYPE_GFX_INDEX 0
  108. /* cayman has 2 compute CP rings */
  109. #define CAYMAN_RING_TYPE_CP1_INDEX 1
  110. #define CAYMAN_RING_TYPE_CP2_INDEX 2
  111. /* hardcode those limit for now */
  112. #define RADEON_VA_RESERVED_SIZE (8 << 20)
  113. #define RADEON_IB_VM_MAX_SIZE (64 << 10)
  114. /*
  115. * Errata workarounds.
  116. */
  117. enum radeon_pll_errata {
  118. CHIP_ERRATA_R300_CG = 0x00000001,
  119. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  120. CHIP_ERRATA_PLL_DELAY = 0x00000004
  121. };
  122. struct radeon_device;
  123. /*
  124. * BIOS.
  125. */
  126. #define ATRM_BIOS_PAGE 4096
  127. #if defined(CONFIG_VGA_SWITCHEROO)
  128. bool radeon_atrm_supported(struct pci_dev *pdev);
  129. int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
  130. #else
  131. static inline bool radeon_atrm_supported(struct pci_dev *pdev)
  132. {
  133. return false;
  134. }
  135. static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
  136. return -EINVAL;
  137. }
  138. #endif
  139. bool radeon_get_bios(struct radeon_device *rdev);
  140. /*
  141. * Mutex which allows recursive locking from the same process.
  142. */
  143. struct radeon_mutex {
  144. struct mutex mutex;
  145. struct task_struct *owner;
  146. int level;
  147. };
  148. static inline void radeon_mutex_init(struct radeon_mutex *mutex)
  149. {
  150. mutex_init(&mutex->mutex);
  151. mutex->owner = NULL;
  152. mutex->level = 0;
  153. }
  154. static inline void radeon_mutex_lock(struct radeon_mutex *mutex)
  155. {
  156. if (mutex_trylock(&mutex->mutex)) {
  157. /* The mutex was unlocked before, so it's ours now */
  158. mutex->owner = current;
  159. } else if (mutex->owner != current) {
  160. /* Another process locked the mutex, take it */
  161. mutex_lock(&mutex->mutex);
  162. mutex->owner = current;
  163. }
  164. /* Otherwise the mutex was already locked by this process */
  165. mutex->level++;
  166. }
  167. static inline void radeon_mutex_unlock(struct radeon_mutex *mutex)
  168. {
  169. if (--mutex->level > 0)
  170. return;
  171. mutex->owner = NULL;
  172. mutex_unlock(&mutex->mutex);
  173. }
  174. /*
  175. * Dummy page
  176. */
  177. struct radeon_dummy_page {
  178. struct page *page;
  179. dma_addr_t addr;
  180. };
  181. int radeon_dummy_page_init(struct radeon_device *rdev);
  182. void radeon_dummy_page_fini(struct radeon_device *rdev);
  183. /*
  184. * Clocks
  185. */
  186. struct radeon_clock {
  187. struct radeon_pll p1pll;
  188. struct radeon_pll p2pll;
  189. struct radeon_pll dcpll;
  190. struct radeon_pll spll;
  191. struct radeon_pll mpll;
  192. /* 10 Khz units */
  193. uint32_t default_mclk;
  194. uint32_t default_sclk;
  195. uint32_t default_dispclk;
  196. uint32_t dp_extclk;
  197. uint32_t max_pixel_clock;
  198. };
  199. /*
  200. * Power management
  201. */
  202. int radeon_pm_init(struct radeon_device *rdev);
  203. void radeon_pm_fini(struct radeon_device *rdev);
  204. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  205. void radeon_pm_suspend(struct radeon_device *rdev);
  206. void radeon_pm_resume(struct radeon_device *rdev);
  207. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  208. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  209. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
  210. void rs690_pm_info(struct radeon_device *rdev);
  211. extern int rv6xx_get_temp(struct radeon_device *rdev);
  212. extern int rv770_get_temp(struct radeon_device *rdev);
  213. extern int evergreen_get_temp(struct radeon_device *rdev);
  214. extern int sumo_get_temp(struct radeon_device *rdev);
  215. extern int si_get_temp(struct radeon_device *rdev);
  216. extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
  217. unsigned *bankh, unsigned *mtaspect,
  218. unsigned *tile_split);
  219. /*
  220. * Fences.
  221. */
  222. struct radeon_fence_driver {
  223. uint32_t scratch_reg;
  224. uint64_t gpu_addr;
  225. volatile uint32_t *cpu_addr;
  226. atomic_t seq;
  227. uint32_t last_seq;
  228. unsigned long last_activity;
  229. wait_queue_head_t queue;
  230. struct list_head emitted;
  231. struct list_head signaled;
  232. bool initialized;
  233. };
  234. struct radeon_fence {
  235. struct radeon_device *rdev;
  236. struct kref kref;
  237. struct list_head list;
  238. /* protected by radeon_fence.lock */
  239. uint32_t seq;
  240. bool emitted;
  241. bool signaled;
  242. /* RB, DMA, etc. */
  243. int ring;
  244. struct radeon_semaphore *semaphore;
  245. };
  246. int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
  247. int radeon_fence_driver_init(struct radeon_device *rdev);
  248. void radeon_fence_driver_fini(struct radeon_device *rdev);
  249. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
  250. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  251. void radeon_fence_process(struct radeon_device *rdev, int ring);
  252. bool radeon_fence_signaled(struct radeon_fence *fence);
  253. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  254. int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
  255. int radeon_fence_wait_empty(struct radeon_device *rdev, int ring);
  256. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  257. void radeon_fence_unref(struct radeon_fence **fence);
  258. int radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
  259. /*
  260. * Tiling registers
  261. */
  262. struct radeon_surface_reg {
  263. struct radeon_bo *bo;
  264. };
  265. #define RADEON_GEM_MAX_SURFACES 8
  266. /*
  267. * TTM.
  268. */
  269. struct radeon_mman {
  270. struct ttm_bo_global_ref bo_global_ref;
  271. struct drm_global_reference mem_global_ref;
  272. struct ttm_bo_device bdev;
  273. bool mem_global_referenced;
  274. bool initialized;
  275. };
  276. /* bo virtual address in a specific vm */
  277. struct radeon_bo_va {
  278. /* bo list is protected by bo being reserved */
  279. struct list_head bo_list;
  280. /* vm list is protected by vm mutex */
  281. struct list_head vm_list;
  282. /* constant after initialization */
  283. struct radeon_vm *vm;
  284. struct radeon_bo *bo;
  285. uint64_t soffset;
  286. uint64_t eoffset;
  287. uint32_t flags;
  288. bool valid;
  289. };
  290. struct radeon_bo {
  291. /* Protected by gem.mutex */
  292. struct list_head list;
  293. /* Protected by tbo.reserved */
  294. u32 placements[3];
  295. struct ttm_placement placement;
  296. struct ttm_buffer_object tbo;
  297. struct ttm_bo_kmap_obj kmap;
  298. unsigned pin_count;
  299. void *kptr;
  300. u32 tiling_flags;
  301. u32 pitch;
  302. int surface_reg;
  303. /* list of all virtual address to which this bo
  304. * is associated to
  305. */
  306. struct list_head va;
  307. /* Constant after initialization */
  308. struct radeon_device *rdev;
  309. struct drm_gem_object gem_base;
  310. };
  311. #define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
  312. struct radeon_bo_list {
  313. struct ttm_validate_buffer tv;
  314. struct radeon_bo *bo;
  315. uint64_t gpu_offset;
  316. unsigned rdomain;
  317. unsigned wdomain;
  318. u32 tiling_flags;
  319. };
  320. /* sub-allocation manager, it has to be protected by another lock.
  321. * By conception this is an helper for other part of the driver
  322. * like the indirect buffer or semaphore, which both have their
  323. * locking.
  324. *
  325. * Principe is simple, we keep a list of sub allocation in offset
  326. * order (first entry has offset == 0, last entry has the highest
  327. * offset).
  328. *
  329. * When allocating new object we first check if there is room at
  330. * the end total_size - (last_object_offset + last_object_size) >=
  331. * alloc_size. If so we allocate new object there.
  332. *
  333. * When there is not enough room at the end, we start waiting for
  334. * each sub object until we reach object_offset+object_size >=
  335. * alloc_size, this object then become the sub object we return.
  336. *
  337. * Alignment can't be bigger than page size.
  338. *
  339. * Hole are not considered for allocation to keep things simple.
  340. * Assumption is that there won't be hole (all object on same
  341. * alignment).
  342. */
  343. struct radeon_sa_manager {
  344. struct radeon_bo *bo;
  345. struct list_head sa_bo;
  346. unsigned size;
  347. uint64_t gpu_addr;
  348. void *cpu_ptr;
  349. uint32_t domain;
  350. };
  351. struct radeon_sa_bo;
  352. /* sub-allocation buffer */
  353. struct radeon_sa_bo {
  354. struct list_head list;
  355. struct radeon_sa_manager *manager;
  356. unsigned offset;
  357. unsigned size;
  358. };
  359. /*
  360. * GEM objects.
  361. */
  362. struct radeon_gem {
  363. struct mutex mutex;
  364. struct list_head objects;
  365. };
  366. int radeon_gem_init(struct radeon_device *rdev);
  367. void radeon_gem_fini(struct radeon_device *rdev);
  368. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  369. int alignment, int initial_domain,
  370. bool discardable, bool kernel,
  371. struct drm_gem_object **obj);
  372. int radeon_mode_dumb_create(struct drm_file *file_priv,
  373. struct drm_device *dev,
  374. struct drm_mode_create_dumb *args);
  375. int radeon_mode_dumb_mmap(struct drm_file *filp,
  376. struct drm_device *dev,
  377. uint32_t handle, uint64_t *offset_p);
  378. int radeon_mode_dumb_destroy(struct drm_file *file_priv,
  379. struct drm_device *dev,
  380. uint32_t handle);
  381. /*
  382. * Semaphores.
  383. */
  384. struct radeon_ring;
  385. #define RADEON_SEMAPHORE_BO_SIZE 256
  386. struct radeon_semaphore_driver {
  387. rwlock_t lock;
  388. struct list_head bo;
  389. };
  390. struct radeon_semaphore_bo;
  391. /* everything here is constant */
  392. struct radeon_semaphore {
  393. struct list_head list;
  394. uint64_t gpu_addr;
  395. uint32_t *cpu_ptr;
  396. struct radeon_semaphore_bo *bo;
  397. };
  398. struct radeon_semaphore_bo {
  399. struct list_head list;
  400. struct radeon_ib *ib;
  401. struct list_head free;
  402. struct radeon_semaphore semaphores[RADEON_SEMAPHORE_BO_SIZE/8];
  403. unsigned nused;
  404. };
  405. void radeon_semaphore_driver_fini(struct radeon_device *rdev);
  406. int radeon_semaphore_create(struct radeon_device *rdev,
  407. struct radeon_semaphore **semaphore);
  408. void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
  409. struct radeon_semaphore *semaphore);
  410. void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
  411. struct radeon_semaphore *semaphore);
  412. int radeon_semaphore_sync_rings(struct radeon_device *rdev,
  413. struct radeon_semaphore *semaphore,
  414. bool sync_to[RADEON_NUM_RINGS],
  415. int dst_ring);
  416. void radeon_semaphore_free(struct radeon_device *rdev,
  417. struct radeon_semaphore *semaphore);
  418. /*
  419. * GART structures, functions & helpers
  420. */
  421. struct radeon_mc;
  422. #define RADEON_GPU_PAGE_SIZE 4096
  423. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  424. #define RADEON_GPU_PAGE_SHIFT 12
  425. #define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
  426. struct radeon_gart {
  427. dma_addr_t table_addr;
  428. struct radeon_bo *robj;
  429. void *ptr;
  430. unsigned num_gpu_pages;
  431. unsigned num_cpu_pages;
  432. unsigned table_size;
  433. struct page **pages;
  434. dma_addr_t *pages_addr;
  435. bool ready;
  436. };
  437. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  438. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  439. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  440. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  441. int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  442. void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
  443. int radeon_gart_init(struct radeon_device *rdev);
  444. void radeon_gart_fini(struct radeon_device *rdev);
  445. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  446. int pages);
  447. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  448. int pages, struct page **pagelist,
  449. dma_addr_t *dma_addr);
  450. void radeon_gart_restore(struct radeon_device *rdev);
  451. /*
  452. * GPU MC structures, functions & helpers
  453. */
  454. struct radeon_mc {
  455. resource_size_t aper_size;
  456. resource_size_t aper_base;
  457. resource_size_t agp_base;
  458. /* for some chips with <= 32MB we need to lie
  459. * about vram size near mc fb location */
  460. u64 mc_vram_size;
  461. u64 visible_vram_size;
  462. u64 gtt_size;
  463. u64 gtt_start;
  464. u64 gtt_end;
  465. u64 vram_start;
  466. u64 vram_end;
  467. unsigned vram_width;
  468. u64 real_vram_size;
  469. int vram_mtrr;
  470. bool vram_is_ddr;
  471. bool igp_sideport_enabled;
  472. u64 gtt_base_align;
  473. };
  474. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  475. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  476. /*
  477. * GPU scratch registers structures, functions & helpers
  478. */
  479. struct radeon_scratch {
  480. unsigned num_reg;
  481. uint32_t reg_base;
  482. bool free[32];
  483. uint32_t reg[32];
  484. };
  485. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  486. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  487. /*
  488. * IRQS.
  489. */
  490. struct radeon_unpin_work {
  491. struct work_struct work;
  492. struct radeon_device *rdev;
  493. int crtc_id;
  494. struct radeon_fence *fence;
  495. struct drm_pending_vblank_event *event;
  496. struct radeon_bo *old_rbo;
  497. u64 new_crtc_base;
  498. };
  499. struct r500_irq_stat_regs {
  500. u32 disp_int;
  501. u32 hdmi0_status;
  502. };
  503. struct r600_irq_stat_regs {
  504. u32 disp_int;
  505. u32 disp_int_cont;
  506. u32 disp_int_cont2;
  507. u32 d1grph_int;
  508. u32 d2grph_int;
  509. u32 hdmi0_status;
  510. u32 hdmi1_status;
  511. };
  512. struct evergreen_irq_stat_regs {
  513. u32 disp_int;
  514. u32 disp_int_cont;
  515. u32 disp_int_cont2;
  516. u32 disp_int_cont3;
  517. u32 disp_int_cont4;
  518. u32 disp_int_cont5;
  519. u32 d1grph_int;
  520. u32 d2grph_int;
  521. u32 d3grph_int;
  522. u32 d4grph_int;
  523. u32 d5grph_int;
  524. u32 d6grph_int;
  525. u32 afmt_status1;
  526. u32 afmt_status2;
  527. u32 afmt_status3;
  528. u32 afmt_status4;
  529. u32 afmt_status5;
  530. u32 afmt_status6;
  531. };
  532. union radeon_irq_stat_regs {
  533. struct r500_irq_stat_regs r500;
  534. struct r600_irq_stat_regs r600;
  535. struct evergreen_irq_stat_regs evergreen;
  536. };
  537. #define RADEON_MAX_HPD_PINS 6
  538. #define RADEON_MAX_CRTCS 6
  539. #define RADEON_MAX_AFMT_BLOCKS 6
  540. struct radeon_irq {
  541. bool installed;
  542. bool sw_int[RADEON_NUM_RINGS];
  543. bool crtc_vblank_int[RADEON_MAX_CRTCS];
  544. bool pflip[RADEON_MAX_CRTCS];
  545. wait_queue_head_t vblank_queue;
  546. bool hpd[RADEON_MAX_HPD_PINS];
  547. bool gui_idle;
  548. bool gui_idle_acked;
  549. wait_queue_head_t idle_queue;
  550. bool afmt[RADEON_MAX_AFMT_BLOCKS];
  551. spinlock_t sw_lock;
  552. int sw_refcount[RADEON_NUM_RINGS];
  553. union radeon_irq_stat_regs stat_regs;
  554. spinlock_t pflip_lock[RADEON_MAX_CRTCS];
  555. int pflip_refcount[RADEON_MAX_CRTCS];
  556. };
  557. int radeon_irq_kms_init(struct radeon_device *rdev);
  558. void radeon_irq_kms_fini(struct radeon_device *rdev);
  559. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
  560. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
  561. void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
  562. void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
  563. /*
  564. * CP & rings.
  565. */
  566. struct radeon_ib {
  567. struct radeon_sa_bo sa_bo;
  568. unsigned idx;
  569. uint32_t length_dw;
  570. uint64_t gpu_addr;
  571. uint32_t *ptr;
  572. struct radeon_fence *fence;
  573. unsigned vm_id;
  574. bool is_const_ib;
  575. };
  576. /*
  577. * locking -
  578. * mutex protects scheduled_ibs, ready, alloc_bm
  579. */
  580. struct radeon_ib_pool {
  581. struct radeon_mutex mutex;
  582. struct radeon_sa_manager sa_manager;
  583. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  584. bool ready;
  585. unsigned head_id;
  586. };
  587. struct radeon_ring {
  588. struct radeon_bo *ring_obj;
  589. volatile uint32_t *ring;
  590. unsigned rptr;
  591. unsigned rptr_offs;
  592. unsigned rptr_reg;
  593. unsigned wptr;
  594. unsigned wptr_old;
  595. unsigned wptr_reg;
  596. unsigned ring_size;
  597. unsigned ring_free_dw;
  598. int count_dw;
  599. unsigned long last_activity;
  600. unsigned last_rptr;
  601. uint64_t gpu_addr;
  602. uint32_t align_mask;
  603. uint32_t ptr_mask;
  604. struct mutex mutex;
  605. bool ready;
  606. u32 ptr_reg_shift;
  607. u32 ptr_reg_mask;
  608. u32 nop;
  609. };
  610. /*
  611. * VM
  612. */
  613. struct radeon_vm {
  614. struct list_head list;
  615. struct list_head va;
  616. int id;
  617. unsigned last_pfn;
  618. u64 pt_gpu_addr;
  619. u64 *pt;
  620. struct radeon_sa_bo sa_bo;
  621. struct mutex mutex;
  622. /* last fence for cs using this vm */
  623. struct radeon_fence *fence;
  624. };
  625. struct radeon_vm_funcs {
  626. int (*init)(struct radeon_device *rdev);
  627. void (*fini)(struct radeon_device *rdev);
  628. /* cs mutex must be lock for schedule_ib */
  629. int (*bind)(struct radeon_device *rdev, struct radeon_vm *vm, int id);
  630. void (*unbind)(struct radeon_device *rdev, struct radeon_vm *vm);
  631. void (*tlb_flush)(struct radeon_device *rdev, struct radeon_vm *vm);
  632. uint32_t (*page_flags)(struct radeon_device *rdev,
  633. struct radeon_vm *vm,
  634. uint32_t flags);
  635. void (*set_page)(struct radeon_device *rdev, struct radeon_vm *vm,
  636. unsigned pfn, uint64_t addr, uint32_t flags);
  637. };
  638. struct radeon_vm_manager {
  639. struct list_head lru_vm;
  640. uint32_t use_bitmap;
  641. struct radeon_sa_manager sa_manager;
  642. uint32_t max_pfn;
  643. /* fields constant after init */
  644. const struct radeon_vm_funcs *funcs;
  645. /* number of VMIDs */
  646. unsigned nvm;
  647. /* vram base address for page table entry */
  648. u64 vram_base_offset;
  649. /* is vm enabled? */
  650. bool enabled;
  651. };
  652. /*
  653. * file private structure
  654. */
  655. struct radeon_fpriv {
  656. struct radeon_vm vm;
  657. };
  658. /*
  659. * R6xx+ IH ring
  660. */
  661. struct r600_ih {
  662. struct radeon_bo *ring_obj;
  663. volatile uint32_t *ring;
  664. unsigned rptr;
  665. unsigned rptr_offs;
  666. unsigned wptr;
  667. unsigned wptr_old;
  668. unsigned ring_size;
  669. uint64_t gpu_addr;
  670. uint32_t ptr_mask;
  671. spinlock_t lock;
  672. bool enabled;
  673. };
  674. struct r600_blit_cp_primitives {
  675. void (*set_render_target)(struct radeon_device *rdev, int format,
  676. int w, int h, u64 gpu_addr);
  677. void (*cp_set_surface_sync)(struct radeon_device *rdev,
  678. u32 sync_type, u32 size,
  679. u64 mc_addr);
  680. void (*set_shaders)(struct radeon_device *rdev);
  681. void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
  682. void (*set_tex_resource)(struct radeon_device *rdev,
  683. int format, int w, int h, int pitch,
  684. u64 gpu_addr, u32 size);
  685. void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
  686. int x2, int y2);
  687. void (*draw_auto)(struct radeon_device *rdev);
  688. void (*set_default_state)(struct radeon_device *rdev);
  689. };
  690. struct r600_blit {
  691. struct mutex mutex;
  692. struct radeon_bo *shader_obj;
  693. struct r600_blit_cp_primitives primitives;
  694. int max_dim;
  695. int ring_size_common;
  696. int ring_size_per_loop;
  697. u64 shader_gpu_addr;
  698. u32 vs_offset, ps_offset;
  699. u32 state_offset;
  700. u32 state_len;
  701. u32 vb_used, vb_total;
  702. struct radeon_ib *vb_ib;
  703. };
  704. void r600_blit_suspend(struct radeon_device *rdev);
  705. /*
  706. * SI RLC stuff
  707. */
  708. struct si_rlc {
  709. /* for power gating */
  710. struct radeon_bo *save_restore_obj;
  711. uint64_t save_restore_gpu_addr;
  712. /* for clear state */
  713. struct radeon_bo *clear_state_obj;
  714. uint64_t clear_state_gpu_addr;
  715. };
  716. int radeon_ib_get(struct radeon_device *rdev, int ring,
  717. struct radeon_ib **ib, unsigned size);
  718. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  719. bool radeon_ib_try_free(struct radeon_device *rdev, struct radeon_ib *ib);
  720. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  721. int radeon_ib_pool_init(struct radeon_device *rdev);
  722. void radeon_ib_pool_fini(struct radeon_device *rdev);
  723. int radeon_ib_pool_start(struct radeon_device *rdev);
  724. int radeon_ib_pool_suspend(struct radeon_device *rdev);
  725. int radeon_ib_ring_tests(struct radeon_device *rdev);
  726. /* Ring access between begin & end cannot sleep */
  727. int radeon_ring_index(struct radeon_device *rdev, struct radeon_ring *cp);
  728. void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
  729. int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  730. int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  731. void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
  732. void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
  733. void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
  734. int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
  735. void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
  736. void radeon_ring_lockup_update(struct radeon_ring *ring);
  737. bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
  738. int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
  739. unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
  740. u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
  741. void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
  742. /*
  743. * CS.
  744. */
  745. struct radeon_cs_reloc {
  746. struct drm_gem_object *gobj;
  747. struct radeon_bo *robj;
  748. struct radeon_bo_list lobj;
  749. uint32_t handle;
  750. uint32_t flags;
  751. };
  752. struct radeon_cs_chunk {
  753. uint32_t chunk_id;
  754. uint32_t length_dw;
  755. int kpage_idx[2];
  756. uint32_t *kpage[2];
  757. uint32_t *kdata;
  758. void __user *user_ptr;
  759. int last_copied_page;
  760. int last_page_index;
  761. };
  762. struct radeon_cs_parser {
  763. struct device *dev;
  764. struct radeon_device *rdev;
  765. struct drm_file *filp;
  766. /* chunks */
  767. unsigned nchunks;
  768. struct radeon_cs_chunk *chunks;
  769. uint64_t *chunks_array;
  770. /* IB */
  771. unsigned idx;
  772. /* relocations */
  773. unsigned nrelocs;
  774. struct radeon_cs_reloc *relocs;
  775. struct radeon_cs_reloc **relocs_ptr;
  776. struct list_head validated;
  777. /* indices of various chunks */
  778. int chunk_ib_idx;
  779. int chunk_relocs_idx;
  780. int chunk_flags_idx;
  781. int chunk_const_ib_idx;
  782. struct radeon_ib *ib;
  783. struct radeon_ib *const_ib;
  784. void *track;
  785. unsigned family;
  786. int parser_error;
  787. u32 cs_flags;
  788. u32 ring;
  789. s32 priority;
  790. };
  791. extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
  792. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  793. extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
  794. struct radeon_cs_packet {
  795. unsigned idx;
  796. unsigned type;
  797. unsigned reg;
  798. unsigned opcode;
  799. int count;
  800. unsigned one_reg_wr;
  801. };
  802. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  803. struct radeon_cs_packet *pkt,
  804. unsigned idx, unsigned reg);
  805. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  806. struct radeon_cs_packet *pkt);
  807. /*
  808. * AGP
  809. */
  810. int radeon_agp_init(struct radeon_device *rdev);
  811. void radeon_agp_resume(struct radeon_device *rdev);
  812. void radeon_agp_suspend(struct radeon_device *rdev);
  813. void radeon_agp_fini(struct radeon_device *rdev);
  814. /*
  815. * Writeback
  816. */
  817. struct radeon_wb {
  818. struct radeon_bo *wb_obj;
  819. volatile uint32_t *wb;
  820. uint64_t gpu_addr;
  821. bool enabled;
  822. bool use_event;
  823. };
  824. #define RADEON_WB_SCRATCH_OFFSET 0
  825. #define RADEON_WB_CP_RPTR_OFFSET 1024
  826. #define RADEON_WB_CP1_RPTR_OFFSET 1280
  827. #define RADEON_WB_CP2_RPTR_OFFSET 1536
  828. #define R600_WB_IH_WPTR_OFFSET 2048
  829. #define R600_WB_EVENT_OFFSET 3072
  830. /**
  831. * struct radeon_pm - power management datas
  832. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  833. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  834. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  835. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  836. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  837. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  838. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  839. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  840. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  841. * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
  842. * @needed_bandwidth: current bandwidth needs
  843. *
  844. * It keeps track of various data needed to take powermanagement decision.
  845. * Bandwidth need is used to determine minimun clock of the GPU and memory.
  846. * Equation between gpu/memory clock and available bandwidth is hw dependent
  847. * (type of memory, bus size, efficiency, ...)
  848. */
  849. enum radeon_pm_method {
  850. PM_METHOD_PROFILE,
  851. PM_METHOD_DYNPM,
  852. };
  853. enum radeon_dynpm_state {
  854. DYNPM_STATE_DISABLED,
  855. DYNPM_STATE_MINIMUM,
  856. DYNPM_STATE_PAUSED,
  857. DYNPM_STATE_ACTIVE,
  858. DYNPM_STATE_SUSPENDED,
  859. };
  860. enum radeon_dynpm_action {
  861. DYNPM_ACTION_NONE,
  862. DYNPM_ACTION_MINIMUM,
  863. DYNPM_ACTION_DOWNCLOCK,
  864. DYNPM_ACTION_UPCLOCK,
  865. DYNPM_ACTION_DEFAULT
  866. };
  867. enum radeon_voltage_type {
  868. VOLTAGE_NONE = 0,
  869. VOLTAGE_GPIO,
  870. VOLTAGE_VDDC,
  871. VOLTAGE_SW
  872. };
  873. enum radeon_pm_state_type {
  874. POWER_STATE_TYPE_DEFAULT,
  875. POWER_STATE_TYPE_POWERSAVE,
  876. POWER_STATE_TYPE_BATTERY,
  877. POWER_STATE_TYPE_BALANCED,
  878. POWER_STATE_TYPE_PERFORMANCE,
  879. };
  880. enum radeon_pm_profile_type {
  881. PM_PROFILE_DEFAULT,
  882. PM_PROFILE_AUTO,
  883. PM_PROFILE_LOW,
  884. PM_PROFILE_MID,
  885. PM_PROFILE_HIGH,
  886. };
  887. #define PM_PROFILE_DEFAULT_IDX 0
  888. #define PM_PROFILE_LOW_SH_IDX 1
  889. #define PM_PROFILE_MID_SH_IDX 2
  890. #define PM_PROFILE_HIGH_SH_IDX 3
  891. #define PM_PROFILE_LOW_MH_IDX 4
  892. #define PM_PROFILE_MID_MH_IDX 5
  893. #define PM_PROFILE_HIGH_MH_IDX 6
  894. #define PM_PROFILE_MAX 7
  895. struct radeon_pm_profile {
  896. int dpms_off_ps_idx;
  897. int dpms_on_ps_idx;
  898. int dpms_off_cm_idx;
  899. int dpms_on_cm_idx;
  900. };
  901. enum radeon_int_thermal_type {
  902. THERMAL_TYPE_NONE,
  903. THERMAL_TYPE_RV6XX,
  904. THERMAL_TYPE_RV770,
  905. THERMAL_TYPE_EVERGREEN,
  906. THERMAL_TYPE_SUMO,
  907. THERMAL_TYPE_NI,
  908. THERMAL_TYPE_SI,
  909. };
  910. struct radeon_voltage {
  911. enum radeon_voltage_type type;
  912. /* gpio voltage */
  913. struct radeon_gpio_rec gpio;
  914. u32 delay; /* delay in usec from voltage drop to sclk change */
  915. bool active_high; /* voltage drop is active when bit is high */
  916. /* VDDC voltage */
  917. u8 vddc_id; /* index into vddc voltage table */
  918. u8 vddci_id; /* index into vddci voltage table */
  919. bool vddci_enabled;
  920. /* r6xx+ sw */
  921. u16 voltage;
  922. /* evergreen+ vddci */
  923. u16 vddci;
  924. };
  925. /* clock mode flags */
  926. #define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
  927. struct radeon_pm_clock_info {
  928. /* memory clock */
  929. u32 mclk;
  930. /* engine clock */
  931. u32 sclk;
  932. /* voltage info */
  933. struct radeon_voltage voltage;
  934. /* standardized clock flags */
  935. u32 flags;
  936. };
  937. /* state flags */
  938. #define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
  939. struct radeon_power_state {
  940. enum radeon_pm_state_type type;
  941. struct radeon_pm_clock_info *clock_info;
  942. /* number of valid clock modes in this power state */
  943. int num_clock_modes;
  944. struct radeon_pm_clock_info *default_clock_mode;
  945. /* standardized state flags */
  946. u32 flags;
  947. u32 misc; /* vbios specific flags */
  948. u32 misc2; /* vbios specific flags */
  949. int pcie_lanes; /* pcie lanes */
  950. };
  951. /*
  952. * Some modes are overclocked by very low value, accept them
  953. */
  954. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  955. struct radeon_pm {
  956. struct mutex mutex;
  957. u32 active_crtcs;
  958. int active_crtc_count;
  959. int req_vblank;
  960. bool vblank_sync;
  961. bool gui_idle;
  962. fixed20_12 max_bandwidth;
  963. fixed20_12 igp_sideport_mclk;
  964. fixed20_12 igp_system_mclk;
  965. fixed20_12 igp_ht_link_clk;
  966. fixed20_12 igp_ht_link_width;
  967. fixed20_12 k8_bandwidth;
  968. fixed20_12 sideport_bandwidth;
  969. fixed20_12 ht_bandwidth;
  970. fixed20_12 core_bandwidth;
  971. fixed20_12 sclk;
  972. fixed20_12 mclk;
  973. fixed20_12 needed_bandwidth;
  974. struct radeon_power_state *power_state;
  975. /* number of valid power states */
  976. int num_power_states;
  977. int current_power_state_index;
  978. int current_clock_mode_index;
  979. int requested_power_state_index;
  980. int requested_clock_mode_index;
  981. int default_power_state_index;
  982. u32 current_sclk;
  983. u32 current_mclk;
  984. u16 current_vddc;
  985. u16 current_vddci;
  986. u32 default_sclk;
  987. u32 default_mclk;
  988. u16 default_vddc;
  989. u16 default_vddci;
  990. struct radeon_i2c_chan *i2c_bus;
  991. /* selected pm method */
  992. enum radeon_pm_method pm_method;
  993. /* dynpm power management */
  994. struct delayed_work dynpm_idle_work;
  995. enum radeon_dynpm_state dynpm_state;
  996. enum radeon_dynpm_action dynpm_planned_action;
  997. unsigned long dynpm_action_timeout;
  998. bool dynpm_can_upclock;
  999. bool dynpm_can_downclock;
  1000. /* profile-based power management */
  1001. enum radeon_pm_profile_type profile;
  1002. int profile_index;
  1003. struct radeon_pm_profile profiles[PM_PROFILE_MAX];
  1004. /* internal thermal controller on rv6xx+ */
  1005. enum radeon_int_thermal_type int_thermal_type;
  1006. struct device *int_hwmon_dev;
  1007. };
  1008. int radeon_pm_get_type_index(struct radeon_device *rdev,
  1009. enum radeon_pm_state_type ps_type,
  1010. int instance);
  1011. struct r600_audio {
  1012. bool enabled;
  1013. int channels;
  1014. int rate;
  1015. int bits_per_sample;
  1016. u8 status_bits;
  1017. u8 category_code;
  1018. };
  1019. /*
  1020. * Benchmarking
  1021. */
  1022. void radeon_benchmark(struct radeon_device *rdev, int test_number);
  1023. /*
  1024. * Testing
  1025. */
  1026. void radeon_test_moves(struct radeon_device *rdev);
  1027. void radeon_test_ring_sync(struct radeon_device *rdev,
  1028. struct radeon_ring *cpA,
  1029. struct radeon_ring *cpB);
  1030. void radeon_test_syncing(struct radeon_device *rdev);
  1031. /*
  1032. * Debugfs
  1033. */
  1034. struct radeon_debugfs {
  1035. struct drm_info_list *files;
  1036. unsigned num_files;
  1037. };
  1038. int radeon_debugfs_add_files(struct radeon_device *rdev,
  1039. struct drm_info_list *files,
  1040. unsigned nfiles);
  1041. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  1042. /*
  1043. * ASIC specific functions.
  1044. */
  1045. struct radeon_asic {
  1046. int (*init)(struct radeon_device *rdev);
  1047. void (*fini)(struct radeon_device *rdev);
  1048. int (*resume)(struct radeon_device *rdev);
  1049. int (*suspend)(struct radeon_device *rdev);
  1050. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  1051. int (*asic_reset)(struct radeon_device *rdev);
  1052. /* ioctl hw specific callback. Some hw might want to perform special
  1053. * operation on specific ioctl. For instance on wait idle some hw
  1054. * might want to perform and HDP flush through MMIO as it seems that
  1055. * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
  1056. * through ring.
  1057. */
  1058. void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
  1059. /* check if 3D engine is idle */
  1060. bool (*gui_idle)(struct radeon_device *rdev);
  1061. /* wait for mc_idle */
  1062. int (*mc_wait_for_idle)(struct radeon_device *rdev);
  1063. /* gart */
  1064. struct {
  1065. void (*tlb_flush)(struct radeon_device *rdev);
  1066. int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  1067. } gart;
  1068. /* ring specific callbacks */
  1069. struct {
  1070. void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  1071. int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
  1072. void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
  1073. void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
  1074. struct radeon_semaphore *semaphore, bool emit_wait);
  1075. int (*cs_parse)(struct radeon_cs_parser *p);
  1076. void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
  1077. int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1078. int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1079. bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
  1080. } ring[RADEON_NUM_RINGS];
  1081. /* irqs */
  1082. struct {
  1083. int (*set)(struct radeon_device *rdev);
  1084. int (*process)(struct radeon_device *rdev);
  1085. } irq;
  1086. /* displays */
  1087. struct {
  1088. /* display watermarks */
  1089. void (*bandwidth_update)(struct radeon_device *rdev);
  1090. /* get frame count */
  1091. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  1092. /* wait for vblank */
  1093. void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
  1094. } display;
  1095. /* copy functions for bo handling */
  1096. struct {
  1097. int (*blit)(struct radeon_device *rdev,
  1098. uint64_t src_offset,
  1099. uint64_t dst_offset,
  1100. unsigned num_gpu_pages,
  1101. struct radeon_fence *fence);
  1102. u32 blit_ring_index;
  1103. int (*dma)(struct radeon_device *rdev,
  1104. uint64_t src_offset,
  1105. uint64_t dst_offset,
  1106. unsigned num_gpu_pages,
  1107. struct radeon_fence *fence);
  1108. u32 dma_ring_index;
  1109. /* method used for bo copy */
  1110. int (*copy)(struct radeon_device *rdev,
  1111. uint64_t src_offset,
  1112. uint64_t dst_offset,
  1113. unsigned num_gpu_pages,
  1114. struct radeon_fence *fence);
  1115. /* ring used for bo copies */
  1116. u32 copy_ring_index;
  1117. } copy;
  1118. /* surfaces */
  1119. struct {
  1120. int (*set_reg)(struct radeon_device *rdev, int reg,
  1121. uint32_t tiling_flags, uint32_t pitch,
  1122. uint32_t offset, uint32_t obj_size);
  1123. void (*clear_reg)(struct radeon_device *rdev, int reg);
  1124. } surface;
  1125. /* hotplug detect */
  1126. struct {
  1127. void (*init)(struct radeon_device *rdev);
  1128. void (*fini)(struct radeon_device *rdev);
  1129. bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1130. void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1131. } hpd;
  1132. /* power management */
  1133. struct {
  1134. void (*misc)(struct radeon_device *rdev);
  1135. void (*prepare)(struct radeon_device *rdev);
  1136. void (*finish)(struct radeon_device *rdev);
  1137. void (*init_profile)(struct radeon_device *rdev);
  1138. void (*get_dynpm_state)(struct radeon_device *rdev);
  1139. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  1140. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  1141. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  1142. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  1143. int (*get_pcie_lanes)(struct radeon_device *rdev);
  1144. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  1145. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  1146. } pm;
  1147. /* pageflipping */
  1148. struct {
  1149. void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
  1150. u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
  1151. void (*post_page_flip)(struct radeon_device *rdev, int crtc);
  1152. } pflip;
  1153. };
  1154. /*
  1155. * Asic structures
  1156. */
  1157. struct r100_asic {
  1158. const unsigned *reg_safe_bm;
  1159. unsigned reg_safe_bm_size;
  1160. u32 hdp_cntl;
  1161. };
  1162. struct r300_asic {
  1163. const unsigned *reg_safe_bm;
  1164. unsigned reg_safe_bm_size;
  1165. u32 resync_scratch;
  1166. u32 hdp_cntl;
  1167. };
  1168. struct r600_asic {
  1169. unsigned max_pipes;
  1170. unsigned max_tile_pipes;
  1171. unsigned max_simds;
  1172. unsigned max_backends;
  1173. unsigned max_gprs;
  1174. unsigned max_threads;
  1175. unsigned max_stack_entries;
  1176. unsigned max_hw_contexts;
  1177. unsigned max_gs_threads;
  1178. unsigned sx_max_export_size;
  1179. unsigned sx_max_export_pos_size;
  1180. unsigned sx_max_export_smx_size;
  1181. unsigned sq_num_cf_insts;
  1182. unsigned tiling_nbanks;
  1183. unsigned tiling_npipes;
  1184. unsigned tiling_group_size;
  1185. unsigned tile_config;
  1186. unsigned backend_map;
  1187. };
  1188. struct rv770_asic {
  1189. unsigned max_pipes;
  1190. unsigned max_tile_pipes;
  1191. unsigned max_simds;
  1192. unsigned max_backends;
  1193. unsigned max_gprs;
  1194. unsigned max_threads;
  1195. unsigned max_stack_entries;
  1196. unsigned max_hw_contexts;
  1197. unsigned max_gs_threads;
  1198. unsigned sx_max_export_size;
  1199. unsigned sx_max_export_pos_size;
  1200. unsigned sx_max_export_smx_size;
  1201. unsigned sq_num_cf_insts;
  1202. unsigned sx_num_of_sets;
  1203. unsigned sc_prim_fifo_size;
  1204. unsigned sc_hiz_tile_fifo_size;
  1205. unsigned sc_earlyz_tile_fifo_fize;
  1206. unsigned tiling_nbanks;
  1207. unsigned tiling_npipes;
  1208. unsigned tiling_group_size;
  1209. unsigned tile_config;
  1210. unsigned backend_map;
  1211. };
  1212. struct evergreen_asic {
  1213. unsigned num_ses;
  1214. unsigned max_pipes;
  1215. unsigned max_tile_pipes;
  1216. unsigned max_simds;
  1217. unsigned max_backends;
  1218. unsigned max_gprs;
  1219. unsigned max_threads;
  1220. unsigned max_stack_entries;
  1221. unsigned max_hw_contexts;
  1222. unsigned max_gs_threads;
  1223. unsigned sx_max_export_size;
  1224. unsigned sx_max_export_pos_size;
  1225. unsigned sx_max_export_smx_size;
  1226. unsigned sq_num_cf_insts;
  1227. unsigned sx_num_of_sets;
  1228. unsigned sc_prim_fifo_size;
  1229. unsigned sc_hiz_tile_fifo_size;
  1230. unsigned sc_earlyz_tile_fifo_size;
  1231. unsigned tiling_nbanks;
  1232. unsigned tiling_npipes;
  1233. unsigned tiling_group_size;
  1234. unsigned tile_config;
  1235. unsigned backend_map;
  1236. };
  1237. struct cayman_asic {
  1238. unsigned max_shader_engines;
  1239. unsigned max_pipes_per_simd;
  1240. unsigned max_tile_pipes;
  1241. unsigned max_simds_per_se;
  1242. unsigned max_backends_per_se;
  1243. unsigned max_texture_channel_caches;
  1244. unsigned max_gprs;
  1245. unsigned max_threads;
  1246. unsigned max_gs_threads;
  1247. unsigned max_stack_entries;
  1248. unsigned sx_num_of_sets;
  1249. unsigned sx_max_export_size;
  1250. unsigned sx_max_export_pos_size;
  1251. unsigned sx_max_export_smx_size;
  1252. unsigned max_hw_contexts;
  1253. unsigned sq_num_cf_insts;
  1254. unsigned sc_prim_fifo_size;
  1255. unsigned sc_hiz_tile_fifo_size;
  1256. unsigned sc_earlyz_tile_fifo_size;
  1257. unsigned num_shader_engines;
  1258. unsigned num_shader_pipes_per_simd;
  1259. unsigned num_tile_pipes;
  1260. unsigned num_simds_per_se;
  1261. unsigned num_backends_per_se;
  1262. unsigned backend_disable_mask_per_asic;
  1263. unsigned backend_map;
  1264. unsigned num_texture_channel_caches;
  1265. unsigned mem_max_burst_length_bytes;
  1266. unsigned mem_row_size_in_kb;
  1267. unsigned shader_engine_tile_size;
  1268. unsigned num_gpus;
  1269. unsigned multi_gpu_tile_size;
  1270. unsigned tile_config;
  1271. };
  1272. struct si_asic {
  1273. unsigned max_shader_engines;
  1274. unsigned max_pipes_per_simd;
  1275. unsigned max_tile_pipes;
  1276. unsigned max_simds_per_se;
  1277. unsigned max_backends_per_se;
  1278. unsigned max_texture_channel_caches;
  1279. unsigned max_gprs;
  1280. unsigned max_gs_threads;
  1281. unsigned max_hw_contexts;
  1282. unsigned sc_prim_fifo_size_frontend;
  1283. unsigned sc_prim_fifo_size_backend;
  1284. unsigned sc_hiz_tile_fifo_size;
  1285. unsigned sc_earlyz_tile_fifo_size;
  1286. unsigned num_shader_engines;
  1287. unsigned num_tile_pipes;
  1288. unsigned num_backends_per_se;
  1289. unsigned backend_disable_mask_per_asic;
  1290. unsigned backend_map;
  1291. unsigned num_texture_channel_caches;
  1292. unsigned mem_max_burst_length_bytes;
  1293. unsigned mem_row_size_in_kb;
  1294. unsigned shader_engine_tile_size;
  1295. unsigned num_gpus;
  1296. unsigned multi_gpu_tile_size;
  1297. unsigned tile_config;
  1298. };
  1299. union radeon_asic_config {
  1300. struct r300_asic r300;
  1301. struct r100_asic r100;
  1302. struct r600_asic r600;
  1303. struct rv770_asic rv770;
  1304. struct evergreen_asic evergreen;
  1305. struct cayman_asic cayman;
  1306. struct si_asic si;
  1307. };
  1308. /*
  1309. * asic initizalization from radeon_asic.c
  1310. */
  1311. void radeon_agp_disable(struct radeon_device *rdev);
  1312. int radeon_asic_init(struct radeon_device *rdev);
  1313. /*
  1314. * IOCTL.
  1315. */
  1316. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  1317. struct drm_file *filp);
  1318. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  1319. struct drm_file *filp);
  1320. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  1321. struct drm_file *file_priv);
  1322. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1323. struct drm_file *file_priv);
  1324. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1325. struct drm_file *file_priv);
  1326. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  1327. struct drm_file *file_priv);
  1328. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1329. struct drm_file *filp);
  1330. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1331. struct drm_file *filp);
  1332. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  1333. struct drm_file *filp);
  1334. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1335. struct drm_file *filp);
  1336. int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
  1337. struct drm_file *filp);
  1338. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1339. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  1340. struct drm_file *filp);
  1341. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  1342. struct drm_file *filp);
  1343. /* VRAM scratch page for HDP bug, default vram page */
  1344. struct r600_vram_scratch {
  1345. struct radeon_bo *robj;
  1346. volatile uint32_t *ptr;
  1347. u64 gpu_addr;
  1348. };
  1349. /*
  1350. * Core structure, functions and helpers.
  1351. */
  1352. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  1353. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  1354. struct radeon_device {
  1355. struct device *dev;
  1356. struct drm_device *ddev;
  1357. struct pci_dev *pdev;
  1358. /* ASIC */
  1359. union radeon_asic_config config;
  1360. enum radeon_family family;
  1361. unsigned long flags;
  1362. int usec_timeout;
  1363. enum radeon_pll_errata pll_errata;
  1364. int num_gb_pipes;
  1365. int num_z_pipes;
  1366. int disp_priority;
  1367. /* BIOS */
  1368. uint8_t *bios;
  1369. bool is_atom_bios;
  1370. uint16_t bios_header_start;
  1371. struct radeon_bo *stollen_vga_memory;
  1372. /* Register mmio */
  1373. resource_size_t rmmio_base;
  1374. resource_size_t rmmio_size;
  1375. void __iomem *rmmio;
  1376. radeon_rreg_t mc_rreg;
  1377. radeon_wreg_t mc_wreg;
  1378. radeon_rreg_t pll_rreg;
  1379. radeon_wreg_t pll_wreg;
  1380. uint32_t pcie_reg_mask;
  1381. radeon_rreg_t pciep_rreg;
  1382. radeon_wreg_t pciep_wreg;
  1383. /* io port */
  1384. void __iomem *rio_mem;
  1385. resource_size_t rio_mem_size;
  1386. struct radeon_clock clock;
  1387. struct radeon_mc mc;
  1388. struct radeon_gart gart;
  1389. struct radeon_mode_info mode_info;
  1390. struct radeon_scratch scratch;
  1391. struct radeon_mman mman;
  1392. rwlock_t fence_lock;
  1393. struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
  1394. struct radeon_semaphore_driver semaphore_drv;
  1395. struct radeon_ring ring[RADEON_NUM_RINGS];
  1396. struct radeon_ib_pool ib_pool;
  1397. struct radeon_irq irq;
  1398. struct radeon_asic *asic;
  1399. struct radeon_gem gem;
  1400. struct radeon_pm pm;
  1401. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  1402. struct radeon_mutex cs_mutex;
  1403. struct radeon_wb wb;
  1404. struct radeon_dummy_page dummy_page;
  1405. bool shutdown;
  1406. bool suspend;
  1407. bool need_dma32;
  1408. bool accel_working;
  1409. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  1410. const struct firmware *me_fw; /* all family ME firmware */
  1411. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  1412. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  1413. const struct firmware *mc_fw; /* NI MC firmware */
  1414. const struct firmware *ce_fw; /* SI CE firmware */
  1415. struct r600_blit r600_blit;
  1416. struct r600_vram_scratch vram_scratch;
  1417. int msi_enabled; /* msi enabled */
  1418. struct r600_ih ih; /* r6/700 interrupt ring */
  1419. struct si_rlc rlc;
  1420. struct work_struct hotplug_work;
  1421. struct work_struct audio_work;
  1422. int num_crtc; /* number of crtcs */
  1423. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  1424. struct mutex vram_mutex;
  1425. struct r600_audio audio; /* audio stuff */
  1426. struct notifier_block acpi_nb;
  1427. /* only one userspace can use Hyperz features or CMASK at a time */
  1428. struct drm_file *hyperz_filp;
  1429. struct drm_file *cmask_filp;
  1430. /* i2c buses */
  1431. struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
  1432. /* debugfs */
  1433. struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
  1434. unsigned debugfs_count;
  1435. /* virtual memory */
  1436. struct radeon_vm_manager vm_manager;
  1437. };
  1438. int radeon_device_init(struct radeon_device *rdev,
  1439. struct drm_device *ddev,
  1440. struct pci_dev *pdev,
  1441. uint32_t flags);
  1442. void radeon_device_fini(struct radeon_device *rdev);
  1443. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  1444. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
  1445. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  1446. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
  1447. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  1448. /*
  1449. * Cast helper
  1450. */
  1451. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  1452. /*
  1453. * Registers read & write functions.
  1454. */
  1455. #define RREG8(reg) readb((rdev->rmmio) + (reg))
  1456. #define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
  1457. #define RREG16(reg) readw((rdev->rmmio) + (reg))
  1458. #define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
  1459. #define RREG32(reg) r100_mm_rreg(rdev, (reg))
  1460. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
  1461. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
  1462. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1463. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1464. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  1465. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  1466. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  1467. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  1468. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  1469. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  1470. #define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
  1471. #define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  1472. #define WREG32_P(reg, val, mask) \
  1473. do { \
  1474. uint32_t tmp_ = RREG32(reg); \
  1475. tmp_ &= (mask); \
  1476. tmp_ |= ((val) & ~(mask)); \
  1477. WREG32(reg, tmp_); \
  1478. } while (0)
  1479. #define WREG32_PLL_P(reg, val, mask) \
  1480. do { \
  1481. uint32_t tmp_ = RREG32_PLL(reg); \
  1482. tmp_ &= (mask); \
  1483. tmp_ |= ((val) & ~(mask)); \
  1484. WREG32_PLL(reg, tmp_); \
  1485. } while (0)
  1486. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
  1487. #define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
  1488. #define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
  1489. /*
  1490. * Indirect registers accessor
  1491. */
  1492. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  1493. {
  1494. uint32_t r;
  1495. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1496. r = RREG32(RADEON_PCIE_DATA);
  1497. return r;
  1498. }
  1499. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1500. {
  1501. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1502. WREG32(RADEON_PCIE_DATA, (v));
  1503. }
  1504. void r100_pll_errata_after_index(struct radeon_device *rdev);
  1505. /*
  1506. * ASICs helpers.
  1507. */
  1508. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  1509. (rdev->pdev->device == 0x5969))
  1510. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  1511. (rdev->family == CHIP_RV200) || \
  1512. (rdev->family == CHIP_RS100) || \
  1513. (rdev->family == CHIP_RS200) || \
  1514. (rdev->family == CHIP_RV250) || \
  1515. (rdev->family == CHIP_RV280) || \
  1516. (rdev->family == CHIP_RS300))
  1517. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  1518. (rdev->family == CHIP_RV350) || \
  1519. (rdev->family == CHIP_R350) || \
  1520. (rdev->family == CHIP_RV380) || \
  1521. (rdev->family == CHIP_R420) || \
  1522. (rdev->family == CHIP_R423) || \
  1523. (rdev->family == CHIP_RV410) || \
  1524. (rdev->family == CHIP_RS400) || \
  1525. (rdev->family == CHIP_RS480))
  1526. #define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
  1527. (rdev->ddev->pdev->device == 0x9443) || \
  1528. (rdev->ddev->pdev->device == 0x944B) || \
  1529. (rdev->ddev->pdev->device == 0x9506) || \
  1530. (rdev->ddev->pdev->device == 0x9509) || \
  1531. (rdev->ddev->pdev->device == 0x950F) || \
  1532. (rdev->ddev->pdev->device == 0x689C) || \
  1533. (rdev->ddev->pdev->device == 0x689D))
  1534. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  1535. #define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
  1536. (rdev->family == CHIP_RS690) || \
  1537. (rdev->family == CHIP_RS740) || \
  1538. (rdev->family >= CHIP_R600))
  1539. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  1540. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  1541. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  1542. #define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
  1543. (rdev->flags & RADEON_IS_IGP))
  1544. #define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
  1545. #define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
  1546. #define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
  1547. (rdev->flags & RADEON_IS_IGP))
  1548. /*
  1549. * BIOS helpers.
  1550. */
  1551. #define RBIOS8(i) (rdev->bios[i])
  1552. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1553. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1554. int radeon_combios_init(struct radeon_device *rdev);
  1555. void radeon_combios_fini(struct radeon_device *rdev);
  1556. int radeon_atombios_init(struct radeon_device *rdev);
  1557. void radeon_atombios_fini(struct radeon_device *rdev);
  1558. /*
  1559. * RING helpers.
  1560. */
  1561. #if DRM_DEBUG_CODE == 0
  1562. static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
  1563. {
  1564. ring->ring[ring->wptr++] = v;
  1565. ring->wptr &= ring->ptr_mask;
  1566. ring->count_dw--;
  1567. ring->ring_free_dw--;
  1568. }
  1569. #else
  1570. /* With debugging this is just too big to inline */
  1571. void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
  1572. #endif
  1573. /*
  1574. * ASICs macro.
  1575. */
  1576. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  1577. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  1578. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  1579. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  1580. #define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
  1581. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  1582. #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
  1583. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
  1584. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
  1585. #define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
  1586. #define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
  1587. #define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
  1588. #define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
  1589. #define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
  1590. #define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
  1591. #define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
  1592. #define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
  1593. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
  1594. #define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
  1595. #define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
  1596. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
  1597. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
  1598. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
  1599. #define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
  1600. #define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
  1601. #define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
  1602. #define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
  1603. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
  1604. #define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
  1605. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
  1606. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
  1607. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
  1608. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
  1609. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
  1610. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
  1611. #define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
  1612. #define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
  1613. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
  1614. #define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
  1615. #define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
  1616. #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
  1617. #define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
  1618. #define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
  1619. #define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
  1620. #define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
  1621. #define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
  1622. #define radeon_pre_page_flip(rdev, crtc) rdev->asic->pflip.pre_page_flip((rdev), (crtc))
  1623. #define radeon_page_flip(rdev, crtc, base) rdev->asic->pflip.page_flip((rdev), (crtc), (base))
  1624. #define radeon_post_page_flip(rdev, crtc) rdev->asic->pflip.post_page_flip((rdev), (crtc))
  1625. #define radeon_wait_for_vblank(rdev, crtc) rdev->asic->display.wait_for_vblank((rdev), (crtc))
  1626. #define radeon_mc_wait_for_idle(rdev) rdev->asic->mc_wait_for_idle((rdev))
  1627. /* Common functions */
  1628. /* AGP */
  1629. extern int radeon_gpu_reset(struct radeon_device *rdev);
  1630. extern void radeon_agp_disable(struct radeon_device *rdev);
  1631. extern int radeon_modeset_init(struct radeon_device *rdev);
  1632. extern void radeon_modeset_fini(struct radeon_device *rdev);
  1633. extern bool radeon_card_posted(struct radeon_device *rdev);
  1634. extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
  1635. extern void radeon_update_display_priority(struct radeon_device *rdev);
  1636. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  1637. extern void radeon_scratch_init(struct radeon_device *rdev);
  1638. extern void radeon_wb_fini(struct radeon_device *rdev);
  1639. extern int radeon_wb_init(struct radeon_device *rdev);
  1640. extern void radeon_wb_disable(struct radeon_device *rdev);
  1641. extern void radeon_surface_init(struct radeon_device *rdev);
  1642. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  1643. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  1644. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  1645. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  1646. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  1647. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  1648. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1649. extern int radeon_resume_kms(struct drm_device *dev);
  1650. extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
  1651. extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
  1652. /*
  1653. * vm
  1654. */
  1655. int radeon_vm_manager_init(struct radeon_device *rdev);
  1656. void radeon_vm_manager_fini(struct radeon_device *rdev);
  1657. int radeon_vm_manager_start(struct radeon_device *rdev);
  1658. int radeon_vm_manager_suspend(struct radeon_device *rdev);
  1659. int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
  1660. void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
  1661. int radeon_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm);
  1662. void radeon_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm);
  1663. int radeon_vm_bo_update_pte(struct radeon_device *rdev,
  1664. struct radeon_vm *vm,
  1665. struct radeon_bo *bo,
  1666. struct ttm_mem_reg *mem);
  1667. void radeon_vm_bo_invalidate(struct radeon_device *rdev,
  1668. struct radeon_bo *bo);
  1669. int radeon_vm_bo_add(struct radeon_device *rdev,
  1670. struct radeon_vm *vm,
  1671. struct radeon_bo *bo,
  1672. uint64_t offset,
  1673. uint32_t flags);
  1674. int radeon_vm_bo_rmv(struct radeon_device *rdev,
  1675. struct radeon_vm *vm,
  1676. struct radeon_bo *bo);
  1677. /* audio */
  1678. void r600_audio_update_hdmi(struct work_struct *work);
  1679. /*
  1680. * R600 vram scratch functions
  1681. */
  1682. int r600_vram_scratch_init(struct radeon_device *rdev);
  1683. void r600_vram_scratch_fini(struct radeon_device *rdev);
  1684. /*
  1685. * r600 cs checking helper
  1686. */
  1687. unsigned r600_mip_minify(unsigned size, unsigned level);
  1688. bool r600_fmt_is_valid_color(u32 format);
  1689. bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
  1690. int r600_fmt_get_blocksize(u32 format);
  1691. int r600_fmt_get_nblocksx(u32 format, u32 w);
  1692. int r600_fmt_get_nblocksy(u32 format, u32 h);
  1693. /*
  1694. * r600 functions used by radeon_encoder.c
  1695. */
  1696. extern void r600_hdmi_enable(struct drm_encoder *encoder);
  1697. extern void r600_hdmi_disable(struct drm_encoder *encoder);
  1698. extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1699. extern int ni_init_microcode(struct radeon_device *rdev);
  1700. extern int ni_mc_load_microcode(struct radeon_device *rdev);
  1701. /* radeon_acpi.c */
  1702. #if defined(CONFIG_ACPI)
  1703. extern int radeon_acpi_init(struct radeon_device *rdev);
  1704. #else
  1705. static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
  1706. #endif
  1707. #include "radeon_object.h"
  1708. #endif