mpi2_cnfg.h 114 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347
  1. /*
  2. * Copyright (c) 2000-2009 LSI Corporation.
  3. *
  4. *
  5. * Name: mpi2_cnfg.h
  6. * Title: MPI Configuration messages and pages
  7. * Creation Date: November 10, 2006
  8. *
  9. * mpi2_cnfg.h Version: 02.00.11
  10. *
  11. * Version History
  12. * ---------------
  13. *
  14. * Date Version Description
  15. * -------- -------- ------------------------------------------------------
  16. * 04-30-07 02.00.00 Corresponds to Fusion-MPT MPI Specification Rev A.
  17. * 06-04-07 02.00.01 Added defines for SAS IO Unit Page 2 PhyFlags.
  18. * Added Manufacturing Page 11.
  19. * Added MPI2_SAS_EXPANDER0_FLAGS_CONNECTOR_END_DEVICE
  20. * define.
  21. * 06-26-07 02.00.02 Adding generic structure for product-specific
  22. * Manufacturing pages: MPI2_CONFIG_PAGE_MANUFACTURING_PS.
  23. * Rework of BIOS Page 2 configuration page.
  24. * Fixed MPI2_BIOSPAGE2_BOOT_DEVICE to be a union of the
  25. * forms.
  26. * Added configuration pages IOC Page 8 and Driver
  27. * Persistent Mapping Page 0.
  28. * 08-31-07 02.00.03 Modified configuration pages dealing with Integrated
  29. * RAID (Manufacturing Page 4, RAID Volume Pages 0 and 1,
  30. * RAID Physical Disk Pages 0 and 1, RAID Configuration
  31. * Page 0).
  32. * Added new value for AccessStatus field of SAS Device
  33. * Page 0 (_SATA_NEEDS_INITIALIZATION).
  34. * 10-31-07 02.00.04 Added missing SEPDevHandle field to
  35. * MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0.
  36. * 12-18-07 02.00.05 Modified IO Unit Page 0 to use 32-bit version fields for
  37. * NVDATA.
  38. * Modified IOC Page 7 to use masks and added field for
  39. * SASBroadcastPrimitiveMasks.
  40. * Added MPI2_CONFIG_PAGE_BIOS_4.
  41. * Added MPI2_CONFIG_PAGE_LOG_0.
  42. * 02-29-08 02.00.06 Modified various names to make them 32-character unique.
  43. * Added SAS Device IDs.
  44. * Updated Integrated RAID configuration pages including
  45. * Manufacturing Page 4, IOC Page 6, and RAID Configuration
  46. * Page 0.
  47. * 05-21-08 02.00.07 Added define MPI2_MANPAGE4_MIX_SSD_SAS_SATA.
  48. * Added define MPI2_MANPAGE4_PHYSDISK_128MB_COERCION.
  49. * Fixed define MPI2_IOCPAGE8_FLAGS_ENCLOSURE_SLOT_MAPPING.
  50. * Added missing MaxNumRoutedSasAddresses field to
  51. * MPI2_CONFIG_PAGE_EXPANDER_0.
  52. * Added SAS Port Page 0.
  53. * Modified structure layout for
  54. * MPI2_CONFIG_PAGE_DRIVER_MAPPING_0.
  55. * 06-27-08 02.00.08 Changed MPI2_CONFIG_PAGE_RD_PDISK_1 to use
  56. * MPI2_RAID_PHYS_DISK1_PATH_MAX to size the array.
  57. * 10-02-08 02.00.09 Changed MPI2_RAID_PGAD_CONFIGNUM_MASK from 0x0000FFFF
  58. * to 0x000000FF.
  59. * Added two new values for the Physical Disk Coercion Size
  60. * bits in the Flags field of Manufacturing Page 4.
  61. * Added product-specific Manufacturing pages 16 to 31.
  62. * Modified Flags bits for controlling write cache on SATA
  63. * drives in IO Unit Page 1.
  64. * Added new bit to AdditionalControlFlags of SAS IO Unit
  65. * Page 1 to control Invalid Topology Correction.
  66. * Added additional defines for RAID Volume Page 0
  67. * VolumeStatusFlags field.
  68. * Modified meaning of RAID Volume Page 0 VolumeSettings
  69. * define for auto-configure of hot-swap drives.
  70. * Added SupportedPhysDisks field to RAID Volume Page 1 and
  71. * added related defines.
  72. * Added PhysDiskAttributes field (and related defines) to
  73. * RAID Physical Disk Page 0.
  74. * Added MPI2_SAS_PHYINFO_PHY_VACANT define.
  75. * Added three new DiscoveryStatus bits for SAS IO Unit
  76. * Page 0 and SAS Expander Page 0.
  77. * Removed multiplexing information from SAS IO Unit pages.
  78. * Added BootDeviceWaitTime field to SAS IO Unit Page 4.
  79. * Removed Zone Address Resolved bit from PhyInfo and from
  80. * Expander Page 0 Flags field.
  81. * Added two new AccessStatus values to SAS Device Page 0
  82. * for indicating routing problems. Added 3 reserved words
  83. * to this page.
  84. * 01-19-09 02.00.10 Fixed defines for GPIOVal field of IO Unit Page 3.
  85. * Inserted missing reserved field into structure for IOC
  86. * Page 6.
  87. * Added more pending task bits to RAID Volume Page 0
  88. * VolumeStatusFlags defines.
  89. * Added MPI2_PHYSDISK0_STATUS_FLAG_NOT_CERTIFIED define.
  90. * Added a new DiscoveryStatus bit for SAS IO Unit Page 0
  91. * and SAS Expander Page 0 to flag a downstream initiator
  92. * when in simplified routing mode.
  93. * Removed SATA Init Failure defines for DiscoveryStatus
  94. * fields of SAS IO Unit Page 0 and SAS Expander Page 0.
  95. * Added MPI2_SAS_DEVICE0_ASTATUS_DEVICE_BLOCKED define.
  96. * Added PortGroups, DmaGroup, and ControlGroup fields to
  97. * SAS Device Page 0.
  98. * 05-06-09 02.00.11 Added structures and defines for IO Unit Page 5 and IO
  99. * Unit Page 6.
  100. * Added expander reduced functionality data to SAS
  101. * Expander Page 0.
  102. * Added SAS PHY Page 2 and SAS PHY Page 3.
  103. * --------------------------------------------------------------------------
  104. */
  105. #ifndef MPI2_CNFG_H
  106. #define MPI2_CNFG_H
  107. /*****************************************************************************
  108. * Configuration Page Header and defines
  109. *****************************************************************************/
  110. /* Config Page Header */
  111. typedef struct _MPI2_CONFIG_PAGE_HEADER
  112. {
  113. U8 PageVersion; /* 0x00 */
  114. U8 PageLength; /* 0x01 */
  115. U8 PageNumber; /* 0x02 */
  116. U8 PageType; /* 0x03 */
  117. } MPI2_CONFIG_PAGE_HEADER, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_HEADER,
  118. Mpi2ConfigPageHeader_t, MPI2_POINTER pMpi2ConfigPageHeader_t;
  119. typedef union _MPI2_CONFIG_PAGE_HEADER_UNION
  120. {
  121. MPI2_CONFIG_PAGE_HEADER Struct;
  122. U8 Bytes[4];
  123. U16 Word16[2];
  124. U32 Word32;
  125. } MPI2_CONFIG_PAGE_HEADER_UNION, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_HEADER_UNION,
  126. Mpi2ConfigPageHeaderUnion, MPI2_POINTER pMpi2ConfigPageHeaderUnion;
  127. /* Extended Config Page Header */
  128. typedef struct _MPI2_CONFIG_EXTENDED_PAGE_HEADER
  129. {
  130. U8 PageVersion; /* 0x00 */
  131. U8 Reserved1; /* 0x01 */
  132. U8 PageNumber; /* 0x02 */
  133. U8 PageType; /* 0x03 */
  134. U16 ExtPageLength; /* 0x04 */
  135. U8 ExtPageType; /* 0x06 */
  136. U8 Reserved2; /* 0x07 */
  137. } MPI2_CONFIG_EXTENDED_PAGE_HEADER,
  138. MPI2_POINTER PTR_MPI2_CONFIG_EXTENDED_PAGE_HEADER,
  139. Mpi2ConfigExtendedPageHeader_t, MPI2_POINTER pMpi2ConfigExtendedPageHeader_t;
  140. typedef union _MPI2_CONFIG_EXT_PAGE_HEADER_UNION
  141. {
  142. MPI2_CONFIG_PAGE_HEADER Struct;
  143. MPI2_CONFIG_EXTENDED_PAGE_HEADER Ext;
  144. U8 Bytes[8];
  145. U16 Word16[4];
  146. U32 Word32[2];
  147. } MPI2_CONFIG_EXT_PAGE_HEADER_UNION, MPI2_POINTER PTR_MPI2_CONFIG_EXT_PAGE_HEADER_UNION,
  148. Mpi2ConfigPageExtendedHeaderUnion, MPI2_POINTER pMpi2ConfigPageExtendedHeaderUnion;
  149. /* PageType field values */
  150. #define MPI2_CONFIG_PAGEATTR_READ_ONLY (0x00)
  151. #define MPI2_CONFIG_PAGEATTR_CHANGEABLE (0x10)
  152. #define MPI2_CONFIG_PAGEATTR_PERSISTENT (0x20)
  153. #define MPI2_CONFIG_PAGEATTR_MASK (0xF0)
  154. #define MPI2_CONFIG_PAGETYPE_IO_UNIT (0x00)
  155. #define MPI2_CONFIG_PAGETYPE_IOC (0x01)
  156. #define MPI2_CONFIG_PAGETYPE_BIOS (0x02)
  157. #define MPI2_CONFIG_PAGETYPE_RAID_VOLUME (0x08)
  158. #define MPI2_CONFIG_PAGETYPE_MANUFACTURING (0x09)
  159. #define MPI2_CONFIG_PAGETYPE_RAID_PHYSDISK (0x0A)
  160. #define MPI2_CONFIG_PAGETYPE_EXTENDED (0x0F)
  161. #define MPI2_CONFIG_PAGETYPE_MASK (0x0F)
  162. #define MPI2_CONFIG_TYPENUM_MASK (0x0FFF)
  163. /* ExtPageType field values */
  164. #define MPI2_CONFIG_EXTPAGETYPE_SAS_IO_UNIT (0x10)
  165. #define MPI2_CONFIG_EXTPAGETYPE_SAS_EXPANDER (0x11)
  166. #define MPI2_CONFIG_EXTPAGETYPE_SAS_DEVICE (0x12)
  167. #define MPI2_CONFIG_EXTPAGETYPE_SAS_PHY (0x13)
  168. #define MPI2_CONFIG_EXTPAGETYPE_LOG (0x14)
  169. #define MPI2_CONFIG_EXTPAGETYPE_ENCLOSURE (0x15)
  170. #define MPI2_CONFIG_EXTPAGETYPE_RAID_CONFIG (0x16)
  171. #define MPI2_CONFIG_EXTPAGETYPE_DRIVER_MAPPING (0x17)
  172. #define MPI2_CONFIG_EXTPAGETYPE_SAS_PORT (0x18)
  173. /*****************************************************************************
  174. * PageAddress defines
  175. *****************************************************************************/
  176. /* RAID Volume PageAddress format */
  177. #define MPI2_RAID_VOLUME_PGAD_FORM_MASK (0xF0000000)
  178. #define MPI2_RAID_VOLUME_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  179. #define MPI2_RAID_VOLUME_PGAD_FORM_HANDLE (0x10000000)
  180. #define MPI2_RAID_VOLUME_PGAD_HANDLE_MASK (0x0000FFFF)
  181. /* RAID Physical Disk PageAddress format */
  182. #define MPI2_PHYSDISK_PGAD_FORM_MASK (0xF0000000)
  183. #define MPI2_PHYSDISK_PGAD_FORM_GET_NEXT_PHYSDISKNUM (0x00000000)
  184. #define MPI2_PHYSDISK_PGAD_FORM_PHYSDISKNUM (0x10000000)
  185. #define MPI2_PHYSDISK_PGAD_FORM_DEVHANDLE (0x20000000)
  186. #define MPI2_PHYSDISK_PGAD_PHYSDISKNUM_MASK (0x000000FF)
  187. #define MPI2_PHYSDISK_PGAD_DEVHANDLE_MASK (0x0000FFFF)
  188. /* SAS Expander PageAddress format */
  189. #define MPI2_SAS_EXPAND_PGAD_FORM_MASK (0xF0000000)
  190. #define MPI2_SAS_EXPAND_PGAD_FORM_GET_NEXT_HNDL (0x00000000)
  191. #define MPI2_SAS_EXPAND_PGAD_FORM_HNDL_PHY_NUM (0x10000000)
  192. #define MPI2_SAS_EXPAND_PGAD_FORM_HNDL (0x20000000)
  193. #define MPI2_SAS_EXPAND_PGAD_HANDLE_MASK (0x0000FFFF)
  194. #define MPI2_SAS_EXPAND_PGAD_PHYNUM_MASK (0x00FF0000)
  195. #define MPI2_SAS_EXPAND_PGAD_PHYNUM_SHIFT (16)
  196. /* SAS Device PageAddress format */
  197. #define MPI2_SAS_DEVICE_PGAD_FORM_MASK (0xF0000000)
  198. #define MPI2_SAS_DEVICE_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  199. #define MPI2_SAS_DEVICE_PGAD_FORM_HANDLE (0x20000000)
  200. #define MPI2_SAS_DEVICE_PGAD_HANDLE_MASK (0x0000FFFF)
  201. /* SAS PHY PageAddress format */
  202. #define MPI2_SAS_PHY_PGAD_FORM_MASK (0xF0000000)
  203. #define MPI2_SAS_PHY_PGAD_FORM_PHY_NUMBER (0x00000000)
  204. #define MPI2_SAS_PHY_PGAD_FORM_PHY_TBL_INDEX (0x10000000)
  205. #define MPI2_SAS_PHY_PGAD_PHY_NUMBER_MASK (0x000000FF)
  206. #define MPI2_SAS_PHY_PGAD_PHY_TBL_INDEX_MASK (0x0000FFFF)
  207. /* SAS Port PageAddress format */
  208. #define MPI2_SASPORT_PGAD_FORM_MASK (0xF0000000)
  209. #define MPI2_SASPORT_PGAD_FORM_GET_NEXT_PORT (0x00000000)
  210. #define MPI2_SASPORT_PGAD_FORM_PORT_NUM (0x10000000)
  211. #define MPI2_SASPORT_PGAD_PORTNUMBER_MASK (0x00000FFF)
  212. /* SAS Enclosure PageAddress format */
  213. #define MPI2_SAS_ENCLOS_PGAD_FORM_MASK (0xF0000000)
  214. #define MPI2_SAS_ENCLOS_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  215. #define MPI2_SAS_ENCLOS_PGAD_FORM_HANDLE (0x10000000)
  216. #define MPI2_SAS_ENCLOS_PGAD_HANDLE_MASK (0x0000FFFF)
  217. /* RAID Configuration PageAddress format */
  218. #define MPI2_RAID_PGAD_FORM_MASK (0xF0000000)
  219. #define MPI2_RAID_PGAD_FORM_GET_NEXT_CONFIGNUM (0x00000000)
  220. #define MPI2_RAID_PGAD_FORM_CONFIGNUM (0x10000000)
  221. #define MPI2_RAID_PGAD_FORM_ACTIVE_CONFIG (0x20000000)
  222. #define MPI2_RAID_PGAD_CONFIGNUM_MASK (0x000000FF)
  223. /* Driver Persistent Mapping PageAddress format */
  224. #define MPI2_DPM_PGAD_FORM_MASK (0xF0000000)
  225. #define MPI2_DPM_PGAD_FORM_ENTRY_RANGE (0x00000000)
  226. #define MPI2_DPM_PGAD_ENTRY_COUNT_MASK (0x0FFF0000)
  227. #define MPI2_DPM_PGAD_ENTRY_COUNT_SHIFT (16)
  228. #define MPI2_DPM_PGAD_START_ENTRY_MASK (0x0000FFFF)
  229. /****************************************************************************
  230. * Configuration messages
  231. ****************************************************************************/
  232. /* Configuration Request Message */
  233. typedef struct _MPI2_CONFIG_REQUEST
  234. {
  235. U8 Action; /* 0x00 */
  236. U8 SGLFlags; /* 0x01 */
  237. U8 ChainOffset; /* 0x02 */
  238. U8 Function; /* 0x03 */
  239. U16 ExtPageLength; /* 0x04 */
  240. U8 ExtPageType; /* 0x06 */
  241. U8 MsgFlags; /* 0x07 */
  242. U8 VP_ID; /* 0x08 */
  243. U8 VF_ID; /* 0x09 */
  244. U16 Reserved1; /* 0x0A */
  245. U32 Reserved2; /* 0x0C */
  246. U32 Reserved3; /* 0x10 */
  247. MPI2_CONFIG_PAGE_HEADER Header; /* 0x14 */
  248. U32 PageAddress; /* 0x18 */
  249. MPI2_SGE_IO_UNION PageBufferSGE; /* 0x1C */
  250. } MPI2_CONFIG_REQUEST, MPI2_POINTER PTR_MPI2_CONFIG_REQUEST,
  251. Mpi2ConfigRequest_t, MPI2_POINTER pMpi2ConfigRequest_t;
  252. /* values for the Action field */
  253. #define MPI2_CONFIG_ACTION_PAGE_HEADER (0x00)
  254. #define MPI2_CONFIG_ACTION_PAGE_READ_CURRENT (0x01)
  255. #define MPI2_CONFIG_ACTION_PAGE_WRITE_CURRENT (0x02)
  256. #define MPI2_CONFIG_ACTION_PAGE_DEFAULT (0x03)
  257. #define MPI2_CONFIG_ACTION_PAGE_WRITE_NVRAM (0x04)
  258. #define MPI2_CONFIG_ACTION_PAGE_READ_DEFAULT (0x05)
  259. #define MPI2_CONFIG_ACTION_PAGE_READ_NVRAM (0x06)
  260. #define MPI2_CONFIG_ACTION_PAGE_GET_CHANGEABLE (0x07)
  261. /* values for SGLFlags field are in the SGL section of mpi2.h */
  262. /* Config Reply Message */
  263. typedef struct _MPI2_CONFIG_REPLY
  264. {
  265. U8 Action; /* 0x00 */
  266. U8 SGLFlags; /* 0x01 */
  267. U8 MsgLength; /* 0x02 */
  268. U8 Function; /* 0x03 */
  269. U16 ExtPageLength; /* 0x04 */
  270. U8 ExtPageType; /* 0x06 */
  271. U8 MsgFlags; /* 0x07 */
  272. U8 VP_ID; /* 0x08 */
  273. U8 VF_ID; /* 0x09 */
  274. U16 Reserved1; /* 0x0A */
  275. U16 Reserved2; /* 0x0C */
  276. U16 IOCStatus; /* 0x0E */
  277. U32 IOCLogInfo; /* 0x10 */
  278. MPI2_CONFIG_PAGE_HEADER Header; /* 0x14 */
  279. } MPI2_CONFIG_REPLY, MPI2_POINTER PTR_MPI2_CONFIG_REPLY,
  280. Mpi2ConfigReply_t, MPI2_POINTER pMpi2ConfigReply_t;
  281. /*****************************************************************************
  282. *
  283. * C o n f i g u r a t i o n P a g e s
  284. *
  285. *****************************************************************************/
  286. /****************************************************************************
  287. * Manufacturing Config pages
  288. ****************************************************************************/
  289. #define MPI2_MFGPAGE_VENDORID_LSI (0x1000)
  290. /* SAS */
  291. #define MPI2_MFGPAGE_DEVID_SAS2004 (0x0070)
  292. #define MPI2_MFGPAGE_DEVID_SAS2008 (0x0072)
  293. #define MPI2_MFGPAGE_DEVID_SAS2108_1 (0x0074)
  294. #define MPI2_MFGPAGE_DEVID_SAS2108_2 (0x0076)
  295. #define MPI2_MFGPAGE_DEVID_SAS2108_3 (0x0077)
  296. #define MPI2_MFGPAGE_DEVID_SAS2116_1 (0x0064)
  297. #define MPI2_MFGPAGE_DEVID_SAS2116_2 (0x0065)
  298. /* Manufacturing Page 0 */
  299. typedef struct _MPI2_CONFIG_PAGE_MAN_0
  300. {
  301. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  302. U8 ChipName[16]; /* 0x04 */
  303. U8 ChipRevision[8]; /* 0x14 */
  304. U8 BoardName[16]; /* 0x1C */
  305. U8 BoardAssembly[16]; /* 0x2C */
  306. U8 BoardTracerNumber[16]; /* 0x3C */
  307. } MPI2_CONFIG_PAGE_MAN_0,
  308. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_0,
  309. Mpi2ManufacturingPage0_t, MPI2_POINTER pMpi2ManufacturingPage0_t;
  310. #define MPI2_MANUFACTURING0_PAGEVERSION (0x00)
  311. /* Manufacturing Page 1 */
  312. typedef struct _MPI2_CONFIG_PAGE_MAN_1
  313. {
  314. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  315. U8 VPD[256]; /* 0x04 */
  316. } MPI2_CONFIG_PAGE_MAN_1,
  317. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_1,
  318. Mpi2ManufacturingPage1_t, MPI2_POINTER pMpi2ManufacturingPage1_t;
  319. #define MPI2_MANUFACTURING1_PAGEVERSION (0x00)
  320. typedef struct _MPI2_CHIP_REVISION_ID
  321. {
  322. U16 DeviceID; /* 0x00 */
  323. U8 PCIRevisionID; /* 0x02 */
  324. U8 Reserved; /* 0x03 */
  325. } MPI2_CHIP_REVISION_ID, MPI2_POINTER PTR_MPI2_CHIP_REVISION_ID,
  326. Mpi2ChipRevisionId_t, MPI2_POINTER pMpi2ChipRevisionId_t;
  327. /* Manufacturing Page 2 */
  328. /*
  329. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  330. * one and check Header.PageLength at runtime.
  331. */
  332. #ifndef MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS
  333. #define MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS (1)
  334. #endif
  335. typedef struct _MPI2_CONFIG_PAGE_MAN_2
  336. {
  337. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  338. MPI2_CHIP_REVISION_ID ChipId; /* 0x04 */
  339. U32 HwSettings[MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS];/* 0x08 */
  340. } MPI2_CONFIG_PAGE_MAN_2,
  341. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_2,
  342. Mpi2ManufacturingPage2_t, MPI2_POINTER pMpi2ManufacturingPage2_t;
  343. #define MPI2_MANUFACTURING2_PAGEVERSION (0x00)
  344. /* Manufacturing Page 3 */
  345. /*
  346. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  347. * one and check Header.PageLength at runtime.
  348. */
  349. #ifndef MPI2_MAN_PAGE_3_INFO_WORDS
  350. #define MPI2_MAN_PAGE_3_INFO_WORDS (1)
  351. #endif
  352. typedef struct _MPI2_CONFIG_PAGE_MAN_3
  353. {
  354. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  355. MPI2_CHIP_REVISION_ID ChipId; /* 0x04 */
  356. U32 Info[MPI2_MAN_PAGE_3_INFO_WORDS];/* 0x08 */
  357. } MPI2_CONFIG_PAGE_MAN_3,
  358. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_3,
  359. Mpi2ManufacturingPage3_t, MPI2_POINTER pMpi2ManufacturingPage3_t;
  360. #define MPI2_MANUFACTURING3_PAGEVERSION (0x00)
  361. /* Manufacturing Page 4 */
  362. typedef struct _MPI2_MANPAGE4_PWR_SAVE_SETTINGS
  363. {
  364. U8 PowerSaveFlags; /* 0x00 */
  365. U8 InternalOperationsSleepTime; /* 0x01 */
  366. U8 InternalOperationsRunTime; /* 0x02 */
  367. U8 HostIdleTime; /* 0x03 */
  368. } MPI2_MANPAGE4_PWR_SAVE_SETTINGS,
  369. MPI2_POINTER PTR_MPI2_MANPAGE4_PWR_SAVE_SETTINGS,
  370. Mpi2ManPage4PwrSaveSettings_t, MPI2_POINTER pMpi2ManPage4PwrSaveSettings_t;
  371. /* defines for the PowerSaveFlags field */
  372. #define MPI2_MANPAGE4_MASK_POWERSAVE_MODE (0x03)
  373. #define MPI2_MANPAGE4_POWERSAVE_MODE_DISABLED (0x00)
  374. #define MPI2_MANPAGE4_CUSTOM_POWERSAVE_MODE (0x01)
  375. #define MPI2_MANPAGE4_FULL_POWERSAVE_MODE (0x02)
  376. typedef struct _MPI2_CONFIG_PAGE_MAN_4
  377. {
  378. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  379. U32 Reserved1; /* 0x04 */
  380. U32 Flags; /* 0x08 */
  381. U8 InquirySize; /* 0x0C */
  382. U8 Reserved2; /* 0x0D */
  383. U16 Reserved3; /* 0x0E */
  384. U8 InquiryData[56]; /* 0x10 */
  385. U32 RAID0VolumeSettings; /* 0x48 */
  386. U32 RAID1EVolumeSettings; /* 0x4C */
  387. U32 RAID1VolumeSettings; /* 0x50 */
  388. U32 RAID10VolumeSettings; /* 0x54 */
  389. U32 Reserved4; /* 0x58 */
  390. U32 Reserved5; /* 0x5C */
  391. MPI2_MANPAGE4_PWR_SAVE_SETTINGS PowerSaveSettings; /* 0x60 */
  392. U8 MaxOCEDisks; /* 0x64 */
  393. U8 ResyncRate; /* 0x65 */
  394. U16 DataScrubDuration; /* 0x66 */
  395. U8 MaxHotSpares; /* 0x68 */
  396. U8 MaxPhysDisksPerVol; /* 0x69 */
  397. U8 MaxPhysDisks; /* 0x6A */
  398. U8 MaxVolumes; /* 0x6B */
  399. } MPI2_CONFIG_PAGE_MAN_4,
  400. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_4,
  401. Mpi2ManufacturingPage4_t, MPI2_POINTER pMpi2ManufacturingPage4_t;
  402. #define MPI2_MANUFACTURING4_PAGEVERSION (0x0A)
  403. /* Manufacturing Page 4 Flags field */
  404. #define MPI2_MANPAGE4_METADATA_SIZE_MASK (0x00030000)
  405. #define MPI2_MANPAGE4_METADATA_512MB (0x00000000)
  406. #define MPI2_MANPAGE4_MIX_SSD_SAS_SATA (0x00008000)
  407. #define MPI2_MANPAGE4_MIX_SSD_AND_NON_SSD (0x00004000)
  408. #define MPI2_MANPAGE4_HIDE_PHYSDISK_NON_IR (0x00002000)
  409. #define MPI2_MANPAGE4_MASK_PHYSDISK_COERCION (0x00001C00)
  410. #define MPI2_MANPAGE4_PHYSDISK_COERCION_1GB (0x00000000)
  411. #define MPI2_MANPAGE4_PHYSDISK_128MB_COERCION (0x00000400)
  412. #define MPI2_MANPAGE4_PHYSDISK_ADAPTIVE_COERCION (0x00000800)
  413. #define MPI2_MANPAGE4_PHYSDISK_ZERO_COERCION (0x00000C00)
  414. #define MPI2_MANPAGE4_MASK_BAD_BLOCK_MARKING (0x00000300)
  415. #define MPI2_MANPAGE4_DEFAULT_BAD_BLOCK_MARKING (0x00000000)
  416. #define MPI2_MANPAGE4_TABLE_BAD_BLOCK_MARKING (0x00000100)
  417. #define MPI2_MANPAGE4_WRITE_LONG_BAD_BLOCK_MARKING (0x00000200)
  418. #define MPI2_MANPAGE4_FORCE_OFFLINE_FAILOVER (0x00000080)
  419. #define MPI2_MANPAGE4_RAID10_DISABLE (0x00000040)
  420. #define MPI2_MANPAGE4_RAID1E_DISABLE (0x00000020)
  421. #define MPI2_MANPAGE4_RAID1_DISABLE (0x00000010)
  422. #define MPI2_MANPAGE4_RAID0_DISABLE (0x00000008)
  423. #define MPI2_MANPAGE4_IR_MODEPAGE8_DISABLE (0x00000004)
  424. #define MPI2_MANPAGE4_IM_RESYNC_CACHE_ENABLE (0x00000002)
  425. #define MPI2_MANPAGE4_IR_NO_MIX_SAS_SATA (0x00000001)
  426. /* Manufacturing Page 5 */
  427. /*
  428. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  429. * one and check Header.PageLength or NumPhys at runtime.
  430. */
  431. #ifndef MPI2_MAN_PAGE_5_PHY_ENTRIES
  432. #define MPI2_MAN_PAGE_5_PHY_ENTRIES (1)
  433. #endif
  434. typedef struct _MPI2_MANUFACTURING5_ENTRY
  435. {
  436. U64 WWID; /* 0x00 */
  437. U64 DeviceName; /* 0x08 */
  438. } MPI2_MANUFACTURING5_ENTRY, MPI2_POINTER PTR_MPI2_MANUFACTURING5_ENTRY,
  439. Mpi2Manufacturing5Entry_t, MPI2_POINTER pMpi2Manufacturing5Entry_t;
  440. typedef struct _MPI2_CONFIG_PAGE_MAN_5
  441. {
  442. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  443. U8 NumPhys; /* 0x04 */
  444. U8 Reserved1; /* 0x05 */
  445. U16 Reserved2; /* 0x06 */
  446. U32 Reserved3; /* 0x08 */
  447. U32 Reserved4; /* 0x0C */
  448. MPI2_MANUFACTURING5_ENTRY Phy[MPI2_MAN_PAGE_5_PHY_ENTRIES];/* 0x08 */
  449. } MPI2_CONFIG_PAGE_MAN_5,
  450. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_5,
  451. Mpi2ManufacturingPage5_t, MPI2_POINTER pMpi2ManufacturingPage5_t;
  452. #define MPI2_MANUFACTURING5_PAGEVERSION (0x03)
  453. /* Manufacturing Page 6 */
  454. typedef struct _MPI2_CONFIG_PAGE_MAN_6
  455. {
  456. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  457. U32 ProductSpecificInfo;/* 0x04 */
  458. } MPI2_CONFIG_PAGE_MAN_6,
  459. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_6,
  460. Mpi2ManufacturingPage6_t, MPI2_POINTER pMpi2ManufacturingPage6_t;
  461. #define MPI2_MANUFACTURING6_PAGEVERSION (0x00)
  462. /* Manufacturing Page 7 */
  463. typedef struct _MPI2_MANPAGE7_CONNECTOR_INFO
  464. {
  465. U32 Pinout; /* 0x00 */
  466. U8 Connector[16]; /* 0x04 */
  467. U8 Location; /* 0x14 */
  468. U8 Reserved1; /* 0x15 */
  469. U16 Slot; /* 0x16 */
  470. U32 Reserved2; /* 0x18 */
  471. } MPI2_MANPAGE7_CONNECTOR_INFO, MPI2_POINTER PTR_MPI2_MANPAGE7_CONNECTOR_INFO,
  472. Mpi2ManPage7ConnectorInfo_t, MPI2_POINTER pMpi2ManPage7ConnectorInfo_t;
  473. /* defines for the Pinout field */
  474. #define MPI2_MANPAGE7_PINOUT_SFF_8484_L4 (0x00080000)
  475. #define MPI2_MANPAGE7_PINOUT_SFF_8484_L3 (0x00040000)
  476. #define MPI2_MANPAGE7_PINOUT_SFF_8484_L2 (0x00020000)
  477. #define MPI2_MANPAGE7_PINOUT_SFF_8484_L1 (0x00010000)
  478. #define MPI2_MANPAGE7_PINOUT_SFF_8470_L4 (0x00000800)
  479. #define MPI2_MANPAGE7_PINOUT_SFF_8470_L3 (0x00000400)
  480. #define MPI2_MANPAGE7_PINOUT_SFF_8470_L2 (0x00000200)
  481. #define MPI2_MANPAGE7_PINOUT_SFF_8470_L1 (0x00000100)
  482. #define MPI2_MANPAGE7_PINOUT_SFF_8482 (0x00000002)
  483. #define MPI2_MANPAGE7_PINOUT_CONNECTION_UNKNOWN (0x00000001)
  484. /* defines for the Location field */
  485. #define MPI2_MANPAGE7_LOCATION_UNKNOWN (0x01)
  486. #define MPI2_MANPAGE7_LOCATION_INTERNAL (0x02)
  487. #define MPI2_MANPAGE7_LOCATION_EXTERNAL (0x04)
  488. #define MPI2_MANPAGE7_LOCATION_SWITCHABLE (0x08)
  489. #define MPI2_MANPAGE7_LOCATION_AUTO (0x10)
  490. #define MPI2_MANPAGE7_LOCATION_NOT_PRESENT (0x20)
  491. #define MPI2_MANPAGE7_LOCATION_NOT_CONNECTED (0x80)
  492. /*
  493. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  494. * one and check NumPhys at runtime.
  495. */
  496. #ifndef MPI2_MANPAGE7_CONNECTOR_INFO_MAX
  497. #define MPI2_MANPAGE7_CONNECTOR_INFO_MAX (1)
  498. #endif
  499. typedef struct _MPI2_CONFIG_PAGE_MAN_7
  500. {
  501. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  502. U32 Reserved1; /* 0x04 */
  503. U32 Reserved2; /* 0x08 */
  504. U32 Flags; /* 0x0C */
  505. U8 EnclosureName[16]; /* 0x10 */
  506. U8 NumPhys; /* 0x20 */
  507. U8 Reserved3; /* 0x21 */
  508. U16 Reserved4; /* 0x22 */
  509. MPI2_MANPAGE7_CONNECTOR_INFO ConnectorInfo[MPI2_MANPAGE7_CONNECTOR_INFO_MAX]; /* 0x24 */
  510. } MPI2_CONFIG_PAGE_MAN_7,
  511. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_7,
  512. Mpi2ManufacturingPage7_t, MPI2_POINTER pMpi2ManufacturingPage7_t;
  513. #define MPI2_MANUFACTURING7_PAGEVERSION (0x00)
  514. /* defines for the Flags field */
  515. #define MPI2_MANPAGE7_FLAG_USE_SLOT_INFO (0x00000001)
  516. /*
  517. * Generic structure to use for product-specific manufacturing pages
  518. * (currently Manufacturing Page 8 through Manufacturing Page 31).
  519. */
  520. typedef struct _MPI2_CONFIG_PAGE_MAN_PS
  521. {
  522. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  523. U32 ProductSpecificInfo;/* 0x04 */
  524. } MPI2_CONFIG_PAGE_MAN_PS,
  525. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_PS,
  526. Mpi2ManufacturingPagePS_t, MPI2_POINTER pMpi2ManufacturingPagePS_t;
  527. #define MPI2_MANUFACTURING8_PAGEVERSION (0x00)
  528. #define MPI2_MANUFACTURING9_PAGEVERSION (0x00)
  529. #define MPI2_MANUFACTURING10_PAGEVERSION (0x00)
  530. #define MPI2_MANUFACTURING11_PAGEVERSION (0x00)
  531. #define MPI2_MANUFACTURING12_PAGEVERSION (0x00)
  532. #define MPI2_MANUFACTURING13_PAGEVERSION (0x00)
  533. #define MPI2_MANUFACTURING14_PAGEVERSION (0x00)
  534. #define MPI2_MANUFACTURING15_PAGEVERSION (0x00)
  535. #define MPI2_MANUFACTURING16_PAGEVERSION (0x00)
  536. #define MPI2_MANUFACTURING17_PAGEVERSION (0x00)
  537. #define MPI2_MANUFACTURING18_PAGEVERSION (0x00)
  538. #define MPI2_MANUFACTURING19_PAGEVERSION (0x00)
  539. #define MPI2_MANUFACTURING20_PAGEVERSION (0x00)
  540. #define MPI2_MANUFACTURING21_PAGEVERSION (0x00)
  541. #define MPI2_MANUFACTURING22_PAGEVERSION (0x00)
  542. #define MPI2_MANUFACTURING23_PAGEVERSION (0x00)
  543. #define MPI2_MANUFACTURING24_PAGEVERSION (0x00)
  544. #define MPI2_MANUFACTURING25_PAGEVERSION (0x00)
  545. #define MPI2_MANUFACTURING26_PAGEVERSION (0x00)
  546. #define MPI2_MANUFACTURING27_PAGEVERSION (0x00)
  547. #define MPI2_MANUFACTURING28_PAGEVERSION (0x00)
  548. #define MPI2_MANUFACTURING29_PAGEVERSION (0x00)
  549. #define MPI2_MANUFACTURING30_PAGEVERSION (0x00)
  550. #define MPI2_MANUFACTURING31_PAGEVERSION (0x00)
  551. /****************************************************************************
  552. * IO Unit Config Pages
  553. ****************************************************************************/
  554. /* IO Unit Page 0 */
  555. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_0
  556. {
  557. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  558. U64 UniqueValue; /* 0x04 */
  559. MPI2_VERSION_UNION NvdataVersionDefault; /* 0x08 */
  560. MPI2_VERSION_UNION NvdataVersionPersistent; /* 0x0A */
  561. } MPI2_CONFIG_PAGE_IO_UNIT_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_0,
  562. Mpi2IOUnitPage0_t, MPI2_POINTER pMpi2IOUnitPage0_t;
  563. #define MPI2_IOUNITPAGE0_PAGEVERSION (0x02)
  564. /* IO Unit Page 1 */
  565. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_1
  566. {
  567. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  568. U32 Flags; /* 0x04 */
  569. } MPI2_CONFIG_PAGE_IO_UNIT_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_1,
  570. Mpi2IOUnitPage1_t, MPI2_POINTER pMpi2IOUnitPage1_t;
  571. #define MPI2_IOUNITPAGE1_PAGEVERSION (0x04)
  572. /* IO Unit Page 1 Flags defines */
  573. #define MPI2_IOUNITPAGE1_MASK_SATA_WRITE_CACHE (0x00000600)
  574. #define MPI2_IOUNITPAGE1_ENABLE_SATA_WRITE_CACHE (0x00000000)
  575. #define MPI2_IOUNITPAGE1_DISABLE_SATA_WRITE_CACHE (0x00000200)
  576. #define MPI2_IOUNITPAGE1_UNCHANGED_SATA_WRITE_CACHE (0x00000400)
  577. #define MPI2_IOUNITPAGE1_NATIVE_COMMAND_Q_DISABLE (0x00000100)
  578. #define MPI2_IOUNITPAGE1_DISABLE_IR (0x00000040)
  579. #define MPI2_IOUNITPAGE1_DISABLE_TASK_SET_FULL_HANDLING (0x00000020)
  580. #define MPI2_IOUNITPAGE1_IR_USE_STATIC_VOLUME_ID (0x00000004)
  581. #define MPI2_IOUNITPAGE1_MULTI_PATHING (0x00000002)
  582. #define MPI2_IOUNITPAGE1_SINGLE_PATHING (0x00000000)
  583. /* IO Unit Page 3 */
  584. /*
  585. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  586. * one and check Header.PageLength at runtime.
  587. */
  588. #ifndef MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX
  589. #define MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX (1)
  590. #endif
  591. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_3
  592. {
  593. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  594. U8 GPIOCount; /* 0x04 */
  595. U8 Reserved1; /* 0x05 */
  596. U16 Reserved2; /* 0x06 */
  597. U16 GPIOVal[MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX];/* 0x08 */
  598. } MPI2_CONFIG_PAGE_IO_UNIT_3, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_3,
  599. Mpi2IOUnitPage3_t, MPI2_POINTER pMpi2IOUnitPage3_t;
  600. #define MPI2_IOUNITPAGE3_PAGEVERSION (0x01)
  601. /* defines for IO Unit Page 3 GPIOVal field */
  602. #define MPI2_IOUNITPAGE3_GPIO_FUNCTION_MASK (0xFFFC)
  603. #define MPI2_IOUNITPAGE3_GPIO_FUNCTION_SHIFT (2)
  604. #define MPI2_IOUNITPAGE3_GPIO_SETTING_OFF (0x0000)
  605. #define MPI2_IOUNITPAGE3_GPIO_SETTING_ON (0x0001)
  606. /* IO Unit Page 5 */
  607. /*
  608. * Upper layer code (drivers, utilities, etc.) should leave this define set to
  609. * one and check Header.PageLength or NumDmaEngines at runtime.
  610. */
  611. #ifndef MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES
  612. #define MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES (1)
  613. #endif
  614. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_5 {
  615. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  616. U64 RaidAcceleratorBufferBaseAddress; /* 0x04 */
  617. U64 RaidAcceleratorBufferSize; /* 0x0C */
  618. U64 RaidAcceleratorControlBaseAddress; /* 0x14 */
  619. U8 RAControlSize; /* 0x1C */
  620. U8 NumDmaEngines; /* 0x1D */
  621. U8 RAMinControlSize; /* 0x1E */
  622. U8 RAMaxControlSize; /* 0x1F */
  623. U32 Reserved1; /* 0x20 */
  624. U32 Reserved2; /* 0x24 */
  625. U32 Reserved3; /* 0x28 */
  626. U32 DmaEngineCapabilities
  627. [MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES]; /* 0x2C */
  628. } MPI2_CONFIG_PAGE_IO_UNIT_5, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_5,
  629. Mpi2IOUnitPage5_t, MPI2_POINTER pMpi2IOUnitPage5_t;
  630. #define MPI2_IOUNITPAGE5_PAGEVERSION (0x00)
  631. /* defines for IO Unit Page 5 DmaEngineCapabilities field */
  632. #define MPI2_IOUNITPAGE5_DMA_CAP_MASK_MAX_REQUESTS (0xFF00)
  633. #define MPI2_IOUNITPAGE5_DMA_CAP_SHIFT_MAX_REQUESTS (16)
  634. #define MPI2_IOUNITPAGE5_DMA_CAP_EEDP (0x0008)
  635. #define MPI2_IOUNITPAGE5_DMA_CAP_PARITY_GENERATION (0x0004)
  636. #define MPI2_IOUNITPAGE5_DMA_CAP_HASHING (0x0002)
  637. #define MPI2_IOUNITPAGE5_DMA_CAP_ENCRYPTION (0x0001)
  638. /* IO Unit Page 6 */
  639. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_6 {
  640. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  641. U16 Flags; /* 0x04 */
  642. U8 RAHostControlSize; /* 0x06 */
  643. U8 Reserved0; /* 0x07 */
  644. U64 RaidAcceleratorHostControlBaseAddress; /* 0x08 */
  645. U32 Reserved1; /* 0x10 */
  646. U32 Reserved2; /* 0x14 */
  647. U32 Reserved3; /* 0x18 */
  648. } MPI2_CONFIG_PAGE_IO_UNIT_6, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_6,
  649. Mpi2IOUnitPage6_t, MPI2_POINTER pMpi2IOUnitPage6_t;
  650. #define MPI2_IOUNITPAGE6_PAGEVERSION (0x00)
  651. /* defines for IO Unit Page 6 Flags field */
  652. #define MPI2_IOUNITPAGE6_FLAGS_ENABLE_RAID_ACCELERATOR (0x0001)
  653. /****************************************************************************
  654. * IOC Config Pages
  655. ****************************************************************************/
  656. /* IOC Page 0 */
  657. typedef struct _MPI2_CONFIG_PAGE_IOC_0
  658. {
  659. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  660. U32 Reserved1; /* 0x04 */
  661. U32 Reserved2; /* 0x08 */
  662. U16 VendorID; /* 0x0C */
  663. U16 DeviceID; /* 0x0E */
  664. U8 RevisionID; /* 0x10 */
  665. U8 Reserved3; /* 0x11 */
  666. U16 Reserved4; /* 0x12 */
  667. U32 ClassCode; /* 0x14 */
  668. U16 SubsystemVendorID; /* 0x18 */
  669. U16 SubsystemID; /* 0x1A */
  670. } MPI2_CONFIG_PAGE_IOC_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_0,
  671. Mpi2IOCPage0_t, MPI2_POINTER pMpi2IOCPage0_t;
  672. #define MPI2_IOCPAGE0_PAGEVERSION (0x02)
  673. /* IOC Page 1 */
  674. typedef struct _MPI2_CONFIG_PAGE_IOC_1
  675. {
  676. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  677. U32 Flags; /* 0x04 */
  678. U32 CoalescingTimeout; /* 0x08 */
  679. U8 CoalescingDepth; /* 0x0C */
  680. U8 PCISlotNum; /* 0x0D */
  681. U8 PCIBusNum; /* 0x0E */
  682. U8 PCIDomainSegment; /* 0x0F */
  683. U32 Reserved1; /* 0x10 */
  684. U32 Reserved2; /* 0x14 */
  685. } MPI2_CONFIG_PAGE_IOC_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_1,
  686. Mpi2IOCPage1_t, MPI2_POINTER pMpi2IOCPage1_t;
  687. #define MPI2_IOCPAGE1_PAGEVERSION (0x05)
  688. /* defines for IOC Page 1 Flags field */
  689. #define MPI2_IOCPAGE1_REPLY_COALESCING (0x00000001)
  690. #define MPI2_IOCPAGE1_PCISLOTNUM_UNKNOWN (0xFF)
  691. #define MPI2_IOCPAGE1_PCIBUSNUM_UNKNOWN (0xFF)
  692. #define MPI2_IOCPAGE1_PCIDOMAIN_UNKNOWN (0xFF)
  693. /* IOC Page 6 */
  694. typedef struct _MPI2_CONFIG_PAGE_IOC_6
  695. {
  696. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  697. U32 CapabilitiesFlags; /* 0x04 */
  698. U8 MaxDrivesRAID0; /* 0x08 */
  699. U8 MaxDrivesRAID1; /* 0x09 */
  700. U8 MaxDrivesRAID1E; /* 0x0A */
  701. U8 MaxDrivesRAID10; /* 0x0B */
  702. U8 MinDrivesRAID0; /* 0x0C */
  703. U8 MinDrivesRAID1; /* 0x0D */
  704. U8 MinDrivesRAID1E; /* 0x0E */
  705. U8 MinDrivesRAID10; /* 0x0F */
  706. U32 Reserved1; /* 0x10 */
  707. U8 MaxGlobalHotSpares; /* 0x14 */
  708. U8 MaxPhysDisks; /* 0x15 */
  709. U8 MaxVolumes; /* 0x16 */
  710. U8 MaxConfigs; /* 0x17 */
  711. U8 MaxOCEDisks; /* 0x18 */
  712. U8 Reserved2; /* 0x19 */
  713. U16 Reserved3; /* 0x1A */
  714. U32 SupportedStripeSizeMapRAID0; /* 0x1C */
  715. U32 SupportedStripeSizeMapRAID1E; /* 0x20 */
  716. U32 SupportedStripeSizeMapRAID10; /* 0x24 */
  717. U32 Reserved4; /* 0x28 */
  718. U32 Reserved5; /* 0x2C */
  719. U16 DefaultMetadataSize; /* 0x30 */
  720. U16 Reserved6; /* 0x32 */
  721. U16 MaxBadBlockTableEntries; /* 0x34 */
  722. U16 Reserved7; /* 0x36 */
  723. U32 IRNvsramVersion; /* 0x38 */
  724. } MPI2_CONFIG_PAGE_IOC_6, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_6,
  725. Mpi2IOCPage6_t, MPI2_POINTER pMpi2IOCPage6_t;
  726. #define MPI2_IOCPAGE6_PAGEVERSION (0x04)
  727. /* defines for IOC Page 6 CapabilitiesFlags */
  728. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID10_SUPPORT (0x00000010)
  729. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID1_SUPPORT (0x00000008)
  730. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID1E_SUPPORT (0x00000004)
  731. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID0_SUPPORT (0x00000002)
  732. #define MPI2_IOCPAGE6_CAP_FLAGS_GLOBAL_HOT_SPARE (0x00000001)
  733. /* IOC Page 7 */
  734. #define MPI2_IOCPAGE7_EVENTMASK_WORDS (4)
  735. typedef struct _MPI2_CONFIG_PAGE_IOC_7
  736. {
  737. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  738. U32 Reserved1; /* 0x04 */
  739. U32 EventMasks[MPI2_IOCPAGE7_EVENTMASK_WORDS];/* 0x08 */
  740. U16 SASBroadcastPrimitiveMasks; /* 0x18 */
  741. U16 Reserved2; /* 0x1A */
  742. U32 Reserved3; /* 0x1C */
  743. } MPI2_CONFIG_PAGE_IOC_7, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_7,
  744. Mpi2IOCPage7_t, MPI2_POINTER pMpi2IOCPage7_t;
  745. #define MPI2_IOCPAGE7_PAGEVERSION (0x01)
  746. /* IOC Page 8 */
  747. typedef struct _MPI2_CONFIG_PAGE_IOC_8
  748. {
  749. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  750. U8 NumDevsPerEnclosure; /* 0x04 */
  751. U8 Reserved1; /* 0x05 */
  752. U16 Reserved2; /* 0x06 */
  753. U16 MaxPersistentEntries; /* 0x08 */
  754. U16 MaxNumPhysicalMappedIDs; /* 0x0A */
  755. U16 Flags; /* 0x0C */
  756. U16 Reserved3; /* 0x0E */
  757. U16 IRVolumeMappingFlags; /* 0x10 */
  758. U16 Reserved4; /* 0x12 */
  759. U32 Reserved5; /* 0x14 */
  760. } MPI2_CONFIG_PAGE_IOC_8, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_8,
  761. Mpi2IOCPage8_t, MPI2_POINTER pMpi2IOCPage8_t;
  762. #define MPI2_IOCPAGE8_PAGEVERSION (0x00)
  763. /* defines for IOC Page 8 Flags field */
  764. #define MPI2_IOCPAGE8_FLAGS_DA_START_SLOT_1 (0x00000020)
  765. #define MPI2_IOCPAGE8_FLAGS_RESERVED_TARGETID_0 (0x00000010)
  766. #define MPI2_IOCPAGE8_FLAGS_MASK_MAPPING_MODE (0x0000000E)
  767. #define MPI2_IOCPAGE8_FLAGS_DEVICE_PERSISTENCE_MAPPING (0x00000000)
  768. #define MPI2_IOCPAGE8_FLAGS_ENCLOSURE_SLOT_MAPPING (0x00000002)
  769. #define MPI2_IOCPAGE8_FLAGS_DISABLE_PERSISTENT_MAPPING (0x00000001)
  770. #define MPI2_IOCPAGE8_FLAGS_ENABLE_PERSISTENT_MAPPING (0x00000000)
  771. /* defines for IOC Page 8 IRVolumeMappingFlags */
  772. #define MPI2_IOCPAGE8_IRFLAGS_MASK_VOLUME_MAPPING_MODE (0x00000003)
  773. #define MPI2_IOCPAGE8_IRFLAGS_LOW_VOLUME_MAPPING (0x00000000)
  774. #define MPI2_IOCPAGE8_IRFLAGS_HIGH_VOLUME_MAPPING (0x00000001)
  775. /****************************************************************************
  776. * BIOS Config Pages
  777. ****************************************************************************/
  778. /* BIOS Page 1 */
  779. typedef struct _MPI2_CONFIG_PAGE_BIOS_1
  780. {
  781. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  782. U32 BiosOptions; /* 0x04 */
  783. U32 IOCSettings; /* 0x08 */
  784. U32 Reserved1; /* 0x0C */
  785. U32 DeviceSettings; /* 0x10 */
  786. U16 NumberOfDevices; /* 0x14 */
  787. U16 Reserved2; /* 0x16 */
  788. U16 IOTimeoutBlockDevicesNonRM; /* 0x18 */
  789. U16 IOTimeoutSequential; /* 0x1A */
  790. U16 IOTimeoutOther; /* 0x1C */
  791. U16 IOTimeoutBlockDevicesRM; /* 0x1E */
  792. } MPI2_CONFIG_PAGE_BIOS_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_BIOS_1,
  793. Mpi2BiosPage1_t, MPI2_POINTER pMpi2BiosPage1_t;
  794. #define MPI2_BIOSPAGE1_PAGEVERSION (0x04)
  795. /* values for BIOS Page 1 BiosOptions field */
  796. #define MPI2_BIOSPAGE1_OPTIONS_DISABLE_BIOS (0x00000001)
  797. /* values for BIOS Page 1 IOCSettings field */
  798. #define MPI2_BIOSPAGE1_IOCSET_MASK_BOOT_PREFERENCE (0x00030000)
  799. #define MPI2_BIOSPAGE1_IOCSET_ENCLOSURE_SLOT_BOOT (0x00000000)
  800. #define MPI2_BIOSPAGE1_IOCSET_SAS_ADDRESS_BOOT (0x00010000)
  801. #define MPI2_BIOSPAGE1_IOCSET_MASK_RM_SETTING (0x000000C0)
  802. #define MPI2_BIOSPAGE1_IOCSET_NONE_RM_SETTING (0x00000000)
  803. #define MPI2_BIOSPAGE1_IOCSET_BOOT_RM_SETTING (0x00000040)
  804. #define MPI2_BIOSPAGE1_IOCSET_MEDIA_RM_SETTING (0x00000080)
  805. #define MPI2_BIOSPAGE1_IOCSET_MASK_ADAPTER_SUPPORT (0x00000030)
  806. #define MPI2_BIOSPAGE1_IOCSET_NO_SUPPORT (0x00000000)
  807. #define MPI2_BIOSPAGE1_IOCSET_BIOS_SUPPORT (0x00000010)
  808. #define MPI2_BIOSPAGE1_IOCSET_OS_SUPPORT (0x00000020)
  809. #define MPI2_BIOSPAGE1_IOCSET_ALL_SUPPORT (0x00000030)
  810. #define MPI2_BIOSPAGE1_IOCSET_ALTERNATE_CHS (0x00000008)
  811. /* values for BIOS Page 1 DeviceSettings field */
  812. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_SMART_POLLING (0x00000010)
  813. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_SEQ_LUN (0x00000008)
  814. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_RM_LUN (0x00000004)
  815. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_NON_RM_LUN (0x00000002)
  816. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_OTHER_LUN (0x00000001)
  817. /* BIOS Page 2 */
  818. typedef struct _MPI2_BOOT_DEVICE_ADAPTER_ORDER
  819. {
  820. U32 Reserved1; /* 0x00 */
  821. U32 Reserved2; /* 0x04 */
  822. U32 Reserved3; /* 0x08 */
  823. U32 Reserved4; /* 0x0C */
  824. U32 Reserved5; /* 0x10 */
  825. U32 Reserved6; /* 0x14 */
  826. } MPI2_BOOT_DEVICE_ADAPTER_ORDER,
  827. MPI2_POINTER PTR_MPI2_BOOT_DEVICE_ADAPTER_ORDER,
  828. Mpi2BootDeviceAdapterOrder_t, MPI2_POINTER pMpi2BootDeviceAdapterOrder_t;
  829. typedef struct _MPI2_BOOT_DEVICE_SAS_WWID
  830. {
  831. U64 SASAddress; /* 0x00 */
  832. U8 LUN[8]; /* 0x08 */
  833. U32 Reserved1; /* 0x10 */
  834. U32 Reserved2; /* 0x14 */
  835. } MPI2_BOOT_DEVICE_SAS_WWID, MPI2_POINTER PTR_MPI2_BOOT_DEVICE_SAS_WWID,
  836. Mpi2BootDeviceSasWwid_t, MPI2_POINTER pMpi2BootDeviceSasWwid_t;
  837. typedef struct _MPI2_BOOT_DEVICE_ENCLOSURE_SLOT
  838. {
  839. U64 EnclosureLogicalID; /* 0x00 */
  840. U32 Reserved1; /* 0x08 */
  841. U32 Reserved2; /* 0x0C */
  842. U16 SlotNumber; /* 0x10 */
  843. U16 Reserved3; /* 0x12 */
  844. U32 Reserved4; /* 0x14 */
  845. } MPI2_BOOT_DEVICE_ENCLOSURE_SLOT,
  846. MPI2_POINTER PTR_MPI2_BOOT_DEVICE_ENCLOSURE_SLOT,
  847. Mpi2BootDeviceEnclosureSlot_t, MPI2_POINTER pMpi2BootDeviceEnclosureSlot_t;
  848. typedef struct _MPI2_BOOT_DEVICE_DEVICE_NAME
  849. {
  850. U64 DeviceName; /* 0x00 */
  851. U8 LUN[8]; /* 0x08 */
  852. U32 Reserved1; /* 0x10 */
  853. U32 Reserved2; /* 0x14 */
  854. } MPI2_BOOT_DEVICE_DEVICE_NAME, MPI2_POINTER PTR_MPI2_BOOT_DEVICE_DEVICE_NAME,
  855. Mpi2BootDeviceDeviceName_t, MPI2_POINTER pMpi2BootDeviceDeviceName_t;
  856. typedef union _MPI2_MPI2_BIOSPAGE2_BOOT_DEVICE
  857. {
  858. MPI2_BOOT_DEVICE_ADAPTER_ORDER AdapterOrder;
  859. MPI2_BOOT_DEVICE_SAS_WWID SasWwid;
  860. MPI2_BOOT_DEVICE_ENCLOSURE_SLOT EnclosureSlot;
  861. MPI2_BOOT_DEVICE_DEVICE_NAME DeviceName;
  862. } MPI2_BIOSPAGE2_BOOT_DEVICE, MPI2_POINTER PTR_MPI2_BIOSPAGE2_BOOT_DEVICE,
  863. Mpi2BiosPage2BootDevice_t, MPI2_POINTER pMpi2BiosPage2BootDevice_t;
  864. typedef struct _MPI2_CONFIG_PAGE_BIOS_2
  865. {
  866. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  867. U32 Reserved1; /* 0x04 */
  868. U32 Reserved2; /* 0x08 */
  869. U32 Reserved3; /* 0x0C */
  870. U32 Reserved4; /* 0x10 */
  871. U32 Reserved5; /* 0x14 */
  872. U32 Reserved6; /* 0x18 */
  873. U8 ReqBootDeviceForm; /* 0x1C */
  874. U8 Reserved7; /* 0x1D */
  875. U16 Reserved8; /* 0x1E */
  876. MPI2_BIOSPAGE2_BOOT_DEVICE RequestedBootDevice; /* 0x20 */
  877. U8 ReqAltBootDeviceForm; /* 0x38 */
  878. U8 Reserved9; /* 0x39 */
  879. U16 Reserved10; /* 0x3A */
  880. MPI2_BIOSPAGE2_BOOT_DEVICE RequestedAltBootDevice; /* 0x3C */
  881. U8 CurrentBootDeviceForm; /* 0x58 */
  882. U8 Reserved11; /* 0x59 */
  883. U16 Reserved12; /* 0x5A */
  884. MPI2_BIOSPAGE2_BOOT_DEVICE CurrentBootDevice; /* 0x58 */
  885. } MPI2_CONFIG_PAGE_BIOS_2, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_BIOS_2,
  886. Mpi2BiosPage2_t, MPI2_POINTER pMpi2BiosPage2_t;
  887. #define MPI2_BIOSPAGE2_PAGEVERSION (0x04)
  888. /* values for BIOS Page 2 BootDeviceForm fields */
  889. #define MPI2_BIOSPAGE2_FORM_MASK (0x0F)
  890. #define MPI2_BIOSPAGE2_FORM_NO_DEVICE_SPECIFIED (0x00)
  891. #define MPI2_BIOSPAGE2_FORM_SAS_WWID (0x05)
  892. #define MPI2_BIOSPAGE2_FORM_ENCLOSURE_SLOT (0x06)
  893. #define MPI2_BIOSPAGE2_FORM_DEVICE_NAME (0x07)
  894. /* BIOS Page 3 */
  895. typedef struct _MPI2_ADAPTER_INFO
  896. {
  897. U8 PciBusNumber; /* 0x00 */
  898. U8 PciDeviceAndFunctionNumber; /* 0x01 */
  899. U16 AdapterFlags; /* 0x02 */
  900. } MPI2_ADAPTER_INFO, MPI2_POINTER PTR_MPI2_ADAPTER_INFO,
  901. Mpi2AdapterInfo_t, MPI2_POINTER pMpi2AdapterInfo_t;
  902. #define MPI2_ADAPTER_INFO_FLAGS_EMBEDDED (0x0001)
  903. #define MPI2_ADAPTER_INFO_FLAGS_INIT_STATUS (0x0002)
  904. typedef struct _MPI2_CONFIG_PAGE_BIOS_3
  905. {
  906. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  907. U32 GlobalFlags; /* 0x04 */
  908. U32 BiosVersion; /* 0x08 */
  909. MPI2_ADAPTER_INFO AdapterOrder[4]; /* 0x0C */
  910. U32 Reserved1; /* 0x1C */
  911. } MPI2_CONFIG_PAGE_BIOS_3, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_BIOS_3,
  912. Mpi2BiosPage3_t, MPI2_POINTER pMpi2BiosPage3_t;
  913. #define MPI2_BIOSPAGE3_PAGEVERSION (0x00)
  914. /* values for BIOS Page 3 GlobalFlags */
  915. #define MPI2_BIOSPAGE3_FLAGS_PAUSE_ON_ERROR (0x00000002)
  916. #define MPI2_BIOSPAGE3_FLAGS_VERBOSE_ENABLE (0x00000004)
  917. #define MPI2_BIOSPAGE3_FLAGS_HOOK_INT_40_DISABLE (0x00000010)
  918. #define MPI2_BIOSPAGE3_FLAGS_DEV_LIST_DISPLAY_MASK (0x000000E0)
  919. #define MPI2_BIOSPAGE3_FLAGS_INSTALLED_DEV_DISPLAY (0x00000000)
  920. #define MPI2_BIOSPAGE3_FLAGS_ADAPTER_DISPLAY (0x00000020)
  921. #define MPI2_BIOSPAGE3_FLAGS_ADAPTER_DEV_DISPLAY (0x00000040)
  922. /* BIOS Page 4 */
  923. /*
  924. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  925. * one and check Header.PageLength or NumPhys at runtime.
  926. */
  927. #ifndef MPI2_BIOS_PAGE_4_PHY_ENTRIES
  928. #define MPI2_BIOS_PAGE_4_PHY_ENTRIES (1)
  929. #endif
  930. typedef struct _MPI2_BIOS4_ENTRY
  931. {
  932. U64 ReassignmentWWID; /* 0x00 */
  933. U64 ReassignmentDeviceName; /* 0x08 */
  934. } MPI2_BIOS4_ENTRY, MPI2_POINTER PTR_MPI2_BIOS4_ENTRY,
  935. Mpi2MBios4Entry_t, MPI2_POINTER pMpi2Bios4Entry_t;
  936. typedef struct _MPI2_CONFIG_PAGE_BIOS_4
  937. {
  938. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  939. U8 NumPhys; /* 0x04 */
  940. U8 Reserved1; /* 0x05 */
  941. U16 Reserved2; /* 0x06 */
  942. MPI2_BIOS4_ENTRY Phy[MPI2_BIOS_PAGE_4_PHY_ENTRIES]; /* 0x08 */
  943. } MPI2_CONFIG_PAGE_BIOS_4, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_BIOS_4,
  944. Mpi2BiosPage4_t, MPI2_POINTER pMpi2BiosPage4_t;
  945. #define MPI2_BIOSPAGE4_PAGEVERSION (0x01)
  946. /****************************************************************************
  947. * RAID Volume Config Pages
  948. ****************************************************************************/
  949. /* RAID Volume Page 0 */
  950. typedef struct _MPI2_RAIDVOL0_PHYS_DISK
  951. {
  952. U8 RAIDSetNum; /* 0x00 */
  953. U8 PhysDiskMap; /* 0x01 */
  954. U8 PhysDiskNum; /* 0x02 */
  955. U8 Reserved; /* 0x03 */
  956. } MPI2_RAIDVOL0_PHYS_DISK, MPI2_POINTER PTR_MPI2_RAIDVOL0_PHYS_DISK,
  957. Mpi2RaidVol0PhysDisk_t, MPI2_POINTER pMpi2RaidVol0PhysDisk_t;
  958. /* defines for the PhysDiskMap field */
  959. #define MPI2_RAIDVOL0_PHYSDISK_PRIMARY (0x01)
  960. #define MPI2_RAIDVOL0_PHYSDISK_SECONDARY (0x02)
  961. typedef struct _MPI2_RAIDVOL0_SETTINGS
  962. {
  963. U16 Settings; /* 0x00 */
  964. U8 HotSparePool; /* 0x01 */
  965. U8 Reserved; /* 0x02 */
  966. } MPI2_RAIDVOL0_SETTINGS, MPI2_POINTER PTR_MPI2_RAIDVOL0_SETTINGS,
  967. Mpi2RaidVol0Settings_t, MPI2_POINTER pMpi2RaidVol0Settings_t;
  968. /* RAID Volume Page 0 HotSparePool defines, also used in RAID Physical Disk */
  969. #define MPI2_RAID_HOT_SPARE_POOL_0 (0x01)
  970. #define MPI2_RAID_HOT_SPARE_POOL_1 (0x02)
  971. #define MPI2_RAID_HOT_SPARE_POOL_2 (0x04)
  972. #define MPI2_RAID_HOT_SPARE_POOL_3 (0x08)
  973. #define MPI2_RAID_HOT_SPARE_POOL_4 (0x10)
  974. #define MPI2_RAID_HOT_SPARE_POOL_5 (0x20)
  975. #define MPI2_RAID_HOT_SPARE_POOL_6 (0x40)
  976. #define MPI2_RAID_HOT_SPARE_POOL_7 (0x80)
  977. /* RAID Volume Page 0 VolumeSettings defines */
  978. #define MPI2_RAIDVOL0_SETTING_USE_PRODUCT_ID_SUFFIX (0x0008)
  979. #define MPI2_RAIDVOL0_SETTING_AUTO_CONFIG_HSWAP_DISABLE (0x0004)
  980. #define MPI2_RAIDVOL0_SETTING_MASK_WRITE_CACHING (0x0003)
  981. #define MPI2_RAIDVOL0_SETTING_UNCHANGED (0x0000)
  982. #define MPI2_RAIDVOL0_SETTING_DISABLE_WRITE_CACHING (0x0001)
  983. #define MPI2_RAIDVOL0_SETTING_ENABLE_WRITE_CACHING (0x0002)
  984. /*
  985. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  986. * one and check Header.PageLength at runtime.
  987. */
  988. #ifndef MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX
  989. #define MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX (1)
  990. #endif
  991. typedef struct _MPI2_CONFIG_PAGE_RAID_VOL_0
  992. {
  993. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  994. U16 DevHandle; /* 0x04 */
  995. U8 VolumeState; /* 0x06 */
  996. U8 VolumeType; /* 0x07 */
  997. U32 VolumeStatusFlags; /* 0x08 */
  998. MPI2_RAIDVOL0_SETTINGS VolumeSettings; /* 0x0C */
  999. U64 MaxLBA; /* 0x10 */
  1000. U32 StripeSize; /* 0x18 */
  1001. U16 BlockSize; /* 0x1C */
  1002. U16 Reserved1; /* 0x1E */
  1003. U8 SupportedPhysDisks; /* 0x20 */
  1004. U8 ResyncRate; /* 0x21 */
  1005. U16 DataScrubDuration; /* 0x22 */
  1006. U8 NumPhysDisks; /* 0x24 */
  1007. U8 Reserved2; /* 0x25 */
  1008. U8 Reserved3; /* 0x26 */
  1009. U8 InactiveStatus; /* 0x27 */
  1010. MPI2_RAIDVOL0_PHYS_DISK PhysDisk[MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX]; /* 0x28 */
  1011. } MPI2_CONFIG_PAGE_RAID_VOL_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RAID_VOL_0,
  1012. Mpi2RaidVolPage0_t, MPI2_POINTER pMpi2RaidVolPage0_t;
  1013. #define MPI2_RAIDVOLPAGE0_PAGEVERSION (0x0A)
  1014. /* values for RAID VolumeState */
  1015. #define MPI2_RAID_VOL_STATE_MISSING (0x00)
  1016. #define MPI2_RAID_VOL_STATE_FAILED (0x01)
  1017. #define MPI2_RAID_VOL_STATE_INITIALIZING (0x02)
  1018. #define MPI2_RAID_VOL_STATE_ONLINE (0x03)
  1019. #define MPI2_RAID_VOL_STATE_DEGRADED (0x04)
  1020. #define MPI2_RAID_VOL_STATE_OPTIMAL (0x05)
  1021. /* values for RAID VolumeType */
  1022. #define MPI2_RAID_VOL_TYPE_RAID0 (0x00)
  1023. #define MPI2_RAID_VOL_TYPE_RAID1E (0x01)
  1024. #define MPI2_RAID_VOL_TYPE_RAID1 (0x02)
  1025. #define MPI2_RAID_VOL_TYPE_RAID10 (0x05)
  1026. #define MPI2_RAID_VOL_TYPE_UNKNOWN (0xFF)
  1027. /* values for RAID Volume Page 0 VolumeStatusFlags field */
  1028. #define MPI2_RAIDVOL0_STATUS_FLAG_PENDING_RESYNC (0x02000000)
  1029. #define MPI2_RAIDVOL0_STATUS_FLAG_BACKG_INIT_PENDING (0x01000000)
  1030. #define MPI2_RAIDVOL0_STATUS_FLAG_MDC_PENDING (0x00800000)
  1031. #define MPI2_RAIDVOL0_STATUS_FLAG_USER_CONSIST_PENDING (0x00400000)
  1032. #define MPI2_RAIDVOL0_STATUS_FLAG_MAKE_DATA_CONSISTENT (0x00200000)
  1033. #define MPI2_RAIDVOL0_STATUS_FLAG_DATA_SCRUB (0x00100000)
  1034. #define MPI2_RAIDVOL0_STATUS_FLAG_CONSISTENCY_CHECK (0x00080000)
  1035. #define MPI2_RAIDVOL0_STATUS_FLAG_CAPACITY_EXPANSION (0x00040000)
  1036. #define MPI2_RAIDVOL0_STATUS_FLAG_BACKGROUND_INIT (0x00020000)
  1037. #define MPI2_RAIDVOL0_STATUS_FLAG_RESYNC_IN_PROGRESS (0x00010000)
  1038. #define MPI2_RAIDVOL0_STATUS_FLAG_OCE_ALLOWED (0x00000040)
  1039. #define MPI2_RAIDVOL0_STATUS_FLAG_BGI_COMPLETE (0x00000020)
  1040. #define MPI2_RAIDVOL0_STATUS_FLAG_1E_OFFSET_MIRROR (0x00000000)
  1041. #define MPI2_RAIDVOL0_STATUS_FLAG_1E_ADJACENT_MIRROR (0x00000010)
  1042. #define MPI2_RAIDVOL0_STATUS_FLAG_BAD_BLOCK_TABLE_FULL (0x00000008)
  1043. #define MPI2_RAIDVOL0_STATUS_FLAG_VOLUME_INACTIVE (0x00000004)
  1044. #define MPI2_RAIDVOL0_STATUS_FLAG_QUIESCED (0x00000002)
  1045. #define MPI2_RAIDVOL0_STATUS_FLAG_ENABLED (0x00000001)
  1046. /* values for RAID Volume Page 0 SupportedPhysDisks field */
  1047. #define MPI2_RAIDVOL0_SUPPORT_SOLID_STATE_DISKS (0x08)
  1048. #define MPI2_RAIDVOL0_SUPPORT_HARD_DISKS (0x04)
  1049. #define MPI2_RAIDVOL0_SUPPORT_SAS_PROTOCOL (0x02)
  1050. #define MPI2_RAIDVOL0_SUPPORT_SATA_PROTOCOL (0x01)
  1051. /* values for RAID Volume Page 0 InactiveStatus field */
  1052. #define MPI2_RAIDVOLPAGE0_UNKNOWN_INACTIVE (0x00)
  1053. #define MPI2_RAIDVOLPAGE0_STALE_METADATA_INACTIVE (0x01)
  1054. #define MPI2_RAIDVOLPAGE0_FOREIGN_VOLUME_INACTIVE (0x02)
  1055. #define MPI2_RAIDVOLPAGE0_INSUFFICIENT_RESOURCE_INACTIVE (0x03)
  1056. #define MPI2_RAIDVOLPAGE0_CLONE_VOLUME_INACTIVE (0x04)
  1057. #define MPI2_RAIDVOLPAGE0_INSUFFICIENT_METADATA_INACTIVE (0x05)
  1058. #define MPI2_RAIDVOLPAGE0_PREVIOUSLY_DELETED (0x06)
  1059. /* RAID Volume Page 1 */
  1060. typedef struct _MPI2_CONFIG_PAGE_RAID_VOL_1
  1061. {
  1062. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1063. U16 DevHandle; /* 0x04 */
  1064. U16 Reserved0; /* 0x06 */
  1065. U8 GUID[24]; /* 0x08 */
  1066. U8 Name[16]; /* 0x20 */
  1067. U64 WWID; /* 0x30 */
  1068. U32 Reserved1; /* 0x38 */
  1069. U32 Reserved2; /* 0x3C */
  1070. } MPI2_CONFIG_PAGE_RAID_VOL_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RAID_VOL_1,
  1071. Mpi2RaidVolPage1_t, MPI2_POINTER pMpi2RaidVolPage1_t;
  1072. #define MPI2_RAIDVOLPAGE1_PAGEVERSION (0x03)
  1073. /****************************************************************************
  1074. * RAID Physical Disk Config Pages
  1075. ****************************************************************************/
  1076. /* RAID Physical Disk Page 0 */
  1077. typedef struct _MPI2_RAIDPHYSDISK0_SETTINGS
  1078. {
  1079. U16 Reserved1; /* 0x00 */
  1080. U8 HotSparePool; /* 0x02 */
  1081. U8 Reserved2; /* 0x03 */
  1082. } MPI2_RAIDPHYSDISK0_SETTINGS, MPI2_POINTER PTR_MPI2_RAIDPHYSDISK0_SETTINGS,
  1083. Mpi2RaidPhysDisk0Settings_t, MPI2_POINTER pMpi2RaidPhysDisk0Settings_t;
  1084. /* use MPI2_RAID_HOT_SPARE_POOL_ defines for the HotSparePool field */
  1085. typedef struct _MPI2_RAIDPHYSDISK0_INQUIRY_DATA
  1086. {
  1087. U8 VendorID[8]; /* 0x00 */
  1088. U8 ProductID[16]; /* 0x08 */
  1089. U8 ProductRevLevel[4]; /* 0x18 */
  1090. U8 SerialNum[32]; /* 0x1C */
  1091. } MPI2_RAIDPHYSDISK0_INQUIRY_DATA,
  1092. MPI2_POINTER PTR_MPI2_RAIDPHYSDISK0_INQUIRY_DATA,
  1093. Mpi2RaidPhysDisk0InquiryData_t, MPI2_POINTER pMpi2RaidPhysDisk0InquiryData_t;
  1094. typedef struct _MPI2_CONFIG_PAGE_RD_PDISK_0
  1095. {
  1096. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1097. U16 DevHandle; /* 0x04 */
  1098. U8 Reserved1; /* 0x06 */
  1099. U8 PhysDiskNum; /* 0x07 */
  1100. MPI2_RAIDPHYSDISK0_SETTINGS PhysDiskSettings; /* 0x08 */
  1101. U32 Reserved2; /* 0x0C */
  1102. MPI2_RAIDPHYSDISK0_INQUIRY_DATA InquiryData; /* 0x10 */
  1103. U32 Reserved3; /* 0x4C */
  1104. U8 PhysDiskState; /* 0x50 */
  1105. U8 OfflineReason; /* 0x51 */
  1106. U8 IncompatibleReason; /* 0x52 */
  1107. U8 PhysDiskAttributes; /* 0x53 */
  1108. U32 PhysDiskStatusFlags; /* 0x54 */
  1109. U64 DeviceMaxLBA; /* 0x58 */
  1110. U64 HostMaxLBA; /* 0x60 */
  1111. U64 CoercedMaxLBA; /* 0x68 */
  1112. U16 BlockSize; /* 0x70 */
  1113. U16 Reserved5; /* 0x72 */
  1114. U32 Reserved6; /* 0x74 */
  1115. } MPI2_CONFIG_PAGE_RD_PDISK_0,
  1116. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RD_PDISK_0,
  1117. Mpi2RaidPhysDiskPage0_t, MPI2_POINTER pMpi2RaidPhysDiskPage0_t;
  1118. #define MPI2_RAIDPHYSDISKPAGE0_PAGEVERSION (0x05)
  1119. /* PhysDiskState defines */
  1120. #define MPI2_RAID_PD_STATE_NOT_CONFIGURED (0x00)
  1121. #define MPI2_RAID_PD_STATE_NOT_COMPATIBLE (0x01)
  1122. #define MPI2_RAID_PD_STATE_OFFLINE (0x02)
  1123. #define MPI2_RAID_PD_STATE_ONLINE (0x03)
  1124. #define MPI2_RAID_PD_STATE_HOT_SPARE (0x04)
  1125. #define MPI2_RAID_PD_STATE_DEGRADED (0x05)
  1126. #define MPI2_RAID_PD_STATE_REBUILDING (0x06)
  1127. #define MPI2_RAID_PD_STATE_OPTIMAL (0x07)
  1128. /* OfflineReason defines */
  1129. #define MPI2_PHYSDISK0_ONLINE (0x00)
  1130. #define MPI2_PHYSDISK0_OFFLINE_MISSING (0x01)
  1131. #define MPI2_PHYSDISK0_OFFLINE_FAILED (0x03)
  1132. #define MPI2_PHYSDISK0_OFFLINE_INITIALIZING (0x04)
  1133. #define MPI2_PHYSDISK0_OFFLINE_REQUESTED (0x05)
  1134. #define MPI2_PHYSDISK0_OFFLINE_FAILED_REQUESTED (0x06)
  1135. #define MPI2_PHYSDISK0_OFFLINE_OTHER (0xFF)
  1136. /* IncompatibleReason defines */
  1137. #define MPI2_PHYSDISK0_COMPATIBLE (0x00)
  1138. #define MPI2_PHYSDISK0_INCOMPATIBLE_PROTOCOL (0x01)
  1139. #define MPI2_PHYSDISK0_INCOMPATIBLE_BLOCKSIZE (0x02)
  1140. #define MPI2_PHYSDISK0_INCOMPATIBLE_MAX_LBA (0x03)
  1141. #define MPI2_PHYSDISK0_INCOMPATIBLE_SATA_EXTENDED_CMD (0x04)
  1142. #define MPI2_PHYSDISK0_INCOMPATIBLE_REMOVEABLE_MEDIA (0x05)
  1143. #define MPI2_PHYSDISK0_INCOMPATIBLE_UNKNOWN (0xFF)
  1144. /* PhysDiskAttributes defines */
  1145. #define MPI2_PHYSDISK0_ATTRIB_SOLID_STATE_DRIVE (0x08)
  1146. #define MPI2_PHYSDISK0_ATTRIB_HARD_DISK_DRIVE (0x04)
  1147. #define MPI2_PHYSDISK0_ATTRIB_SAS_PROTOCOL (0x02)
  1148. #define MPI2_PHYSDISK0_ATTRIB_SATA_PROTOCOL (0x01)
  1149. /* PhysDiskStatusFlags defines */
  1150. #define MPI2_PHYSDISK0_STATUS_FLAG_NOT_CERTIFIED (0x00000040)
  1151. #define MPI2_PHYSDISK0_STATUS_FLAG_OCE_TARGET (0x00000020)
  1152. #define MPI2_PHYSDISK0_STATUS_FLAG_WRITE_CACHE_ENABLED (0x00000010)
  1153. #define MPI2_PHYSDISK0_STATUS_FLAG_OPTIMAL_PREVIOUS (0x00000000)
  1154. #define MPI2_PHYSDISK0_STATUS_FLAG_NOT_OPTIMAL_PREVIOUS (0x00000008)
  1155. #define MPI2_PHYSDISK0_STATUS_FLAG_INACTIVE_VOLUME (0x00000004)
  1156. #define MPI2_PHYSDISK0_STATUS_FLAG_QUIESCED (0x00000002)
  1157. #define MPI2_PHYSDISK0_STATUS_FLAG_OUT_OF_SYNC (0x00000001)
  1158. /* RAID Physical Disk Page 1 */
  1159. /*
  1160. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1161. * one and check Header.PageLength or NumPhysDiskPaths at runtime.
  1162. */
  1163. #ifndef MPI2_RAID_PHYS_DISK1_PATH_MAX
  1164. #define MPI2_RAID_PHYS_DISK1_PATH_MAX (1)
  1165. #endif
  1166. typedef struct _MPI2_RAIDPHYSDISK1_PATH
  1167. {
  1168. U16 DevHandle; /* 0x00 */
  1169. U16 Reserved1; /* 0x02 */
  1170. U64 WWID; /* 0x04 */
  1171. U64 OwnerWWID; /* 0x0C */
  1172. U8 OwnerIdentifier; /* 0x14 */
  1173. U8 Reserved2; /* 0x15 */
  1174. U16 Flags; /* 0x16 */
  1175. } MPI2_RAIDPHYSDISK1_PATH, MPI2_POINTER PTR_MPI2_RAIDPHYSDISK1_PATH,
  1176. Mpi2RaidPhysDisk1Path_t, MPI2_POINTER pMpi2RaidPhysDisk1Path_t;
  1177. /* RAID Physical Disk Page 1 Physical Disk Path Flags field defines */
  1178. #define MPI2_RAID_PHYSDISK1_FLAG_PRIMARY (0x0004)
  1179. #define MPI2_RAID_PHYSDISK1_FLAG_BROKEN (0x0002)
  1180. #define MPI2_RAID_PHYSDISK1_FLAG_INVALID (0x0001)
  1181. typedef struct _MPI2_CONFIG_PAGE_RD_PDISK_1
  1182. {
  1183. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1184. U8 NumPhysDiskPaths; /* 0x04 */
  1185. U8 PhysDiskNum; /* 0x05 */
  1186. U16 Reserved1; /* 0x06 */
  1187. U32 Reserved2; /* 0x08 */
  1188. MPI2_RAIDPHYSDISK1_PATH PhysicalDiskPath[MPI2_RAID_PHYS_DISK1_PATH_MAX];/* 0x0C */
  1189. } MPI2_CONFIG_PAGE_RD_PDISK_1,
  1190. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RD_PDISK_1,
  1191. Mpi2RaidPhysDiskPage1_t, MPI2_POINTER pMpi2RaidPhysDiskPage1_t;
  1192. #define MPI2_RAIDPHYSDISKPAGE1_PAGEVERSION (0x02)
  1193. /****************************************************************************
  1194. * values for fields used by several types of SAS Config Pages
  1195. ****************************************************************************/
  1196. /* values for NegotiatedLinkRates fields */
  1197. #define MPI2_SAS_NEG_LINK_RATE_MASK_LOGICAL (0xF0)
  1198. #define MPI2_SAS_NEG_LINK_RATE_SHIFT_LOGICAL (4)
  1199. #define MPI2_SAS_NEG_LINK_RATE_MASK_PHYSICAL (0x0F)
  1200. /* link rates used for Negotiated Physical and Logical Link Rate */
  1201. #define MPI2_SAS_NEG_LINK_RATE_UNKNOWN_LINK_RATE (0x00)
  1202. #define MPI2_SAS_NEG_LINK_RATE_PHY_DISABLED (0x01)
  1203. #define MPI2_SAS_NEG_LINK_RATE_NEGOTIATION_FAILED (0x02)
  1204. #define MPI2_SAS_NEG_LINK_RATE_SATA_OOB_COMPLETE (0x03)
  1205. #define MPI2_SAS_NEG_LINK_RATE_PORT_SELECTOR (0x04)
  1206. #define MPI2_SAS_NEG_LINK_RATE_SMP_RESET_IN_PROGRESS (0x05)
  1207. #define MPI2_SAS_NEG_LINK_RATE_1_5 (0x08)
  1208. #define MPI2_SAS_NEG_LINK_RATE_3_0 (0x09)
  1209. #define MPI2_SAS_NEG_LINK_RATE_6_0 (0x0A)
  1210. /* values for AttachedPhyInfo fields */
  1211. #define MPI2_SAS_APHYINFO_INSIDE_ZPSDS_PERSISTENT (0x00000040)
  1212. #define MPI2_SAS_APHYINFO_REQUESTED_INSIDE_ZPSDS (0x00000020)
  1213. #define MPI2_SAS_APHYINFO_BREAK_REPLY_CAPABLE (0x00000010)
  1214. #define MPI2_SAS_APHYINFO_REASON_MASK (0x0000000F)
  1215. #define MPI2_SAS_APHYINFO_REASON_UNKNOWN (0x00000000)
  1216. #define MPI2_SAS_APHYINFO_REASON_POWER_ON (0x00000001)
  1217. #define MPI2_SAS_APHYINFO_REASON_HARD_RESET (0x00000002)
  1218. #define MPI2_SAS_APHYINFO_REASON_SMP_PHY_CONTROL (0x00000003)
  1219. #define MPI2_SAS_APHYINFO_REASON_LOSS_OF_SYNC (0x00000004)
  1220. #define MPI2_SAS_APHYINFO_REASON_MULTIPLEXING_SEQ (0x00000005)
  1221. #define MPI2_SAS_APHYINFO_REASON_IT_NEXUS_LOSS_TIMER (0x00000006)
  1222. #define MPI2_SAS_APHYINFO_REASON_BREAK_TIMEOUT (0x00000007)
  1223. #define MPI2_SAS_APHYINFO_REASON_PHY_TEST_STOPPED (0x00000008)
  1224. /* values for PhyInfo fields */
  1225. #define MPI2_SAS_PHYINFO_PHY_VACANT (0x80000000)
  1226. #define MPI2_SAS_PHYINFO_CHANGED_REQ_INSIDE_ZPSDS (0x04000000)
  1227. #define MPI2_SAS_PHYINFO_INSIDE_ZPSDS_PERSISTENT (0x02000000)
  1228. #define MPI2_SAS_PHYINFO_REQ_INSIDE_ZPSDS (0x01000000)
  1229. #define MPI2_SAS_PHYINFO_ZONE_GROUP_PERSISTENT (0x00400000)
  1230. #define MPI2_SAS_PHYINFO_INSIDE_ZPSDS (0x00200000)
  1231. #define MPI2_SAS_PHYINFO_ZONING_ENABLED (0x00100000)
  1232. #define MPI2_SAS_PHYINFO_REASON_MASK (0x000F0000)
  1233. #define MPI2_SAS_PHYINFO_REASON_UNKNOWN (0x00000000)
  1234. #define MPI2_SAS_PHYINFO_REASON_POWER_ON (0x00010000)
  1235. #define MPI2_SAS_PHYINFO_REASON_HARD_RESET (0x00020000)
  1236. #define MPI2_SAS_PHYINFO_REASON_SMP_PHY_CONTROL (0x00030000)
  1237. #define MPI2_SAS_PHYINFO_REASON_LOSS_OF_SYNC (0x00040000)
  1238. #define MPI2_SAS_PHYINFO_REASON_MULTIPLEXING_SEQ (0x00050000)
  1239. #define MPI2_SAS_PHYINFO_REASON_IT_NEXUS_LOSS_TIMER (0x00060000)
  1240. #define MPI2_SAS_PHYINFO_REASON_BREAK_TIMEOUT (0x00070000)
  1241. #define MPI2_SAS_PHYINFO_REASON_PHY_TEST_STOPPED (0x00080000)
  1242. #define MPI2_SAS_PHYINFO_MULTIPLEXING_SUPPORTED (0x00008000)
  1243. #define MPI2_SAS_PHYINFO_SATA_PORT_ACTIVE (0x00004000)
  1244. #define MPI2_SAS_PHYINFO_SATA_PORT_SELECTOR_PRESENT (0x00002000)
  1245. #define MPI2_SAS_PHYINFO_VIRTUAL_PHY (0x00001000)
  1246. #define MPI2_SAS_PHYINFO_MASK_PARTIAL_PATHWAY_TIME (0x00000F00)
  1247. #define MPI2_SAS_PHYINFO_SHIFT_PARTIAL_PATHWAY_TIME (8)
  1248. #define MPI2_SAS_PHYINFO_MASK_ROUTING_ATTRIBUTE (0x000000F0)
  1249. #define MPI2_SAS_PHYINFO_DIRECT_ROUTING (0x00000000)
  1250. #define MPI2_SAS_PHYINFO_SUBTRACTIVE_ROUTING (0x00000010)
  1251. #define MPI2_SAS_PHYINFO_TABLE_ROUTING (0x00000020)
  1252. /* values for SAS ProgrammedLinkRate fields */
  1253. #define MPI2_SAS_PRATE_MAX_RATE_MASK (0xF0)
  1254. #define MPI2_SAS_PRATE_MAX_RATE_NOT_PROGRAMMABLE (0x00)
  1255. #define MPI2_SAS_PRATE_MAX_RATE_1_5 (0x80)
  1256. #define MPI2_SAS_PRATE_MAX_RATE_3_0 (0x90)
  1257. #define MPI2_SAS_PRATE_MAX_RATE_6_0 (0xA0)
  1258. #define MPI2_SAS_PRATE_MIN_RATE_MASK (0x0F)
  1259. #define MPI2_SAS_PRATE_MIN_RATE_NOT_PROGRAMMABLE (0x00)
  1260. #define MPI2_SAS_PRATE_MIN_RATE_1_5 (0x08)
  1261. #define MPI2_SAS_PRATE_MIN_RATE_3_0 (0x09)
  1262. #define MPI2_SAS_PRATE_MIN_RATE_6_0 (0x0A)
  1263. /* values for SAS HwLinkRate fields */
  1264. #define MPI2_SAS_HWRATE_MAX_RATE_MASK (0xF0)
  1265. #define MPI2_SAS_HWRATE_MAX_RATE_1_5 (0x80)
  1266. #define MPI2_SAS_HWRATE_MAX_RATE_3_0 (0x90)
  1267. #define MPI2_SAS_HWRATE_MAX_RATE_6_0 (0xA0)
  1268. #define MPI2_SAS_HWRATE_MIN_RATE_MASK (0x0F)
  1269. #define MPI2_SAS_HWRATE_MIN_RATE_1_5 (0x08)
  1270. #define MPI2_SAS_HWRATE_MIN_RATE_3_0 (0x09)
  1271. #define MPI2_SAS_HWRATE_MIN_RATE_6_0 (0x0A)
  1272. /****************************************************************************
  1273. * SAS IO Unit Config Pages
  1274. ****************************************************************************/
  1275. /* SAS IO Unit Page 0 */
  1276. typedef struct _MPI2_SAS_IO_UNIT0_PHY_DATA
  1277. {
  1278. U8 Port; /* 0x00 */
  1279. U8 PortFlags; /* 0x01 */
  1280. U8 PhyFlags; /* 0x02 */
  1281. U8 NegotiatedLinkRate; /* 0x03 */
  1282. U32 ControllerPhyDeviceInfo;/* 0x04 */
  1283. U16 AttachedDevHandle; /* 0x08 */
  1284. U16 ControllerDevHandle; /* 0x0A */
  1285. U32 DiscoveryStatus; /* 0x0C */
  1286. U32 Reserved; /* 0x10 */
  1287. } MPI2_SAS_IO_UNIT0_PHY_DATA, MPI2_POINTER PTR_MPI2_SAS_IO_UNIT0_PHY_DATA,
  1288. Mpi2SasIOUnit0PhyData_t, MPI2_POINTER pMpi2SasIOUnit0PhyData_t;
  1289. /*
  1290. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1291. * one and check Header.ExtPageLength or NumPhys at runtime.
  1292. */
  1293. #ifndef MPI2_SAS_IOUNIT0_PHY_MAX
  1294. #define MPI2_SAS_IOUNIT0_PHY_MAX (1)
  1295. #endif
  1296. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_0
  1297. {
  1298. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1299. U32 Reserved1; /* 0x08 */
  1300. U8 NumPhys; /* 0x0C */
  1301. U8 Reserved2; /* 0x0D */
  1302. U16 Reserved3; /* 0x0E */
  1303. MPI2_SAS_IO_UNIT0_PHY_DATA PhyData[MPI2_SAS_IOUNIT0_PHY_MAX]; /* 0x10 */
  1304. } MPI2_CONFIG_PAGE_SASIOUNIT_0,
  1305. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_0,
  1306. Mpi2SasIOUnitPage0_t, MPI2_POINTER pMpi2SasIOUnitPage0_t;
  1307. #define MPI2_SASIOUNITPAGE0_PAGEVERSION (0x05)
  1308. /* values for SAS IO Unit Page 0 PortFlags */
  1309. #define MPI2_SASIOUNIT0_PORTFLAGS_DISCOVERY_IN_PROGRESS (0x08)
  1310. #define MPI2_SASIOUNIT0_PORTFLAGS_AUTO_PORT_CONFIG (0x01)
  1311. /* values for SAS IO Unit Page 0 PhyFlags */
  1312. #define MPI2_SASIOUNIT0_PHYFLAGS_ZONING_ENABLED (0x10)
  1313. #define MPI2_SASIOUNIT0_PHYFLAGS_PHY_DISABLED (0x08)
  1314. /* use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  1315. /* see mpi2_sas.h for values for SAS IO Unit Page 0 ControllerPhyDeviceInfo values */
  1316. /* values for SAS IO Unit Page 0 DiscoveryStatus */
  1317. #define MPI2_SASIOUNIT0_DS_MAX_ENCLOSURES_EXCEED (0x80000000)
  1318. #define MPI2_SASIOUNIT0_DS_MAX_EXPANDERS_EXCEED (0x40000000)
  1319. #define MPI2_SASIOUNIT0_DS_MAX_DEVICES_EXCEED (0x20000000)
  1320. #define MPI2_SASIOUNIT0_DS_MAX_TOPO_PHYS_EXCEED (0x10000000)
  1321. #define MPI2_SASIOUNIT0_DS_DOWNSTREAM_INITIATOR (0x08000000)
  1322. #define MPI2_SASIOUNIT0_DS_MULTI_SUBTRACTIVE_SUBTRACTIVE (0x00008000)
  1323. #define MPI2_SASIOUNIT0_DS_EXP_MULTI_SUBTRACTIVE (0x00004000)
  1324. #define MPI2_SASIOUNIT0_DS_MULTI_PORT_DOMAIN (0x00002000)
  1325. #define MPI2_SASIOUNIT0_DS_TABLE_TO_SUBTRACTIVE_LINK (0x00001000)
  1326. #define MPI2_SASIOUNIT0_DS_UNSUPPORTED_DEVICE (0x00000800)
  1327. #define MPI2_SASIOUNIT0_DS_TABLE_LINK (0x00000400)
  1328. #define MPI2_SASIOUNIT0_DS_SUBTRACTIVE_LINK (0x00000200)
  1329. #define MPI2_SASIOUNIT0_DS_SMP_CRC_ERROR (0x00000100)
  1330. #define MPI2_SASIOUNIT0_DS_SMP_FUNCTION_FAILED (0x00000080)
  1331. #define MPI2_SASIOUNIT0_DS_INDEX_NOT_EXIST (0x00000040)
  1332. #define MPI2_SASIOUNIT0_DS_OUT_ROUTE_ENTRIES (0x00000020)
  1333. #define MPI2_SASIOUNIT0_DS_SMP_TIMEOUT (0x00000010)
  1334. #define MPI2_SASIOUNIT0_DS_MULTIPLE_PORTS (0x00000004)
  1335. #define MPI2_SASIOUNIT0_DS_UNADDRESSABLE_DEVICE (0x00000002)
  1336. #define MPI2_SASIOUNIT0_DS_LOOP_DETECTED (0x00000001)
  1337. /* SAS IO Unit Page 1 */
  1338. typedef struct _MPI2_SAS_IO_UNIT1_PHY_DATA
  1339. {
  1340. U8 Port; /* 0x00 */
  1341. U8 PortFlags; /* 0x01 */
  1342. U8 PhyFlags; /* 0x02 */
  1343. U8 MaxMinLinkRate; /* 0x03 */
  1344. U32 ControllerPhyDeviceInfo; /* 0x04 */
  1345. U16 MaxTargetPortConnectTime; /* 0x08 */
  1346. U16 Reserved1; /* 0x0A */
  1347. } MPI2_SAS_IO_UNIT1_PHY_DATA, MPI2_POINTER PTR_MPI2_SAS_IO_UNIT1_PHY_DATA,
  1348. Mpi2SasIOUnit1PhyData_t, MPI2_POINTER pMpi2SasIOUnit1PhyData_t;
  1349. /*
  1350. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1351. * one and check Header.ExtPageLength or NumPhys at runtime.
  1352. */
  1353. #ifndef MPI2_SAS_IOUNIT1_PHY_MAX
  1354. #define MPI2_SAS_IOUNIT1_PHY_MAX (1)
  1355. #endif
  1356. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_1
  1357. {
  1358. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1359. U16 ControlFlags; /* 0x08 */
  1360. U16 SASNarrowMaxQueueDepth; /* 0x0A */
  1361. U16 AdditionalControlFlags; /* 0x0C */
  1362. U16 SASWideMaxQueueDepth; /* 0x0E */
  1363. U8 NumPhys; /* 0x10 */
  1364. U8 SATAMaxQDepth; /* 0x11 */
  1365. U8 ReportDeviceMissingDelay; /* 0x12 */
  1366. U8 IODeviceMissingDelay; /* 0x13 */
  1367. MPI2_SAS_IO_UNIT1_PHY_DATA PhyData[MPI2_SAS_IOUNIT1_PHY_MAX]; /* 0x14 */
  1368. } MPI2_CONFIG_PAGE_SASIOUNIT_1,
  1369. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_1,
  1370. Mpi2SasIOUnitPage1_t, MPI2_POINTER pMpi2SasIOUnitPage1_t;
  1371. #define MPI2_SASIOUNITPAGE1_PAGEVERSION (0x09)
  1372. /* values for SAS IO Unit Page 1 ControlFlags */
  1373. #define MPI2_SASIOUNIT1_CONTROL_DEVICE_SELF_TEST (0x8000)
  1374. #define MPI2_SASIOUNIT1_CONTROL_SATA_3_0_MAX (0x4000)
  1375. #define MPI2_SASIOUNIT1_CONTROL_SATA_1_5_MAX (0x2000)
  1376. #define MPI2_SASIOUNIT1_CONTROL_SATA_SW_PRESERVE (0x1000)
  1377. #define MPI2_SASIOUNIT1_CONTROL_MASK_DEV_SUPPORT (0x0600)
  1378. #define MPI2_SASIOUNIT1_CONTROL_SHIFT_DEV_SUPPORT (9)
  1379. #define MPI2_SASIOUNIT1_CONTROL_DEV_SUPPORT_BOTH (0x0)
  1380. #define MPI2_SASIOUNIT1_CONTROL_DEV_SAS_SUPPORT (0x1)
  1381. #define MPI2_SASIOUNIT1_CONTROL_DEV_SATA_SUPPORT (0x2)
  1382. #define MPI2_SASIOUNIT1_CONTROL_SATA_48BIT_LBA_REQUIRED (0x0080)
  1383. #define MPI2_SASIOUNIT1_CONTROL_SATA_SMART_REQUIRED (0x0040)
  1384. #define MPI2_SASIOUNIT1_CONTROL_SATA_NCQ_REQUIRED (0x0020)
  1385. #define MPI2_SASIOUNIT1_CONTROL_SATA_FUA_REQUIRED (0x0010)
  1386. #define MPI2_SASIOUNIT1_CONTROL_TABLE_SUBTRACTIVE_ILLEGAL (0x0008)
  1387. #define MPI2_SASIOUNIT1_CONTROL_SUBTRACTIVE_ILLEGAL (0x0004)
  1388. #define MPI2_SASIOUNIT1_CONTROL_FIRST_LVL_DISC_ONLY (0x0002)
  1389. #define MPI2_SASIOUNIT1_CONTROL_CLEAR_AFFILIATION (0x0001)
  1390. /* values for SAS IO Unit Page 1 AdditionalControlFlags */
  1391. #define MPI2_SASIOUNIT1_ACONTROL_MULTI_PORT_DOMAIN_ILLEGAL (0x0080)
  1392. #define MPI2_SASIOUNIT1_ACONTROL_SATA_ASYNCHROUNOUS_NOTIFICATION (0x0040)
  1393. #define MPI2_SASIOUNIT1_ACONTROL_INVALID_TOPOLOGY_CORRECTION (0x0020)
  1394. #define MPI2_SASIOUNIT1_ACONTROL_PORT_ENABLE_ONLY_SATA_LINK_RESET (0x0010)
  1395. #define MPI2_SASIOUNIT1_ACONTROL_OTHER_AFFILIATION_SATA_LINK_RESET (0x0008)
  1396. #define MPI2_SASIOUNIT1_ACONTROL_SELF_AFFILIATION_SATA_LINK_RESET (0x0004)
  1397. #define MPI2_SASIOUNIT1_ACONTROL_NO_AFFILIATION_SATA_LINK_RESET (0x0002)
  1398. #define MPI2_SASIOUNIT1_ACONTROL_ALLOW_TABLE_TO_TABLE (0x0001)
  1399. /* defines for SAS IO Unit Page 1 ReportDeviceMissingDelay */
  1400. #define MPI2_SASIOUNIT1_REPORT_MISSING_TIMEOUT_MASK (0x7F)
  1401. #define MPI2_SASIOUNIT1_REPORT_MISSING_UNIT_16 (0x80)
  1402. /* values for SAS IO Unit Page 1 PortFlags */
  1403. #define MPI2_SASIOUNIT1_PORT_FLAGS_AUTO_PORT_CONFIG (0x01)
  1404. /* values for SAS IO Unit Page 2 PhyFlags */
  1405. #define MPI2_SASIOUNIT1_PHYFLAGS_ZONING_ENABLE (0x10)
  1406. #define MPI2_SASIOUNIT1_PHYFLAGS_PHY_DISABLE (0x08)
  1407. /* values for SAS IO Unit Page 0 MaxMinLinkRate */
  1408. #define MPI2_SASIOUNIT1_MAX_RATE_MASK (0xF0)
  1409. #define MPI2_SASIOUNIT1_MAX_RATE_1_5 (0x80)
  1410. #define MPI2_SASIOUNIT1_MAX_RATE_3_0 (0x90)
  1411. #define MPI2_SASIOUNIT1_MAX_RATE_6_0 (0xA0)
  1412. #define MPI2_SASIOUNIT1_MIN_RATE_MASK (0x0F)
  1413. #define MPI2_SASIOUNIT1_MIN_RATE_1_5 (0x08)
  1414. #define MPI2_SASIOUNIT1_MIN_RATE_3_0 (0x09)
  1415. #define MPI2_SASIOUNIT1_MIN_RATE_6_0 (0x0A)
  1416. /* see mpi2_sas.h for values for SAS IO Unit Page 1 ControllerPhyDeviceInfo values */
  1417. /* SAS IO Unit Page 4 */
  1418. typedef struct _MPI2_SAS_IOUNIT4_SPINUP_GROUP
  1419. {
  1420. U8 MaxTargetSpinup; /* 0x00 */
  1421. U8 SpinupDelay; /* 0x01 */
  1422. U16 Reserved1; /* 0x02 */
  1423. } MPI2_SAS_IOUNIT4_SPINUP_GROUP, MPI2_POINTER PTR_MPI2_SAS_IOUNIT4_SPINUP_GROUP,
  1424. Mpi2SasIOUnit4SpinupGroup_t, MPI2_POINTER pMpi2SasIOUnit4SpinupGroup_t;
  1425. /*
  1426. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1427. * four and check Header.ExtPageLength or NumPhys at runtime.
  1428. */
  1429. #ifndef MPI2_SAS_IOUNIT4_PHY_MAX
  1430. #define MPI2_SAS_IOUNIT4_PHY_MAX (4)
  1431. #endif
  1432. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_4
  1433. {
  1434. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1435. MPI2_SAS_IOUNIT4_SPINUP_GROUP SpinupGroupParameters[4]; /* 0x08 */
  1436. U32 Reserved1; /* 0x18 */
  1437. U32 Reserved2; /* 0x1C */
  1438. U32 Reserved3; /* 0x20 */
  1439. U8 BootDeviceWaitTime; /* 0x24 */
  1440. U8 Reserved4; /* 0x25 */
  1441. U16 Reserved5; /* 0x26 */
  1442. U8 NumPhys; /* 0x28 */
  1443. U8 PEInitialSpinupDelay; /* 0x29 */
  1444. U8 PEReplyDelay; /* 0x2A */
  1445. U8 Flags; /* 0x2B */
  1446. U8 PHY[MPI2_SAS_IOUNIT4_PHY_MAX]; /* 0x2C */
  1447. } MPI2_CONFIG_PAGE_SASIOUNIT_4,
  1448. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_4,
  1449. Mpi2SasIOUnitPage4_t, MPI2_POINTER pMpi2SasIOUnitPage4_t;
  1450. #define MPI2_SASIOUNITPAGE4_PAGEVERSION (0x02)
  1451. /* defines for Flags field */
  1452. #define MPI2_SASIOUNIT4_FLAGS_AUTO_PORTENABLE (0x01)
  1453. /* defines for PHY field */
  1454. #define MPI2_SASIOUNIT4_PHY_SPINUP_GROUP_MASK (0x03)
  1455. /****************************************************************************
  1456. * SAS Expander Config Pages
  1457. ****************************************************************************/
  1458. /* SAS Expander Page 0 */
  1459. typedef struct _MPI2_CONFIG_PAGE_EXPANDER_0
  1460. {
  1461. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1462. U8 PhysicalPort; /* 0x08 */
  1463. U8 ReportGenLength; /* 0x09 */
  1464. U16 EnclosureHandle; /* 0x0A */
  1465. U64 SASAddress; /* 0x0C */
  1466. U32 DiscoveryStatus; /* 0x14 */
  1467. U16 DevHandle; /* 0x18 */
  1468. U16 ParentDevHandle; /* 0x1A */
  1469. U16 ExpanderChangeCount; /* 0x1C */
  1470. U16 ExpanderRouteIndexes; /* 0x1E */
  1471. U8 NumPhys; /* 0x20 */
  1472. U8 SASLevel; /* 0x21 */
  1473. U16 Flags; /* 0x22 */
  1474. U16 STPBusInactivityTimeLimit; /* 0x24 */
  1475. U16 STPMaxConnectTimeLimit; /* 0x26 */
  1476. U16 STP_SMP_NexusLossTime; /* 0x28 */
  1477. U16 MaxNumRoutedSasAddresses; /* 0x2A */
  1478. U64 ActiveZoneManagerSASAddress;/* 0x2C */
  1479. U16 ZoneLockInactivityLimit; /* 0x34 */
  1480. U16 Reserved1; /* 0x36 */
  1481. U8 TimeToReducedFunc; /* 0x38 */
  1482. U8 InitialTimeToReducedFunc; /* 0x39 */
  1483. U8 MaxReducedFuncTime; /* 0x3A */
  1484. U8 Reserved2; /* 0x3B */
  1485. } MPI2_CONFIG_PAGE_EXPANDER_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_EXPANDER_0,
  1486. Mpi2ExpanderPage0_t, MPI2_POINTER pMpi2ExpanderPage0_t;
  1487. #define MPI2_SASEXPANDER0_PAGEVERSION (0x06)
  1488. /* values for SAS Expander Page 0 DiscoveryStatus field */
  1489. #define MPI2_SAS_EXPANDER0_DS_MAX_ENCLOSURES_EXCEED (0x80000000)
  1490. #define MPI2_SAS_EXPANDER0_DS_MAX_EXPANDERS_EXCEED (0x40000000)
  1491. #define MPI2_SAS_EXPANDER0_DS_MAX_DEVICES_EXCEED (0x20000000)
  1492. #define MPI2_SAS_EXPANDER0_DS_MAX_TOPO_PHYS_EXCEED (0x10000000)
  1493. #define MPI2_SAS_EXPANDER0_DS_DOWNSTREAM_INITIATOR (0x08000000)
  1494. #define MPI2_SAS_EXPANDER0_DS_MULTI_SUBTRACTIVE_SUBTRACTIVE (0x00008000)
  1495. #define MPI2_SAS_EXPANDER0_DS_EXP_MULTI_SUBTRACTIVE (0x00004000)
  1496. #define MPI2_SAS_EXPANDER0_DS_MULTI_PORT_DOMAIN (0x00002000)
  1497. #define MPI2_SAS_EXPANDER0_DS_TABLE_TO_SUBTRACTIVE_LINK (0x00001000)
  1498. #define MPI2_SAS_EXPANDER0_DS_UNSUPPORTED_DEVICE (0x00000800)
  1499. #define MPI2_SAS_EXPANDER0_DS_TABLE_LINK (0x00000400)
  1500. #define MPI2_SAS_EXPANDER0_DS_SUBTRACTIVE_LINK (0x00000200)
  1501. #define MPI2_SAS_EXPANDER0_DS_SMP_CRC_ERROR (0x00000100)
  1502. #define MPI2_SAS_EXPANDER0_DS_SMP_FUNCTION_FAILED (0x00000080)
  1503. #define MPI2_SAS_EXPANDER0_DS_INDEX_NOT_EXIST (0x00000040)
  1504. #define MPI2_SAS_EXPANDER0_DS_OUT_ROUTE_ENTRIES (0x00000020)
  1505. #define MPI2_SAS_EXPANDER0_DS_SMP_TIMEOUT (0x00000010)
  1506. #define MPI2_SAS_EXPANDER0_DS_MULTIPLE_PORTS (0x00000004)
  1507. #define MPI2_SAS_EXPANDER0_DS_UNADDRESSABLE_DEVICE (0x00000002)
  1508. #define MPI2_SAS_EXPANDER0_DS_LOOP_DETECTED (0x00000001)
  1509. /* values for SAS Expander Page 0 Flags field */
  1510. #define MPI2_SAS_EXPANDER0_FLAGS_REDUCED_FUNCTIONALITY (0x2000)
  1511. #define MPI2_SAS_EXPANDER0_FLAGS_ZONE_LOCKED (0x1000)
  1512. #define MPI2_SAS_EXPANDER0_FLAGS_SUPPORTED_PHYSICAL_PRES (0x0800)
  1513. #define MPI2_SAS_EXPANDER0_FLAGS_ASSERTED_PHYSICAL_PRES (0x0400)
  1514. #define MPI2_SAS_EXPANDER0_FLAGS_ZONING_SUPPORT (0x0200)
  1515. #define MPI2_SAS_EXPANDER0_FLAGS_ENABLED_ZONING (0x0100)
  1516. #define MPI2_SAS_EXPANDER0_FLAGS_TABLE_TO_TABLE_SUPPORT (0x0080)
  1517. #define MPI2_SAS_EXPANDER0_FLAGS_CONNECTOR_END_DEVICE (0x0010)
  1518. #define MPI2_SAS_EXPANDER0_FLAGS_OTHERS_CONFIG (0x0004)
  1519. #define MPI2_SAS_EXPANDER0_FLAGS_CONFIG_IN_PROGRESS (0x0002)
  1520. #define MPI2_SAS_EXPANDER0_FLAGS_ROUTE_TABLE_CONFIG (0x0001)
  1521. /* SAS Expander Page 1 */
  1522. typedef struct _MPI2_CONFIG_PAGE_EXPANDER_1
  1523. {
  1524. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1525. U8 PhysicalPort; /* 0x08 */
  1526. U8 Reserved1; /* 0x09 */
  1527. U16 Reserved2; /* 0x0A */
  1528. U8 NumPhys; /* 0x0C */
  1529. U8 Phy; /* 0x0D */
  1530. U16 NumTableEntriesProgrammed; /* 0x0E */
  1531. U8 ProgrammedLinkRate; /* 0x10 */
  1532. U8 HwLinkRate; /* 0x11 */
  1533. U16 AttachedDevHandle; /* 0x12 */
  1534. U32 PhyInfo; /* 0x14 */
  1535. U32 AttachedDeviceInfo; /* 0x18 */
  1536. U16 ExpanderDevHandle; /* 0x1C */
  1537. U8 ChangeCount; /* 0x1E */
  1538. U8 NegotiatedLinkRate; /* 0x1F */
  1539. U8 PhyIdentifier; /* 0x20 */
  1540. U8 AttachedPhyIdentifier; /* 0x21 */
  1541. U8 Reserved3; /* 0x22 */
  1542. U8 DiscoveryInfo; /* 0x23 */
  1543. U32 AttachedPhyInfo; /* 0x24 */
  1544. U8 ZoneGroup; /* 0x28 */
  1545. U8 SelfConfigStatus; /* 0x29 */
  1546. U16 Reserved4; /* 0x2A */
  1547. } MPI2_CONFIG_PAGE_EXPANDER_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_EXPANDER_1,
  1548. Mpi2ExpanderPage1_t, MPI2_POINTER pMpi2ExpanderPage1_t;
  1549. #define MPI2_SASEXPANDER1_PAGEVERSION (0x02)
  1550. /* use MPI2_SAS_PRATE_ defines for the ProgrammedLinkRate field */
  1551. /* use MPI2_SAS_HWRATE_ defines for the HwLinkRate field */
  1552. /* use MPI2_SAS_PHYINFO_ for the PhyInfo field */
  1553. /* see mpi2_sas.h for the MPI2_SAS_DEVICE_INFO_ defines used for the AttachedDeviceInfo field */
  1554. /* use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  1555. /* use MPI2_SAS_APHYINFO_ defines for AttachedPhyInfo field */
  1556. /* values for SAS Expander Page 1 DiscoveryInfo field */
  1557. #define MPI2_SAS_EXPANDER1_DISCINFO_BAD_PHY_DISABLED (0x04)
  1558. #define MPI2_SAS_EXPANDER1_DISCINFO_LINK_STATUS_CHANGE (0x02)
  1559. #define MPI2_SAS_EXPANDER1_DISCINFO_NO_ROUTING_ENTRIES (0x01)
  1560. /****************************************************************************
  1561. * SAS Device Config Pages
  1562. ****************************************************************************/
  1563. /* SAS Device Page 0 */
  1564. typedef struct _MPI2_CONFIG_PAGE_SAS_DEV_0
  1565. {
  1566. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1567. U16 Slot; /* 0x08 */
  1568. U16 EnclosureHandle; /* 0x0A */
  1569. U64 SASAddress; /* 0x0C */
  1570. U16 ParentDevHandle; /* 0x14 */
  1571. U8 PhyNum; /* 0x16 */
  1572. U8 AccessStatus; /* 0x17 */
  1573. U16 DevHandle; /* 0x18 */
  1574. U8 AttachedPhyIdentifier; /* 0x1A */
  1575. U8 ZoneGroup; /* 0x1B */
  1576. U32 DeviceInfo; /* 0x1C */
  1577. U16 Flags; /* 0x20 */
  1578. U8 PhysicalPort; /* 0x22 */
  1579. U8 MaxPortConnections; /* 0x23 */
  1580. U64 DeviceName; /* 0x24 */
  1581. U8 PortGroups; /* 0x2C */
  1582. U8 DmaGroup; /* 0x2D */
  1583. U8 ControlGroup; /* 0x2E */
  1584. U8 Reserved1; /* 0x2F */
  1585. U32 Reserved2; /* 0x30 */
  1586. U32 Reserved3; /* 0x34 */
  1587. } MPI2_CONFIG_PAGE_SAS_DEV_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_DEV_0,
  1588. Mpi2SasDevicePage0_t, MPI2_POINTER pMpi2SasDevicePage0_t;
  1589. #define MPI2_SASDEVICE0_PAGEVERSION (0x08)
  1590. /* values for SAS Device Page 0 AccessStatus field */
  1591. #define MPI2_SAS_DEVICE0_ASTATUS_NO_ERRORS (0x00)
  1592. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_INIT_FAILED (0x01)
  1593. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_CAPABILITY_FAILED (0x02)
  1594. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_AFFILIATION_CONFLICT (0x03)
  1595. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_NEEDS_INITIALIZATION (0x04)
  1596. #define MPI2_SAS_DEVICE0_ASTATUS_ROUTE_NOT_ADDRESSABLE (0x05)
  1597. #define MPI2_SAS_DEVICE0_ASTATUS_SMP_ERROR_NOT_ADDRESSABLE (0x06)
  1598. #define MPI2_SAS_DEVICE0_ASTATUS_DEVICE_BLOCKED (0x07)
  1599. /* specific values for SATA Init failures */
  1600. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_UNKNOWN (0x10)
  1601. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_AFFILIATION_CONFLICT (0x11)
  1602. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_DIAG (0x12)
  1603. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_IDENTIFICATION (0x13)
  1604. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_CHECK_POWER (0x14)
  1605. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_PIO_SN (0x15)
  1606. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_MDMA_SN (0x16)
  1607. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_UDMA_SN (0x17)
  1608. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_ZONING_VIOLATION (0x18)
  1609. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_NOT_ADDRESSABLE (0x19)
  1610. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_MAX (0x1F)
  1611. /* see mpi2_sas.h for values for SAS Device Page 0 DeviceInfo values */
  1612. /* values for SAS Device Page 0 Flags field */
  1613. #define MPI2_SAS_DEVICE0_FLAGS_SATA_ASYNCHRONOUS_NOTIFY (0x0400)
  1614. #define MPI2_SAS_DEVICE0_FLAGS_SATA_SW_PRESERVE (0x0200)
  1615. #define MPI2_SAS_DEVICE0_FLAGS_UNSUPPORTED_DEVICE (0x0100)
  1616. #define MPI2_SAS_DEVICE0_FLAGS_SATA_48BIT_LBA_SUPPORTED (0x0080)
  1617. #define MPI2_SAS_DEVICE0_FLAGS_SATA_SMART_SUPPORTED (0x0040)
  1618. #define MPI2_SAS_DEVICE0_FLAGS_SATA_NCQ_SUPPORTED (0x0020)
  1619. #define MPI2_SAS_DEVICE0_FLAGS_SATA_FUA_SUPPORTED (0x0010)
  1620. #define MPI2_SAS_DEVICE0_FLAGS_PORT_SELECTOR_ATTACH (0x0008)
  1621. #define MPI2_SAS_DEVICE0_FLAGS_DEVICE_PRESENT (0x0001)
  1622. /* SAS Device Page 1 */
  1623. typedef struct _MPI2_CONFIG_PAGE_SAS_DEV_1
  1624. {
  1625. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1626. U32 Reserved1; /* 0x08 */
  1627. U64 SASAddress; /* 0x0C */
  1628. U32 Reserved2; /* 0x14 */
  1629. U16 DevHandle; /* 0x18 */
  1630. U16 Reserved3; /* 0x1A */
  1631. U8 InitialRegDeviceFIS[20];/* 0x1C */
  1632. } MPI2_CONFIG_PAGE_SAS_DEV_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_DEV_1,
  1633. Mpi2SasDevicePage1_t, MPI2_POINTER pMpi2SasDevicePage1_t;
  1634. #define MPI2_SASDEVICE1_PAGEVERSION (0x01)
  1635. /****************************************************************************
  1636. * SAS PHY Config Pages
  1637. ****************************************************************************/
  1638. /* SAS PHY Page 0 */
  1639. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_0
  1640. {
  1641. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1642. U16 OwnerDevHandle; /* 0x08 */
  1643. U16 Reserved1; /* 0x0A */
  1644. U16 AttachedDevHandle; /* 0x0C */
  1645. U8 AttachedPhyIdentifier; /* 0x0E */
  1646. U8 Reserved2; /* 0x0F */
  1647. U32 AttachedPhyInfo; /* 0x10 */
  1648. U8 ProgrammedLinkRate; /* 0x14 */
  1649. U8 HwLinkRate; /* 0x15 */
  1650. U8 ChangeCount; /* 0x16 */
  1651. U8 Flags; /* 0x17 */
  1652. U32 PhyInfo; /* 0x18 */
  1653. U8 NegotiatedLinkRate; /* 0x1C */
  1654. U8 Reserved3; /* 0x1D */
  1655. U16 Reserved4; /* 0x1E */
  1656. } MPI2_CONFIG_PAGE_SAS_PHY_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_0,
  1657. Mpi2SasPhyPage0_t, MPI2_POINTER pMpi2SasPhyPage0_t;
  1658. #define MPI2_SASPHY0_PAGEVERSION (0x03)
  1659. /* use MPI2_SAS_PRATE_ defines for the ProgrammedLinkRate field */
  1660. /* use MPI2_SAS_HWRATE_ defines for the HwLinkRate field */
  1661. /* values for SAS PHY Page 0 Flags field */
  1662. #define MPI2_SAS_PHY0_FLAGS_SGPIO_DIRECT_ATTACH_ENC (0x01)
  1663. /* use MPI2_SAS_APHYINFO_ defines for AttachedPhyInfo field */
  1664. /* use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  1665. /* use MPI2_SAS_PHYINFO_ for the PhyInfo field */
  1666. /* SAS PHY Page 1 */
  1667. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_1
  1668. {
  1669. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1670. U32 Reserved1; /* 0x08 */
  1671. U32 InvalidDwordCount; /* 0x0C */
  1672. U32 RunningDisparityErrorCount; /* 0x10 */
  1673. U32 LossDwordSynchCount; /* 0x14 */
  1674. U32 PhyResetProblemCount; /* 0x18 */
  1675. } MPI2_CONFIG_PAGE_SAS_PHY_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_1,
  1676. Mpi2SasPhyPage1_t, MPI2_POINTER pMpi2SasPhyPage1_t;
  1677. #define MPI2_SASPHY1_PAGEVERSION (0x01)
  1678. /* SAS PHY Page 2 */
  1679. typedef struct _MPI2_SASPHY2_PHY_EVENT {
  1680. U8 PhyEventCode; /* 0x00 */
  1681. U8 Reserved1; /* 0x01 */
  1682. U16 Reserved2; /* 0x02 */
  1683. U32 PhyEventInfo; /* 0x04 */
  1684. } MPI2_SASPHY2_PHY_EVENT, MPI2_POINTER PTR_MPI2_SASPHY2_PHY_EVENT,
  1685. Mpi2SasPhy2PhyEvent_t, MPI2_POINTER pMpi2SasPhy2PhyEvent_t;
  1686. /* use MPI2_SASPHY3_EVENT_CODE_ for the PhyEventCode field */
  1687. /*
  1688. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1689. * one and check Header.ExtPageLength or NumPhyEvents at runtime.
  1690. */
  1691. #ifndef MPI2_SASPHY2_PHY_EVENT_MAX
  1692. #define MPI2_SASPHY2_PHY_EVENT_MAX (1)
  1693. #endif
  1694. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_2 {
  1695. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1696. U32 Reserved1; /* 0x08 */
  1697. U8 NumPhyEvents; /* 0x0C */
  1698. U8 Reserved2; /* 0x0D */
  1699. U16 Reserved3; /* 0x0E */
  1700. MPI2_SASPHY2_PHY_EVENT PhyEvent[MPI2_SASPHY2_PHY_EVENT_MAX];
  1701. /* 0x10 */
  1702. } MPI2_CONFIG_PAGE_SAS_PHY_2, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_2,
  1703. Mpi2SasPhyPage2_t, MPI2_POINTER pMpi2SasPhyPage2_t;
  1704. #define MPI2_SASPHY2_PAGEVERSION (0x00)
  1705. /* SAS PHY Page 3 */
  1706. typedef struct _MPI2_SASPHY3_PHY_EVENT_CONFIG {
  1707. U8 PhyEventCode; /* 0x00 */
  1708. U8 Reserved1; /* 0x01 */
  1709. U16 Reserved2; /* 0x02 */
  1710. U8 CounterType; /* 0x04 */
  1711. U8 ThresholdWindow; /* 0x05 */
  1712. U8 TimeUnits; /* 0x06 */
  1713. U8 Reserved3; /* 0x07 */
  1714. U32 EventThreshold; /* 0x08 */
  1715. U16 ThresholdFlags; /* 0x0C */
  1716. U16 Reserved4; /* 0x0E */
  1717. } MPI2_SASPHY3_PHY_EVENT_CONFIG, MPI2_POINTER PTR_MPI2_SASPHY3_PHY_EVENT_CONFIG,
  1718. Mpi2SasPhy3PhyEventConfig_t, MPI2_POINTER pMpi2SasPhy3PhyEventConfig_t;
  1719. /* values for PhyEventCode field */
  1720. #define MPI2_SASPHY3_EVENT_CODE_NO_EVENT (0x00)
  1721. #define MPI2_SASPHY3_EVENT_CODE_INVALID_DWORD (0x01)
  1722. #define MPI2_SASPHY3_EVENT_CODE_RUNNING_DISPARITY_ERROR (0x02)
  1723. #define MPI2_SASPHY3_EVENT_CODE_LOSS_DWORD_SYNC (0x03)
  1724. #define MPI2_SASPHY3_EVENT_CODE_PHY_RESET_PROBLEM (0x04)
  1725. #define MPI2_SASPHY3_EVENT_CODE_ELASTICITY_BUF_OVERFLOW (0x05)
  1726. #define MPI2_SASPHY3_EVENT_CODE_RX_ERROR (0x06)
  1727. #define MPI2_SASPHY3_EVENT_CODE_RX_ADDR_FRAME_ERROR (0x20)
  1728. #define MPI2_SASPHY3_EVENT_CODE_TX_AC_OPEN_REJECT (0x21)
  1729. #define MPI2_SASPHY3_EVENT_CODE_RX_AC_OPEN_REJECT (0x22)
  1730. #define MPI2_SASPHY3_EVENT_CODE_TX_RC_OPEN_REJECT (0x23)
  1731. #define MPI2_SASPHY3_EVENT_CODE_RX_RC_OPEN_REJECT (0x24)
  1732. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP_PARTIAL_WAITING_ON (0x25)
  1733. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP_CONNECT_WAITING_ON (0x26)
  1734. #define MPI2_SASPHY3_EVENT_CODE_TX_BREAK (0x27)
  1735. #define MPI2_SASPHY3_EVENT_CODE_RX_BREAK (0x28)
  1736. #define MPI2_SASPHY3_EVENT_CODE_BREAK_TIMEOUT (0x29)
  1737. #define MPI2_SASPHY3_EVENT_CODE_CONNECTION (0x2A)
  1738. #define MPI2_SASPHY3_EVENT_CODE_PEAKTX_PATHWAY_BLOCKED (0x2B)
  1739. #define MPI2_SASPHY3_EVENT_CODE_PEAKTX_ARB_WAIT_TIME (0x2C)
  1740. #define MPI2_SASPHY3_EVENT_CODE_PEAK_ARB_WAIT_TIME (0x2D)
  1741. #define MPI2_SASPHY3_EVENT_CODE_PEAK_CONNECT_TIME (0x2E)
  1742. #define MPI2_SASPHY3_EVENT_CODE_TX_SSP_FRAMES (0x40)
  1743. #define MPI2_SASPHY3_EVENT_CODE_RX_SSP_FRAMES (0x41)
  1744. #define MPI2_SASPHY3_EVENT_CODE_TX_SSP_ERROR_FRAMES (0x42)
  1745. #define MPI2_SASPHY3_EVENT_CODE_RX_SSP_ERROR_FRAMES (0x43)
  1746. #define MPI2_SASPHY3_EVENT_CODE_TX_CREDIT_BLOCKED (0x44)
  1747. #define MPI2_SASPHY3_EVENT_CODE_RX_CREDIT_BLOCKED (0x45)
  1748. #define MPI2_SASPHY3_EVENT_CODE_TX_SATA_FRAMES (0x50)
  1749. #define MPI2_SASPHY3_EVENT_CODE_RX_SATA_FRAMES (0x51)
  1750. #define MPI2_SASPHY3_EVENT_CODE_SATA_OVERFLOW (0x52)
  1751. #define MPI2_SASPHY3_EVENT_CODE_TX_SMP_FRAMES (0x60)
  1752. #define MPI2_SASPHY3_EVENT_CODE_RX_SMP_FRAMES (0x61)
  1753. #define MPI2_SASPHY3_EVENT_CODE_RX_SMP_ERROR_FRAMES (0x63)
  1754. #define MPI2_SASPHY3_EVENT_CODE_HOTPLUG_TIMEOUT (0xD0)
  1755. #define MPI2_SASPHY3_EVENT_CODE_MISALIGNED_MUX_PRIMITIVE (0xD1)
  1756. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP (0xD2)
  1757. /* values for the CounterType field */
  1758. #define MPI2_SASPHY3_COUNTER_TYPE_WRAPPING (0x00)
  1759. #define MPI2_SASPHY3_COUNTER_TYPE_SATURATING (0x01)
  1760. #define MPI2_SASPHY3_COUNTER_TYPE_PEAK_VALUE (0x02)
  1761. /* values for the TimeUnits field */
  1762. #define MPI2_SASPHY3_TIME_UNITS_10_MICROSECONDS (0x00)
  1763. #define MPI2_SASPHY3_TIME_UNITS_100_MICROSECONDS (0x01)
  1764. #define MPI2_SASPHY3_TIME_UNITS_1_MILLISECOND (0x02)
  1765. #define MPI2_SASPHY3_TIME_UNITS_10_MILLISECONDS (0x03)
  1766. /* values for the ThresholdFlags field */
  1767. #define MPI2_SASPHY3_TFLAGS_PHY_RESET (0x0002)
  1768. #define MPI2_SASPHY3_TFLAGS_EVENT_NOTIFY (0x0001)
  1769. /*
  1770. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1771. * one and check Header.ExtPageLength or NumPhyEvents at runtime.
  1772. */
  1773. #ifndef MPI2_SASPHY3_PHY_EVENT_MAX
  1774. #define MPI2_SASPHY3_PHY_EVENT_MAX (1)
  1775. #endif
  1776. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_3 {
  1777. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1778. U32 Reserved1; /* 0x08 */
  1779. U8 NumPhyEvents; /* 0x0C */
  1780. U8 Reserved2; /* 0x0D */
  1781. U16 Reserved3; /* 0x0E */
  1782. MPI2_SASPHY3_PHY_EVENT_CONFIG PhyEventConfig
  1783. [MPI2_SASPHY3_PHY_EVENT_MAX]; /* 0x10 */
  1784. } MPI2_CONFIG_PAGE_SAS_PHY_3, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_3,
  1785. Mpi2SasPhyPage3_t, MPI2_POINTER pMpi2SasPhyPage3_t;
  1786. #define MPI2_SASPHY3_PAGEVERSION (0x00)
  1787. /****************************************************************************
  1788. * SAS Port Config Pages
  1789. ****************************************************************************/
  1790. /* SAS Port Page 0 */
  1791. typedef struct _MPI2_CONFIG_PAGE_SAS_PORT_0
  1792. {
  1793. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1794. U8 PortNumber; /* 0x08 */
  1795. U8 PhysicalPort; /* 0x09 */
  1796. U8 PortWidth; /* 0x0A */
  1797. U8 PhysicalPortWidth; /* 0x0B */
  1798. U8 ZoneGroup; /* 0x0C */
  1799. U8 Reserved1; /* 0x0D */
  1800. U16 Reserved2; /* 0x0E */
  1801. U64 SASAddress; /* 0x10 */
  1802. U32 DeviceInfo; /* 0x18 */
  1803. U32 Reserved3; /* 0x1C */
  1804. U32 Reserved4; /* 0x20 */
  1805. } MPI2_CONFIG_PAGE_SAS_PORT_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PORT_0,
  1806. Mpi2SasPortPage0_t, MPI2_POINTER pMpi2SasPortPage0_t;
  1807. #define MPI2_SASPORT0_PAGEVERSION (0x00)
  1808. /* see mpi2_sas.h for values for SAS Port Page 0 DeviceInfo values */
  1809. /****************************************************************************
  1810. * SAS Enclosure Config Pages
  1811. ****************************************************************************/
  1812. /* SAS Enclosure Page 0 */
  1813. typedef struct _MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0
  1814. {
  1815. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1816. U32 Reserved1; /* 0x08 */
  1817. U64 EnclosureLogicalID; /* 0x0C */
  1818. U16 Flags; /* 0x14 */
  1819. U16 EnclosureHandle; /* 0x16 */
  1820. U16 NumSlots; /* 0x18 */
  1821. U16 StartSlot; /* 0x1A */
  1822. U16 Reserved2; /* 0x1C */
  1823. U16 SEPDevHandle; /* 0x1E */
  1824. U32 Reserved3; /* 0x20 */
  1825. U32 Reserved4; /* 0x24 */
  1826. } MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0,
  1827. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0,
  1828. Mpi2SasEnclosurePage0_t, MPI2_POINTER pMpi2SasEnclosurePage0_t;
  1829. #define MPI2_SASENCLOSURE0_PAGEVERSION (0x03)
  1830. /* values for SAS Enclosure Page 0 Flags field */
  1831. #define MPI2_SAS_ENCLS0_FLAGS_MNG_MASK (0x000F)
  1832. #define MPI2_SAS_ENCLS0_FLAGS_MNG_UNKNOWN (0x0000)
  1833. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_SES (0x0001)
  1834. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_SGPIO (0x0002)
  1835. #define MPI2_SAS_ENCLS0_FLAGS_MNG_EXP_SGPIO (0x0003)
  1836. #define MPI2_SAS_ENCLS0_FLAGS_MNG_SES_ENCLOSURE (0x0004)
  1837. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_GPIO (0x0005)
  1838. /****************************************************************************
  1839. * Log Config Page
  1840. ****************************************************************************/
  1841. /* Log Page 0 */
  1842. /*
  1843. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1844. * one and check Header.ExtPageLength or NumPhys at runtime.
  1845. */
  1846. #ifndef MPI2_LOG_0_NUM_LOG_ENTRIES
  1847. #define MPI2_LOG_0_NUM_LOG_ENTRIES (1)
  1848. #endif
  1849. #define MPI2_LOG_0_LOG_DATA_LENGTH (0x1C)
  1850. typedef struct _MPI2_LOG_0_ENTRY
  1851. {
  1852. U64 TimeStamp; /* 0x00 */
  1853. U32 Reserved1; /* 0x08 */
  1854. U16 LogSequence; /* 0x0C */
  1855. U16 LogEntryQualifier; /* 0x0E */
  1856. U8 VP_ID; /* 0x10 */
  1857. U8 VF_ID; /* 0x11 */
  1858. U16 Reserved2; /* 0x12 */
  1859. U8 LogData[MPI2_LOG_0_LOG_DATA_LENGTH];/* 0x14 */
  1860. } MPI2_LOG_0_ENTRY, MPI2_POINTER PTR_MPI2_LOG_0_ENTRY,
  1861. Mpi2Log0Entry_t, MPI2_POINTER pMpi2Log0Entry_t;
  1862. /* values for Log Page 0 LogEntry LogEntryQualifier field */
  1863. #define MPI2_LOG_0_ENTRY_QUAL_ENTRY_UNUSED (0x0000)
  1864. #define MPI2_LOG_0_ENTRY_QUAL_POWER_ON_RESET (0x0001)
  1865. #define MPI2_LOG_0_ENTRY_QUAL_TIMESTAMP_UPDATE (0x0002)
  1866. #define MPI2_LOG_0_ENTRY_QUAL_MIN_IMPLEMENT_SPEC (0x8000)
  1867. #define MPI2_LOG_0_ENTRY_QUAL_MAX_IMPLEMENT_SPEC (0xFFFF)
  1868. typedef struct _MPI2_CONFIG_PAGE_LOG_0
  1869. {
  1870. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1871. U32 Reserved1; /* 0x08 */
  1872. U32 Reserved2; /* 0x0C */
  1873. U16 NumLogEntries; /* 0x10 */
  1874. U16 Reserved3; /* 0x12 */
  1875. MPI2_LOG_0_ENTRY LogEntry[MPI2_LOG_0_NUM_LOG_ENTRIES]; /* 0x14 */
  1876. } MPI2_CONFIG_PAGE_LOG_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_LOG_0,
  1877. Mpi2LogPage0_t, MPI2_POINTER pMpi2LogPage0_t;
  1878. #define MPI2_LOG_0_PAGEVERSION (0x02)
  1879. /****************************************************************************
  1880. * RAID Config Page
  1881. ****************************************************************************/
  1882. /* RAID Page 0 */
  1883. /*
  1884. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1885. * one and check Header.ExtPageLength or NumPhys at runtime.
  1886. */
  1887. #ifndef MPI2_RAIDCONFIG0_MAX_ELEMENTS
  1888. #define MPI2_RAIDCONFIG0_MAX_ELEMENTS (1)
  1889. #endif
  1890. typedef struct _MPI2_RAIDCONFIG0_CONFIG_ELEMENT
  1891. {
  1892. U16 ElementFlags; /* 0x00 */
  1893. U16 VolDevHandle; /* 0x02 */
  1894. U8 HotSparePool; /* 0x04 */
  1895. U8 PhysDiskNum; /* 0x05 */
  1896. U16 PhysDiskDevHandle; /* 0x06 */
  1897. } MPI2_RAIDCONFIG0_CONFIG_ELEMENT,
  1898. MPI2_POINTER PTR_MPI2_RAIDCONFIG0_CONFIG_ELEMENT,
  1899. Mpi2RaidConfig0ConfigElement_t, MPI2_POINTER pMpi2RaidConfig0ConfigElement_t;
  1900. /* values for the ElementFlags field */
  1901. #define MPI2_RAIDCONFIG0_EFLAGS_MASK_ELEMENT_TYPE (0x000F)
  1902. #define MPI2_RAIDCONFIG0_EFLAGS_VOLUME_ELEMENT (0x0000)
  1903. #define MPI2_RAIDCONFIG0_EFLAGS_VOL_PHYS_DISK_ELEMENT (0x0001)
  1904. #define MPI2_RAIDCONFIG0_EFLAGS_HOT_SPARE_ELEMENT (0x0002)
  1905. #define MPI2_RAIDCONFIG0_EFLAGS_OCE_ELEMENT (0x0003)
  1906. typedef struct _MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0
  1907. {
  1908. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1909. U8 NumHotSpares; /* 0x08 */
  1910. U8 NumPhysDisks; /* 0x09 */
  1911. U8 NumVolumes; /* 0x0A */
  1912. U8 ConfigNum; /* 0x0B */
  1913. U32 Flags; /* 0x0C */
  1914. U8 ConfigGUID[24]; /* 0x10 */
  1915. U32 Reserved1; /* 0x28 */
  1916. U8 NumElements; /* 0x2C */
  1917. U8 Reserved2; /* 0x2D */
  1918. U16 Reserved3; /* 0x2E */
  1919. MPI2_RAIDCONFIG0_CONFIG_ELEMENT ConfigElement[MPI2_RAIDCONFIG0_MAX_ELEMENTS]; /* 0x30 */
  1920. } MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0,
  1921. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0,
  1922. Mpi2RaidConfigurationPage0_t, MPI2_POINTER pMpi2RaidConfigurationPage0_t;
  1923. #define MPI2_RAIDCONFIG0_PAGEVERSION (0x00)
  1924. /* values for RAID Configuration Page 0 Flags field */
  1925. #define MPI2_RAIDCONFIG0_FLAG_FOREIGN_CONFIG (0x00000001)
  1926. /****************************************************************************
  1927. * Driver Persistent Mapping Config Pages
  1928. ****************************************************************************/
  1929. /* Driver Persistent Mapping Page 0 */
  1930. typedef struct _MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY
  1931. {
  1932. U64 PhysicalIdentifier; /* 0x00 */
  1933. U16 MappingInformation; /* 0x08 */
  1934. U16 DeviceIndex; /* 0x0A */
  1935. U32 PhysicalBitsMapping; /* 0x0C */
  1936. U32 Reserved1; /* 0x10 */
  1937. } MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY,
  1938. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY,
  1939. Mpi2DriverMap0Entry_t, MPI2_POINTER pMpi2DriverMap0Entry_t;
  1940. typedef struct _MPI2_CONFIG_PAGE_DRIVER_MAPPING_0
  1941. {
  1942. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1943. MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY Entry; /* 0x08 */
  1944. } MPI2_CONFIG_PAGE_DRIVER_MAPPING_0,
  1945. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_DRIVER_MAPPING_0,
  1946. Mpi2DriverMappingPage0_t, MPI2_POINTER pMpi2DriverMappingPage0_t;
  1947. #define MPI2_DRIVERMAPPING0_PAGEVERSION (0x00)
  1948. /* values for Driver Persistent Mapping Page 0 MappingInformation field */
  1949. #define MPI2_DRVMAP0_MAPINFO_SLOT_MASK (0x07F0)
  1950. #define MPI2_DRVMAP0_MAPINFO_SLOT_SHIFT (4)
  1951. #define MPI2_DRVMAP0_MAPINFO_MISSING_MASK (0x000F)
  1952. #endif