mpi2.h 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110
  1. /*
  2. * Copyright (c) 2000-2009 LSI Corporation.
  3. *
  4. *
  5. * Name: mpi2.h
  6. * Title: MPI Message independent structures and definitions
  7. * including System Interface Register Set and
  8. * scatter/gather formats.
  9. * Creation Date: June 21, 2006
  10. *
  11. * mpi2.h Version: 02.00.12
  12. *
  13. * Version History
  14. * ---------------
  15. *
  16. * Date Version Description
  17. * -------- -------- ------------------------------------------------------
  18. * 04-30-07 02.00.00 Corresponds to Fusion-MPT MPI Specification Rev A.
  19. * 06-04-07 02.00.01 Bumped MPI2_HEADER_VERSION_UNIT.
  20. * 06-26-07 02.00.02 Bumped MPI2_HEADER_VERSION_UNIT.
  21. * 08-31-07 02.00.03 Bumped MPI2_HEADER_VERSION_UNIT.
  22. * Moved ReplyPostHostIndex register to offset 0x6C of the
  23. * MPI2_SYSTEM_INTERFACE_REGS and modified the define for
  24. * MPI2_REPLY_POST_HOST_INDEX_OFFSET.
  25. * Added union of request descriptors.
  26. * Added union of reply descriptors.
  27. * 10-31-07 02.00.04 Bumped MPI2_HEADER_VERSION_UNIT.
  28. * Added define for MPI2_VERSION_02_00.
  29. * Fixed the size of the FunctionDependent5 field in the
  30. * MPI2_DEFAULT_REPLY structure.
  31. * 12-18-07 02.00.05 Bumped MPI2_HEADER_VERSION_UNIT.
  32. * Removed the MPI-defined Fault Codes and extended the
  33. * product specific codes up to 0xEFFF.
  34. * Added a sixth key value for the WriteSequence register
  35. * and changed the flush value to 0x0.
  36. * Added message function codes for Diagnostic Buffer Post
  37. * and Diagnsotic Release.
  38. * New IOCStatus define: MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED
  39. * Moved MPI2_VERSION_UNION from mpi2_ioc.h.
  40. * 02-29-08 02.00.06 Bumped MPI2_HEADER_VERSION_UNIT.
  41. * 03-03-08 02.00.07 Bumped MPI2_HEADER_VERSION_UNIT.
  42. * 05-21-08 02.00.08 Bumped MPI2_HEADER_VERSION_UNIT.
  43. * Added #defines for marking a reply descriptor as unused.
  44. * 06-27-08 02.00.09 Bumped MPI2_HEADER_VERSION_UNIT.
  45. * 10-02-08 02.00.10 Bumped MPI2_HEADER_VERSION_UNIT.
  46. * Moved LUN field defines from mpi2_init.h.
  47. * 01-19-09 02.00.11 Bumped MPI2_HEADER_VERSION_UNIT.
  48. * 05-06-09 02.00.12 Bumped MPI2_HEADER_VERSION_UNIT.
  49. * In all request and reply descriptors, replaced VF_ID
  50. * field with MSIxIndex field.
  51. * Removed DevHandle field from
  52. * MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR and made those
  53. * bytes reserved.
  54. * Added RAID Accelerator functionality.
  55. * --------------------------------------------------------------------------
  56. */
  57. #ifndef MPI2_H
  58. #define MPI2_H
  59. /*****************************************************************************
  60. *
  61. * MPI Version Definitions
  62. *
  63. *****************************************************************************/
  64. #define MPI2_VERSION_MAJOR (0x02)
  65. #define MPI2_VERSION_MINOR (0x00)
  66. #define MPI2_VERSION_MAJOR_MASK (0xFF00)
  67. #define MPI2_VERSION_MAJOR_SHIFT (8)
  68. #define MPI2_VERSION_MINOR_MASK (0x00FF)
  69. #define MPI2_VERSION_MINOR_SHIFT (0)
  70. #define MPI2_VERSION ((MPI2_VERSION_MAJOR << MPI2_VERSION_MAJOR_SHIFT) | \
  71. MPI2_VERSION_MINOR)
  72. #define MPI2_VERSION_02_00 (0x0200)
  73. /* versioning for this MPI header set */
  74. #define MPI2_HEADER_VERSION_UNIT (0x0C)
  75. #define MPI2_HEADER_VERSION_DEV (0x00)
  76. #define MPI2_HEADER_VERSION_UNIT_MASK (0xFF00)
  77. #define MPI2_HEADER_VERSION_UNIT_SHIFT (8)
  78. #define MPI2_HEADER_VERSION_DEV_MASK (0x00FF)
  79. #define MPI2_HEADER_VERSION_DEV_SHIFT (0)
  80. #define MPI2_HEADER_VERSION ((MPI2_HEADER_VERSION_UNIT << 8) | MPI2_HEADER_VERSION_DEV)
  81. /*****************************************************************************
  82. *
  83. * IOC State Definitions
  84. *
  85. *****************************************************************************/
  86. #define MPI2_IOC_STATE_RESET (0x00000000)
  87. #define MPI2_IOC_STATE_READY (0x10000000)
  88. #define MPI2_IOC_STATE_OPERATIONAL (0x20000000)
  89. #define MPI2_IOC_STATE_FAULT (0x40000000)
  90. #define MPI2_IOC_STATE_MASK (0xF0000000)
  91. #define MPI2_IOC_STATE_SHIFT (28)
  92. /* Fault state range for prodcut specific codes */
  93. #define MPI2_FAULT_PRODUCT_SPECIFIC_MIN (0x0000)
  94. #define MPI2_FAULT_PRODUCT_SPECIFIC_MAX (0xEFFF)
  95. /*****************************************************************************
  96. *
  97. * System Interface Register Definitions
  98. *
  99. *****************************************************************************/
  100. typedef volatile struct _MPI2_SYSTEM_INTERFACE_REGS
  101. {
  102. U32 Doorbell; /* 0x00 */
  103. U32 WriteSequence; /* 0x04 */
  104. U32 HostDiagnostic; /* 0x08 */
  105. U32 Reserved1; /* 0x0C */
  106. U32 DiagRWData; /* 0x10 */
  107. U32 DiagRWAddressLow; /* 0x14 */
  108. U32 DiagRWAddressHigh; /* 0x18 */
  109. U32 Reserved2[5]; /* 0x1C */
  110. U32 HostInterruptStatus; /* 0x30 */
  111. U32 HostInterruptMask; /* 0x34 */
  112. U32 DCRData; /* 0x38 */
  113. U32 DCRAddress; /* 0x3C */
  114. U32 Reserved3[2]; /* 0x40 */
  115. U32 ReplyFreeHostIndex; /* 0x48 */
  116. U32 Reserved4[8]; /* 0x4C */
  117. U32 ReplyPostHostIndex; /* 0x6C */
  118. U32 Reserved5; /* 0x70 */
  119. U32 HCBSize; /* 0x74 */
  120. U32 HCBAddressLow; /* 0x78 */
  121. U32 HCBAddressHigh; /* 0x7C */
  122. U32 Reserved6[16]; /* 0x80 */
  123. U32 RequestDescriptorPostLow; /* 0xC0 */
  124. U32 RequestDescriptorPostHigh; /* 0xC4 */
  125. U32 Reserved7[14]; /* 0xC8 */
  126. } MPI2_SYSTEM_INTERFACE_REGS, MPI2_POINTER PTR_MPI2_SYSTEM_INTERFACE_REGS,
  127. Mpi2SystemInterfaceRegs_t, MPI2_POINTER pMpi2SystemInterfaceRegs_t;
  128. /*
  129. * Defines for working with the Doorbell register.
  130. */
  131. #define MPI2_DOORBELL_OFFSET (0x00000000)
  132. /* IOC --> System values */
  133. #define MPI2_DOORBELL_USED (0x08000000)
  134. #define MPI2_DOORBELL_WHO_INIT_MASK (0x07000000)
  135. #define MPI2_DOORBELL_WHO_INIT_SHIFT (24)
  136. #define MPI2_DOORBELL_FAULT_CODE_MASK (0x0000FFFF)
  137. #define MPI2_DOORBELL_DATA_MASK (0x0000FFFF)
  138. /* System --> IOC values */
  139. #define MPI2_DOORBELL_FUNCTION_MASK (0xFF000000)
  140. #define MPI2_DOORBELL_FUNCTION_SHIFT (24)
  141. #define MPI2_DOORBELL_ADD_DWORDS_MASK (0x00FF0000)
  142. #define MPI2_DOORBELL_ADD_DWORDS_SHIFT (16)
  143. /*
  144. * Defines for the WriteSequence register
  145. */
  146. #define MPI2_WRITE_SEQUENCE_OFFSET (0x00000004)
  147. #define MPI2_WRSEQ_KEY_VALUE_MASK (0x0000000F)
  148. #define MPI2_WRSEQ_FLUSH_KEY_VALUE (0x0)
  149. #define MPI2_WRSEQ_1ST_KEY_VALUE (0xF)
  150. #define MPI2_WRSEQ_2ND_KEY_VALUE (0x4)
  151. #define MPI2_WRSEQ_3RD_KEY_VALUE (0xB)
  152. #define MPI2_WRSEQ_4TH_KEY_VALUE (0x2)
  153. #define MPI2_WRSEQ_5TH_KEY_VALUE (0x7)
  154. #define MPI2_WRSEQ_6TH_KEY_VALUE (0xD)
  155. /*
  156. * Defines for the HostDiagnostic register
  157. */
  158. #define MPI2_HOST_DIAGNOSTIC_OFFSET (0x00000008)
  159. #define MPI2_DIAG_BOOT_DEVICE_SELECT_MASK (0x00001800)
  160. #define MPI2_DIAG_BOOT_DEVICE_SELECT_DEFAULT (0x00000000)
  161. #define MPI2_DIAG_BOOT_DEVICE_SELECT_HCDW (0x00000800)
  162. #define MPI2_DIAG_CLEAR_FLASH_BAD_SIG (0x00000400)
  163. #define MPI2_DIAG_FORCE_HCB_ON_RESET (0x00000200)
  164. #define MPI2_DIAG_HCB_MODE (0x00000100)
  165. #define MPI2_DIAG_DIAG_WRITE_ENABLE (0x00000080)
  166. #define MPI2_DIAG_FLASH_BAD_SIG (0x00000040)
  167. #define MPI2_DIAG_RESET_HISTORY (0x00000020)
  168. #define MPI2_DIAG_DIAG_RW_ENABLE (0x00000010)
  169. #define MPI2_DIAG_RESET_ADAPTER (0x00000004)
  170. #define MPI2_DIAG_HOLD_IOC_RESET (0x00000002)
  171. /*
  172. * Offsets for DiagRWData and address
  173. */
  174. #define MPI2_DIAG_RW_DATA_OFFSET (0x00000010)
  175. #define MPI2_DIAG_RW_ADDRESS_LOW_OFFSET (0x00000014)
  176. #define MPI2_DIAG_RW_ADDRESS_HIGH_OFFSET (0x00000018)
  177. /*
  178. * Defines for the HostInterruptStatus register
  179. */
  180. #define MPI2_HOST_INTERRUPT_STATUS_OFFSET (0x00000030)
  181. #define MPI2_HIS_SYS2IOC_DB_STATUS (0x80000000)
  182. #define MPI2_HIS_IOP_DOORBELL_STATUS MPI2_HIS_SYS2IOC_DB_STATUS
  183. #define MPI2_HIS_RESET_IRQ_STATUS (0x40000000)
  184. #define MPI2_HIS_REPLY_DESCRIPTOR_INTERRUPT (0x00000008)
  185. #define MPI2_HIS_IOC2SYS_DB_STATUS (0x00000001)
  186. #define MPI2_HIS_DOORBELL_INTERRUPT MPI2_HIS_IOC2SYS_DB_STATUS
  187. /*
  188. * Defines for the HostInterruptMask register
  189. */
  190. #define MPI2_HOST_INTERRUPT_MASK_OFFSET (0x00000034)
  191. #define MPI2_HIM_RESET_IRQ_MASK (0x40000000)
  192. #define MPI2_HIM_REPLY_INT_MASK (0x00000008)
  193. #define MPI2_HIM_RIM MPI2_HIM_REPLY_INT_MASK
  194. #define MPI2_HIM_IOC2SYS_DB_MASK (0x00000001)
  195. #define MPI2_HIM_DIM MPI2_HIM_IOC2SYS_DB_MASK
  196. /*
  197. * Offsets for DCRData and address
  198. */
  199. #define MPI2_DCR_DATA_OFFSET (0x00000038)
  200. #define MPI2_DCR_ADDRESS_OFFSET (0x0000003C)
  201. /*
  202. * Offset for the Reply Free Queue
  203. */
  204. #define MPI2_REPLY_FREE_HOST_INDEX_OFFSET (0x00000048)
  205. /*
  206. * Offset for the Reply Descriptor Post Queue
  207. */
  208. #define MPI2_REPLY_POST_HOST_INDEX_OFFSET (0x0000006C)
  209. /*
  210. * Defines for the HCBSize and address
  211. */
  212. #define MPI2_HCB_SIZE_OFFSET (0x00000074)
  213. #define MPI2_HCB_SIZE_SIZE_MASK (0xFFFFF000)
  214. #define MPI2_HCB_SIZE_HCB_ENABLE (0x00000001)
  215. #define MPI2_HCB_ADDRESS_LOW_OFFSET (0x00000078)
  216. #define MPI2_HCB_ADDRESS_HIGH_OFFSET (0x0000007C)
  217. /*
  218. * Offsets for the Request Queue
  219. */
  220. #define MPI2_REQUEST_DESCRIPTOR_POST_LOW_OFFSET (0x000000C0)
  221. #define MPI2_REQUEST_DESCRIPTOR_POST_HIGH_OFFSET (0x000000C4)
  222. /*****************************************************************************
  223. *
  224. * Message Descriptors
  225. *
  226. *****************************************************************************/
  227. /* Request Descriptors */
  228. /* Default Request Descriptor */
  229. typedef struct _MPI2_DEFAULT_REQUEST_DESCRIPTOR
  230. {
  231. U8 RequestFlags; /* 0x00 */
  232. U8 MSIxIndex; /* 0x01 */
  233. U16 SMID; /* 0x02 */
  234. U16 LMID; /* 0x04 */
  235. U16 DescriptorTypeDependent; /* 0x06 */
  236. } MPI2_DEFAULT_REQUEST_DESCRIPTOR,
  237. MPI2_POINTER PTR_MPI2_DEFAULT_REQUEST_DESCRIPTOR,
  238. Mpi2DefaultRequestDescriptor_t, MPI2_POINTER pMpi2DefaultRequestDescriptor_t;
  239. /* defines for the RequestFlags field */
  240. #define MPI2_REQ_DESCRIPT_FLAGS_TYPE_MASK (0x0E)
  241. #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_IO (0x00)
  242. #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_TARGET (0x02)
  243. #define MPI2_REQ_DESCRIPT_FLAGS_HIGH_PRIORITY (0x06)
  244. #define MPI2_REQ_DESCRIPT_FLAGS_DEFAULT_TYPE (0x08)
  245. #define MPI2_REQ_DESCRIPT_FLAGS_RAID_ACCELERATOR (0x0A)
  246. #define MPI2_REQ_DESCRIPT_FLAGS_IOC_FIFO_MARKER (0x01)
  247. /* High Priority Request Descriptor */
  248. typedef struct _MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR
  249. {
  250. U8 RequestFlags; /* 0x00 */
  251. U8 MSIxIndex; /* 0x01 */
  252. U16 SMID; /* 0x02 */
  253. U16 LMID; /* 0x04 */
  254. U16 Reserved1; /* 0x06 */
  255. } MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR,
  256. MPI2_POINTER PTR_MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR,
  257. Mpi2HighPriorityRequestDescriptor_t,
  258. MPI2_POINTER pMpi2HighPriorityRequestDescriptor_t;
  259. /* SCSI IO Request Descriptor */
  260. typedef struct _MPI2_SCSI_IO_REQUEST_DESCRIPTOR
  261. {
  262. U8 RequestFlags; /* 0x00 */
  263. U8 MSIxIndex; /* 0x01 */
  264. U16 SMID; /* 0x02 */
  265. U16 LMID; /* 0x04 */
  266. U16 DevHandle; /* 0x06 */
  267. } MPI2_SCSI_IO_REQUEST_DESCRIPTOR,
  268. MPI2_POINTER PTR_MPI2_SCSI_IO_REQUEST_DESCRIPTOR,
  269. Mpi2SCSIIORequestDescriptor_t, MPI2_POINTER pMpi2SCSIIORequestDescriptor_t;
  270. /* SCSI Target Request Descriptor */
  271. typedef struct _MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR
  272. {
  273. U8 RequestFlags; /* 0x00 */
  274. U8 MSIxIndex; /* 0x01 */
  275. U16 SMID; /* 0x02 */
  276. U16 LMID; /* 0x04 */
  277. U16 IoIndex; /* 0x06 */
  278. } MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR,
  279. MPI2_POINTER PTR_MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR,
  280. Mpi2SCSITargetRequestDescriptor_t,
  281. MPI2_POINTER pMpi2SCSITargetRequestDescriptor_t;
  282. /* RAID Accelerator Request Descriptor */
  283. typedef struct _MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR {
  284. U8 RequestFlags; /* 0x00 */
  285. U8 MSIxIndex; /* 0x01 */
  286. U16 SMID; /* 0x02 */
  287. U16 LMID; /* 0x04 */
  288. U16 Reserved; /* 0x06 */
  289. } MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR,
  290. MPI2_POINTER PTR_MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR,
  291. Mpi2RAIDAcceleratorRequestDescriptor_t,
  292. MPI2_POINTER pMpi2RAIDAcceleratorRequestDescriptor_t;
  293. /* union of Request Descriptors */
  294. typedef union _MPI2_REQUEST_DESCRIPTOR_UNION
  295. {
  296. MPI2_DEFAULT_REQUEST_DESCRIPTOR Default;
  297. MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR HighPriority;
  298. MPI2_SCSI_IO_REQUEST_DESCRIPTOR SCSIIO;
  299. MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR SCSITarget;
  300. MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR RAIDAccelerator;
  301. U64 Words;
  302. } MPI2_REQUEST_DESCRIPTOR_UNION, MPI2_POINTER PTR_MPI2_REQUEST_DESCRIPTOR_UNION,
  303. Mpi2RequestDescriptorUnion_t, MPI2_POINTER pMpi2RequestDescriptorUnion_t;
  304. /* Reply Descriptors */
  305. /* Default Reply Descriptor */
  306. typedef struct _MPI2_DEFAULT_REPLY_DESCRIPTOR
  307. {
  308. U8 ReplyFlags; /* 0x00 */
  309. U8 MSIxIndex; /* 0x01 */
  310. U16 DescriptorTypeDependent1; /* 0x02 */
  311. U32 DescriptorTypeDependent2; /* 0x04 */
  312. } MPI2_DEFAULT_REPLY_DESCRIPTOR, MPI2_POINTER PTR_MPI2_DEFAULT_REPLY_DESCRIPTOR,
  313. Mpi2DefaultReplyDescriptor_t, MPI2_POINTER pMpi2DefaultReplyDescriptor_t;
  314. /* defines for the ReplyFlags field */
  315. #define MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK (0x0F)
  316. #define MPI2_RPY_DESCRIPT_FLAGS_SCSI_IO_SUCCESS (0x00)
  317. #define MPI2_RPY_DESCRIPT_FLAGS_ADDRESS_REPLY (0x01)
  318. #define MPI2_RPY_DESCRIPT_FLAGS_TARGETASSIST_SUCCESS (0x02)
  319. #define MPI2_RPY_DESCRIPT_FLAGS_TARGET_COMMAND_BUFFER (0x03)
  320. #define MPI2_RPY_DESCRIPT_FLAGS_RAID_ACCELERATOR_SUCCESS (0x05)
  321. #define MPI2_RPY_DESCRIPT_FLAGS_UNUSED (0x0F)
  322. /* values for marking a reply descriptor as unused */
  323. #define MPI2_RPY_DESCRIPT_UNUSED_WORD0_MARK (0xFFFFFFFF)
  324. #define MPI2_RPY_DESCRIPT_UNUSED_WORD1_MARK (0xFFFFFFFF)
  325. /* Address Reply Descriptor */
  326. typedef struct _MPI2_ADDRESS_REPLY_DESCRIPTOR
  327. {
  328. U8 ReplyFlags; /* 0x00 */
  329. U8 MSIxIndex; /* 0x01 */
  330. U16 SMID; /* 0x02 */
  331. U32 ReplyFrameAddress; /* 0x04 */
  332. } MPI2_ADDRESS_REPLY_DESCRIPTOR, MPI2_POINTER PTR_MPI2_ADDRESS_REPLY_DESCRIPTOR,
  333. Mpi2AddressReplyDescriptor_t, MPI2_POINTER pMpi2AddressReplyDescriptor_t;
  334. #define MPI2_ADDRESS_REPLY_SMID_INVALID (0x00)
  335. /* SCSI IO Success Reply Descriptor */
  336. typedef struct _MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR
  337. {
  338. U8 ReplyFlags; /* 0x00 */
  339. U8 MSIxIndex; /* 0x01 */
  340. U16 SMID; /* 0x02 */
  341. U16 TaskTag; /* 0x04 */
  342. U16 Reserved1; /* 0x06 */
  343. } MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  344. MPI2_POINTER PTR_MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  345. Mpi2SCSIIOSuccessReplyDescriptor_t,
  346. MPI2_POINTER pMpi2SCSIIOSuccessReplyDescriptor_t;
  347. /* TargetAssist Success Reply Descriptor */
  348. typedef struct _MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR
  349. {
  350. U8 ReplyFlags; /* 0x00 */
  351. U8 MSIxIndex; /* 0x01 */
  352. U16 SMID; /* 0x02 */
  353. U8 SequenceNumber; /* 0x04 */
  354. U8 Reserved1; /* 0x05 */
  355. U16 IoIndex; /* 0x06 */
  356. } MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR,
  357. MPI2_POINTER PTR_MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR,
  358. Mpi2TargetAssistSuccessReplyDescriptor_t,
  359. MPI2_POINTER pMpi2TargetAssistSuccessReplyDescriptor_t;
  360. /* Target Command Buffer Reply Descriptor */
  361. typedef struct _MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR
  362. {
  363. U8 ReplyFlags; /* 0x00 */
  364. U8 MSIxIndex; /* 0x01 */
  365. U8 VP_ID; /* 0x02 */
  366. U8 Flags; /* 0x03 */
  367. U16 InitiatorDevHandle; /* 0x04 */
  368. U16 IoIndex; /* 0x06 */
  369. } MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR,
  370. MPI2_POINTER PTR_MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR,
  371. Mpi2TargetCommandBufferReplyDescriptor_t,
  372. MPI2_POINTER pMpi2TargetCommandBufferReplyDescriptor_t;
  373. /* defines for Flags field */
  374. #define MPI2_RPY_DESCRIPT_TCB_FLAGS_PHYNUM_MASK (0x3F)
  375. /* RAID Accelerator Success Reply Descriptor */
  376. typedef struct _MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR {
  377. U8 ReplyFlags; /* 0x00 */
  378. U8 MSIxIndex; /* 0x01 */
  379. U16 SMID; /* 0x02 */
  380. U32 Reserved; /* 0x04 */
  381. } MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR,
  382. MPI2_POINTER PTR_MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR,
  383. Mpi2RAIDAcceleratorSuccessReplyDescriptor_t,
  384. MPI2_POINTER pMpi2RAIDAcceleratorSuccessReplyDescriptor_t;
  385. /* union of Reply Descriptors */
  386. typedef union _MPI2_REPLY_DESCRIPTORS_UNION
  387. {
  388. MPI2_DEFAULT_REPLY_DESCRIPTOR Default;
  389. MPI2_ADDRESS_REPLY_DESCRIPTOR AddressReply;
  390. MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR SCSIIOSuccess;
  391. MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR TargetAssistSuccess;
  392. MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR TargetCommandBuffer;
  393. MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR RAIDAcceleratorSuccess;
  394. U64 Words;
  395. } MPI2_REPLY_DESCRIPTORS_UNION, MPI2_POINTER PTR_MPI2_REPLY_DESCRIPTORS_UNION,
  396. Mpi2ReplyDescriptorsUnion_t, MPI2_POINTER pMpi2ReplyDescriptorsUnion_t;
  397. /*****************************************************************************
  398. *
  399. * Message Functions
  400. * 0x80 -> 0x8F reserved for private message use per product
  401. *
  402. *
  403. *****************************************************************************/
  404. #define MPI2_FUNCTION_SCSI_IO_REQUEST (0x00) /* SCSI IO */
  405. #define MPI2_FUNCTION_SCSI_TASK_MGMT (0x01) /* SCSI Task Management */
  406. #define MPI2_FUNCTION_IOC_INIT (0x02) /* IOC Init */
  407. #define MPI2_FUNCTION_IOC_FACTS (0x03) /* IOC Facts */
  408. #define MPI2_FUNCTION_CONFIG (0x04) /* Configuration */
  409. #define MPI2_FUNCTION_PORT_FACTS (0x05) /* Port Facts */
  410. #define MPI2_FUNCTION_PORT_ENABLE (0x06) /* Port Enable */
  411. #define MPI2_FUNCTION_EVENT_NOTIFICATION (0x07) /* Event Notification */
  412. #define MPI2_FUNCTION_EVENT_ACK (0x08) /* Event Acknowledge */
  413. #define MPI2_FUNCTION_FW_DOWNLOAD (0x09) /* FW Download */
  414. #define MPI2_FUNCTION_TARGET_ASSIST (0x0B) /* Target Assist */
  415. #define MPI2_FUNCTION_TARGET_STATUS_SEND (0x0C) /* Target Status Send */
  416. #define MPI2_FUNCTION_TARGET_MODE_ABORT (0x0D) /* Target Mode Abort */
  417. #define MPI2_FUNCTION_FW_UPLOAD (0x12) /* FW Upload */
  418. #define MPI2_FUNCTION_RAID_ACTION (0x15) /* RAID Action */
  419. #define MPI2_FUNCTION_RAID_SCSI_IO_PASSTHROUGH (0x16) /* SCSI IO RAID Passthrough */
  420. #define MPI2_FUNCTION_TOOLBOX (0x17) /* Toolbox */
  421. #define MPI2_FUNCTION_SCSI_ENCLOSURE_PROCESSOR (0x18) /* SCSI Enclosure Processor */
  422. #define MPI2_FUNCTION_SMP_PASSTHROUGH (0x1A) /* SMP Passthrough */
  423. #define MPI2_FUNCTION_SAS_IO_UNIT_CONTROL (0x1B) /* SAS IO Unit Control */
  424. #define MPI2_FUNCTION_SATA_PASSTHROUGH (0x1C) /* SATA Passthrough */
  425. #define MPI2_FUNCTION_DIAG_BUFFER_POST (0x1D) /* Diagnostic Buffer Post */
  426. #define MPI2_FUNCTION_DIAG_RELEASE (0x1E) /* Diagnostic Release */
  427. #define MPI2_FUNCTION_TARGET_CMD_BUF_BASE_POST (0x24) /* Target Command Buffer Post Base */
  428. #define MPI2_FUNCTION_TARGET_CMD_BUF_LIST_POST (0x25) /* Target Command Buffer Post List */
  429. #define MPI2_FUNCTION_RAID_ACCELERATOR (0x2C) /* RAID Accelerator*/
  430. /* Doorbell functions */
  431. #define MPI2_FUNCTION_IOC_MESSAGE_UNIT_RESET (0x40)
  432. /* #define MPI2_FUNCTION_IO_UNIT_RESET (0x41) */
  433. #define MPI2_FUNCTION_HANDSHAKE (0x42)
  434. /*****************************************************************************
  435. *
  436. * IOC Status Values
  437. *
  438. *****************************************************************************/
  439. /* mask for IOCStatus status value */
  440. #define MPI2_IOCSTATUS_MASK (0x7FFF)
  441. /****************************************************************************
  442. * Common IOCStatus values for all replies
  443. ****************************************************************************/
  444. #define MPI2_IOCSTATUS_SUCCESS (0x0000)
  445. #define MPI2_IOCSTATUS_INVALID_FUNCTION (0x0001)
  446. #define MPI2_IOCSTATUS_BUSY (0x0002)
  447. #define MPI2_IOCSTATUS_INVALID_SGL (0x0003)
  448. #define MPI2_IOCSTATUS_INTERNAL_ERROR (0x0004)
  449. #define MPI2_IOCSTATUS_INVALID_VPID (0x0005)
  450. #define MPI2_IOCSTATUS_INSUFFICIENT_RESOURCES (0x0006)
  451. #define MPI2_IOCSTATUS_INVALID_FIELD (0x0007)
  452. #define MPI2_IOCSTATUS_INVALID_STATE (0x0008)
  453. #define MPI2_IOCSTATUS_OP_STATE_NOT_SUPPORTED (0x0009)
  454. /****************************************************************************
  455. * Config IOCStatus values
  456. ****************************************************************************/
  457. #define MPI2_IOCSTATUS_CONFIG_INVALID_ACTION (0x0020)
  458. #define MPI2_IOCSTATUS_CONFIG_INVALID_TYPE (0x0021)
  459. #define MPI2_IOCSTATUS_CONFIG_INVALID_PAGE (0x0022)
  460. #define MPI2_IOCSTATUS_CONFIG_INVALID_DATA (0x0023)
  461. #define MPI2_IOCSTATUS_CONFIG_NO_DEFAULTS (0x0024)
  462. #define MPI2_IOCSTATUS_CONFIG_CANT_COMMIT (0x0025)
  463. /****************************************************************************
  464. * SCSI IO Reply
  465. ****************************************************************************/
  466. #define MPI2_IOCSTATUS_SCSI_RECOVERED_ERROR (0x0040)
  467. #define MPI2_IOCSTATUS_SCSI_INVALID_DEVHANDLE (0x0042)
  468. #define MPI2_IOCSTATUS_SCSI_DEVICE_NOT_THERE (0x0043)
  469. #define MPI2_IOCSTATUS_SCSI_DATA_OVERRUN (0x0044)
  470. #define MPI2_IOCSTATUS_SCSI_DATA_UNDERRUN (0x0045)
  471. #define MPI2_IOCSTATUS_SCSI_IO_DATA_ERROR (0x0046)
  472. #define MPI2_IOCSTATUS_SCSI_PROTOCOL_ERROR (0x0047)
  473. #define MPI2_IOCSTATUS_SCSI_TASK_TERMINATED (0x0048)
  474. #define MPI2_IOCSTATUS_SCSI_RESIDUAL_MISMATCH (0x0049)
  475. #define MPI2_IOCSTATUS_SCSI_TASK_MGMT_FAILED (0x004A)
  476. #define MPI2_IOCSTATUS_SCSI_IOC_TERMINATED (0x004B)
  477. #define MPI2_IOCSTATUS_SCSI_EXT_TERMINATED (0x004C)
  478. /****************************************************************************
  479. * For use by SCSI Initiator and SCSI Target end-to-end data protection
  480. ****************************************************************************/
  481. #define MPI2_IOCSTATUS_EEDP_GUARD_ERROR (0x004D)
  482. #define MPI2_IOCSTATUS_EEDP_REF_TAG_ERROR (0x004E)
  483. #define MPI2_IOCSTATUS_EEDP_APP_TAG_ERROR (0x004F)
  484. /****************************************************************************
  485. * SCSI Target values
  486. ****************************************************************************/
  487. #define MPI2_IOCSTATUS_TARGET_INVALID_IO_INDEX (0x0062)
  488. #define MPI2_IOCSTATUS_TARGET_ABORTED (0x0063)
  489. #define MPI2_IOCSTATUS_TARGET_NO_CONN_RETRYABLE (0x0064)
  490. #define MPI2_IOCSTATUS_TARGET_NO_CONNECTION (0x0065)
  491. #define MPI2_IOCSTATUS_TARGET_XFER_COUNT_MISMATCH (0x006A)
  492. #define MPI2_IOCSTATUS_TARGET_DATA_OFFSET_ERROR (0x006D)
  493. #define MPI2_IOCSTATUS_TARGET_TOO_MUCH_WRITE_DATA (0x006E)
  494. #define MPI2_IOCSTATUS_TARGET_IU_TOO_SHORT (0x006F)
  495. #define MPI2_IOCSTATUS_TARGET_ACK_NAK_TIMEOUT (0x0070)
  496. #define MPI2_IOCSTATUS_TARGET_NAK_RECEIVED (0x0071)
  497. /****************************************************************************
  498. * Serial Attached SCSI values
  499. ****************************************************************************/
  500. #define MPI2_IOCSTATUS_SAS_SMP_REQUEST_FAILED (0x0090)
  501. #define MPI2_IOCSTATUS_SAS_SMP_DATA_OVERRUN (0x0091)
  502. /****************************************************************************
  503. * Diagnostic Buffer Post / Diagnostic Release values
  504. ****************************************************************************/
  505. #define MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED (0x00A0)
  506. /****************************************************************************
  507. * RAID Accelerator values
  508. ****************************************************************************/
  509. #define MPI2_IOCSTATUS_RAID_ACCEL_ERROR (0x00B0)
  510. /****************************************************************************
  511. * IOCStatus flag to indicate that log info is available
  512. ****************************************************************************/
  513. #define MPI2_IOCSTATUS_FLAG_LOG_INFO_AVAILABLE (0x8000)
  514. /****************************************************************************
  515. * IOCLogInfo Types
  516. ****************************************************************************/
  517. #define MPI2_IOCLOGINFO_TYPE_MASK (0xF0000000)
  518. #define MPI2_IOCLOGINFO_TYPE_SHIFT (28)
  519. #define MPI2_IOCLOGINFO_TYPE_NONE (0x0)
  520. #define MPI2_IOCLOGINFO_TYPE_SCSI (0x1)
  521. #define MPI2_IOCLOGINFO_TYPE_FC (0x2)
  522. #define MPI2_IOCLOGINFO_TYPE_SAS (0x3)
  523. #define MPI2_IOCLOGINFO_TYPE_ISCSI (0x4)
  524. #define MPI2_IOCLOGINFO_LOG_DATA_MASK (0x0FFFFFFF)
  525. /*****************************************************************************
  526. *
  527. * Standard Message Structures
  528. *
  529. *****************************************************************************/
  530. /****************************************************************************
  531. * Request Message Header for all request messages
  532. ****************************************************************************/
  533. typedef struct _MPI2_REQUEST_HEADER
  534. {
  535. U16 FunctionDependent1; /* 0x00 */
  536. U8 ChainOffset; /* 0x02 */
  537. U8 Function; /* 0x03 */
  538. U16 FunctionDependent2; /* 0x04 */
  539. U8 FunctionDependent3; /* 0x06 */
  540. U8 MsgFlags; /* 0x07 */
  541. U8 VP_ID; /* 0x08 */
  542. U8 VF_ID; /* 0x09 */
  543. U16 Reserved1; /* 0x0A */
  544. } MPI2_REQUEST_HEADER, MPI2_POINTER PTR_MPI2_REQUEST_HEADER,
  545. MPI2RequestHeader_t, MPI2_POINTER pMPI2RequestHeader_t;
  546. /****************************************************************************
  547. * Default Reply
  548. ****************************************************************************/
  549. typedef struct _MPI2_DEFAULT_REPLY
  550. {
  551. U16 FunctionDependent1; /* 0x00 */
  552. U8 MsgLength; /* 0x02 */
  553. U8 Function; /* 0x03 */
  554. U16 FunctionDependent2; /* 0x04 */
  555. U8 FunctionDependent3; /* 0x06 */
  556. U8 MsgFlags; /* 0x07 */
  557. U8 VP_ID; /* 0x08 */
  558. U8 VF_ID; /* 0x09 */
  559. U16 Reserved1; /* 0x0A */
  560. U16 FunctionDependent5; /* 0x0C */
  561. U16 IOCStatus; /* 0x0E */
  562. U32 IOCLogInfo; /* 0x10 */
  563. } MPI2_DEFAULT_REPLY, MPI2_POINTER PTR_MPI2_DEFAULT_REPLY,
  564. MPI2DefaultReply_t, MPI2_POINTER pMPI2DefaultReply_t;
  565. /* common version structure/union used in messages and configuration pages */
  566. typedef struct _MPI2_VERSION_STRUCT
  567. {
  568. U8 Dev; /* 0x00 */
  569. U8 Unit; /* 0x01 */
  570. U8 Minor; /* 0x02 */
  571. U8 Major; /* 0x03 */
  572. } MPI2_VERSION_STRUCT;
  573. typedef union _MPI2_VERSION_UNION
  574. {
  575. MPI2_VERSION_STRUCT Struct;
  576. U32 Word;
  577. } MPI2_VERSION_UNION;
  578. /* LUN field defines, common to many structures */
  579. #define MPI2_LUN_FIRST_LEVEL_ADDRESSING (0x0000FFFF)
  580. #define MPI2_LUN_SECOND_LEVEL_ADDRESSING (0xFFFF0000)
  581. #define MPI2_LUN_THIRD_LEVEL_ADDRESSING (0x0000FFFF)
  582. #define MPI2_LUN_FOURTH_LEVEL_ADDRESSING (0xFFFF0000)
  583. #define MPI2_LUN_LEVEL_1_WORD (0xFF00)
  584. #define MPI2_LUN_LEVEL_1_DWORD (0x0000FF00)
  585. /*****************************************************************************
  586. *
  587. * Fusion-MPT MPI Scatter Gather Elements
  588. *
  589. *****************************************************************************/
  590. /****************************************************************************
  591. * MPI Simple Element structures
  592. ****************************************************************************/
  593. typedef struct _MPI2_SGE_SIMPLE32
  594. {
  595. U32 FlagsLength;
  596. U32 Address;
  597. } MPI2_SGE_SIMPLE32, MPI2_POINTER PTR_MPI2_SGE_SIMPLE32,
  598. Mpi2SGESimple32_t, MPI2_POINTER pMpi2SGESimple32_t;
  599. typedef struct _MPI2_SGE_SIMPLE64
  600. {
  601. U32 FlagsLength;
  602. U64 Address;
  603. } MPI2_SGE_SIMPLE64, MPI2_POINTER PTR_MPI2_SGE_SIMPLE64,
  604. Mpi2SGESimple64_t, MPI2_POINTER pMpi2SGESimple64_t;
  605. typedef struct _MPI2_SGE_SIMPLE_UNION
  606. {
  607. U32 FlagsLength;
  608. union
  609. {
  610. U32 Address32;
  611. U64 Address64;
  612. } u;
  613. } MPI2_SGE_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_SGE_SIMPLE_UNION,
  614. Mpi2SGESimpleUnion_t, MPI2_POINTER pMpi2SGESimpleUnion_t;
  615. /****************************************************************************
  616. * MPI Chain Element structures
  617. ****************************************************************************/
  618. typedef struct _MPI2_SGE_CHAIN32
  619. {
  620. U16 Length;
  621. U8 NextChainOffset;
  622. U8 Flags;
  623. U32 Address;
  624. } MPI2_SGE_CHAIN32, MPI2_POINTER PTR_MPI2_SGE_CHAIN32,
  625. Mpi2SGEChain32_t, MPI2_POINTER pMpi2SGEChain32_t;
  626. typedef struct _MPI2_SGE_CHAIN64
  627. {
  628. U16 Length;
  629. U8 NextChainOffset;
  630. U8 Flags;
  631. U64 Address;
  632. } MPI2_SGE_CHAIN64, MPI2_POINTER PTR_MPI2_SGE_CHAIN64,
  633. Mpi2SGEChain64_t, MPI2_POINTER pMpi2SGEChain64_t;
  634. typedef struct _MPI2_SGE_CHAIN_UNION
  635. {
  636. U16 Length;
  637. U8 NextChainOffset;
  638. U8 Flags;
  639. union
  640. {
  641. U32 Address32;
  642. U64 Address64;
  643. } u;
  644. } MPI2_SGE_CHAIN_UNION, MPI2_POINTER PTR_MPI2_SGE_CHAIN_UNION,
  645. Mpi2SGEChainUnion_t, MPI2_POINTER pMpi2SGEChainUnion_t;
  646. /****************************************************************************
  647. * MPI Transaction Context Element structures
  648. ****************************************************************************/
  649. typedef struct _MPI2_SGE_TRANSACTION32
  650. {
  651. U8 Reserved;
  652. U8 ContextSize;
  653. U8 DetailsLength;
  654. U8 Flags;
  655. U32 TransactionContext[1];
  656. U32 TransactionDetails[1];
  657. } MPI2_SGE_TRANSACTION32, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION32,
  658. Mpi2SGETransaction32_t, MPI2_POINTER pMpi2SGETransaction32_t;
  659. typedef struct _MPI2_SGE_TRANSACTION64
  660. {
  661. U8 Reserved;
  662. U8 ContextSize;
  663. U8 DetailsLength;
  664. U8 Flags;
  665. U32 TransactionContext[2];
  666. U32 TransactionDetails[1];
  667. } MPI2_SGE_TRANSACTION64, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION64,
  668. Mpi2SGETransaction64_t, MPI2_POINTER pMpi2SGETransaction64_t;
  669. typedef struct _MPI2_SGE_TRANSACTION96
  670. {
  671. U8 Reserved;
  672. U8 ContextSize;
  673. U8 DetailsLength;
  674. U8 Flags;
  675. U32 TransactionContext[3];
  676. U32 TransactionDetails[1];
  677. } MPI2_SGE_TRANSACTION96, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION96,
  678. Mpi2SGETransaction96_t, MPI2_POINTER pMpi2SGETransaction96_t;
  679. typedef struct _MPI2_SGE_TRANSACTION128
  680. {
  681. U8 Reserved;
  682. U8 ContextSize;
  683. U8 DetailsLength;
  684. U8 Flags;
  685. U32 TransactionContext[4];
  686. U32 TransactionDetails[1];
  687. } MPI2_SGE_TRANSACTION128, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION128,
  688. Mpi2SGETransaction_t128, MPI2_POINTER pMpi2SGETransaction_t128;
  689. typedef struct _MPI2_SGE_TRANSACTION_UNION
  690. {
  691. U8 Reserved;
  692. U8 ContextSize;
  693. U8 DetailsLength;
  694. U8 Flags;
  695. union
  696. {
  697. U32 TransactionContext32[1];
  698. U32 TransactionContext64[2];
  699. U32 TransactionContext96[3];
  700. U32 TransactionContext128[4];
  701. } u;
  702. U32 TransactionDetails[1];
  703. } MPI2_SGE_TRANSACTION_UNION, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION_UNION,
  704. Mpi2SGETransactionUnion_t, MPI2_POINTER pMpi2SGETransactionUnion_t;
  705. /****************************************************************************
  706. * MPI SGE union for IO SGL's
  707. ****************************************************************************/
  708. typedef struct _MPI2_MPI_SGE_IO_UNION
  709. {
  710. union
  711. {
  712. MPI2_SGE_SIMPLE_UNION Simple;
  713. MPI2_SGE_CHAIN_UNION Chain;
  714. } u;
  715. } MPI2_MPI_SGE_IO_UNION, MPI2_POINTER PTR_MPI2_MPI_SGE_IO_UNION,
  716. Mpi2MpiSGEIOUnion_t, MPI2_POINTER pMpi2MpiSGEIOUnion_t;
  717. /****************************************************************************
  718. * MPI SGE union for SGL's with Simple and Transaction elements
  719. ****************************************************************************/
  720. typedef struct _MPI2_SGE_TRANS_SIMPLE_UNION
  721. {
  722. union
  723. {
  724. MPI2_SGE_SIMPLE_UNION Simple;
  725. MPI2_SGE_TRANSACTION_UNION Transaction;
  726. } u;
  727. } MPI2_SGE_TRANS_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_SGE_TRANS_SIMPLE_UNION,
  728. Mpi2SGETransSimpleUnion_t, MPI2_POINTER pMpi2SGETransSimpleUnion_t;
  729. /****************************************************************************
  730. * All MPI SGE types union
  731. ****************************************************************************/
  732. typedef struct _MPI2_MPI_SGE_UNION
  733. {
  734. union
  735. {
  736. MPI2_SGE_SIMPLE_UNION Simple;
  737. MPI2_SGE_CHAIN_UNION Chain;
  738. MPI2_SGE_TRANSACTION_UNION Transaction;
  739. } u;
  740. } MPI2_MPI_SGE_UNION, MPI2_POINTER PTR_MPI2_MPI_SGE_UNION,
  741. Mpi2MpiSgeUnion_t, MPI2_POINTER pMpi2MpiSgeUnion_t;
  742. /****************************************************************************
  743. * MPI SGE field definition and masks
  744. ****************************************************************************/
  745. /* Flags field bit definitions */
  746. #define MPI2_SGE_FLAGS_LAST_ELEMENT (0x80)
  747. #define MPI2_SGE_FLAGS_END_OF_BUFFER (0x40)
  748. #define MPI2_SGE_FLAGS_ELEMENT_TYPE_MASK (0x30)
  749. #define MPI2_SGE_FLAGS_LOCAL_ADDRESS (0x08)
  750. #define MPI2_SGE_FLAGS_DIRECTION (0x04)
  751. #define MPI2_SGE_FLAGS_ADDRESS_SIZE (0x02)
  752. #define MPI2_SGE_FLAGS_END_OF_LIST (0x01)
  753. #define MPI2_SGE_FLAGS_SHIFT (24)
  754. #define MPI2_SGE_LENGTH_MASK (0x00FFFFFF)
  755. #define MPI2_SGE_CHAIN_LENGTH_MASK (0x0000FFFF)
  756. /* Element Type */
  757. #define MPI2_SGE_FLAGS_TRANSACTION_ELEMENT (0x00)
  758. #define MPI2_SGE_FLAGS_SIMPLE_ELEMENT (0x10)
  759. #define MPI2_SGE_FLAGS_CHAIN_ELEMENT (0x30)
  760. #define MPI2_SGE_FLAGS_ELEMENT_MASK (0x30)
  761. /* Address location */
  762. #define MPI2_SGE_FLAGS_SYSTEM_ADDRESS (0x00)
  763. /* Direction */
  764. #define MPI2_SGE_FLAGS_IOC_TO_HOST (0x00)
  765. #define MPI2_SGE_FLAGS_HOST_TO_IOC (0x04)
  766. /* Address Size */
  767. #define MPI2_SGE_FLAGS_32_BIT_ADDRESSING (0x00)
  768. #define MPI2_SGE_FLAGS_64_BIT_ADDRESSING (0x02)
  769. /* Context Size */
  770. #define MPI2_SGE_FLAGS_32_BIT_CONTEXT (0x00)
  771. #define MPI2_SGE_FLAGS_64_BIT_CONTEXT (0x02)
  772. #define MPI2_SGE_FLAGS_96_BIT_CONTEXT (0x04)
  773. #define MPI2_SGE_FLAGS_128_BIT_CONTEXT (0x06)
  774. #define MPI2_SGE_CHAIN_OFFSET_MASK (0x00FF0000)
  775. #define MPI2_SGE_CHAIN_OFFSET_SHIFT (16)
  776. /****************************************************************************
  777. * MPI SGE operation Macros
  778. ****************************************************************************/
  779. /* SIMPLE FlagsLength manipulations... */
  780. #define MPI2_SGE_SET_FLAGS(f) ((U32)(f) << MPI2_SGE_FLAGS_SHIFT)
  781. #define MPI2_SGE_GET_FLAGS(f) (((f) & ~MPI2_SGE_LENGTH_MASK) >> MPI2_SGE_FLAGS_SHIFT)
  782. #define MPI2_SGE_LENGTH(f) ((f) & MPI2_SGE_LENGTH_MASK)
  783. #define MPI2_SGE_CHAIN_LENGTH(f) ((f) & MPI2_SGE_CHAIN_LENGTH_MASK)
  784. #define MPI2_SGE_SET_FLAGS_LENGTH(f,l) (MPI2_SGE_SET_FLAGS(f) | MPI2_SGE_LENGTH(l))
  785. #define MPI2_pSGE_GET_FLAGS(psg) MPI2_SGE_GET_FLAGS((psg)->FlagsLength)
  786. #define MPI2_pSGE_GET_LENGTH(psg) MPI2_SGE_LENGTH((psg)->FlagsLength)
  787. #define MPI2_pSGE_SET_FLAGS_LENGTH(psg,f,l) (psg)->FlagsLength = MPI2_SGE_SET_FLAGS_LENGTH(f,l)
  788. /* CAUTION - The following are READ-MODIFY-WRITE! */
  789. #define MPI2_pSGE_SET_FLAGS(psg,f) (psg)->FlagsLength |= MPI2_SGE_SET_FLAGS(f)
  790. #define MPI2_pSGE_SET_LENGTH(psg,l) (psg)->FlagsLength |= MPI2_SGE_LENGTH(l)
  791. #define MPI2_GET_CHAIN_OFFSET(x) ((x & MPI2_SGE_CHAIN_OFFSET_MASK) >> MPI2_SGE_CHAIN_OFFSET_SHIFT)
  792. /*****************************************************************************
  793. *
  794. * Fusion-MPT IEEE Scatter Gather Elements
  795. *
  796. *****************************************************************************/
  797. /****************************************************************************
  798. * IEEE Simple Element structures
  799. ****************************************************************************/
  800. typedef struct _MPI2_IEEE_SGE_SIMPLE32
  801. {
  802. U32 Address;
  803. U32 FlagsLength;
  804. } MPI2_IEEE_SGE_SIMPLE32, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE32,
  805. Mpi2IeeeSgeSimple32_t, MPI2_POINTER pMpi2IeeeSgeSimple32_t;
  806. typedef struct _MPI2_IEEE_SGE_SIMPLE64
  807. {
  808. U64 Address;
  809. U32 Length;
  810. U16 Reserved1;
  811. U8 Reserved2;
  812. U8 Flags;
  813. } MPI2_IEEE_SGE_SIMPLE64, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE64,
  814. Mpi2IeeeSgeSimple64_t, MPI2_POINTER pMpi2IeeeSgeSimple64_t;
  815. typedef union _MPI2_IEEE_SGE_SIMPLE_UNION
  816. {
  817. MPI2_IEEE_SGE_SIMPLE32 Simple32;
  818. MPI2_IEEE_SGE_SIMPLE64 Simple64;
  819. } MPI2_IEEE_SGE_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE_UNION,
  820. Mpi2IeeeSgeSimpleUnion_t, MPI2_POINTER pMpi2IeeeSgeSimpleUnion_t;
  821. /****************************************************************************
  822. * IEEE Chain Element structures
  823. ****************************************************************************/
  824. typedef MPI2_IEEE_SGE_SIMPLE32 MPI2_IEEE_SGE_CHAIN32;
  825. typedef MPI2_IEEE_SGE_SIMPLE64 MPI2_IEEE_SGE_CHAIN64;
  826. typedef union _MPI2_IEEE_SGE_CHAIN_UNION
  827. {
  828. MPI2_IEEE_SGE_CHAIN32 Chain32;
  829. MPI2_IEEE_SGE_CHAIN64 Chain64;
  830. } MPI2_IEEE_SGE_CHAIN_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_CHAIN_UNION,
  831. Mpi2IeeeSgeChainUnion_t, MPI2_POINTER pMpi2IeeeSgeChainUnion_t;
  832. /****************************************************************************
  833. * All IEEE SGE types union
  834. ****************************************************************************/
  835. typedef struct _MPI2_IEEE_SGE_UNION
  836. {
  837. union
  838. {
  839. MPI2_IEEE_SGE_SIMPLE_UNION Simple;
  840. MPI2_IEEE_SGE_CHAIN_UNION Chain;
  841. } u;
  842. } MPI2_IEEE_SGE_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_UNION,
  843. Mpi2IeeeSgeUnion_t, MPI2_POINTER pMpi2IeeeSgeUnion_t;
  844. /****************************************************************************
  845. * IEEE SGE field definitions and masks
  846. ****************************************************************************/
  847. /* Flags field bit definitions */
  848. #define MPI2_IEEE_SGE_FLAGS_ELEMENT_TYPE_MASK (0x80)
  849. #define MPI2_IEEE32_SGE_FLAGS_SHIFT (24)
  850. #define MPI2_IEEE32_SGE_LENGTH_MASK (0x00FFFFFF)
  851. /* Element Type */
  852. #define MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT (0x00)
  853. #define MPI2_IEEE_SGE_FLAGS_CHAIN_ELEMENT (0x80)
  854. /* Data Location Address Space */
  855. #define MPI2_IEEE_SGE_FLAGS_ADDR_MASK (0x03)
  856. #define MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR (0x00)
  857. #define MPI2_IEEE_SGE_FLAGS_IOCDDR_ADDR (0x01)
  858. #define MPI2_IEEE_SGE_FLAGS_IOCPLB_ADDR (0x02)
  859. #define MPI2_IEEE_SGE_FLAGS_IOCPLBNTA_ADDR (0x03)
  860. /****************************************************************************
  861. * IEEE SGE operation Macros
  862. ****************************************************************************/
  863. /* SIMPLE FlagsLength manipulations... */
  864. #define MPI2_IEEE32_SGE_SET_FLAGS(f) ((U32)(f) << MPI2_IEEE32_SGE_FLAGS_SHIFT)
  865. #define MPI2_IEEE32_SGE_GET_FLAGS(f) (((f) & ~MPI2_IEEE32_SGE_LENGTH_MASK) >> MPI2_IEEE32_SGE_FLAGS_SHIFT)
  866. #define MPI2_IEEE32_SGE_LENGTH(f) ((f) & MPI2_IEEE32_SGE_LENGTH_MASK)
  867. #define MPI2_IEEE32_SGE_SET_FLAGS_LENGTH(f, l) (MPI2_IEEE32_SGE_SET_FLAGS(f) | MPI2_IEEE32_SGE_LENGTH(l))
  868. #define MPI2_IEEE32_pSGE_GET_FLAGS(psg) MPI2_IEEE32_SGE_GET_FLAGS((psg)->FlagsLength)
  869. #define MPI2_IEEE32_pSGE_GET_LENGTH(psg) MPI2_IEEE32_SGE_LENGTH((psg)->FlagsLength)
  870. #define MPI2_IEEE32_pSGE_SET_FLAGS_LENGTH(psg,f,l) (psg)->FlagsLength = MPI2_IEEE32_SGE_SET_FLAGS_LENGTH(f,l)
  871. /* CAUTION - The following are READ-MODIFY-WRITE! */
  872. #define MPI2_IEEE32_pSGE_SET_FLAGS(psg,f) (psg)->FlagsLength |= MPI2_IEEE32_SGE_SET_FLAGS(f)
  873. #define MPI2_IEEE32_pSGE_SET_LENGTH(psg,l) (psg)->FlagsLength |= MPI2_IEEE32_SGE_LENGTH(l)
  874. /*****************************************************************************
  875. *
  876. * Fusion-MPT MPI/IEEE Scatter Gather Unions
  877. *
  878. *****************************************************************************/
  879. typedef union _MPI2_SIMPLE_SGE_UNION
  880. {
  881. MPI2_SGE_SIMPLE_UNION MpiSimple;
  882. MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
  883. } MPI2_SIMPLE_SGE_UNION, MPI2_POINTER PTR_MPI2_SIMPLE_SGE_UNION,
  884. Mpi2SimpleSgeUntion_t, MPI2_POINTER pMpi2SimpleSgeUntion_t;
  885. typedef union _MPI2_SGE_IO_UNION
  886. {
  887. MPI2_SGE_SIMPLE_UNION MpiSimple;
  888. MPI2_SGE_CHAIN_UNION MpiChain;
  889. MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
  890. MPI2_IEEE_SGE_CHAIN_UNION IeeeChain;
  891. } MPI2_SGE_IO_UNION, MPI2_POINTER PTR_MPI2_SGE_IO_UNION,
  892. Mpi2SGEIOUnion_t, MPI2_POINTER pMpi2SGEIOUnion_t;
  893. /****************************************************************************
  894. *
  895. * Values for SGLFlags field, used in many request messages with an SGL
  896. *
  897. ****************************************************************************/
  898. /* values for MPI SGL Data Location Address Space subfield */
  899. #define MPI2_SGLFLAGS_ADDRESS_SPACE_MASK (0x0C)
  900. #define MPI2_SGLFLAGS_SYSTEM_ADDRESS_SPACE (0x00)
  901. #define MPI2_SGLFLAGS_IOCDDR_ADDRESS_SPACE (0x04)
  902. #define MPI2_SGLFLAGS_IOCPLB_ADDRESS_SPACE (0x08)
  903. #define MPI2_SGLFLAGS_IOCPLBNTA_ADDRESS_SPACE (0x0C)
  904. /* values for SGL Type subfield */
  905. #define MPI2_SGLFLAGS_SGL_TYPE_MASK (0x03)
  906. #define MPI2_SGLFLAGS_SGL_TYPE_MPI (0x00)
  907. #define MPI2_SGLFLAGS_SGL_TYPE_IEEE32 (0x01)
  908. #define MPI2_SGLFLAGS_SGL_TYPE_IEEE64 (0x02)
  909. #endif