pm-debug.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650
  1. /*
  2. * OMAP Power Management debug routines
  3. *
  4. * Copyright (C) 2005 Texas Instruments, Inc.
  5. * Copyright (C) 2006-2008 Nokia Corporation
  6. *
  7. * Written by:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Tony Lindgren
  10. * Juha Yrjola
  11. * Amit Kucheria <amit.kucheria@nokia.com>
  12. * Igor Stoppa <igor.stoppa@nokia.com>
  13. * Jouni Hogander
  14. *
  15. * Based on pm.c for omap2
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/sched.h>
  23. #include <linux/clk.h>
  24. #include <linux/err.h>
  25. #include <linux/io.h>
  26. #include <linux/module.h>
  27. #include <linux/slab.h>
  28. #include <plat/clock.h>
  29. #include <plat/board.h>
  30. #include <plat/powerdomain.h>
  31. #include <plat/clockdomain.h>
  32. #include <plat/dmtimer.h>
  33. #include "prm.h"
  34. #include "cm.h"
  35. #include "pm.h"
  36. int omap2_pm_debug;
  37. u32 enable_off_mode;
  38. u32 sleep_while_idle;
  39. u32 wakeup_timer_seconds;
  40. u32 wakeup_timer_milliseconds;
  41. #define DUMP_PRM_MOD_REG(mod, reg) \
  42. regs[reg_count].name = #mod "." #reg; \
  43. regs[reg_count++].val = prm_read_mod_reg(mod, reg)
  44. #define DUMP_CM_MOD_REG(mod, reg) \
  45. regs[reg_count].name = #mod "." #reg; \
  46. regs[reg_count++].val = cm_read_mod_reg(mod, reg)
  47. #define DUMP_PRM_REG(reg) \
  48. regs[reg_count].name = #reg; \
  49. regs[reg_count++].val = __raw_readl(reg)
  50. #define DUMP_CM_REG(reg) \
  51. regs[reg_count].name = #reg; \
  52. regs[reg_count++].val = __raw_readl(reg)
  53. #define DUMP_INTC_REG(reg, off) \
  54. regs[reg_count].name = #reg; \
  55. regs[reg_count++].val = \
  56. __raw_readl(OMAP2_L4_IO_ADDRESS(0x480fe000 + (off)))
  57. void omap2_pm_dump(int mode, int resume, unsigned int us)
  58. {
  59. struct reg {
  60. const char *name;
  61. u32 val;
  62. } regs[32];
  63. int reg_count = 0, i;
  64. const char *s1 = NULL, *s2 = NULL;
  65. if (!resume) {
  66. #if 0
  67. /* MPU */
  68. DUMP_PRM_MOD_REG(OCP_MOD, OMAP2_PRM_IRQENABLE_MPU_OFFSET);
  69. DUMP_CM_MOD_REG(MPU_MOD, OMAP2_CM_CLKSTCTRL);
  70. DUMP_PRM_MOD_REG(MPU_MOD, OMAP2_PM_PWSTCTRL);
  71. DUMP_PRM_MOD_REG(MPU_MOD, OMAP2_PM_PWSTST);
  72. DUMP_PRM_MOD_REG(MPU_MOD, PM_WKDEP);
  73. #endif
  74. #if 0
  75. /* INTC */
  76. DUMP_INTC_REG(INTC_MIR0, 0x0084);
  77. DUMP_INTC_REG(INTC_MIR1, 0x00a4);
  78. DUMP_INTC_REG(INTC_MIR2, 0x00c4);
  79. #endif
  80. #if 0
  81. DUMP_CM_MOD_REG(CORE_MOD, CM_FCLKEN1);
  82. if (cpu_is_omap24xx()) {
  83. DUMP_CM_MOD_REG(CORE_MOD, OMAP24XX_CM_FCLKEN2);
  84. DUMP_PRM_MOD_REG(OMAP24XX_GR_MOD,
  85. OMAP2_PRCM_CLKEMUL_CTRL_OFFSET);
  86. DUMP_PRM_MOD_REG(OMAP24XX_GR_MOD,
  87. OMAP2_PRCM_CLKSRC_CTRL_OFFSET);
  88. }
  89. DUMP_CM_MOD_REG(WKUP_MOD, CM_FCLKEN);
  90. DUMP_CM_MOD_REG(CORE_MOD, CM_ICLKEN1);
  91. DUMP_CM_MOD_REG(CORE_MOD, CM_ICLKEN2);
  92. DUMP_CM_MOD_REG(WKUP_MOD, CM_ICLKEN);
  93. DUMP_CM_MOD_REG(PLL_MOD, CM_CLKEN);
  94. DUMP_CM_MOD_REG(PLL_MOD, CM_AUTOIDLE);
  95. DUMP_PRM_MOD_REG(CORE_MOD, OMAP2_PM_PWSTST);
  96. #endif
  97. #if 0
  98. /* DSP */
  99. if (cpu_is_omap24xx()) {
  100. DUMP_CM_MOD_REG(OMAP24XX_DSP_MOD, CM_FCLKEN);
  101. DUMP_CM_MOD_REG(OMAP24XX_DSP_MOD, CM_ICLKEN);
  102. DUMP_CM_MOD_REG(OMAP24XX_DSP_MOD, CM_IDLEST);
  103. DUMP_CM_MOD_REG(OMAP24XX_DSP_MOD, CM_AUTOIDLE);
  104. DUMP_CM_MOD_REG(OMAP24XX_DSP_MOD, CM_CLKSEL);
  105. DUMP_CM_MOD_REG(OMAP24XX_DSP_MOD, OMAP2_CM_CLKSTCTRL);
  106. DUMP_PRM_MOD_REG(OMAP24XX_DSP_MOD, OMAP2_RM_RSTCTRL);
  107. DUMP_PRM_MOD_REG(OMAP24XX_DSP_MOD, OMAP2_RM_RSTST);
  108. DUMP_PRM_MOD_REG(OMAP24XX_DSP_MOD, OMAP2_PM_PWSTCTRL);
  109. DUMP_PRM_MOD_REG(OMAP24XX_DSP_MOD, OMAP2_PM_PWSTST);
  110. }
  111. #endif
  112. } else {
  113. DUMP_PRM_MOD_REG(CORE_MOD, PM_WKST1);
  114. if (cpu_is_omap24xx())
  115. DUMP_PRM_MOD_REG(CORE_MOD, OMAP24XX_PM_WKST2);
  116. DUMP_PRM_MOD_REG(WKUP_MOD, PM_WKST);
  117. DUMP_PRM_MOD_REG(OCP_MOD, OMAP2_PRCM_IRQSTATUS_MPU_OFFSET);
  118. #if 1
  119. DUMP_INTC_REG(INTC_PENDING_IRQ0, 0x0098);
  120. DUMP_INTC_REG(INTC_PENDING_IRQ1, 0x00b8);
  121. DUMP_INTC_REG(INTC_PENDING_IRQ2, 0x00d8);
  122. #endif
  123. }
  124. switch (mode) {
  125. case 0:
  126. s1 = "full";
  127. s2 = "retention";
  128. break;
  129. case 1:
  130. s1 = "MPU";
  131. s2 = "retention";
  132. break;
  133. case 2:
  134. s1 = "MPU";
  135. s2 = "idle";
  136. break;
  137. }
  138. if (!resume)
  139. #ifdef CONFIG_NO_HZ
  140. printk(KERN_INFO
  141. "--- Going to %s %s (next timer after %u ms)\n", s1, s2,
  142. jiffies_to_msecs(get_next_timer_interrupt(jiffies) -
  143. jiffies));
  144. #else
  145. printk(KERN_INFO "--- Going to %s %s\n", s1, s2);
  146. #endif
  147. else
  148. printk(KERN_INFO "--- Woke up (slept for %u.%03u ms)\n",
  149. us / 1000, us % 1000);
  150. for (i = 0; i < reg_count; i++)
  151. printk(KERN_INFO "%-20s: 0x%08x\n", regs[i].name, regs[i].val);
  152. }
  153. #ifdef CONFIG_DEBUG_FS
  154. #include <linux/debugfs.h>
  155. #include <linux/seq_file.h>
  156. static void pm_dbg_regset_store(u32 *ptr);
  157. static struct dentry *pm_dbg_dir;
  158. static int pm_dbg_init_done;
  159. static int __init pm_dbg_init(void);
  160. enum {
  161. DEBUG_FILE_COUNTERS = 0,
  162. DEBUG_FILE_TIMERS,
  163. };
  164. struct pm_module_def {
  165. char name[8]; /* Name of the module */
  166. short type; /* CM or PRM */
  167. unsigned short offset;
  168. int low; /* First register address on this module */
  169. int high; /* Last register address on this module */
  170. };
  171. #define MOD_CM 0
  172. #define MOD_PRM 1
  173. static const struct pm_module_def *pm_dbg_reg_modules;
  174. static const struct pm_module_def omap3_pm_reg_modules[] = {
  175. { "IVA2", MOD_CM, OMAP3430_IVA2_MOD, 0, 0x4c },
  176. { "OCP", MOD_CM, OCP_MOD, 0, 0x10 },
  177. { "MPU", MOD_CM, MPU_MOD, 4, 0x4c },
  178. { "CORE", MOD_CM, CORE_MOD, 0, 0x4c },
  179. { "SGX", MOD_CM, OMAP3430ES2_SGX_MOD, 0, 0x4c },
  180. { "WKUP", MOD_CM, WKUP_MOD, 0, 0x40 },
  181. { "CCR", MOD_CM, PLL_MOD, 0, 0x70 },
  182. { "DSS", MOD_CM, OMAP3430_DSS_MOD, 0, 0x4c },
  183. { "CAM", MOD_CM, OMAP3430_CAM_MOD, 0, 0x4c },
  184. { "PER", MOD_CM, OMAP3430_PER_MOD, 0, 0x4c },
  185. { "EMU", MOD_CM, OMAP3430_EMU_MOD, 0x40, 0x54 },
  186. { "NEON", MOD_CM, OMAP3430_NEON_MOD, 0x20, 0x48 },
  187. { "USB", MOD_CM, OMAP3430ES2_USBHOST_MOD, 0, 0x4c },
  188. { "IVA2", MOD_PRM, OMAP3430_IVA2_MOD, 0x50, 0xfc },
  189. { "OCP", MOD_PRM, OCP_MOD, 4, 0x1c },
  190. { "MPU", MOD_PRM, MPU_MOD, 0x58, 0xe8 },
  191. { "CORE", MOD_PRM, CORE_MOD, 0x58, 0xf8 },
  192. { "SGX", MOD_PRM, OMAP3430ES2_SGX_MOD, 0x58, 0xe8 },
  193. { "WKUP", MOD_PRM, WKUP_MOD, 0xa0, 0xb0 },
  194. { "CCR", MOD_PRM, PLL_MOD, 0x40, 0x70 },
  195. { "DSS", MOD_PRM, OMAP3430_DSS_MOD, 0x58, 0xe8 },
  196. { "CAM", MOD_PRM, OMAP3430_CAM_MOD, 0x58, 0xe8 },
  197. { "PER", MOD_PRM, OMAP3430_PER_MOD, 0x58, 0xe8 },
  198. { "EMU", MOD_PRM, OMAP3430_EMU_MOD, 0x58, 0xe4 },
  199. { "GLBL", MOD_PRM, OMAP3430_GR_MOD, 0x20, 0xe4 },
  200. { "NEON", MOD_PRM, OMAP3430_NEON_MOD, 0x58, 0xe8 },
  201. { "USB", MOD_PRM, OMAP3430ES2_USBHOST_MOD, 0x58, 0xe8 },
  202. { "", 0, 0, 0, 0 },
  203. };
  204. #define PM_DBG_MAX_REG_SETS 4
  205. static void *pm_dbg_reg_set[PM_DBG_MAX_REG_SETS];
  206. static int pm_dbg_get_regset_size(void)
  207. {
  208. static int regset_size;
  209. if (regset_size == 0) {
  210. int i = 0;
  211. while (pm_dbg_reg_modules[i].name[0] != 0) {
  212. regset_size += pm_dbg_reg_modules[i].high +
  213. 4 - pm_dbg_reg_modules[i].low;
  214. i++;
  215. }
  216. }
  217. return regset_size;
  218. }
  219. static int pm_dbg_show_regs(struct seq_file *s, void *unused)
  220. {
  221. int i, j;
  222. unsigned long val;
  223. int reg_set = (int)s->private;
  224. u32 *ptr;
  225. void *store = NULL;
  226. int regs;
  227. int linefeed;
  228. if (reg_set == 0) {
  229. store = kmalloc(pm_dbg_get_regset_size(), GFP_KERNEL);
  230. ptr = store;
  231. pm_dbg_regset_store(ptr);
  232. } else {
  233. ptr = pm_dbg_reg_set[reg_set - 1];
  234. }
  235. i = 0;
  236. while (pm_dbg_reg_modules[i].name[0] != 0) {
  237. regs = 0;
  238. linefeed = 0;
  239. if (pm_dbg_reg_modules[i].type == MOD_CM)
  240. seq_printf(s, "MOD: CM_%s (%08x)\n",
  241. pm_dbg_reg_modules[i].name,
  242. (u32)(OMAP3430_CM_BASE +
  243. pm_dbg_reg_modules[i].offset));
  244. else
  245. seq_printf(s, "MOD: PRM_%s (%08x)\n",
  246. pm_dbg_reg_modules[i].name,
  247. (u32)(OMAP3430_PRM_BASE +
  248. pm_dbg_reg_modules[i].offset));
  249. for (j = pm_dbg_reg_modules[i].low;
  250. j <= pm_dbg_reg_modules[i].high; j += 4) {
  251. val = *(ptr++);
  252. if (val != 0) {
  253. regs++;
  254. if (linefeed) {
  255. seq_printf(s, "\n");
  256. linefeed = 0;
  257. }
  258. seq_printf(s, " %02x => %08lx", j, val);
  259. if (regs % 4 == 0)
  260. linefeed = 1;
  261. }
  262. }
  263. seq_printf(s, "\n");
  264. i++;
  265. }
  266. if (store != NULL)
  267. kfree(store);
  268. return 0;
  269. }
  270. static void pm_dbg_regset_store(u32 *ptr)
  271. {
  272. int i, j;
  273. u32 val;
  274. i = 0;
  275. while (pm_dbg_reg_modules[i].name[0] != 0) {
  276. for (j = pm_dbg_reg_modules[i].low;
  277. j <= pm_dbg_reg_modules[i].high; j += 4) {
  278. if (pm_dbg_reg_modules[i].type == MOD_CM)
  279. val = cm_read_mod_reg(
  280. pm_dbg_reg_modules[i].offset, j);
  281. else
  282. val = prm_read_mod_reg(
  283. pm_dbg_reg_modules[i].offset, j);
  284. *(ptr++) = val;
  285. }
  286. i++;
  287. }
  288. }
  289. int pm_dbg_regset_save(int reg_set)
  290. {
  291. if (pm_dbg_reg_set[reg_set-1] == NULL)
  292. return -EINVAL;
  293. pm_dbg_regset_store(pm_dbg_reg_set[reg_set-1]);
  294. return 0;
  295. }
  296. static const char pwrdm_state_names[][PWRDM_MAX_PWRSTS] = {
  297. "OFF",
  298. "RET",
  299. "INA",
  300. "ON"
  301. };
  302. void pm_dbg_update_time(struct powerdomain *pwrdm, int prev)
  303. {
  304. s64 t;
  305. if (!pm_dbg_init_done)
  306. return ;
  307. /* Update timer for previous state */
  308. t = sched_clock();
  309. pwrdm->state_timer[prev] += t - pwrdm->timer;
  310. pwrdm->timer = t;
  311. }
  312. void omap2_pm_wakeup_on_timer(u32 seconds, u32 milliseconds)
  313. {
  314. u32 tick_rate, cycles;
  315. if (!seconds && !milliseconds)
  316. return;
  317. tick_rate = clk_get_rate(omap_dm_timer_get_fclk(gptimer_wakeup));
  318. cycles = tick_rate * seconds + tick_rate * milliseconds / 1000;
  319. omap_dm_timer_stop(gptimer_wakeup);
  320. omap_dm_timer_set_load_start(gptimer_wakeup, 0, 0xffffffff - cycles);
  321. pr_info("PM: Resume timer in %u.%03u secs"
  322. " (%d ticks at %d ticks/sec.)\n",
  323. seconds, milliseconds, cycles, tick_rate);
  324. }
  325. static int clkdm_dbg_show_counter(struct clockdomain *clkdm, void *user)
  326. {
  327. struct seq_file *s = (struct seq_file *)user;
  328. if (strcmp(clkdm->name, "emu_clkdm") == 0 ||
  329. strcmp(clkdm->name, "wkup_clkdm") == 0 ||
  330. strncmp(clkdm->name, "dpll", 4) == 0)
  331. return 0;
  332. seq_printf(s, "%s->%s (%d)", clkdm->name,
  333. clkdm->pwrdm.ptr->name,
  334. atomic_read(&clkdm->usecount));
  335. seq_printf(s, "\n");
  336. return 0;
  337. }
  338. static int pwrdm_dbg_show_counter(struct powerdomain *pwrdm, void *user)
  339. {
  340. struct seq_file *s = (struct seq_file *)user;
  341. int i;
  342. if (strcmp(pwrdm->name, "emu_pwrdm") == 0 ||
  343. strcmp(pwrdm->name, "wkup_pwrdm") == 0 ||
  344. strncmp(pwrdm->name, "dpll", 4) == 0)
  345. return 0;
  346. if (pwrdm->state != pwrdm_read_pwrst(pwrdm))
  347. printk(KERN_ERR "pwrdm state mismatch(%s) %d != %d\n",
  348. pwrdm->name, pwrdm->state, pwrdm_read_pwrst(pwrdm));
  349. seq_printf(s, "%s (%s)", pwrdm->name,
  350. pwrdm_state_names[pwrdm->state]);
  351. for (i = 0; i < PWRDM_MAX_PWRSTS; i++)
  352. seq_printf(s, ",%s:%d", pwrdm_state_names[i],
  353. pwrdm->state_counter[i]);
  354. seq_printf(s, ",RET-LOGIC-OFF:%d", pwrdm->ret_logic_off_counter);
  355. for (i = 0; i < pwrdm->banks; i++)
  356. seq_printf(s, ",RET-MEMBANK%d-OFF:%d", i + 1,
  357. pwrdm->ret_mem_off_counter[i]);
  358. seq_printf(s, "\n");
  359. return 0;
  360. }
  361. static int pwrdm_dbg_show_timer(struct powerdomain *pwrdm, void *user)
  362. {
  363. struct seq_file *s = (struct seq_file *)user;
  364. int i;
  365. if (strcmp(pwrdm->name, "emu_pwrdm") == 0 ||
  366. strcmp(pwrdm->name, "wkup_pwrdm") == 0 ||
  367. strncmp(pwrdm->name, "dpll", 4) == 0)
  368. return 0;
  369. pwrdm_state_switch(pwrdm);
  370. seq_printf(s, "%s (%s)", pwrdm->name,
  371. pwrdm_state_names[pwrdm->state]);
  372. for (i = 0; i < 4; i++)
  373. seq_printf(s, ",%s:%lld", pwrdm_state_names[i],
  374. pwrdm->state_timer[i]);
  375. seq_printf(s, "\n");
  376. return 0;
  377. }
  378. static int pm_dbg_show_counters(struct seq_file *s, void *unused)
  379. {
  380. pwrdm_for_each(pwrdm_dbg_show_counter, s);
  381. clkdm_for_each(clkdm_dbg_show_counter, s);
  382. return 0;
  383. }
  384. static int pm_dbg_show_timers(struct seq_file *s, void *unused)
  385. {
  386. pwrdm_for_each(pwrdm_dbg_show_timer, s);
  387. return 0;
  388. }
  389. static int pm_dbg_open(struct inode *inode, struct file *file)
  390. {
  391. switch ((int)inode->i_private) {
  392. case DEBUG_FILE_COUNTERS:
  393. return single_open(file, pm_dbg_show_counters,
  394. &inode->i_private);
  395. case DEBUG_FILE_TIMERS:
  396. default:
  397. return single_open(file, pm_dbg_show_timers,
  398. &inode->i_private);
  399. };
  400. }
  401. static int pm_dbg_reg_open(struct inode *inode, struct file *file)
  402. {
  403. return single_open(file, pm_dbg_show_regs, inode->i_private);
  404. }
  405. static const struct file_operations debug_fops = {
  406. .open = pm_dbg_open,
  407. .read = seq_read,
  408. .llseek = seq_lseek,
  409. .release = single_release,
  410. };
  411. static const struct file_operations debug_reg_fops = {
  412. .open = pm_dbg_reg_open,
  413. .read = seq_read,
  414. .llseek = seq_lseek,
  415. .release = single_release,
  416. };
  417. int pm_dbg_regset_init(int reg_set)
  418. {
  419. char name[2];
  420. if (!pm_dbg_init_done)
  421. pm_dbg_init();
  422. if (reg_set < 1 || reg_set > PM_DBG_MAX_REG_SETS ||
  423. pm_dbg_reg_set[reg_set-1] != NULL)
  424. return -EINVAL;
  425. pm_dbg_reg_set[reg_set-1] =
  426. kmalloc(pm_dbg_get_regset_size(), GFP_KERNEL);
  427. if (pm_dbg_reg_set[reg_set-1] == NULL)
  428. return -ENOMEM;
  429. if (pm_dbg_dir != NULL) {
  430. sprintf(name, "%d", reg_set);
  431. (void) debugfs_create_file(name, S_IRUGO,
  432. pm_dbg_dir, (void *)reg_set, &debug_reg_fops);
  433. }
  434. return 0;
  435. }
  436. static int pwrdm_suspend_get(void *data, u64 *val)
  437. {
  438. int ret = -EINVAL;
  439. if (cpu_is_omap34xx())
  440. ret = omap3_pm_get_suspend_state((struct powerdomain *)data);
  441. *val = ret;
  442. if (ret >= 0)
  443. return 0;
  444. return *val;
  445. }
  446. static int pwrdm_suspend_set(void *data, u64 val)
  447. {
  448. if (cpu_is_omap34xx())
  449. return omap3_pm_set_suspend_state(
  450. (struct powerdomain *)data, (int)val);
  451. return -EINVAL;
  452. }
  453. DEFINE_SIMPLE_ATTRIBUTE(pwrdm_suspend_fops, pwrdm_suspend_get,
  454. pwrdm_suspend_set, "%llu\n");
  455. static int __init pwrdms_setup(struct powerdomain *pwrdm, void *dir)
  456. {
  457. int i;
  458. s64 t;
  459. struct dentry *d;
  460. t = sched_clock();
  461. for (i = 0; i < 4; i++)
  462. pwrdm->state_timer[i] = 0;
  463. pwrdm->timer = t;
  464. if (strncmp(pwrdm->name, "dpll", 4) == 0)
  465. return 0;
  466. d = debugfs_create_dir(pwrdm->name, (struct dentry *)dir);
  467. (void) debugfs_create_file("suspend", S_IRUGO|S_IWUSR, d,
  468. (void *)pwrdm, &pwrdm_suspend_fops);
  469. return 0;
  470. }
  471. static int option_get(void *data, u64 *val)
  472. {
  473. u32 *option = data;
  474. *val = *option;
  475. return 0;
  476. }
  477. static int option_set(void *data, u64 val)
  478. {
  479. u32 *option = data;
  480. if (option == &wakeup_timer_milliseconds && val >= 1000)
  481. return -EINVAL;
  482. *option = val;
  483. if (option == &enable_off_mode) {
  484. if (cpu_is_omap34xx())
  485. omap3_pm_off_mode_enable(val);
  486. }
  487. return 0;
  488. }
  489. DEFINE_SIMPLE_ATTRIBUTE(pm_dbg_option_fops, option_get, option_set, "%llu\n");
  490. static int __init pm_dbg_init(void)
  491. {
  492. int i;
  493. struct dentry *d;
  494. char name[2];
  495. if (pm_dbg_init_done)
  496. return 0;
  497. if (cpu_is_omap34xx())
  498. pm_dbg_reg_modules = omap3_pm_reg_modules;
  499. else {
  500. printk(KERN_ERR "%s: only OMAP3 supported\n", __func__);
  501. return -ENODEV;
  502. }
  503. d = debugfs_create_dir("pm_debug", NULL);
  504. if (IS_ERR(d))
  505. return PTR_ERR(d);
  506. (void) debugfs_create_file("count", S_IRUGO,
  507. d, (void *)DEBUG_FILE_COUNTERS, &debug_fops);
  508. (void) debugfs_create_file("time", S_IRUGO,
  509. d, (void *)DEBUG_FILE_TIMERS, &debug_fops);
  510. pwrdm_for_each(pwrdms_setup, (void *)d);
  511. pm_dbg_dir = debugfs_create_dir("registers", d);
  512. if (IS_ERR(pm_dbg_dir))
  513. return PTR_ERR(pm_dbg_dir);
  514. (void) debugfs_create_file("current", S_IRUGO,
  515. pm_dbg_dir, (void *)0, &debug_reg_fops);
  516. for (i = 0; i < PM_DBG_MAX_REG_SETS; i++)
  517. if (pm_dbg_reg_set[i] != NULL) {
  518. sprintf(name, "%d", i+1);
  519. (void) debugfs_create_file(name, S_IRUGO,
  520. pm_dbg_dir, (void *)(i+1), &debug_reg_fops);
  521. }
  522. (void) debugfs_create_file("enable_off_mode", S_IRUGO | S_IWUGO, d,
  523. &enable_off_mode, &pm_dbg_option_fops);
  524. (void) debugfs_create_file("sleep_while_idle", S_IRUGO | S_IWUGO, d,
  525. &sleep_while_idle, &pm_dbg_option_fops);
  526. (void) debugfs_create_file("wakeup_timer_seconds", S_IRUGO | S_IWUGO, d,
  527. &wakeup_timer_seconds, &pm_dbg_option_fops);
  528. (void) debugfs_create_file("wakeup_timer_milliseconds",
  529. S_IRUGO | S_IWUGO, d, &wakeup_timer_milliseconds,
  530. &pm_dbg_option_fops);
  531. pm_dbg_init_done = 1;
  532. return 0;
  533. }
  534. arch_initcall(pm_dbg_init);
  535. #endif