pinctrl-exynos.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943
  1. /*
  2. * Exynos specific support for Samsung pinctrl/gpiolib driver with eint support.
  3. *
  4. * Copyright (c) 2012 Samsung Electronics Co., Ltd.
  5. * http://www.samsung.com
  6. * Copyright (c) 2012 Linaro Ltd
  7. * http://www.linaro.org
  8. *
  9. * Author: Thomas Abraham <thomas.ab@samsung.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This file contains the Samsung Exynos specific information required by the
  17. * the Samsung pinctrl/gpiolib driver. It also includes the implementation of
  18. * external gpio and wakeup interrupt support.
  19. */
  20. #include <linux/module.h>
  21. #include <linux/device.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/irqdomain.h>
  24. #include <linux/irq.h>
  25. #include <linux/irqchip/chained_irq.h>
  26. #include <linux/of_irq.h>
  27. #include <linux/io.h>
  28. #include <linux/slab.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/err.h>
  31. #include "pinctrl-samsung.h"
  32. #include "pinctrl-exynos.h"
  33. static struct samsung_pin_bank_type bank_type_off = {
  34. .fld_width = { 4, 1, 2, 2, 2, 2, },
  35. .reg_offset = { 0x00, 0x04, 0x08, 0x0c, 0x10, 0x14, },
  36. };
  37. static struct samsung_pin_bank_type bank_type_alive = {
  38. .fld_width = { 4, 1, 2, 2, },
  39. .reg_offset = { 0x00, 0x04, 0x08, 0x0c, },
  40. };
  41. /* list of external wakeup controllers supported */
  42. static const struct of_device_id exynos_wkup_irq_ids[] = {
  43. { .compatible = "samsung,exynos4210-wakeup-eint", },
  44. { }
  45. };
  46. static void exynos_gpio_irq_unmask(struct irq_data *irqd)
  47. {
  48. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  49. struct samsung_pinctrl_drv_data *d = bank->drvdata;
  50. unsigned long reg_mask = d->ctrl->geint_mask + bank->eint_offset;
  51. unsigned long mask;
  52. mask = readl(d->virt_base + reg_mask);
  53. mask &= ~(1 << irqd->hwirq);
  54. writel(mask, d->virt_base + reg_mask);
  55. }
  56. static void exynos_gpio_irq_mask(struct irq_data *irqd)
  57. {
  58. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  59. struct samsung_pinctrl_drv_data *d = bank->drvdata;
  60. unsigned long reg_mask = d->ctrl->geint_mask + bank->eint_offset;
  61. unsigned long mask;
  62. mask = readl(d->virt_base + reg_mask);
  63. mask |= 1 << irqd->hwirq;
  64. writel(mask, d->virt_base + reg_mask);
  65. }
  66. static void exynos_gpio_irq_ack(struct irq_data *irqd)
  67. {
  68. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  69. struct samsung_pinctrl_drv_data *d = bank->drvdata;
  70. unsigned long reg_pend = d->ctrl->geint_pend + bank->eint_offset;
  71. writel(1 << irqd->hwirq, d->virt_base + reg_pend);
  72. }
  73. static int exynos_gpio_irq_set_type(struct irq_data *irqd, unsigned int type)
  74. {
  75. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  76. struct samsung_pin_bank_type *bank_type = bank->type;
  77. struct samsung_pinctrl_drv_data *d = bank->drvdata;
  78. struct samsung_pin_ctrl *ctrl = d->ctrl;
  79. unsigned int pin = irqd->hwirq;
  80. unsigned int shift = EXYNOS_EINT_CON_LEN * pin;
  81. unsigned int con, trig_type;
  82. unsigned long reg_con = ctrl->geint_con + bank->eint_offset;
  83. unsigned long flags;
  84. unsigned int mask;
  85. switch (type) {
  86. case IRQ_TYPE_EDGE_RISING:
  87. trig_type = EXYNOS_EINT_EDGE_RISING;
  88. break;
  89. case IRQ_TYPE_EDGE_FALLING:
  90. trig_type = EXYNOS_EINT_EDGE_FALLING;
  91. break;
  92. case IRQ_TYPE_EDGE_BOTH:
  93. trig_type = EXYNOS_EINT_EDGE_BOTH;
  94. break;
  95. case IRQ_TYPE_LEVEL_HIGH:
  96. trig_type = EXYNOS_EINT_LEVEL_HIGH;
  97. break;
  98. case IRQ_TYPE_LEVEL_LOW:
  99. trig_type = EXYNOS_EINT_LEVEL_LOW;
  100. break;
  101. default:
  102. pr_err("unsupported external interrupt type\n");
  103. return -EINVAL;
  104. }
  105. if (type & IRQ_TYPE_EDGE_BOTH)
  106. __irq_set_handler_locked(irqd->irq, handle_edge_irq);
  107. else
  108. __irq_set_handler_locked(irqd->irq, handle_level_irq);
  109. con = readl(d->virt_base + reg_con);
  110. con &= ~(EXYNOS_EINT_CON_MASK << shift);
  111. con |= trig_type << shift;
  112. writel(con, d->virt_base + reg_con);
  113. reg_con = bank->pctl_offset + bank_type->reg_offset[PINCFG_TYPE_FUNC];
  114. shift = pin * bank_type->fld_width[PINCFG_TYPE_FUNC];
  115. mask = (1 << bank_type->fld_width[PINCFG_TYPE_FUNC]) - 1;
  116. spin_lock_irqsave(&bank->slock, flags);
  117. con = readl(d->virt_base + reg_con);
  118. con &= ~(mask << shift);
  119. con |= EXYNOS_EINT_FUNC << shift;
  120. writel(con, d->virt_base + reg_con);
  121. spin_unlock_irqrestore(&bank->slock, flags);
  122. return 0;
  123. }
  124. /*
  125. * irq_chip for gpio interrupts.
  126. */
  127. static struct irq_chip exynos_gpio_irq_chip = {
  128. .name = "exynos_gpio_irq_chip",
  129. .irq_unmask = exynos_gpio_irq_unmask,
  130. .irq_mask = exynos_gpio_irq_mask,
  131. .irq_ack = exynos_gpio_irq_ack,
  132. .irq_set_type = exynos_gpio_irq_set_type,
  133. };
  134. static int exynos_gpio_irq_map(struct irq_domain *h, unsigned int virq,
  135. irq_hw_number_t hw)
  136. {
  137. struct samsung_pin_bank *b = h->host_data;
  138. irq_set_chip_data(virq, b);
  139. irq_set_chip_and_handler(virq, &exynos_gpio_irq_chip,
  140. handle_level_irq);
  141. set_irq_flags(virq, IRQF_VALID);
  142. return 0;
  143. }
  144. /*
  145. * irq domain callbacks for external gpio interrupt controller.
  146. */
  147. static const struct irq_domain_ops exynos_gpio_irqd_ops = {
  148. .map = exynos_gpio_irq_map,
  149. .xlate = irq_domain_xlate_twocell,
  150. };
  151. static irqreturn_t exynos_eint_gpio_irq(int irq, void *data)
  152. {
  153. struct samsung_pinctrl_drv_data *d = data;
  154. struct samsung_pin_ctrl *ctrl = d->ctrl;
  155. struct samsung_pin_bank *bank = ctrl->pin_banks;
  156. unsigned int svc, group, pin, virq;
  157. svc = readl(d->virt_base + ctrl->svc);
  158. group = EXYNOS_SVC_GROUP(svc);
  159. pin = svc & EXYNOS_SVC_NUM_MASK;
  160. if (!group)
  161. return IRQ_HANDLED;
  162. bank += (group - 1);
  163. virq = irq_linear_revmap(bank->irq_domain, pin);
  164. if (!virq)
  165. return IRQ_NONE;
  166. generic_handle_irq(virq);
  167. return IRQ_HANDLED;
  168. }
  169. struct exynos_eint_gpio_save {
  170. u32 eint_con;
  171. u32 eint_fltcon0;
  172. u32 eint_fltcon1;
  173. };
  174. /*
  175. * exynos_eint_gpio_init() - setup handling of external gpio interrupts.
  176. * @d: driver data of samsung pinctrl driver.
  177. */
  178. static int exynos_eint_gpio_init(struct samsung_pinctrl_drv_data *d)
  179. {
  180. struct samsung_pin_bank *bank;
  181. struct device *dev = d->dev;
  182. int ret;
  183. int i;
  184. if (!d->irq) {
  185. dev_err(dev, "irq number not available\n");
  186. return -EINVAL;
  187. }
  188. ret = devm_request_irq(dev, d->irq, exynos_eint_gpio_irq,
  189. 0, dev_name(dev), d);
  190. if (ret) {
  191. dev_err(dev, "irq request failed\n");
  192. return -ENXIO;
  193. }
  194. bank = d->ctrl->pin_banks;
  195. for (i = 0; i < d->ctrl->nr_banks; ++i, ++bank) {
  196. if (bank->eint_type != EINT_TYPE_GPIO)
  197. continue;
  198. bank->irq_domain = irq_domain_add_linear(bank->of_node,
  199. bank->nr_pins, &exynos_gpio_irqd_ops, bank);
  200. if (!bank->irq_domain) {
  201. dev_err(dev, "gpio irq domain add failed\n");
  202. ret = -ENXIO;
  203. goto err_domains;
  204. }
  205. bank->soc_priv = devm_kzalloc(d->dev,
  206. sizeof(struct exynos_eint_gpio_save), GFP_KERNEL);
  207. if (!bank->soc_priv) {
  208. irq_domain_remove(bank->irq_domain);
  209. ret = -ENOMEM;
  210. goto err_domains;
  211. }
  212. }
  213. return 0;
  214. err_domains:
  215. for (--i, --bank; i >= 0; --i, --bank) {
  216. if (bank->eint_type != EINT_TYPE_GPIO)
  217. continue;
  218. irq_domain_remove(bank->irq_domain);
  219. }
  220. return ret;
  221. }
  222. static void exynos_wkup_irq_unmask(struct irq_data *irqd)
  223. {
  224. struct samsung_pin_bank *b = irq_data_get_irq_chip_data(irqd);
  225. struct samsung_pinctrl_drv_data *d = b->drvdata;
  226. unsigned long reg_mask = d->ctrl->weint_mask + b->eint_offset;
  227. unsigned long mask;
  228. mask = readl(d->virt_base + reg_mask);
  229. mask &= ~(1 << irqd->hwirq);
  230. writel(mask, d->virt_base + reg_mask);
  231. }
  232. static void exynos_wkup_irq_mask(struct irq_data *irqd)
  233. {
  234. struct samsung_pin_bank *b = irq_data_get_irq_chip_data(irqd);
  235. struct samsung_pinctrl_drv_data *d = b->drvdata;
  236. unsigned long reg_mask = d->ctrl->weint_mask + b->eint_offset;
  237. unsigned long mask;
  238. mask = readl(d->virt_base + reg_mask);
  239. mask |= 1 << irqd->hwirq;
  240. writel(mask, d->virt_base + reg_mask);
  241. }
  242. static void exynos_wkup_irq_ack(struct irq_data *irqd)
  243. {
  244. struct samsung_pin_bank *b = irq_data_get_irq_chip_data(irqd);
  245. struct samsung_pinctrl_drv_data *d = b->drvdata;
  246. unsigned long pend = d->ctrl->weint_pend + b->eint_offset;
  247. writel(1 << irqd->hwirq, d->virt_base + pend);
  248. }
  249. static int exynos_wkup_irq_set_type(struct irq_data *irqd, unsigned int type)
  250. {
  251. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  252. struct samsung_pin_bank_type *bank_type = bank->type;
  253. struct samsung_pinctrl_drv_data *d = bank->drvdata;
  254. unsigned int pin = irqd->hwirq;
  255. unsigned long reg_con = d->ctrl->weint_con + bank->eint_offset;
  256. unsigned long shift = EXYNOS_EINT_CON_LEN * pin;
  257. unsigned long con, trig_type;
  258. unsigned long flags;
  259. unsigned int mask;
  260. switch (type) {
  261. case IRQ_TYPE_EDGE_RISING:
  262. trig_type = EXYNOS_EINT_EDGE_RISING;
  263. break;
  264. case IRQ_TYPE_EDGE_FALLING:
  265. trig_type = EXYNOS_EINT_EDGE_FALLING;
  266. break;
  267. case IRQ_TYPE_EDGE_BOTH:
  268. trig_type = EXYNOS_EINT_EDGE_BOTH;
  269. break;
  270. case IRQ_TYPE_LEVEL_HIGH:
  271. trig_type = EXYNOS_EINT_LEVEL_HIGH;
  272. break;
  273. case IRQ_TYPE_LEVEL_LOW:
  274. trig_type = EXYNOS_EINT_LEVEL_LOW;
  275. break;
  276. default:
  277. pr_err("unsupported external interrupt type\n");
  278. return -EINVAL;
  279. }
  280. if (type & IRQ_TYPE_EDGE_BOTH)
  281. __irq_set_handler_locked(irqd->irq, handle_edge_irq);
  282. else
  283. __irq_set_handler_locked(irqd->irq, handle_level_irq);
  284. con = readl(d->virt_base + reg_con);
  285. con &= ~(EXYNOS_EINT_CON_MASK << shift);
  286. con |= trig_type << shift;
  287. writel(con, d->virt_base + reg_con);
  288. reg_con = bank->pctl_offset + bank_type->reg_offset[PINCFG_TYPE_FUNC];
  289. shift = pin * bank_type->fld_width[PINCFG_TYPE_FUNC];
  290. mask = (1 << bank_type->fld_width[PINCFG_TYPE_FUNC]) - 1;
  291. spin_lock_irqsave(&bank->slock, flags);
  292. con = readl(d->virt_base + reg_con);
  293. con &= ~(mask << shift);
  294. con |= EXYNOS_EINT_FUNC << shift;
  295. writel(con, d->virt_base + reg_con);
  296. spin_unlock_irqrestore(&bank->slock, flags);
  297. return 0;
  298. }
  299. static u32 exynos_eint_wake_mask = 0xffffffff;
  300. u32 exynos_get_eint_wake_mask(void)
  301. {
  302. return exynos_eint_wake_mask;
  303. }
  304. static int exynos_wkup_irq_set_wake(struct irq_data *irqd, unsigned int on)
  305. {
  306. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  307. unsigned long bit = 1UL << (2 * bank->eint_offset + irqd->hwirq);
  308. pr_info("wake %s for irq %d\n", on ? "enabled" : "disabled", irqd->irq);
  309. if (!on)
  310. exynos_eint_wake_mask |= bit;
  311. else
  312. exynos_eint_wake_mask &= ~bit;
  313. return 0;
  314. }
  315. /*
  316. * irq_chip for wakeup interrupts
  317. */
  318. static struct irq_chip exynos_wkup_irq_chip = {
  319. .name = "exynos_wkup_irq_chip",
  320. .irq_unmask = exynos_wkup_irq_unmask,
  321. .irq_mask = exynos_wkup_irq_mask,
  322. .irq_ack = exynos_wkup_irq_ack,
  323. .irq_set_type = exynos_wkup_irq_set_type,
  324. .irq_set_wake = exynos_wkup_irq_set_wake,
  325. };
  326. /* interrupt handler for wakeup interrupts 0..15 */
  327. static void exynos_irq_eint0_15(unsigned int irq, struct irq_desc *desc)
  328. {
  329. struct exynos_weint_data *eintd = irq_get_handler_data(irq);
  330. struct samsung_pin_bank *bank = eintd->bank;
  331. struct irq_chip *chip = irq_get_chip(irq);
  332. int eint_irq;
  333. chained_irq_enter(chip, desc);
  334. chip->irq_mask(&desc->irq_data);
  335. if (chip->irq_ack)
  336. chip->irq_ack(&desc->irq_data);
  337. eint_irq = irq_linear_revmap(bank->irq_domain, eintd->irq);
  338. generic_handle_irq(eint_irq);
  339. chip->irq_unmask(&desc->irq_data);
  340. chained_irq_exit(chip, desc);
  341. }
  342. static inline void exynos_irq_demux_eint(unsigned long pend,
  343. struct irq_domain *domain)
  344. {
  345. unsigned int irq;
  346. while (pend) {
  347. irq = fls(pend) - 1;
  348. generic_handle_irq(irq_find_mapping(domain, irq));
  349. pend &= ~(1 << irq);
  350. }
  351. }
  352. /* interrupt handler for wakeup interrupt 16 */
  353. static void exynos_irq_demux_eint16_31(unsigned int irq, struct irq_desc *desc)
  354. {
  355. struct irq_chip *chip = irq_get_chip(irq);
  356. struct exynos_muxed_weint_data *eintd = irq_get_handler_data(irq);
  357. struct samsung_pinctrl_drv_data *d = eintd->banks[0]->drvdata;
  358. struct samsung_pin_ctrl *ctrl = d->ctrl;
  359. unsigned long pend;
  360. unsigned long mask;
  361. int i;
  362. chained_irq_enter(chip, desc);
  363. for (i = 0; i < eintd->nr_banks; ++i) {
  364. struct samsung_pin_bank *b = eintd->banks[i];
  365. pend = readl(d->virt_base + ctrl->weint_pend + b->eint_offset);
  366. mask = readl(d->virt_base + ctrl->weint_mask + b->eint_offset);
  367. exynos_irq_demux_eint(pend & ~mask, b->irq_domain);
  368. }
  369. chained_irq_exit(chip, desc);
  370. }
  371. static int exynos_wkup_irq_map(struct irq_domain *h, unsigned int virq,
  372. irq_hw_number_t hw)
  373. {
  374. irq_set_chip_and_handler(virq, &exynos_wkup_irq_chip, handle_level_irq);
  375. irq_set_chip_data(virq, h->host_data);
  376. set_irq_flags(virq, IRQF_VALID);
  377. return 0;
  378. }
  379. /*
  380. * irq domain callbacks for external wakeup interrupt controller.
  381. */
  382. static const struct irq_domain_ops exynos_wkup_irqd_ops = {
  383. .map = exynos_wkup_irq_map,
  384. .xlate = irq_domain_xlate_twocell,
  385. };
  386. /*
  387. * exynos_eint_wkup_init() - setup handling of external wakeup interrupts.
  388. * @d: driver data of samsung pinctrl driver.
  389. */
  390. static int exynos_eint_wkup_init(struct samsung_pinctrl_drv_data *d)
  391. {
  392. struct device *dev = d->dev;
  393. struct device_node *wkup_np = NULL;
  394. struct device_node *np;
  395. struct samsung_pin_bank *bank;
  396. struct exynos_weint_data *weint_data;
  397. struct exynos_muxed_weint_data *muxed_data;
  398. unsigned int muxed_banks = 0;
  399. unsigned int i;
  400. int idx, irq;
  401. for_each_child_of_node(dev->of_node, np) {
  402. if (of_match_node(exynos_wkup_irq_ids, np)) {
  403. wkup_np = np;
  404. break;
  405. }
  406. }
  407. if (!wkup_np)
  408. return -ENODEV;
  409. bank = d->ctrl->pin_banks;
  410. for (i = 0; i < d->ctrl->nr_banks; ++i, ++bank) {
  411. if (bank->eint_type != EINT_TYPE_WKUP)
  412. continue;
  413. bank->irq_domain = irq_domain_add_linear(bank->of_node,
  414. bank->nr_pins, &exynos_wkup_irqd_ops, bank);
  415. if (!bank->irq_domain) {
  416. dev_err(dev, "wkup irq domain add failed\n");
  417. return -ENXIO;
  418. }
  419. if (!of_find_property(bank->of_node, "interrupts", NULL)) {
  420. bank->eint_type = EINT_TYPE_WKUP_MUX;
  421. ++muxed_banks;
  422. continue;
  423. }
  424. weint_data = devm_kzalloc(dev, bank->nr_pins
  425. * sizeof(*weint_data), GFP_KERNEL);
  426. if (!weint_data) {
  427. dev_err(dev, "could not allocate memory for weint_data\n");
  428. return -ENOMEM;
  429. }
  430. for (idx = 0; idx < bank->nr_pins; ++idx) {
  431. irq = irq_of_parse_and_map(bank->of_node, idx);
  432. if (!irq) {
  433. dev_err(dev, "irq number for eint-%s-%d not found\n",
  434. bank->name, idx);
  435. continue;
  436. }
  437. weint_data[idx].irq = idx;
  438. weint_data[idx].bank = bank;
  439. irq_set_handler_data(irq, &weint_data[idx]);
  440. irq_set_chained_handler(irq, exynos_irq_eint0_15);
  441. }
  442. }
  443. if (!muxed_banks)
  444. return 0;
  445. irq = irq_of_parse_and_map(wkup_np, 0);
  446. if (!irq) {
  447. dev_err(dev, "irq number for muxed EINTs not found\n");
  448. return 0;
  449. }
  450. muxed_data = devm_kzalloc(dev, sizeof(*muxed_data)
  451. + muxed_banks*sizeof(struct samsung_pin_bank *), GFP_KERNEL);
  452. if (!muxed_data) {
  453. dev_err(dev, "could not allocate memory for muxed_data\n");
  454. return -ENOMEM;
  455. }
  456. irq_set_chained_handler(irq, exynos_irq_demux_eint16_31);
  457. irq_set_handler_data(irq, muxed_data);
  458. bank = d->ctrl->pin_banks;
  459. idx = 0;
  460. for (i = 0; i < d->ctrl->nr_banks; ++i, ++bank) {
  461. if (bank->eint_type != EINT_TYPE_WKUP_MUX)
  462. continue;
  463. muxed_data->banks[idx++] = bank;
  464. }
  465. muxed_data->nr_banks = muxed_banks;
  466. return 0;
  467. }
  468. static void exynos_pinctrl_suspend_bank(
  469. struct samsung_pinctrl_drv_data *drvdata,
  470. struct samsung_pin_bank *bank)
  471. {
  472. struct exynos_eint_gpio_save *save = bank->soc_priv;
  473. void __iomem *regs = drvdata->virt_base;
  474. save->eint_con = readl(regs + EXYNOS_GPIO_ECON_OFFSET
  475. + bank->eint_offset);
  476. save->eint_fltcon0 = readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
  477. + 2 * bank->eint_offset);
  478. save->eint_fltcon1 = readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
  479. + 2 * bank->eint_offset + 4);
  480. pr_debug("%s: save con %#010x\n", bank->name, save->eint_con);
  481. pr_debug("%s: save fltcon0 %#010x\n", bank->name, save->eint_fltcon0);
  482. pr_debug("%s: save fltcon1 %#010x\n", bank->name, save->eint_fltcon1);
  483. }
  484. static void exynos_pinctrl_suspend(struct samsung_pinctrl_drv_data *drvdata)
  485. {
  486. struct samsung_pin_ctrl *ctrl = drvdata->ctrl;
  487. struct samsung_pin_bank *bank = ctrl->pin_banks;
  488. int i;
  489. for (i = 0; i < ctrl->nr_banks; ++i, ++bank)
  490. if (bank->eint_type == EINT_TYPE_GPIO)
  491. exynos_pinctrl_suspend_bank(drvdata, bank);
  492. }
  493. static void exynos_pinctrl_resume_bank(
  494. struct samsung_pinctrl_drv_data *drvdata,
  495. struct samsung_pin_bank *bank)
  496. {
  497. struct exynos_eint_gpio_save *save = bank->soc_priv;
  498. void __iomem *regs = drvdata->virt_base;
  499. pr_debug("%s: con %#010x => %#010x\n", bank->name,
  500. readl(regs + EXYNOS_GPIO_ECON_OFFSET
  501. + bank->eint_offset), save->eint_con);
  502. pr_debug("%s: fltcon0 %#010x => %#010x\n", bank->name,
  503. readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
  504. + 2 * bank->eint_offset), save->eint_fltcon0);
  505. pr_debug("%s: fltcon1 %#010x => %#010x\n", bank->name,
  506. readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
  507. + 2 * bank->eint_offset + 4), save->eint_fltcon1);
  508. writel(save->eint_con, regs + EXYNOS_GPIO_ECON_OFFSET
  509. + bank->eint_offset);
  510. writel(save->eint_fltcon0, regs + EXYNOS_GPIO_EFLTCON_OFFSET
  511. + 2 * bank->eint_offset);
  512. writel(save->eint_fltcon1, regs + EXYNOS_GPIO_EFLTCON_OFFSET
  513. + 2 * bank->eint_offset + 4);
  514. }
  515. static void exynos_pinctrl_resume(struct samsung_pinctrl_drv_data *drvdata)
  516. {
  517. struct samsung_pin_ctrl *ctrl = drvdata->ctrl;
  518. struct samsung_pin_bank *bank = ctrl->pin_banks;
  519. int i;
  520. for (i = 0; i < ctrl->nr_banks; ++i, ++bank)
  521. if (bank->eint_type == EINT_TYPE_GPIO)
  522. exynos_pinctrl_resume_bank(drvdata, bank);
  523. }
  524. /* pin banks of exynos4210 pin-controller 0 */
  525. static struct samsung_pin_bank exynos4210_pin_banks0[] = {
  526. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00),
  527. EXYNOS_PIN_BANK_EINTG(6, 0x020, "gpa1", 0x04),
  528. EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpb", 0x08),
  529. EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpc0", 0x0c),
  530. EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpc1", 0x10),
  531. EXYNOS_PIN_BANK_EINTG(4, 0x0A0, "gpd0", 0x14),
  532. EXYNOS_PIN_BANK_EINTG(4, 0x0C0, "gpd1", 0x18),
  533. EXYNOS_PIN_BANK_EINTG(5, 0x0E0, "gpe0", 0x1c),
  534. EXYNOS_PIN_BANK_EINTG(8, 0x100, "gpe1", 0x20),
  535. EXYNOS_PIN_BANK_EINTG(6, 0x120, "gpe2", 0x24),
  536. EXYNOS_PIN_BANK_EINTG(8, 0x140, "gpe3", 0x28),
  537. EXYNOS_PIN_BANK_EINTG(8, 0x160, "gpe4", 0x2c),
  538. EXYNOS_PIN_BANK_EINTG(8, 0x180, "gpf0", 0x30),
  539. EXYNOS_PIN_BANK_EINTG(8, 0x1A0, "gpf1", 0x34),
  540. EXYNOS_PIN_BANK_EINTG(8, 0x1C0, "gpf2", 0x38),
  541. EXYNOS_PIN_BANK_EINTG(6, 0x1E0, "gpf3", 0x3c),
  542. };
  543. /* pin banks of exynos4210 pin-controller 1 */
  544. static struct samsung_pin_bank exynos4210_pin_banks1[] = {
  545. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpj0", 0x00),
  546. EXYNOS_PIN_BANK_EINTG(5, 0x020, "gpj1", 0x04),
  547. EXYNOS_PIN_BANK_EINTG(7, 0x040, "gpk0", 0x08),
  548. EXYNOS_PIN_BANK_EINTG(7, 0x060, "gpk1", 0x0c),
  549. EXYNOS_PIN_BANK_EINTG(7, 0x080, "gpk2", 0x10),
  550. EXYNOS_PIN_BANK_EINTG(7, 0x0A0, "gpk3", 0x14),
  551. EXYNOS_PIN_BANK_EINTG(8, 0x0C0, "gpl0", 0x18),
  552. EXYNOS_PIN_BANK_EINTG(3, 0x0E0, "gpl1", 0x1c),
  553. EXYNOS_PIN_BANK_EINTG(8, 0x100, "gpl2", 0x20),
  554. EXYNOS_PIN_BANK_EINTN(6, 0x120, "gpy0"),
  555. EXYNOS_PIN_BANK_EINTN(4, 0x140, "gpy1"),
  556. EXYNOS_PIN_BANK_EINTN(6, 0x160, "gpy2"),
  557. EXYNOS_PIN_BANK_EINTN(8, 0x180, "gpy3"),
  558. EXYNOS_PIN_BANK_EINTN(8, 0x1A0, "gpy4"),
  559. EXYNOS_PIN_BANK_EINTN(8, 0x1C0, "gpy5"),
  560. EXYNOS_PIN_BANK_EINTN(8, 0x1E0, "gpy6"),
  561. EXYNOS_PIN_BANK_EINTW(8, 0xC00, "gpx0", 0x00),
  562. EXYNOS_PIN_BANK_EINTW(8, 0xC20, "gpx1", 0x04),
  563. EXYNOS_PIN_BANK_EINTW(8, 0xC40, "gpx2", 0x08),
  564. EXYNOS_PIN_BANK_EINTW(8, 0xC60, "gpx3", 0x0c),
  565. };
  566. /* pin banks of exynos4210 pin-controller 2 */
  567. static struct samsung_pin_bank exynos4210_pin_banks2[] = {
  568. EXYNOS_PIN_BANK_EINTN(7, 0x000, "gpz"),
  569. };
  570. /*
  571. * Samsung pinctrl driver data for Exynos4210 SoC. Exynos4210 SoC includes
  572. * three gpio/pin-mux/pinconfig controllers.
  573. */
  574. struct samsung_pin_ctrl exynos4210_pin_ctrl[] = {
  575. {
  576. /* pin-controller instance 0 data */
  577. .pin_banks = exynos4210_pin_banks0,
  578. .nr_banks = ARRAY_SIZE(exynos4210_pin_banks0),
  579. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  580. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  581. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  582. .svc = EXYNOS_SVC_OFFSET,
  583. .eint_gpio_init = exynos_eint_gpio_init,
  584. .suspend = exynos_pinctrl_suspend,
  585. .resume = exynos_pinctrl_resume,
  586. .label = "exynos4210-gpio-ctrl0",
  587. }, {
  588. /* pin-controller instance 1 data */
  589. .pin_banks = exynos4210_pin_banks1,
  590. .nr_banks = ARRAY_SIZE(exynos4210_pin_banks1),
  591. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  592. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  593. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  594. .weint_con = EXYNOS_WKUP_ECON_OFFSET,
  595. .weint_mask = EXYNOS_WKUP_EMASK_OFFSET,
  596. .weint_pend = EXYNOS_WKUP_EPEND_OFFSET,
  597. .svc = EXYNOS_SVC_OFFSET,
  598. .eint_gpio_init = exynos_eint_gpio_init,
  599. .eint_wkup_init = exynos_eint_wkup_init,
  600. .suspend = exynos_pinctrl_suspend,
  601. .resume = exynos_pinctrl_resume,
  602. .label = "exynos4210-gpio-ctrl1",
  603. }, {
  604. /* pin-controller instance 2 data */
  605. .pin_banks = exynos4210_pin_banks2,
  606. .nr_banks = ARRAY_SIZE(exynos4210_pin_banks2),
  607. .label = "exynos4210-gpio-ctrl2",
  608. },
  609. };
  610. /* pin banks of exynos4x12 pin-controller 0 */
  611. static struct samsung_pin_bank exynos4x12_pin_banks0[] = {
  612. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00),
  613. EXYNOS_PIN_BANK_EINTG(6, 0x020, "gpa1", 0x04),
  614. EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpb", 0x08),
  615. EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpc0", 0x0c),
  616. EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpc1", 0x10),
  617. EXYNOS_PIN_BANK_EINTG(4, 0x0A0, "gpd0", 0x14),
  618. EXYNOS_PIN_BANK_EINTG(4, 0x0C0, "gpd1", 0x18),
  619. EXYNOS_PIN_BANK_EINTG(8, 0x180, "gpf0", 0x30),
  620. EXYNOS_PIN_BANK_EINTG(8, 0x1A0, "gpf1", 0x34),
  621. EXYNOS_PIN_BANK_EINTG(8, 0x1C0, "gpf2", 0x38),
  622. EXYNOS_PIN_BANK_EINTG(6, 0x1E0, "gpf3", 0x3c),
  623. EXYNOS_PIN_BANK_EINTG(8, 0x240, "gpj0", 0x40),
  624. EXYNOS_PIN_BANK_EINTG(5, 0x260, "gpj1", 0x44),
  625. };
  626. /* pin banks of exynos4x12 pin-controller 1 */
  627. static struct samsung_pin_bank exynos4x12_pin_banks1[] = {
  628. EXYNOS_PIN_BANK_EINTG(7, 0x040, "gpk0", 0x08),
  629. EXYNOS_PIN_BANK_EINTG(7, 0x060, "gpk1", 0x0c),
  630. EXYNOS_PIN_BANK_EINTG(7, 0x080, "gpk2", 0x10),
  631. EXYNOS_PIN_BANK_EINTG(7, 0x0A0, "gpk3", 0x14),
  632. EXYNOS_PIN_BANK_EINTG(7, 0x0C0, "gpl0", 0x18),
  633. EXYNOS_PIN_BANK_EINTG(2, 0x0E0, "gpl1", 0x1c),
  634. EXYNOS_PIN_BANK_EINTG(8, 0x100, "gpl2", 0x20),
  635. EXYNOS_PIN_BANK_EINTG(8, 0x260, "gpm0", 0x24),
  636. EXYNOS_PIN_BANK_EINTG(7, 0x280, "gpm1", 0x28),
  637. EXYNOS_PIN_BANK_EINTG(5, 0x2A0, "gpm2", 0x2c),
  638. EXYNOS_PIN_BANK_EINTG(8, 0x2C0, "gpm3", 0x30),
  639. EXYNOS_PIN_BANK_EINTG(8, 0x2E0, "gpm4", 0x34),
  640. EXYNOS_PIN_BANK_EINTN(6, 0x120, "gpy0"),
  641. EXYNOS_PIN_BANK_EINTN(4, 0x140, "gpy1"),
  642. EXYNOS_PIN_BANK_EINTN(6, 0x160, "gpy2"),
  643. EXYNOS_PIN_BANK_EINTN(8, 0x180, "gpy3"),
  644. EXYNOS_PIN_BANK_EINTN(8, 0x1A0, "gpy4"),
  645. EXYNOS_PIN_BANK_EINTN(8, 0x1C0, "gpy5"),
  646. EXYNOS_PIN_BANK_EINTN(8, 0x1E0, "gpy6"),
  647. EXYNOS_PIN_BANK_EINTW(8, 0xC00, "gpx0", 0x00),
  648. EXYNOS_PIN_BANK_EINTW(8, 0xC20, "gpx1", 0x04),
  649. EXYNOS_PIN_BANK_EINTW(8, 0xC40, "gpx2", 0x08),
  650. EXYNOS_PIN_BANK_EINTW(8, 0xC60, "gpx3", 0x0c),
  651. };
  652. /* pin banks of exynos4x12 pin-controller 2 */
  653. static struct samsung_pin_bank exynos4x12_pin_banks2[] = {
  654. EXYNOS_PIN_BANK_EINTG(7, 0x000, "gpz", 0x00),
  655. };
  656. /* pin banks of exynos4x12 pin-controller 3 */
  657. static struct samsung_pin_bank exynos4x12_pin_banks3[] = {
  658. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpv0", 0x00),
  659. EXYNOS_PIN_BANK_EINTG(8, 0x020, "gpv1", 0x04),
  660. EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpv2", 0x08),
  661. EXYNOS_PIN_BANK_EINTG(8, 0x060, "gpv3", 0x0c),
  662. EXYNOS_PIN_BANK_EINTG(2, 0x080, "gpv4", 0x10),
  663. };
  664. /*
  665. * Samsung pinctrl driver data for Exynos4x12 SoC. Exynos4x12 SoC includes
  666. * four gpio/pin-mux/pinconfig controllers.
  667. */
  668. struct samsung_pin_ctrl exynos4x12_pin_ctrl[] = {
  669. {
  670. /* pin-controller instance 0 data */
  671. .pin_banks = exynos4x12_pin_banks0,
  672. .nr_banks = ARRAY_SIZE(exynos4x12_pin_banks0),
  673. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  674. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  675. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  676. .svc = EXYNOS_SVC_OFFSET,
  677. .eint_gpio_init = exynos_eint_gpio_init,
  678. .suspend = exynos_pinctrl_suspend,
  679. .resume = exynos_pinctrl_resume,
  680. .label = "exynos4x12-gpio-ctrl0",
  681. }, {
  682. /* pin-controller instance 1 data */
  683. .pin_banks = exynos4x12_pin_banks1,
  684. .nr_banks = ARRAY_SIZE(exynos4x12_pin_banks1),
  685. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  686. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  687. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  688. .weint_con = EXYNOS_WKUP_ECON_OFFSET,
  689. .weint_mask = EXYNOS_WKUP_EMASK_OFFSET,
  690. .weint_pend = EXYNOS_WKUP_EPEND_OFFSET,
  691. .svc = EXYNOS_SVC_OFFSET,
  692. .eint_gpio_init = exynos_eint_gpio_init,
  693. .eint_wkup_init = exynos_eint_wkup_init,
  694. .suspend = exynos_pinctrl_suspend,
  695. .resume = exynos_pinctrl_resume,
  696. .label = "exynos4x12-gpio-ctrl1",
  697. }, {
  698. /* pin-controller instance 2 data */
  699. .pin_banks = exynos4x12_pin_banks2,
  700. .nr_banks = ARRAY_SIZE(exynos4x12_pin_banks2),
  701. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  702. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  703. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  704. .svc = EXYNOS_SVC_OFFSET,
  705. .eint_gpio_init = exynos_eint_gpio_init,
  706. .suspend = exynos_pinctrl_suspend,
  707. .resume = exynos_pinctrl_resume,
  708. .label = "exynos4x12-gpio-ctrl2",
  709. }, {
  710. /* pin-controller instance 3 data */
  711. .pin_banks = exynos4x12_pin_banks3,
  712. .nr_banks = ARRAY_SIZE(exynos4x12_pin_banks3),
  713. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  714. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  715. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  716. .svc = EXYNOS_SVC_OFFSET,
  717. .eint_gpio_init = exynos_eint_gpio_init,
  718. .suspend = exynos_pinctrl_suspend,
  719. .resume = exynos_pinctrl_resume,
  720. .label = "exynos4x12-gpio-ctrl3",
  721. },
  722. };
  723. /* pin banks of exynos5250 pin-controller 0 */
  724. static struct samsung_pin_bank exynos5250_pin_banks0[] = {
  725. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00),
  726. EXYNOS_PIN_BANK_EINTG(6, 0x020, "gpa1", 0x04),
  727. EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpa2", 0x08),
  728. EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpb0", 0x0c),
  729. EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpb1", 0x10),
  730. EXYNOS_PIN_BANK_EINTG(4, 0x0A0, "gpb2", 0x14),
  731. EXYNOS_PIN_BANK_EINTG(4, 0x0C0, "gpb3", 0x18),
  732. EXYNOS_PIN_BANK_EINTG(7, 0x0E0, "gpc0", 0x1c),
  733. EXYNOS_PIN_BANK_EINTG(4, 0x100, "gpc1", 0x20),
  734. EXYNOS_PIN_BANK_EINTG(7, 0x120, "gpc2", 0x24),
  735. EXYNOS_PIN_BANK_EINTG(7, 0x140, "gpc3", 0x28),
  736. EXYNOS_PIN_BANK_EINTG(4, 0x160, "gpd0", 0x2c),
  737. EXYNOS_PIN_BANK_EINTG(8, 0x180, "gpd1", 0x30),
  738. EXYNOS_PIN_BANK_EINTG(7, 0x2E0, "gpc4", 0x34),
  739. EXYNOS_PIN_BANK_EINTN(6, 0x1A0, "gpy0"),
  740. EXYNOS_PIN_BANK_EINTN(4, 0x1C0, "gpy1"),
  741. EXYNOS_PIN_BANK_EINTN(6, 0x1E0, "gpy2"),
  742. EXYNOS_PIN_BANK_EINTN(8, 0x200, "gpy3"),
  743. EXYNOS_PIN_BANK_EINTN(8, 0x220, "gpy4"),
  744. EXYNOS_PIN_BANK_EINTN(8, 0x240, "gpy5"),
  745. EXYNOS_PIN_BANK_EINTN(8, 0x260, "gpy6"),
  746. EXYNOS_PIN_BANK_EINTW(8, 0xC00, "gpx0", 0x00),
  747. EXYNOS_PIN_BANK_EINTW(8, 0xC20, "gpx1", 0x04),
  748. EXYNOS_PIN_BANK_EINTW(8, 0xC40, "gpx2", 0x08),
  749. EXYNOS_PIN_BANK_EINTW(8, 0xC60, "gpx3", 0x0c),
  750. };
  751. /* pin banks of exynos5250 pin-controller 1 */
  752. static struct samsung_pin_bank exynos5250_pin_banks1[] = {
  753. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpe0", 0x00),
  754. EXYNOS_PIN_BANK_EINTG(2, 0x020, "gpe1", 0x04),
  755. EXYNOS_PIN_BANK_EINTG(4, 0x040, "gpf0", 0x08),
  756. EXYNOS_PIN_BANK_EINTG(4, 0x060, "gpf1", 0x0c),
  757. EXYNOS_PIN_BANK_EINTG(8, 0x080, "gpg0", 0x10),
  758. EXYNOS_PIN_BANK_EINTG(8, 0x0A0, "gpg1", 0x14),
  759. EXYNOS_PIN_BANK_EINTG(2, 0x0C0, "gpg2", 0x18),
  760. EXYNOS_PIN_BANK_EINTG(4, 0x0E0, "gph0", 0x1c),
  761. EXYNOS_PIN_BANK_EINTG(8, 0x100, "gph1", 0x20),
  762. };
  763. /* pin banks of exynos5250 pin-controller 2 */
  764. static struct samsung_pin_bank exynos5250_pin_banks2[] = {
  765. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpv0", 0x00),
  766. EXYNOS_PIN_BANK_EINTG(8, 0x020, "gpv1", 0x04),
  767. EXYNOS_PIN_BANK_EINTG(8, 0x060, "gpv2", 0x08),
  768. EXYNOS_PIN_BANK_EINTG(8, 0x080, "gpv3", 0x0c),
  769. EXYNOS_PIN_BANK_EINTG(2, 0x0C0, "gpv4", 0x10),
  770. };
  771. /* pin banks of exynos5250 pin-controller 3 */
  772. static struct samsung_pin_bank exynos5250_pin_banks3[] = {
  773. EXYNOS_PIN_BANK_EINTG(7, 0x000, "gpz", 0x00),
  774. };
  775. /*
  776. * Samsung pinctrl driver data for Exynos5250 SoC. Exynos5250 SoC includes
  777. * four gpio/pin-mux/pinconfig controllers.
  778. */
  779. struct samsung_pin_ctrl exynos5250_pin_ctrl[] = {
  780. {
  781. /* pin-controller instance 0 data */
  782. .pin_banks = exynos5250_pin_banks0,
  783. .nr_banks = ARRAY_SIZE(exynos5250_pin_banks0),
  784. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  785. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  786. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  787. .weint_con = EXYNOS_WKUP_ECON_OFFSET,
  788. .weint_mask = EXYNOS_WKUP_EMASK_OFFSET,
  789. .weint_pend = EXYNOS_WKUP_EPEND_OFFSET,
  790. .svc = EXYNOS_SVC_OFFSET,
  791. .eint_gpio_init = exynos_eint_gpio_init,
  792. .eint_wkup_init = exynos_eint_wkup_init,
  793. .suspend = exynos_pinctrl_suspend,
  794. .resume = exynos_pinctrl_resume,
  795. .label = "exynos5250-gpio-ctrl0",
  796. }, {
  797. /* pin-controller instance 1 data */
  798. .pin_banks = exynos5250_pin_banks1,
  799. .nr_banks = ARRAY_SIZE(exynos5250_pin_banks1),
  800. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  801. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  802. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  803. .svc = EXYNOS_SVC_OFFSET,
  804. .eint_gpio_init = exynos_eint_gpio_init,
  805. .suspend = exynos_pinctrl_suspend,
  806. .resume = exynos_pinctrl_resume,
  807. .label = "exynos5250-gpio-ctrl1",
  808. }, {
  809. /* pin-controller instance 2 data */
  810. .pin_banks = exynos5250_pin_banks2,
  811. .nr_banks = ARRAY_SIZE(exynos5250_pin_banks2),
  812. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  813. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  814. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  815. .svc = EXYNOS_SVC_OFFSET,
  816. .eint_gpio_init = exynos_eint_gpio_init,
  817. .suspend = exynos_pinctrl_suspend,
  818. .resume = exynos_pinctrl_resume,
  819. .label = "exynos5250-gpio-ctrl2",
  820. }, {
  821. /* pin-controller instance 3 data */
  822. .pin_banks = exynos5250_pin_banks3,
  823. .nr_banks = ARRAY_SIZE(exynos5250_pin_banks3),
  824. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  825. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  826. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  827. .svc = EXYNOS_SVC_OFFSET,
  828. .eint_gpio_init = exynos_eint_gpio_init,
  829. .suspend = exynos_pinctrl_suspend,
  830. .resume = exynos_pinctrl_resume,
  831. .label = "exynos5250-gpio-ctrl3",
  832. },
  833. };