bnx2x_main.c 343 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780
  1. /* bnx2x_main.c: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2012 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. * UDP CSUM errata workaround by Arik Gendelman
  13. * Slowpath and fastpath rework by Vladislav Zolotarov
  14. * Statistics and Link management by Yitchak Gertner
  15. *
  16. */
  17. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  18. #include <linux/module.h>
  19. #include <linux/moduleparam.h>
  20. #include <linux/kernel.h>
  21. #include <linux/device.h> /* for dev_info() */
  22. #include <linux/timer.h>
  23. #include <linux/errno.h>
  24. #include <linux/ioport.h>
  25. #include <linux/slab.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/pci.h>
  28. #include <linux/init.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/dma-mapping.h>
  33. #include <linux/bitops.h>
  34. #include <linux/irq.h>
  35. #include <linux/delay.h>
  36. #include <asm/byteorder.h>
  37. #include <linux/time.h>
  38. #include <linux/ethtool.h>
  39. #include <linux/mii.h>
  40. #include <linux/if_vlan.h>
  41. #include <net/ip.h>
  42. #include <net/ipv6.h>
  43. #include <net/tcp.h>
  44. #include <net/checksum.h>
  45. #include <net/ip6_checksum.h>
  46. #include <linux/workqueue.h>
  47. #include <linux/crc32.h>
  48. #include <linux/crc32c.h>
  49. #include <linux/prefetch.h>
  50. #include <linux/zlib.h>
  51. #include <linux/io.h>
  52. #include <linux/semaphore.h>
  53. #include <linux/stringify.h>
  54. #include <linux/vmalloc.h>
  55. #include "bnx2x.h"
  56. #include "bnx2x_init.h"
  57. #include "bnx2x_init_ops.h"
  58. #include "bnx2x_cmn.h"
  59. #include "bnx2x_dcb.h"
  60. #include "bnx2x_sp.h"
  61. #include <linux/firmware.h>
  62. #include "bnx2x_fw_file_hdr.h"
  63. /* FW files */
  64. #define FW_FILE_VERSION \
  65. __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
  66. __stringify(BCM_5710_FW_MINOR_VERSION) "." \
  67. __stringify(BCM_5710_FW_REVISION_VERSION) "." \
  68. __stringify(BCM_5710_FW_ENGINEERING_VERSION)
  69. #define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
  70. #define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
  71. #define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
  72. #define MAC_LEADING_ZERO_CNT (ALIGN(ETH_ALEN, sizeof(u32)) - ETH_ALEN)
  73. /* Time in jiffies before concluding the transmitter is hung */
  74. #define TX_TIMEOUT (5*HZ)
  75. static char version[] __devinitdata =
  76. "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
  77. DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  78. MODULE_AUTHOR("Eliezer Tamir");
  79. MODULE_DESCRIPTION("Broadcom NetXtreme II "
  80. "BCM57710/57711/57711E/"
  81. "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
  82. "57840/57840_MF Driver");
  83. MODULE_LICENSE("GPL");
  84. MODULE_VERSION(DRV_MODULE_VERSION);
  85. MODULE_FIRMWARE(FW_FILE_NAME_E1);
  86. MODULE_FIRMWARE(FW_FILE_NAME_E1H);
  87. MODULE_FIRMWARE(FW_FILE_NAME_E2);
  88. int num_queues;
  89. module_param(num_queues, int, 0);
  90. MODULE_PARM_DESC(num_queues,
  91. " Set number of queues (default is as a number of CPUs)");
  92. static int disable_tpa;
  93. module_param(disable_tpa, int, 0);
  94. MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
  95. #define INT_MODE_INTx 1
  96. #define INT_MODE_MSI 2
  97. int int_mode;
  98. module_param(int_mode, int, 0);
  99. MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
  100. "(1 INT#x; 2 MSI)");
  101. static int dropless_fc;
  102. module_param(dropless_fc, int, 0);
  103. MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
  104. static int mrrs = -1;
  105. module_param(mrrs, int, 0);
  106. MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
  107. static int debug;
  108. module_param(debug, int, 0);
  109. MODULE_PARM_DESC(debug, " Default debug msglevel");
  110. struct workqueue_struct *bnx2x_wq;
  111. enum bnx2x_board_type {
  112. BCM57710 = 0,
  113. BCM57711,
  114. BCM57711E,
  115. BCM57712,
  116. BCM57712_MF,
  117. BCM57800,
  118. BCM57800_MF,
  119. BCM57810,
  120. BCM57810_MF,
  121. BCM57840_O,
  122. BCM57840_4_10,
  123. BCM57840_2_20,
  124. BCM57840_MFO,
  125. BCM57840_MF,
  126. BCM57811,
  127. BCM57811_MF
  128. };
  129. /* indexed by board_type, above */
  130. static struct {
  131. char *name;
  132. } board_info[] __devinitdata = {
  133. { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
  134. { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
  135. { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
  136. { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
  137. { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
  138. { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
  139. { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
  140. { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
  141. { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
  142. { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
  143. { "Broadcom NetXtreme II BCM57840 10 Gigabit Ethernet" },
  144. { "Broadcom NetXtreme II BCM57840 20 Gigabit Ethernet" },
  145. { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function"},
  146. { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function"},
  147. { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet"},
  148. { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet Multi Function"},
  149. };
  150. #ifndef PCI_DEVICE_ID_NX2_57710
  151. #define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
  152. #endif
  153. #ifndef PCI_DEVICE_ID_NX2_57711
  154. #define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
  155. #endif
  156. #ifndef PCI_DEVICE_ID_NX2_57711E
  157. #define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
  158. #endif
  159. #ifndef PCI_DEVICE_ID_NX2_57712
  160. #define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
  161. #endif
  162. #ifndef PCI_DEVICE_ID_NX2_57712_MF
  163. #define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
  164. #endif
  165. #ifndef PCI_DEVICE_ID_NX2_57800
  166. #define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
  167. #endif
  168. #ifndef PCI_DEVICE_ID_NX2_57800_MF
  169. #define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
  170. #endif
  171. #ifndef PCI_DEVICE_ID_NX2_57810
  172. #define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
  173. #endif
  174. #ifndef PCI_DEVICE_ID_NX2_57810_MF
  175. #define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
  176. #endif
  177. #ifndef PCI_DEVICE_ID_NX2_57840_O
  178. #define PCI_DEVICE_ID_NX2_57840_O CHIP_NUM_57840_OBSOLETE
  179. #endif
  180. #ifndef PCI_DEVICE_ID_NX2_57840_4_10
  181. #define PCI_DEVICE_ID_NX2_57840_4_10 CHIP_NUM_57840_4_10
  182. #endif
  183. #ifndef PCI_DEVICE_ID_NX2_57840_2_20
  184. #define PCI_DEVICE_ID_NX2_57840_2_20 CHIP_NUM_57840_2_20
  185. #endif
  186. #ifndef PCI_DEVICE_ID_NX2_57840_MFO
  187. #define PCI_DEVICE_ID_NX2_57840_MFO CHIP_NUM_57840_MF_OBSOLETE
  188. #endif
  189. #ifndef PCI_DEVICE_ID_NX2_57840_MF
  190. #define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
  191. #endif
  192. #ifndef PCI_DEVICE_ID_NX2_57811
  193. #define PCI_DEVICE_ID_NX2_57811 CHIP_NUM_57811
  194. #endif
  195. #ifndef PCI_DEVICE_ID_NX2_57811_MF
  196. #define PCI_DEVICE_ID_NX2_57811_MF CHIP_NUM_57811_MF
  197. #endif
  198. static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
  199. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
  200. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
  201. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
  202. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
  203. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
  204. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
  205. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
  206. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
  207. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
  208. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_O), BCM57840_O },
  209. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_4_10), BCM57840_4_10 },
  210. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_2_20), BCM57840_2_20 },
  211. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MFO), BCM57840_MFO },
  212. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
  213. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 },
  214. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF },
  215. { 0 }
  216. };
  217. MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
  218. /* Global resources for unloading a previously loaded device */
  219. #define BNX2X_PREV_WAIT_NEEDED 1
  220. static DEFINE_SEMAPHORE(bnx2x_prev_sem);
  221. static LIST_HEAD(bnx2x_prev_list);
  222. /****************************************************************************
  223. * General service functions
  224. ****************************************************************************/
  225. static void __storm_memset_dma_mapping(struct bnx2x *bp,
  226. u32 addr, dma_addr_t mapping)
  227. {
  228. REG_WR(bp, addr, U64_LO(mapping));
  229. REG_WR(bp, addr + 4, U64_HI(mapping));
  230. }
  231. static void storm_memset_spq_addr(struct bnx2x *bp,
  232. dma_addr_t mapping, u16 abs_fid)
  233. {
  234. u32 addr = XSEM_REG_FAST_MEMORY +
  235. XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
  236. __storm_memset_dma_mapping(bp, addr, mapping);
  237. }
  238. static void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
  239. u16 pf_id)
  240. {
  241. REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
  242. pf_id);
  243. REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
  244. pf_id);
  245. REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
  246. pf_id);
  247. REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
  248. pf_id);
  249. }
  250. static void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
  251. u8 enable)
  252. {
  253. REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
  254. enable);
  255. REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
  256. enable);
  257. REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
  258. enable);
  259. REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
  260. enable);
  261. }
  262. static void storm_memset_eq_data(struct bnx2x *bp,
  263. struct event_ring_data *eq_data,
  264. u16 pfid)
  265. {
  266. size_t size = sizeof(struct event_ring_data);
  267. u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
  268. __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
  269. }
  270. static void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
  271. u16 pfid)
  272. {
  273. u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
  274. REG_WR16(bp, addr, eq_prod);
  275. }
  276. /* used only at init
  277. * locking is done by mcp
  278. */
  279. static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
  280. {
  281. pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
  282. pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
  283. pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
  284. PCICFG_VENDOR_ID_OFFSET);
  285. }
  286. static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
  287. {
  288. u32 val;
  289. pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
  290. pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
  291. pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
  292. PCICFG_VENDOR_ID_OFFSET);
  293. return val;
  294. }
  295. #define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
  296. #define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
  297. #define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
  298. #define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
  299. #define DMAE_DP_DST_NONE "dst_addr [none]"
  300. /* copy command into DMAE command memory and set DMAE command go */
  301. void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
  302. {
  303. u32 cmd_offset;
  304. int i;
  305. cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
  306. for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
  307. REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
  308. }
  309. REG_WR(bp, dmae_reg_go_c[idx], 1);
  310. }
  311. u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
  312. {
  313. return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
  314. DMAE_CMD_C_ENABLE);
  315. }
  316. u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
  317. {
  318. return opcode & ~DMAE_CMD_SRC_RESET;
  319. }
  320. u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
  321. bool with_comp, u8 comp_type)
  322. {
  323. u32 opcode = 0;
  324. opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
  325. (dst_type << DMAE_COMMAND_DST_SHIFT));
  326. opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
  327. opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
  328. opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
  329. (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
  330. opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
  331. #ifdef __BIG_ENDIAN
  332. opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
  333. #else
  334. opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
  335. #endif
  336. if (with_comp)
  337. opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
  338. return opcode;
  339. }
  340. static void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
  341. struct dmae_command *dmae,
  342. u8 src_type, u8 dst_type)
  343. {
  344. memset(dmae, 0, sizeof(struct dmae_command));
  345. /* set the opcode */
  346. dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
  347. true, DMAE_COMP_PCI);
  348. /* fill in the completion parameters */
  349. dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
  350. dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
  351. dmae->comp_val = DMAE_COMP_VAL;
  352. }
  353. /* issue a dmae command over the init-channel and wailt for completion */
  354. static int bnx2x_issue_dmae_with_comp(struct bnx2x *bp,
  355. struct dmae_command *dmae)
  356. {
  357. u32 *wb_comp = bnx2x_sp(bp, wb_comp);
  358. int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
  359. int rc = 0;
  360. /*
  361. * Lock the dmae channel. Disable BHs to prevent a dead-lock
  362. * as long as this code is called both from syscall context and
  363. * from ndo_set_rx_mode() flow that may be called from BH.
  364. */
  365. spin_lock_bh(&bp->dmae_lock);
  366. /* reset completion */
  367. *wb_comp = 0;
  368. /* post the command on the channel used for initializations */
  369. bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
  370. /* wait for completion */
  371. udelay(5);
  372. while ((*wb_comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
  373. if (!cnt ||
  374. (bp->recovery_state != BNX2X_RECOVERY_DONE &&
  375. bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
  376. BNX2X_ERR("DMAE timeout!\n");
  377. rc = DMAE_TIMEOUT;
  378. goto unlock;
  379. }
  380. cnt--;
  381. udelay(50);
  382. }
  383. if (*wb_comp & DMAE_PCI_ERR_FLAG) {
  384. BNX2X_ERR("DMAE PCI error!\n");
  385. rc = DMAE_PCI_ERROR;
  386. }
  387. unlock:
  388. spin_unlock_bh(&bp->dmae_lock);
  389. return rc;
  390. }
  391. void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
  392. u32 len32)
  393. {
  394. struct dmae_command dmae;
  395. if (!bp->dmae_ready) {
  396. u32 *data = bnx2x_sp(bp, wb_data[0]);
  397. if (CHIP_IS_E1(bp))
  398. bnx2x_init_ind_wr(bp, dst_addr, data, len32);
  399. else
  400. bnx2x_init_str_wr(bp, dst_addr, data, len32);
  401. return;
  402. }
  403. /* set opcode and fixed command fields */
  404. bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
  405. /* fill in addresses and len */
  406. dmae.src_addr_lo = U64_LO(dma_addr);
  407. dmae.src_addr_hi = U64_HI(dma_addr);
  408. dmae.dst_addr_lo = dst_addr >> 2;
  409. dmae.dst_addr_hi = 0;
  410. dmae.len = len32;
  411. /* issue the command and wait for completion */
  412. bnx2x_issue_dmae_with_comp(bp, &dmae);
  413. }
  414. void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
  415. {
  416. struct dmae_command dmae;
  417. if (!bp->dmae_ready) {
  418. u32 *data = bnx2x_sp(bp, wb_data[0]);
  419. int i;
  420. if (CHIP_IS_E1(bp))
  421. for (i = 0; i < len32; i++)
  422. data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
  423. else
  424. for (i = 0; i < len32; i++)
  425. data[i] = REG_RD(bp, src_addr + i*4);
  426. return;
  427. }
  428. /* set opcode and fixed command fields */
  429. bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
  430. /* fill in addresses and len */
  431. dmae.src_addr_lo = src_addr >> 2;
  432. dmae.src_addr_hi = 0;
  433. dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
  434. dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
  435. dmae.len = len32;
  436. /* issue the command and wait for completion */
  437. bnx2x_issue_dmae_with_comp(bp, &dmae);
  438. }
  439. static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
  440. u32 addr, u32 len)
  441. {
  442. int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
  443. int offset = 0;
  444. while (len > dmae_wr_max) {
  445. bnx2x_write_dmae(bp, phys_addr + offset,
  446. addr + offset, dmae_wr_max);
  447. offset += dmae_wr_max * 4;
  448. len -= dmae_wr_max;
  449. }
  450. bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
  451. }
  452. static int bnx2x_mc_assert(struct bnx2x *bp)
  453. {
  454. char last_idx;
  455. int i, rc = 0;
  456. u32 row0, row1, row2, row3;
  457. /* XSTORM */
  458. last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
  459. XSTORM_ASSERT_LIST_INDEX_OFFSET);
  460. if (last_idx)
  461. BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
  462. /* print the asserts */
  463. for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
  464. row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
  465. XSTORM_ASSERT_LIST_OFFSET(i));
  466. row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
  467. XSTORM_ASSERT_LIST_OFFSET(i) + 4);
  468. row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
  469. XSTORM_ASSERT_LIST_OFFSET(i) + 8);
  470. row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
  471. XSTORM_ASSERT_LIST_OFFSET(i) + 12);
  472. if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
  473. BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
  474. i, row3, row2, row1, row0);
  475. rc++;
  476. } else {
  477. break;
  478. }
  479. }
  480. /* TSTORM */
  481. last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
  482. TSTORM_ASSERT_LIST_INDEX_OFFSET);
  483. if (last_idx)
  484. BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
  485. /* print the asserts */
  486. for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
  487. row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
  488. TSTORM_ASSERT_LIST_OFFSET(i));
  489. row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
  490. TSTORM_ASSERT_LIST_OFFSET(i) + 4);
  491. row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
  492. TSTORM_ASSERT_LIST_OFFSET(i) + 8);
  493. row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
  494. TSTORM_ASSERT_LIST_OFFSET(i) + 12);
  495. if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
  496. BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
  497. i, row3, row2, row1, row0);
  498. rc++;
  499. } else {
  500. break;
  501. }
  502. }
  503. /* CSTORM */
  504. last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
  505. CSTORM_ASSERT_LIST_INDEX_OFFSET);
  506. if (last_idx)
  507. BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
  508. /* print the asserts */
  509. for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
  510. row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
  511. CSTORM_ASSERT_LIST_OFFSET(i));
  512. row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
  513. CSTORM_ASSERT_LIST_OFFSET(i) + 4);
  514. row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
  515. CSTORM_ASSERT_LIST_OFFSET(i) + 8);
  516. row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
  517. CSTORM_ASSERT_LIST_OFFSET(i) + 12);
  518. if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
  519. BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
  520. i, row3, row2, row1, row0);
  521. rc++;
  522. } else {
  523. break;
  524. }
  525. }
  526. /* USTORM */
  527. last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
  528. USTORM_ASSERT_LIST_INDEX_OFFSET);
  529. if (last_idx)
  530. BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
  531. /* print the asserts */
  532. for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
  533. row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
  534. USTORM_ASSERT_LIST_OFFSET(i));
  535. row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
  536. USTORM_ASSERT_LIST_OFFSET(i) + 4);
  537. row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
  538. USTORM_ASSERT_LIST_OFFSET(i) + 8);
  539. row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
  540. USTORM_ASSERT_LIST_OFFSET(i) + 12);
  541. if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
  542. BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
  543. i, row3, row2, row1, row0);
  544. rc++;
  545. } else {
  546. break;
  547. }
  548. }
  549. return rc;
  550. }
  551. void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
  552. {
  553. u32 addr, val;
  554. u32 mark, offset;
  555. __be32 data[9];
  556. int word;
  557. u32 trace_shmem_base;
  558. if (BP_NOMCP(bp)) {
  559. BNX2X_ERR("NO MCP - can not dump\n");
  560. return;
  561. }
  562. netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
  563. (bp->common.bc_ver & 0xff0000) >> 16,
  564. (bp->common.bc_ver & 0xff00) >> 8,
  565. (bp->common.bc_ver & 0xff));
  566. val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
  567. if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
  568. BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
  569. if (BP_PATH(bp) == 0)
  570. trace_shmem_base = bp->common.shmem_base;
  571. else
  572. trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
  573. addr = trace_shmem_base - 0x800;
  574. /* validate TRCB signature */
  575. mark = REG_RD(bp, addr);
  576. if (mark != MFW_TRACE_SIGNATURE) {
  577. BNX2X_ERR("Trace buffer signature is missing.");
  578. return ;
  579. }
  580. /* read cyclic buffer pointer */
  581. addr += 4;
  582. mark = REG_RD(bp, addr);
  583. mark = (CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH)
  584. + ((mark + 0x3) & ~0x3) - 0x08000000;
  585. printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
  586. printk("%s", lvl);
  587. for (offset = mark; offset <= trace_shmem_base; offset += 0x8*4) {
  588. for (word = 0; word < 8; word++)
  589. data[word] = htonl(REG_RD(bp, offset + 4*word));
  590. data[8] = 0x0;
  591. pr_cont("%s", (char *)data);
  592. }
  593. for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
  594. for (word = 0; word < 8; word++)
  595. data[word] = htonl(REG_RD(bp, offset + 4*word));
  596. data[8] = 0x0;
  597. pr_cont("%s", (char *)data);
  598. }
  599. printk("%s" "end of fw dump\n", lvl);
  600. }
  601. static void bnx2x_fw_dump(struct bnx2x *bp)
  602. {
  603. bnx2x_fw_dump_lvl(bp, KERN_ERR);
  604. }
  605. void bnx2x_panic_dump(struct bnx2x *bp)
  606. {
  607. int i;
  608. u16 j;
  609. struct hc_sp_status_block_data sp_sb_data;
  610. int func = BP_FUNC(bp);
  611. #ifdef BNX2X_STOP_ON_ERROR
  612. u16 start = 0, end = 0;
  613. u8 cos;
  614. #endif
  615. bp->stats_state = STATS_STATE_DISABLED;
  616. bp->eth_stats.unrecoverable_error++;
  617. DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
  618. BNX2X_ERR("begin crash dump -----------------\n");
  619. /* Indices */
  620. /* Common */
  621. BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
  622. bp->def_idx, bp->def_att_idx, bp->attn_state,
  623. bp->spq_prod_idx, bp->stats_counter);
  624. BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
  625. bp->def_status_blk->atten_status_block.attn_bits,
  626. bp->def_status_blk->atten_status_block.attn_bits_ack,
  627. bp->def_status_blk->atten_status_block.status_block_id,
  628. bp->def_status_blk->atten_status_block.attn_bits_index);
  629. BNX2X_ERR(" def (");
  630. for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
  631. pr_cont("0x%x%s",
  632. bp->def_status_blk->sp_sb.index_values[i],
  633. (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
  634. for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
  635. *((u32 *)&sp_sb_data + i) = REG_RD(bp, BAR_CSTRORM_INTMEM +
  636. CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
  637. i*sizeof(u32));
  638. pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n",
  639. sp_sb_data.igu_sb_id,
  640. sp_sb_data.igu_seg_id,
  641. sp_sb_data.p_func.pf_id,
  642. sp_sb_data.p_func.vnic_id,
  643. sp_sb_data.p_func.vf_id,
  644. sp_sb_data.p_func.vf_valid,
  645. sp_sb_data.state);
  646. for_each_eth_queue(bp, i) {
  647. struct bnx2x_fastpath *fp = &bp->fp[i];
  648. int loop;
  649. struct hc_status_block_data_e2 sb_data_e2;
  650. struct hc_status_block_data_e1x sb_data_e1x;
  651. struct hc_status_block_sm *hc_sm_p =
  652. CHIP_IS_E1x(bp) ?
  653. sb_data_e1x.common.state_machine :
  654. sb_data_e2.common.state_machine;
  655. struct hc_index_data *hc_index_p =
  656. CHIP_IS_E1x(bp) ?
  657. sb_data_e1x.index_data :
  658. sb_data_e2.index_data;
  659. u8 data_size, cos;
  660. u32 *sb_data_p;
  661. struct bnx2x_fp_txdata txdata;
  662. /* Rx */
  663. BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
  664. i, fp->rx_bd_prod, fp->rx_bd_cons,
  665. fp->rx_comp_prod,
  666. fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
  667. BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n",
  668. fp->rx_sge_prod, fp->last_max_sge,
  669. le16_to_cpu(fp->fp_hc_idx));
  670. /* Tx */
  671. for_each_cos_in_tx_queue(fp, cos)
  672. {
  673. txdata = *fp->txdata_ptr[cos];
  674. BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n",
  675. i, txdata.tx_pkt_prod,
  676. txdata.tx_pkt_cons, txdata.tx_bd_prod,
  677. txdata.tx_bd_cons,
  678. le16_to_cpu(*txdata.tx_cons_sb));
  679. }
  680. loop = CHIP_IS_E1x(bp) ?
  681. HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
  682. /* host sb data */
  683. #ifdef BCM_CNIC
  684. if (IS_FCOE_FP(fp))
  685. continue;
  686. #endif
  687. BNX2X_ERR(" run indexes (");
  688. for (j = 0; j < HC_SB_MAX_SM; j++)
  689. pr_cont("0x%x%s",
  690. fp->sb_running_index[j],
  691. (j == HC_SB_MAX_SM - 1) ? ")" : " ");
  692. BNX2X_ERR(" indexes (");
  693. for (j = 0; j < loop; j++)
  694. pr_cont("0x%x%s",
  695. fp->sb_index_values[j],
  696. (j == loop - 1) ? ")" : " ");
  697. /* fw sb data */
  698. data_size = CHIP_IS_E1x(bp) ?
  699. sizeof(struct hc_status_block_data_e1x) :
  700. sizeof(struct hc_status_block_data_e2);
  701. data_size /= sizeof(u32);
  702. sb_data_p = CHIP_IS_E1x(bp) ?
  703. (u32 *)&sb_data_e1x :
  704. (u32 *)&sb_data_e2;
  705. /* copy sb data in here */
  706. for (j = 0; j < data_size; j++)
  707. *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
  708. CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
  709. j * sizeof(u32));
  710. if (!CHIP_IS_E1x(bp)) {
  711. pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
  712. sb_data_e2.common.p_func.pf_id,
  713. sb_data_e2.common.p_func.vf_id,
  714. sb_data_e2.common.p_func.vf_valid,
  715. sb_data_e2.common.p_func.vnic_id,
  716. sb_data_e2.common.same_igu_sb_1b,
  717. sb_data_e2.common.state);
  718. } else {
  719. pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
  720. sb_data_e1x.common.p_func.pf_id,
  721. sb_data_e1x.common.p_func.vf_id,
  722. sb_data_e1x.common.p_func.vf_valid,
  723. sb_data_e1x.common.p_func.vnic_id,
  724. sb_data_e1x.common.same_igu_sb_1b,
  725. sb_data_e1x.common.state);
  726. }
  727. /* SB_SMs data */
  728. for (j = 0; j < HC_SB_MAX_SM; j++) {
  729. pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
  730. j, hc_sm_p[j].__flags,
  731. hc_sm_p[j].igu_sb_id,
  732. hc_sm_p[j].igu_seg_id,
  733. hc_sm_p[j].time_to_expire,
  734. hc_sm_p[j].timer_value);
  735. }
  736. /* Indecies data */
  737. for (j = 0; j < loop; j++) {
  738. pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
  739. hc_index_p[j].flags,
  740. hc_index_p[j].timeout);
  741. }
  742. }
  743. #ifdef BNX2X_STOP_ON_ERROR
  744. /* Rings */
  745. /* Rx */
  746. for_each_rx_queue(bp, i) {
  747. struct bnx2x_fastpath *fp = &bp->fp[i];
  748. start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
  749. end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
  750. for (j = start; j != end; j = RX_BD(j + 1)) {
  751. u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
  752. struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
  753. BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
  754. i, j, rx_bd[1], rx_bd[0], sw_bd->data);
  755. }
  756. start = RX_SGE(fp->rx_sge_prod);
  757. end = RX_SGE(fp->last_max_sge);
  758. for (j = start; j != end; j = RX_SGE(j + 1)) {
  759. u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
  760. struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
  761. BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
  762. i, j, rx_sge[1], rx_sge[0], sw_page->page);
  763. }
  764. start = RCQ_BD(fp->rx_comp_cons - 10);
  765. end = RCQ_BD(fp->rx_comp_cons + 503);
  766. for (j = start; j != end; j = RCQ_BD(j + 1)) {
  767. u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
  768. BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
  769. i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
  770. }
  771. }
  772. /* Tx */
  773. for_each_tx_queue(bp, i) {
  774. struct bnx2x_fastpath *fp = &bp->fp[i];
  775. for_each_cos_in_tx_queue(fp, cos) {
  776. struct bnx2x_fp_txdata *txdata = fp->txdata_ptr[cos];
  777. start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
  778. end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
  779. for (j = start; j != end; j = TX_BD(j + 1)) {
  780. struct sw_tx_bd *sw_bd =
  781. &txdata->tx_buf_ring[j];
  782. BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
  783. i, cos, j, sw_bd->skb,
  784. sw_bd->first_bd);
  785. }
  786. start = TX_BD(txdata->tx_bd_cons - 10);
  787. end = TX_BD(txdata->tx_bd_cons + 254);
  788. for (j = start; j != end; j = TX_BD(j + 1)) {
  789. u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
  790. BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
  791. i, cos, j, tx_bd[0], tx_bd[1],
  792. tx_bd[2], tx_bd[3]);
  793. }
  794. }
  795. }
  796. #endif
  797. bnx2x_fw_dump(bp);
  798. bnx2x_mc_assert(bp);
  799. BNX2X_ERR("end crash dump -----------------\n");
  800. }
  801. /*
  802. * FLR Support for E2
  803. *
  804. * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
  805. * initialization.
  806. */
  807. #define FLR_WAIT_USEC 10000 /* 10 miliseconds */
  808. #define FLR_WAIT_INTERVAL 50 /* usec */
  809. #define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
  810. struct pbf_pN_buf_regs {
  811. int pN;
  812. u32 init_crd;
  813. u32 crd;
  814. u32 crd_freed;
  815. };
  816. struct pbf_pN_cmd_regs {
  817. int pN;
  818. u32 lines_occup;
  819. u32 lines_freed;
  820. };
  821. static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
  822. struct pbf_pN_buf_regs *regs,
  823. u32 poll_count)
  824. {
  825. u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
  826. u32 cur_cnt = poll_count;
  827. crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
  828. crd = crd_start = REG_RD(bp, regs->crd);
  829. init_crd = REG_RD(bp, regs->init_crd);
  830. DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
  831. DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
  832. DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
  833. while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
  834. (init_crd - crd_start))) {
  835. if (cur_cnt--) {
  836. udelay(FLR_WAIT_INTERVAL);
  837. crd = REG_RD(bp, regs->crd);
  838. crd_freed = REG_RD(bp, regs->crd_freed);
  839. } else {
  840. DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
  841. regs->pN);
  842. DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
  843. regs->pN, crd);
  844. DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
  845. regs->pN, crd_freed);
  846. break;
  847. }
  848. }
  849. DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
  850. poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
  851. }
  852. static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
  853. struct pbf_pN_cmd_regs *regs,
  854. u32 poll_count)
  855. {
  856. u32 occup, to_free, freed, freed_start;
  857. u32 cur_cnt = poll_count;
  858. occup = to_free = REG_RD(bp, regs->lines_occup);
  859. freed = freed_start = REG_RD(bp, regs->lines_freed);
  860. DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
  861. DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
  862. while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
  863. if (cur_cnt--) {
  864. udelay(FLR_WAIT_INTERVAL);
  865. occup = REG_RD(bp, regs->lines_occup);
  866. freed = REG_RD(bp, regs->lines_freed);
  867. } else {
  868. DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
  869. regs->pN);
  870. DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
  871. regs->pN, occup);
  872. DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
  873. regs->pN, freed);
  874. break;
  875. }
  876. }
  877. DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
  878. poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
  879. }
  880. static u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
  881. u32 expected, u32 poll_count)
  882. {
  883. u32 cur_cnt = poll_count;
  884. u32 val;
  885. while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
  886. udelay(FLR_WAIT_INTERVAL);
  887. return val;
  888. }
  889. static int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
  890. char *msg, u32 poll_cnt)
  891. {
  892. u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
  893. if (val != 0) {
  894. BNX2X_ERR("%s usage count=%d\n", msg, val);
  895. return 1;
  896. }
  897. return 0;
  898. }
  899. static u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
  900. {
  901. /* adjust polling timeout */
  902. if (CHIP_REV_IS_EMUL(bp))
  903. return FLR_POLL_CNT * 2000;
  904. if (CHIP_REV_IS_FPGA(bp))
  905. return FLR_POLL_CNT * 120;
  906. return FLR_POLL_CNT;
  907. }
  908. static void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
  909. {
  910. struct pbf_pN_cmd_regs cmd_regs[] = {
  911. {0, (CHIP_IS_E3B0(bp)) ?
  912. PBF_REG_TQ_OCCUPANCY_Q0 :
  913. PBF_REG_P0_TQ_OCCUPANCY,
  914. (CHIP_IS_E3B0(bp)) ?
  915. PBF_REG_TQ_LINES_FREED_CNT_Q0 :
  916. PBF_REG_P0_TQ_LINES_FREED_CNT},
  917. {1, (CHIP_IS_E3B0(bp)) ?
  918. PBF_REG_TQ_OCCUPANCY_Q1 :
  919. PBF_REG_P1_TQ_OCCUPANCY,
  920. (CHIP_IS_E3B0(bp)) ?
  921. PBF_REG_TQ_LINES_FREED_CNT_Q1 :
  922. PBF_REG_P1_TQ_LINES_FREED_CNT},
  923. {4, (CHIP_IS_E3B0(bp)) ?
  924. PBF_REG_TQ_OCCUPANCY_LB_Q :
  925. PBF_REG_P4_TQ_OCCUPANCY,
  926. (CHIP_IS_E3B0(bp)) ?
  927. PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
  928. PBF_REG_P4_TQ_LINES_FREED_CNT}
  929. };
  930. struct pbf_pN_buf_regs buf_regs[] = {
  931. {0, (CHIP_IS_E3B0(bp)) ?
  932. PBF_REG_INIT_CRD_Q0 :
  933. PBF_REG_P0_INIT_CRD ,
  934. (CHIP_IS_E3B0(bp)) ?
  935. PBF_REG_CREDIT_Q0 :
  936. PBF_REG_P0_CREDIT,
  937. (CHIP_IS_E3B0(bp)) ?
  938. PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
  939. PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
  940. {1, (CHIP_IS_E3B0(bp)) ?
  941. PBF_REG_INIT_CRD_Q1 :
  942. PBF_REG_P1_INIT_CRD,
  943. (CHIP_IS_E3B0(bp)) ?
  944. PBF_REG_CREDIT_Q1 :
  945. PBF_REG_P1_CREDIT,
  946. (CHIP_IS_E3B0(bp)) ?
  947. PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
  948. PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
  949. {4, (CHIP_IS_E3B0(bp)) ?
  950. PBF_REG_INIT_CRD_LB_Q :
  951. PBF_REG_P4_INIT_CRD,
  952. (CHIP_IS_E3B0(bp)) ?
  953. PBF_REG_CREDIT_LB_Q :
  954. PBF_REG_P4_CREDIT,
  955. (CHIP_IS_E3B0(bp)) ?
  956. PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
  957. PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
  958. };
  959. int i;
  960. /* Verify the command queues are flushed P0, P1, P4 */
  961. for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
  962. bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
  963. /* Verify the transmission buffers are flushed P0, P1, P4 */
  964. for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
  965. bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
  966. }
  967. #define OP_GEN_PARAM(param) \
  968. (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
  969. #define OP_GEN_TYPE(type) \
  970. (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
  971. #define OP_GEN_AGG_VECT(index) \
  972. (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
  973. static int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func,
  974. u32 poll_cnt)
  975. {
  976. struct sdm_op_gen op_gen = {0};
  977. u32 comp_addr = BAR_CSTRORM_INTMEM +
  978. CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
  979. int ret = 0;
  980. if (REG_RD(bp, comp_addr)) {
  981. BNX2X_ERR("Cleanup complete was not 0 before sending\n");
  982. return 1;
  983. }
  984. op_gen.command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
  985. op_gen.command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
  986. op_gen.command |= OP_GEN_AGG_VECT(clnup_func);
  987. op_gen.command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
  988. DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
  989. REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen.command);
  990. if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
  991. BNX2X_ERR("FW final cleanup did not succeed\n");
  992. DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
  993. (REG_RD(bp, comp_addr)));
  994. ret = 1;
  995. }
  996. /* Zero completion for nxt FLR */
  997. REG_WR(bp, comp_addr, 0);
  998. return ret;
  999. }
  1000. static u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
  1001. {
  1002. int pos;
  1003. u16 status;
  1004. pos = pci_pcie_cap(dev);
  1005. if (!pos)
  1006. return false;
  1007. pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
  1008. return status & PCI_EXP_DEVSTA_TRPND;
  1009. }
  1010. /* PF FLR specific routines
  1011. */
  1012. static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
  1013. {
  1014. /* wait for CFC PF usage-counter to zero (includes all the VFs) */
  1015. if (bnx2x_flr_clnup_poll_hw_counter(bp,
  1016. CFC_REG_NUM_LCIDS_INSIDE_PF,
  1017. "CFC PF usage counter timed out",
  1018. poll_cnt))
  1019. return 1;
  1020. /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
  1021. if (bnx2x_flr_clnup_poll_hw_counter(bp,
  1022. DORQ_REG_PF_USAGE_CNT,
  1023. "DQ PF usage counter timed out",
  1024. poll_cnt))
  1025. return 1;
  1026. /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
  1027. if (bnx2x_flr_clnup_poll_hw_counter(bp,
  1028. QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
  1029. "QM PF usage counter timed out",
  1030. poll_cnt))
  1031. return 1;
  1032. /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
  1033. if (bnx2x_flr_clnup_poll_hw_counter(bp,
  1034. TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
  1035. "Timers VNIC usage counter timed out",
  1036. poll_cnt))
  1037. return 1;
  1038. if (bnx2x_flr_clnup_poll_hw_counter(bp,
  1039. TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
  1040. "Timers NUM_SCANS usage counter timed out",
  1041. poll_cnt))
  1042. return 1;
  1043. /* Wait DMAE PF usage counter to zero */
  1044. if (bnx2x_flr_clnup_poll_hw_counter(bp,
  1045. dmae_reg_go_c[INIT_DMAE_C(bp)],
  1046. "DMAE dommand register timed out",
  1047. poll_cnt))
  1048. return 1;
  1049. return 0;
  1050. }
  1051. static void bnx2x_hw_enable_status(struct bnx2x *bp)
  1052. {
  1053. u32 val;
  1054. val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
  1055. DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
  1056. val = REG_RD(bp, PBF_REG_DISABLE_PF);
  1057. DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
  1058. val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
  1059. DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
  1060. val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
  1061. DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
  1062. val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
  1063. DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
  1064. val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
  1065. DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
  1066. val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
  1067. DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
  1068. val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
  1069. DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
  1070. val);
  1071. }
  1072. static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
  1073. {
  1074. u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
  1075. DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
  1076. /* Re-enable PF target read access */
  1077. REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
  1078. /* Poll HW usage counters */
  1079. DP(BNX2X_MSG_SP, "Polling usage counters\n");
  1080. if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
  1081. return -EBUSY;
  1082. /* Zero the igu 'trailing edge' and 'leading edge' */
  1083. /* Send the FW cleanup command */
  1084. if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
  1085. return -EBUSY;
  1086. /* ATC cleanup */
  1087. /* Verify TX hw is flushed */
  1088. bnx2x_tx_hw_flushed(bp, poll_cnt);
  1089. /* Wait 100ms (not adjusted according to platform) */
  1090. msleep(100);
  1091. /* Verify no pending pci transactions */
  1092. if (bnx2x_is_pcie_pending(bp->pdev))
  1093. BNX2X_ERR("PCIE Transactions still pending\n");
  1094. /* Debug */
  1095. bnx2x_hw_enable_status(bp);
  1096. /*
  1097. * Master enable - Due to WB DMAE writes performed before this
  1098. * register is re-initialized as part of the regular function init
  1099. */
  1100. REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
  1101. return 0;
  1102. }
  1103. static void bnx2x_hc_int_enable(struct bnx2x *bp)
  1104. {
  1105. int port = BP_PORT(bp);
  1106. u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
  1107. u32 val = REG_RD(bp, addr);
  1108. bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
  1109. bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
  1110. bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
  1111. if (msix) {
  1112. val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
  1113. HC_CONFIG_0_REG_INT_LINE_EN_0);
  1114. val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
  1115. HC_CONFIG_0_REG_ATTN_BIT_EN_0);
  1116. if (single_msix)
  1117. val |= HC_CONFIG_0_REG_SINGLE_ISR_EN_0;
  1118. } else if (msi) {
  1119. val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
  1120. val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
  1121. HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
  1122. HC_CONFIG_0_REG_ATTN_BIT_EN_0);
  1123. } else {
  1124. val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
  1125. HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
  1126. HC_CONFIG_0_REG_INT_LINE_EN_0 |
  1127. HC_CONFIG_0_REG_ATTN_BIT_EN_0);
  1128. if (!CHIP_IS_E1(bp)) {
  1129. DP(NETIF_MSG_IFUP,
  1130. "write %x to HC %d (addr 0x%x)\n", val, port, addr);
  1131. REG_WR(bp, addr, val);
  1132. val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
  1133. }
  1134. }
  1135. if (CHIP_IS_E1(bp))
  1136. REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
  1137. DP(NETIF_MSG_IFUP,
  1138. "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
  1139. (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
  1140. REG_WR(bp, addr, val);
  1141. /*
  1142. * Ensure that HC_CONFIG is written before leading/trailing edge config
  1143. */
  1144. mmiowb();
  1145. barrier();
  1146. if (!CHIP_IS_E1(bp)) {
  1147. /* init leading/trailing edge */
  1148. if (IS_MF(bp)) {
  1149. val = (0xee0f | (1 << (BP_VN(bp) + 4)));
  1150. if (bp->port.pmf)
  1151. /* enable nig and gpio3 attention */
  1152. val |= 0x1100;
  1153. } else
  1154. val = 0xffff;
  1155. REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
  1156. REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
  1157. }
  1158. /* Make sure that interrupts are indeed enabled from here on */
  1159. mmiowb();
  1160. }
  1161. static void bnx2x_igu_int_enable(struct bnx2x *bp)
  1162. {
  1163. u32 val;
  1164. bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
  1165. bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
  1166. bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
  1167. val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
  1168. if (msix) {
  1169. val &= ~(IGU_PF_CONF_INT_LINE_EN |
  1170. IGU_PF_CONF_SINGLE_ISR_EN);
  1171. val |= (IGU_PF_CONF_FUNC_EN |
  1172. IGU_PF_CONF_MSI_MSIX_EN |
  1173. IGU_PF_CONF_ATTN_BIT_EN);
  1174. if (single_msix)
  1175. val |= IGU_PF_CONF_SINGLE_ISR_EN;
  1176. } else if (msi) {
  1177. val &= ~IGU_PF_CONF_INT_LINE_EN;
  1178. val |= (IGU_PF_CONF_FUNC_EN |
  1179. IGU_PF_CONF_MSI_MSIX_EN |
  1180. IGU_PF_CONF_ATTN_BIT_EN |
  1181. IGU_PF_CONF_SINGLE_ISR_EN);
  1182. } else {
  1183. val &= ~IGU_PF_CONF_MSI_MSIX_EN;
  1184. val |= (IGU_PF_CONF_FUNC_EN |
  1185. IGU_PF_CONF_INT_LINE_EN |
  1186. IGU_PF_CONF_ATTN_BIT_EN |
  1187. IGU_PF_CONF_SINGLE_ISR_EN);
  1188. }
  1189. DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n",
  1190. val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
  1191. REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
  1192. if (val & IGU_PF_CONF_INT_LINE_EN)
  1193. pci_intx(bp->pdev, true);
  1194. barrier();
  1195. /* init leading/trailing edge */
  1196. if (IS_MF(bp)) {
  1197. val = (0xee0f | (1 << (BP_VN(bp) + 4)));
  1198. if (bp->port.pmf)
  1199. /* enable nig and gpio3 attention */
  1200. val |= 0x1100;
  1201. } else
  1202. val = 0xffff;
  1203. REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
  1204. REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
  1205. /* Make sure that interrupts are indeed enabled from here on */
  1206. mmiowb();
  1207. }
  1208. void bnx2x_int_enable(struct bnx2x *bp)
  1209. {
  1210. if (bp->common.int_block == INT_BLOCK_HC)
  1211. bnx2x_hc_int_enable(bp);
  1212. else
  1213. bnx2x_igu_int_enable(bp);
  1214. }
  1215. static void bnx2x_hc_int_disable(struct bnx2x *bp)
  1216. {
  1217. int port = BP_PORT(bp);
  1218. u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
  1219. u32 val = REG_RD(bp, addr);
  1220. /*
  1221. * in E1 we must use only PCI configuration space to disable
  1222. * MSI/MSIX capablility
  1223. * It's forbitten to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
  1224. */
  1225. if (CHIP_IS_E1(bp)) {
  1226. /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
  1227. * Use mask register to prevent from HC sending interrupts
  1228. * after we exit the function
  1229. */
  1230. REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
  1231. val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
  1232. HC_CONFIG_0_REG_INT_LINE_EN_0 |
  1233. HC_CONFIG_0_REG_ATTN_BIT_EN_0);
  1234. } else
  1235. val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
  1236. HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
  1237. HC_CONFIG_0_REG_INT_LINE_EN_0 |
  1238. HC_CONFIG_0_REG_ATTN_BIT_EN_0);
  1239. DP(NETIF_MSG_IFDOWN,
  1240. "write %x to HC %d (addr 0x%x)\n",
  1241. val, port, addr);
  1242. /* flush all outstanding writes */
  1243. mmiowb();
  1244. REG_WR(bp, addr, val);
  1245. if (REG_RD(bp, addr) != val)
  1246. BNX2X_ERR("BUG! proper val not read from IGU!\n");
  1247. }
  1248. static void bnx2x_igu_int_disable(struct bnx2x *bp)
  1249. {
  1250. u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
  1251. val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
  1252. IGU_PF_CONF_INT_LINE_EN |
  1253. IGU_PF_CONF_ATTN_BIT_EN);
  1254. DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);
  1255. /* flush all outstanding writes */
  1256. mmiowb();
  1257. REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
  1258. if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
  1259. BNX2X_ERR("BUG! proper val not read from IGU!\n");
  1260. }
  1261. void bnx2x_int_disable(struct bnx2x *bp)
  1262. {
  1263. if (bp->common.int_block == INT_BLOCK_HC)
  1264. bnx2x_hc_int_disable(bp);
  1265. else
  1266. bnx2x_igu_int_disable(bp);
  1267. }
  1268. void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
  1269. {
  1270. int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
  1271. int i, offset;
  1272. if (disable_hw)
  1273. /* prevent the HW from sending interrupts */
  1274. bnx2x_int_disable(bp);
  1275. /* make sure all ISRs are done */
  1276. if (msix) {
  1277. synchronize_irq(bp->msix_table[0].vector);
  1278. offset = 1;
  1279. #ifdef BCM_CNIC
  1280. offset++;
  1281. #endif
  1282. for_each_eth_queue(bp, i)
  1283. synchronize_irq(bp->msix_table[offset++].vector);
  1284. } else
  1285. synchronize_irq(bp->pdev->irq);
  1286. /* make sure sp_task is not running */
  1287. cancel_delayed_work(&bp->sp_task);
  1288. cancel_delayed_work(&bp->period_task);
  1289. flush_workqueue(bnx2x_wq);
  1290. }
  1291. /* fast path */
  1292. /*
  1293. * General service functions
  1294. */
  1295. /* Return true if succeeded to acquire the lock */
  1296. static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
  1297. {
  1298. u32 lock_status;
  1299. u32 resource_bit = (1 << resource);
  1300. int func = BP_FUNC(bp);
  1301. u32 hw_lock_control_reg;
  1302. DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
  1303. "Trying to take a lock on resource %d\n", resource);
  1304. /* Validating that the resource is within range */
  1305. if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
  1306. DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
  1307. "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
  1308. resource, HW_LOCK_MAX_RESOURCE_VALUE);
  1309. return false;
  1310. }
  1311. if (func <= 5)
  1312. hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
  1313. else
  1314. hw_lock_control_reg =
  1315. (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
  1316. /* Try to acquire the lock */
  1317. REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
  1318. lock_status = REG_RD(bp, hw_lock_control_reg);
  1319. if (lock_status & resource_bit)
  1320. return true;
  1321. DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
  1322. "Failed to get a lock on resource %d\n", resource);
  1323. return false;
  1324. }
  1325. /**
  1326. * bnx2x_get_leader_lock_resource - get the recovery leader resource id
  1327. *
  1328. * @bp: driver handle
  1329. *
  1330. * Returns the recovery leader resource id according to the engine this function
  1331. * belongs to. Currently only only 2 engines is supported.
  1332. */
  1333. static int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
  1334. {
  1335. if (BP_PATH(bp))
  1336. return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
  1337. else
  1338. return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
  1339. }
  1340. /**
  1341. * bnx2x_trylock_leader_lock- try to aquire a leader lock.
  1342. *
  1343. * @bp: driver handle
  1344. *
  1345. * Tries to aquire a leader lock for current engine.
  1346. */
  1347. static bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
  1348. {
  1349. return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
  1350. }
  1351. #ifdef BCM_CNIC
  1352. static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
  1353. #endif
  1354. void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
  1355. {
  1356. struct bnx2x *bp = fp->bp;
  1357. int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
  1358. int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
  1359. enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
  1360. struct bnx2x_queue_sp_obj *q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
  1361. DP(BNX2X_MSG_SP,
  1362. "fp %d cid %d got ramrod #%d state is %x type is %d\n",
  1363. fp->index, cid, command, bp->state,
  1364. rr_cqe->ramrod_cqe.ramrod_type);
  1365. switch (command) {
  1366. case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
  1367. DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
  1368. drv_cmd = BNX2X_Q_CMD_UPDATE;
  1369. break;
  1370. case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
  1371. DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
  1372. drv_cmd = BNX2X_Q_CMD_SETUP;
  1373. break;
  1374. case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
  1375. DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
  1376. drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
  1377. break;
  1378. case (RAMROD_CMD_ID_ETH_HALT):
  1379. DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
  1380. drv_cmd = BNX2X_Q_CMD_HALT;
  1381. break;
  1382. case (RAMROD_CMD_ID_ETH_TERMINATE):
  1383. DP(BNX2X_MSG_SP, "got MULTI[%d] teminate ramrod\n", cid);
  1384. drv_cmd = BNX2X_Q_CMD_TERMINATE;
  1385. break;
  1386. case (RAMROD_CMD_ID_ETH_EMPTY):
  1387. DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
  1388. drv_cmd = BNX2X_Q_CMD_EMPTY;
  1389. break;
  1390. default:
  1391. BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
  1392. command, fp->index);
  1393. return;
  1394. }
  1395. if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
  1396. q_obj->complete_cmd(bp, q_obj, drv_cmd))
  1397. /* q_obj->complete_cmd() failure means that this was
  1398. * an unexpected completion.
  1399. *
  1400. * In this case we don't want to increase the bp->spq_left
  1401. * because apparently we haven't sent this command the first
  1402. * place.
  1403. */
  1404. #ifdef BNX2X_STOP_ON_ERROR
  1405. bnx2x_panic();
  1406. #else
  1407. return;
  1408. #endif
  1409. smp_mb__before_atomic_inc();
  1410. atomic_inc(&bp->cq_spq_left);
  1411. /* push the change in bp->spq_left and towards the memory */
  1412. smp_mb__after_atomic_inc();
  1413. DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));
  1414. if ((drv_cmd == BNX2X_Q_CMD_UPDATE) && (IS_FCOE_FP(fp)) &&
  1415. (!!test_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state))) {
  1416. /* if Q update ramrod is completed for last Q in AFEX vif set
  1417. * flow, then ACK MCP at the end
  1418. *
  1419. * mark pending ACK to MCP bit.
  1420. * prevent case that both bits are cleared.
  1421. * At the end of load/unload driver checks that
  1422. * sp_state is cleaerd, and this order prevents
  1423. * races
  1424. */
  1425. smp_mb__before_clear_bit();
  1426. set_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, &bp->sp_state);
  1427. wmb();
  1428. clear_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
  1429. smp_mb__after_clear_bit();
  1430. /* schedule workqueue to send ack to MCP */
  1431. queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
  1432. }
  1433. return;
  1434. }
  1435. void bnx2x_update_rx_prod(struct bnx2x *bp, struct bnx2x_fastpath *fp,
  1436. u16 bd_prod, u16 rx_comp_prod, u16 rx_sge_prod)
  1437. {
  1438. u32 start = BAR_USTRORM_INTMEM + fp->ustorm_rx_prods_offset;
  1439. bnx2x_update_rx_prod_gen(bp, fp, bd_prod, rx_comp_prod, rx_sge_prod,
  1440. start);
  1441. }
  1442. irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
  1443. {
  1444. struct bnx2x *bp = netdev_priv(dev_instance);
  1445. u16 status = bnx2x_ack_int(bp);
  1446. u16 mask;
  1447. int i;
  1448. u8 cos;
  1449. /* Return here if interrupt is shared and it's not for us */
  1450. if (unlikely(status == 0)) {
  1451. DP(NETIF_MSG_INTR, "not our interrupt!\n");
  1452. return IRQ_NONE;
  1453. }
  1454. DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
  1455. #ifdef BNX2X_STOP_ON_ERROR
  1456. if (unlikely(bp->panic))
  1457. return IRQ_HANDLED;
  1458. #endif
  1459. for_each_eth_queue(bp, i) {
  1460. struct bnx2x_fastpath *fp = &bp->fp[i];
  1461. mask = 0x2 << (fp->index + CNIC_PRESENT);
  1462. if (status & mask) {
  1463. /* Handle Rx or Tx according to SB id */
  1464. prefetch(fp->rx_cons_sb);
  1465. for_each_cos_in_tx_queue(fp, cos)
  1466. prefetch(fp->txdata_ptr[cos]->tx_cons_sb);
  1467. prefetch(&fp->sb_running_index[SM_RX_ID]);
  1468. napi_schedule(&bnx2x_fp(bp, fp->index, napi));
  1469. status &= ~mask;
  1470. }
  1471. }
  1472. #ifdef BCM_CNIC
  1473. mask = 0x2;
  1474. if (status & (mask | 0x1)) {
  1475. struct cnic_ops *c_ops = NULL;
  1476. if (likely(bp->state == BNX2X_STATE_OPEN)) {
  1477. rcu_read_lock();
  1478. c_ops = rcu_dereference(bp->cnic_ops);
  1479. if (c_ops)
  1480. c_ops->cnic_handler(bp->cnic_data, NULL);
  1481. rcu_read_unlock();
  1482. }
  1483. status &= ~mask;
  1484. }
  1485. #endif
  1486. if (unlikely(status & 0x1)) {
  1487. queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
  1488. status &= ~0x1;
  1489. if (!status)
  1490. return IRQ_HANDLED;
  1491. }
  1492. if (unlikely(status))
  1493. DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
  1494. status);
  1495. return IRQ_HANDLED;
  1496. }
  1497. /* Link */
  1498. /*
  1499. * General service functions
  1500. */
  1501. int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
  1502. {
  1503. u32 lock_status;
  1504. u32 resource_bit = (1 << resource);
  1505. int func = BP_FUNC(bp);
  1506. u32 hw_lock_control_reg;
  1507. int cnt;
  1508. /* Validating that the resource is within range */
  1509. if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
  1510. BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
  1511. resource, HW_LOCK_MAX_RESOURCE_VALUE);
  1512. return -EINVAL;
  1513. }
  1514. if (func <= 5) {
  1515. hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
  1516. } else {
  1517. hw_lock_control_reg =
  1518. (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
  1519. }
  1520. /* Validating that the resource is not already taken */
  1521. lock_status = REG_RD(bp, hw_lock_control_reg);
  1522. if (lock_status & resource_bit) {
  1523. BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n",
  1524. lock_status, resource_bit);
  1525. return -EEXIST;
  1526. }
  1527. /* Try for 5 second every 5ms */
  1528. for (cnt = 0; cnt < 1000; cnt++) {
  1529. /* Try to acquire the lock */
  1530. REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
  1531. lock_status = REG_RD(bp, hw_lock_control_reg);
  1532. if (lock_status & resource_bit)
  1533. return 0;
  1534. msleep(5);
  1535. }
  1536. BNX2X_ERR("Timeout\n");
  1537. return -EAGAIN;
  1538. }
  1539. int bnx2x_release_leader_lock(struct bnx2x *bp)
  1540. {
  1541. return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
  1542. }
  1543. int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
  1544. {
  1545. u32 lock_status;
  1546. u32 resource_bit = (1 << resource);
  1547. int func = BP_FUNC(bp);
  1548. u32 hw_lock_control_reg;
  1549. /* Validating that the resource is within range */
  1550. if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
  1551. BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
  1552. resource, HW_LOCK_MAX_RESOURCE_VALUE);
  1553. return -EINVAL;
  1554. }
  1555. if (func <= 5) {
  1556. hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
  1557. } else {
  1558. hw_lock_control_reg =
  1559. (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
  1560. }
  1561. /* Validating that the resource is currently taken */
  1562. lock_status = REG_RD(bp, hw_lock_control_reg);
  1563. if (!(lock_status & resource_bit)) {
  1564. BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. unlock was called but lock wasn't taken!\n",
  1565. lock_status, resource_bit);
  1566. return -EFAULT;
  1567. }
  1568. REG_WR(bp, hw_lock_control_reg, resource_bit);
  1569. return 0;
  1570. }
  1571. int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
  1572. {
  1573. /* The GPIO should be swapped if swap register is set and active */
  1574. int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
  1575. REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
  1576. int gpio_shift = gpio_num +
  1577. (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
  1578. u32 gpio_mask = (1 << gpio_shift);
  1579. u32 gpio_reg;
  1580. int value;
  1581. if (gpio_num > MISC_REGISTERS_GPIO_3) {
  1582. BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
  1583. return -EINVAL;
  1584. }
  1585. /* read GPIO value */
  1586. gpio_reg = REG_RD(bp, MISC_REG_GPIO);
  1587. /* get the requested pin value */
  1588. if ((gpio_reg & gpio_mask) == gpio_mask)
  1589. value = 1;
  1590. else
  1591. value = 0;
  1592. DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
  1593. return value;
  1594. }
  1595. int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
  1596. {
  1597. /* The GPIO should be swapped if swap register is set and active */
  1598. int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
  1599. REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
  1600. int gpio_shift = gpio_num +
  1601. (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
  1602. u32 gpio_mask = (1 << gpio_shift);
  1603. u32 gpio_reg;
  1604. if (gpio_num > MISC_REGISTERS_GPIO_3) {
  1605. BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
  1606. return -EINVAL;
  1607. }
  1608. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
  1609. /* read GPIO and mask except the float bits */
  1610. gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
  1611. switch (mode) {
  1612. case MISC_REGISTERS_GPIO_OUTPUT_LOW:
  1613. DP(NETIF_MSG_LINK,
  1614. "Set GPIO %d (shift %d) -> output low\n",
  1615. gpio_num, gpio_shift);
  1616. /* clear FLOAT and set CLR */
  1617. gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
  1618. gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
  1619. break;
  1620. case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
  1621. DP(NETIF_MSG_LINK,
  1622. "Set GPIO %d (shift %d) -> output high\n",
  1623. gpio_num, gpio_shift);
  1624. /* clear FLOAT and set SET */
  1625. gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
  1626. gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
  1627. break;
  1628. case MISC_REGISTERS_GPIO_INPUT_HI_Z:
  1629. DP(NETIF_MSG_LINK,
  1630. "Set GPIO %d (shift %d) -> input\n",
  1631. gpio_num, gpio_shift);
  1632. /* set FLOAT */
  1633. gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
  1634. break;
  1635. default:
  1636. break;
  1637. }
  1638. REG_WR(bp, MISC_REG_GPIO, gpio_reg);
  1639. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
  1640. return 0;
  1641. }
  1642. int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
  1643. {
  1644. u32 gpio_reg = 0;
  1645. int rc = 0;
  1646. /* Any port swapping should be handled by caller. */
  1647. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
  1648. /* read GPIO and mask except the float bits */
  1649. gpio_reg = REG_RD(bp, MISC_REG_GPIO);
  1650. gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
  1651. gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
  1652. gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
  1653. switch (mode) {
  1654. case MISC_REGISTERS_GPIO_OUTPUT_LOW:
  1655. DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
  1656. /* set CLR */
  1657. gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
  1658. break;
  1659. case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
  1660. DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
  1661. /* set SET */
  1662. gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
  1663. break;
  1664. case MISC_REGISTERS_GPIO_INPUT_HI_Z:
  1665. DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
  1666. /* set FLOAT */
  1667. gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
  1668. break;
  1669. default:
  1670. BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
  1671. rc = -EINVAL;
  1672. break;
  1673. }
  1674. if (rc == 0)
  1675. REG_WR(bp, MISC_REG_GPIO, gpio_reg);
  1676. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
  1677. return rc;
  1678. }
  1679. int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
  1680. {
  1681. /* The GPIO should be swapped if swap register is set and active */
  1682. int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
  1683. REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
  1684. int gpio_shift = gpio_num +
  1685. (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
  1686. u32 gpio_mask = (1 << gpio_shift);
  1687. u32 gpio_reg;
  1688. if (gpio_num > MISC_REGISTERS_GPIO_3) {
  1689. BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
  1690. return -EINVAL;
  1691. }
  1692. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
  1693. /* read GPIO int */
  1694. gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
  1695. switch (mode) {
  1696. case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
  1697. DP(NETIF_MSG_LINK,
  1698. "Clear GPIO INT %d (shift %d) -> output low\n",
  1699. gpio_num, gpio_shift);
  1700. /* clear SET and set CLR */
  1701. gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
  1702. gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
  1703. break;
  1704. case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
  1705. DP(NETIF_MSG_LINK,
  1706. "Set GPIO INT %d (shift %d) -> output high\n",
  1707. gpio_num, gpio_shift);
  1708. /* clear CLR and set SET */
  1709. gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
  1710. gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
  1711. break;
  1712. default:
  1713. break;
  1714. }
  1715. REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
  1716. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
  1717. return 0;
  1718. }
  1719. static int bnx2x_set_spio(struct bnx2x *bp, int spio_num, u32 mode)
  1720. {
  1721. u32 spio_mask = (1 << spio_num);
  1722. u32 spio_reg;
  1723. if ((spio_num < MISC_REGISTERS_SPIO_4) ||
  1724. (spio_num > MISC_REGISTERS_SPIO_7)) {
  1725. BNX2X_ERR("Invalid SPIO %d\n", spio_num);
  1726. return -EINVAL;
  1727. }
  1728. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
  1729. /* read SPIO and mask except the float bits */
  1730. spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_REGISTERS_SPIO_FLOAT);
  1731. switch (mode) {
  1732. case MISC_REGISTERS_SPIO_OUTPUT_LOW:
  1733. DP(NETIF_MSG_HW, "Set SPIO %d -> output low\n", spio_num);
  1734. /* clear FLOAT and set CLR */
  1735. spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
  1736. spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_CLR_POS);
  1737. break;
  1738. case MISC_REGISTERS_SPIO_OUTPUT_HIGH:
  1739. DP(NETIF_MSG_HW, "Set SPIO %d -> output high\n", spio_num);
  1740. /* clear FLOAT and set SET */
  1741. spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
  1742. spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_SET_POS);
  1743. break;
  1744. case MISC_REGISTERS_SPIO_INPUT_HI_Z:
  1745. DP(NETIF_MSG_HW, "Set SPIO %d -> input\n", spio_num);
  1746. /* set FLOAT */
  1747. spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
  1748. break;
  1749. default:
  1750. break;
  1751. }
  1752. REG_WR(bp, MISC_REG_SPIO, spio_reg);
  1753. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
  1754. return 0;
  1755. }
  1756. void bnx2x_calc_fc_adv(struct bnx2x *bp)
  1757. {
  1758. u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1759. switch (bp->link_vars.ieee_fc &
  1760. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
  1761. case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
  1762. bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
  1763. ADVERTISED_Pause);
  1764. break;
  1765. case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
  1766. bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
  1767. ADVERTISED_Pause);
  1768. break;
  1769. case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
  1770. bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
  1771. break;
  1772. default:
  1773. bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
  1774. ADVERTISED_Pause);
  1775. break;
  1776. }
  1777. }
  1778. u8 bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
  1779. {
  1780. if (!BP_NOMCP(bp)) {
  1781. u8 rc;
  1782. int cfx_idx = bnx2x_get_link_cfg_idx(bp);
  1783. u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
  1784. /*
  1785. * Initialize link parameters structure variables
  1786. * It is recommended to turn off RX FC for jumbo frames
  1787. * for better performance
  1788. */
  1789. if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
  1790. bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
  1791. else
  1792. bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
  1793. bnx2x_acquire_phy_lock(bp);
  1794. if (load_mode == LOAD_DIAG) {
  1795. struct link_params *lp = &bp->link_params;
  1796. lp->loopback_mode = LOOPBACK_XGXS;
  1797. /* do PHY loopback at 10G speed, if possible */
  1798. if (lp->req_line_speed[cfx_idx] < SPEED_10000) {
  1799. if (lp->speed_cap_mask[cfx_idx] &
  1800. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
  1801. lp->req_line_speed[cfx_idx] =
  1802. SPEED_10000;
  1803. else
  1804. lp->req_line_speed[cfx_idx] =
  1805. SPEED_1000;
  1806. }
  1807. }
  1808. if (load_mode == LOAD_LOOPBACK_EXT) {
  1809. struct link_params *lp = &bp->link_params;
  1810. lp->loopback_mode = LOOPBACK_EXT;
  1811. }
  1812. rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
  1813. bnx2x_release_phy_lock(bp);
  1814. bnx2x_calc_fc_adv(bp);
  1815. if (CHIP_REV_IS_SLOW(bp) && bp->link_vars.link_up) {
  1816. bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
  1817. bnx2x_link_report(bp);
  1818. } else
  1819. queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
  1820. bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
  1821. return rc;
  1822. }
  1823. BNX2X_ERR("Bootcode is missing - can not initialize link\n");
  1824. return -EINVAL;
  1825. }
  1826. void bnx2x_link_set(struct bnx2x *bp)
  1827. {
  1828. if (!BP_NOMCP(bp)) {
  1829. bnx2x_acquire_phy_lock(bp);
  1830. bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
  1831. bnx2x_phy_init(&bp->link_params, &bp->link_vars);
  1832. bnx2x_release_phy_lock(bp);
  1833. bnx2x_calc_fc_adv(bp);
  1834. } else
  1835. BNX2X_ERR("Bootcode is missing - can not set link\n");
  1836. }
  1837. static void bnx2x__link_reset(struct bnx2x *bp)
  1838. {
  1839. if (!BP_NOMCP(bp)) {
  1840. bnx2x_acquire_phy_lock(bp);
  1841. bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
  1842. bnx2x_release_phy_lock(bp);
  1843. } else
  1844. BNX2X_ERR("Bootcode is missing - can not reset link\n");
  1845. }
  1846. u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
  1847. {
  1848. u8 rc = 0;
  1849. if (!BP_NOMCP(bp)) {
  1850. bnx2x_acquire_phy_lock(bp);
  1851. rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
  1852. is_serdes);
  1853. bnx2x_release_phy_lock(bp);
  1854. } else
  1855. BNX2X_ERR("Bootcode is missing - can not test link\n");
  1856. return rc;
  1857. }
  1858. /* Calculates the sum of vn_min_rates.
  1859. It's needed for further normalizing of the min_rates.
  1860. Returns:
  1861. sum of vn_min_rates.
  1862. or
  1863. 0 - if all the min_rates are 0.
  1864. In the later case fainess algorithm should be deactivated.
  1865. If not all min_rates are zero then those that are zeroes will be set to 1.
  1866. */
  1867. static void bnx2x_calc_vn_min(struct bnx2x *bp,
  1868. struct cmng_init_input *input)
  1869. {
  1870. int all_zero = 1;
  1871. int vn;
  1872. for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
  1873. u32 vn_cfg = bp->mf_config[vn];
  1874. u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
  1875. FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
  1876. /* Skip hidden vns */
  1877. if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
  1878. vn_min_rate = 0;
  1879. /* If min rate is zero - set it to 1 */
  1880. else if (!vn_min_rate)
  1881. vn_min_rate = DEF_MIN_RATE;
  1882. else
  1883. all_zero = 0;
  1884. input->vnic_min_rate[vn] = vn_min_rate;
  1885. }
  1886. /* if ETS or all min rates are zeros - disable fairness */
  1887. if (BNX2X_IS_ETS_ENABLED(bp)) {
  1888. input->flags.cmng_enables &=
  1889. ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
  1890. DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
  1891. } else if (all_zero) {
  1892. input->flags.cmng_enables &=
  1893. ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
  1894. DP(NETIF_MSG_IFUP,
  1895. "All MIN values are zeroes fairness will be disabled\n");
  1896. } else
  1897. input->flags.cmng_enables |=
  1898. CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
  1899. }
  1900. static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn,
  1901. struct cmng_init_input *input)
  1902. {
  1903. u16 vn_max_rate;
  1904. u32 vn_cfg = bp->mf_config[vn];
  1905. if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
  1906. vn_max_rate = 0;
  1907. else {
  1908. u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
  1909. if (IS_MF_SI(bp)) {
  1910. /* maxCfg in percents of linkspeed */
  1911. vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
  1912. } else /* SD modes */
  1913. /* maxCfg is absolute in 100Mb units */
  1914. vn_max_rate = maxCfg * 100;
  1915. }
  1916. DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate);
  1917. input->vnic_max_rate[vn] = vn_max_rate;
  1918. }
  1919. static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
  1920. {
  1921. if (CHIP_REV_IS_SLOW(bp))
  1922. return CMNG_FNS_NONE;
  1923. if (IS_MF(bp))
  1924. return CMNG_FNS_MINMAX;
  1925. return CMNG_FNS_NONE;
  1926. }
  1927. void bnx2x_read_mf_cfg(struct bnx2x *bp)
  1928. {
  1929. int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
  1930. if (BP_NOMCP(bp))
  1931. return; /* what should be the default bvalue in this case */
  1932. /* For 2 port configuration the absolute function number formula
  1933. * is:
  1934. * abs_func = 2 * vn + BP_PORT + BP_PATH
  1935. *
  1936. * and there are 4 functions per port
  1937. *
  1938. * For 4 port configuration it is
  1939. * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
  1940. *
  1941. * and there are 2 functions per port
  1942. */
  1943. for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
  1944. int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
  1945. if (func >= E1H_FUNC_MAX)
  1946. break;
  1947. bp->mf_config[vn] =
  1948. MF_CFG_RD(bp, func_mf_config[func].config);
  1949. }
  1950. if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
  1951. DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
  1952. bp->flags |= MF_FUNC_DIS;
  1953. } else {
  1954. DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
  1955. bp->flags &= ~MF_FUNC_DIS;
  1956. }
  1957. }
  1958. static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
  1959. {
  1960. struct cmng_init_input input;
  1961. memset(&input, 0, sizeof(struct cmng_init_input));
  1962. input.port_rate = bp->link_vars.line_speed;
  1963. if (cmng_type == CMNG_FNS_MINMAX) {
  1964. int vn;
  1965. /* read mf conf from shmem */
  1966. if (read_cfg)
  1967. bnx2x_read_mf_cfg(bp);
  1968. /* vn_weight_sum and enable fairness if not 0 */
  1969. bnx2x_calc_vn_min(bp, &input);
  1970. /* calculate and set min-max rate for each vn */
  1971. if (bp->port.pmf)
  1972. for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
  1973. bnx2x_calc_vn_max(bp, vn, &input);
  1974. /* always enable rate shaping and fairness */
  1975. input.flags.cmng_enables |=
  1976. CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
  1977. bnx2x_init_cmng(&input, &bp->cmng);
  1978. return;
  1979. }
  1980. /* rate shaping and fairness are disabled */
  1981. DP(NETIF_MSG_IFUP,
  1982. "rate shaping and fairness are disabled\n");
  1983. }
  1984. static void storm_memset_cmng(struct bnx2x *bp,
  1985. struct cmng_init *cmng,
  1986. u8 port)
  1987. {
  1988. int vn;
  1989. size_t size = sizeof(struct cmng_struct_per_port);
  1990. u32 addr = BAR_XSTRORM_INTMEM +
  1991. XSTORM_CMNG_PER_PORT_VARS_OFFSET(port);
  1992. __storm_memset_struct(bp, addr, size, (u32 *)&cmng->port);
  1993. for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
  1994. int func = func_by_vn(bp, vn);
  1995. addr = BAR_XSTRORM_INTMEM +
  1996. XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func);
  1997. size = sizeof(struct rate_shaping_vars_per_vn);
  1998. __storm_memset_struct(bp, addr, size,
  1999. (u32 *)&cmng->vnic.vnic_max_rate[vn]);
  2000. addr = BAR_XSTRORM_INTMEM +
  2001. XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func);
  2002. size = sizeof(struct fairness_vars_per_vn);
  2003. __storm_memset_struct(bp, addr, size,
  2004. (u32 *)&cmng->vnic.vnic_min_rate[vn]);
  2005. }
  2006. }
  2007. /* This function is called upon link interrupt */
  2008. static void bnx2x_link_attn(struct bnx2x *bp)
  2009. {
  2010. /* Make sure that we are synced with the current statistics */
  2011. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  2012. bnx2x_link_update(&bp->link_params, &bp->link_vars);
  2013. if (bp->link_vars.link_up) {
  2014. /* dropless flow control */
  2015. if (!CHIP_IS_E1(bp) && bp->dropless_fc) {
  2016. int port = BP_PORT(bp);
  2017. u32 pause_enabled = 0;
  2018. if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
  2019. pause_enabled = 1;
  2020. REG_WR(bp, BAR_USTRORM_INTMEM +
  2021. USTORM_ETH_PAUSE_ENABLED_OFFSET(port),
  2022. pause_enabled);
  2023. }
  2024. if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
  2025. struct host_port_stats *pstats;
  2026. pstats = bnx2x_sp(bp, port_stats);
  2027. /* reset old mac stats */
  2028. memset(&(pstats->mac_stx[0]), 0,
  2029. sizeof(struct mac_stx));
  2030. }
  2031. if (bp->state == BNX2X_STATE_OPEN)
  2032. bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
  2033. }
  2034. if (bp->link_vars.link_up && bp->link_vars.line_speed) {
  2035. int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
  2036. if (cmng_fns != CMNG_FNS_NONE) {
  2037. bnx2x_cmng_fns_init(bp, false, cmng_fns);
  2038. storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
  2039. } else
  2040. /* rate shaping and fairness are disabled */
  2041. DP(NETIF_MSG_IFUP,
  2042. "single function mode without fairness\n");
  2043. }
  2044. __bnx2x_link_report(bp);
  2045. if (IS_MF(bp))
  2046. bnx2x_link_sync_notify(bp);
  2047. }
  2048. void bnx2x__link_status_update(struct bnx2x *bp)
  2049. {
  2050. if (bp->state != BNX2X_STATE_OPEN)
  2051. return;
  2052. /* read updated dcb configuration */
  2053. bnx2x_dcbx_pmf_update(bp);
  2054. bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
  2055. if (bp->link_vars.link_up)
  2056. bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
  2057. else
  2058. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  2059. /* indicate link status */
  2060. bnx2x_link_report(bp);
  2061. }
  2062. static int bnx2x_afex_func_update(struct bnx2x *bp, u16 vifid,
  2063. u16 vlan_val, u8 allowed_prio)
  2064. {
  2065. struct bnx2x_func_state_params func_params = {0};
  2066. struct bnx2x_func_afex_update_params *f_update_params =
  2067. &func_params.params.afex_update;
  2068. func_params.f_obj = &bp->func_obj;
  2069. func_params.cmd = BNX2X_F_CMD_AFEX_UPDATE;
  2070. /* no need to wait for RAMROD completion, so don't
  2071. * set RAMROD_COMP_WAIT flag
  2072. */
  2073. f_update_params->vif_id = vifid;
  2074. f_update_params->afex_default_vlan = vlan_val;
  2075. f_update_params->allowed_priorities = allowed_prio;
  2076. /* if ramrod can not be sent, response to MCP immediately */
  2077. if (bnx2x_func_state_change(bp, &func_params) < 0)
  2078. bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
  2079. return 0;
  2080. }
  2081. static int bnx2x_afex_handle_vif_list_cmd(struct bnx2x *bp, u8 cmd_type,
  2082. u16 vif_index, u8 func_bit_map)
  2083. {
  2084. struct bnx2x_func_state_params func_params = {0};
  2085. struct bnx2x_func_afex_viflists_params *update_params =
  2086. &func_params.params.afex_viflists;
  2087. int rc;
  2088. u32 drv_msg_code;
  2089. /* validate only LIST_SET and LIST_GET are received from switch */
  2090. if ((cmd_type != VIF_LIST_RULE_GET) && (cmd_type != VIF_LIST_RULE_SET))
  2091. BNX2X_ERR("BUG! afex_handle_vif_list_cmd invalid type 0x%x\n",
  2092. cmd_type);
  2093. func_params.f_obj = &bp->func_obj;
  2094. func_params.cmd = BNX2X_F_CMD_AFEX_VIFLISTS;
  2095. /* set parameters according to cmd_type */
  2096. update_params->afex_vif_list_command = cmd_type;
  2097. update_params->vif_list_index = cpu_to_le16(vif_index);
  2098. update_params->func_bit_map =
  2099. (cmd_type == VIF_LIST_RULE_GET) ? 0 : func_bit_map;
  2100. update_params->func_to_clear = 0;
  2101. drv_msg_code =
  2102. (cmd_type == VIF_LIST_RULE_GET) ?
  2103. DRV_MSG_CODE_AFEX_LISTGET_ACK :
  2104. DRV_MSG_CODE_AFEX_LISTSET_ACK;
  2105. /* if ramrod can not be sent, respond to MCP immediately for
  2106. * SET and GET requests (other are not triggered from MCP)
  2107. */
  2108. rc = bnx2x_func_state_change(bp, &func_params);
  2109. if (rc < 0)
  2110. bnx2x_fw_command(bp, drv_msg_code, 0);
  2111. return 0;
  2112. }
  2113. static void bnx2x_handle_afex_cmd(struct bnx2x *bp, u32 cmd)
  2114. {
  2115. struct afex_stats afex_stats;
  2116. u32 func = BP_ABS_FUNC(bp);
  2117. u32 mf_config;
  2118. u16 vlan_val;
  2119. u32 vlan_prio;
  2120. u16 vif_id;
  2121. u8 allowed_prio;
  2122. u8 vlan_mode;
  2123. u32 addr_to_write, vifid, addrs, stats_type, i;
  2124. if (cmd & DRV_STATUS_AFEX_LISTGET_REQ) {
  2125. vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
  2126. DP(BNX2X_MSG_MCP,
  2127. "afex: got MCP req LISTGET_REQ for vifid 0x%x\n", vifid);
  2128. bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_GET, vifid, 0);
  2129. }
  2130. if (cmd & DRV_STATUS_AFEX_LISTSET_REQ) {
  2131. vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
  2132. addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]);
  2133. DP(BNX2X_MSG_MCP,
  2134. "afex: got MCP req LISTSET_REQ for vifid 0x%x addrs 0x%x\n",
  2135. vifid, addrs);
  2136. bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_SET, vifid,
  2137. addrs);
  2138. }
  2139. if (cmd & DRV_STATUS_AFEX_STATSGET_REQ) {
  2140. addr_to_write = SHMEM2_RD(bp,
  2141. afex_scratchpad_addr_to_write[BP_FW_MB_IDX(bp)]);
  2142. stats_type = SHMEM2_RD(bp,
  2143. afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
  2144. DP(BNX2X_MSG_MCP,
  2145. "afex: got MCP req STATSGET_REQ, write to addr 0x%x\n",
  2146. addr_to_write);
  2147. bnx2x_afex_collect_stats(bp, (void *)&afex_stats, stats_type);
  2148. /* write response to scratchpad, for MCP */
  2149. for (i = 0; i < (sizeof(struct afex_stats)/sizeof(u32)); i++)
  2150. REG_WR(bp, addr_to_write + i*sizeof(u32),
  2151. *(((u32 *)(&afex_stats))+i));
  2152. /* send ack message to MCP */
  2153. bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_STATSGET_ACK, 0);
  2154. }
  2155. if (cmd & DRV_STATUS_AFEX_VIFSET_REQ) {
  2156. mf_config = MF_CFG_RD(bp, func_mf_config[func].config);
  2157. bp->mf_config[BP_VN(bp)] = mf_config;
  2158. DP(BNX2X_MSG_MCP,
  2159. "afex: got MCP req VIFSET_REQ, mf_config 0x%x\n",
  2160. mf_config);
  2161. /* if VIF_SET is "enabled" */
  2162. if (!(mf_config & FUNC_MF_CFG_FUNC_DISABLED)) {
  2163. /* set rate limit directly to internal RAM */
  2164. struct cmng_init_input cmng_input;
  2165. struct rate_shaping_vars_per_vn m_rs_vn;
  2166. size_t size = sizeof(struct rate_shaping_vars_per_vn);
  2167. u32 addr = BAR_XSTRORM_INTMEM +
  2168. XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(BP_FUNC(bp));
  2169. bp->mf_config[BP_VN(bp)] = mf_config;
  2170. bnx2x_calc_vn_max(bp, BP_VN(bp), &cmng_input);
  2171. m_rs_vn.vn_counter.rate =
  2172. cmng_input.vnic_max_rate[BP_VN(bp)];
  2173. m_rs_vn.vn_counter.quota =
  2174. (m_rs_vn.vn_counter.rate *
  2175. RS_PERIODIC_TIMEOUT_USEC) / 8;
  2176. __storm_memset_struct(bp, addr, size, (u32 *)&m_rs_vn);
  2177. /* read relevant values from mf_cfg struct in shmem */
  2178. vif_id =
  2179. (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
  2180. FUNC_MF_CFG_E1HOV_TAG_MASK) >>
  2181. FUNC_MF_CFG_E1HOV_TAG_SHIFT;
  2182. vlan_val =
  2183. (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
  2184. FUNC_MF_CFG_AFEX_VLAN_MASK) >>
  2185. FUNC_MF_CFG_AFEX_VLAN_SHIFT;
  2186. vlan_prio = (mf_config &
  2187. FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >>
  2188. FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT;
  2189. vlan_val |= (vlan_prio << VLAN_PRIO_SHIFT);
  2190. vlan_mode =
  2191. (MF_CFG_RD(bp,
  2192. func_mf_config[func].afex_config) &
  2193. FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >>
  2194. FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT;
  2195. allowed_prio =
  2196. (MF_CFG_RD(bp,
  2197. func_mf_config[func].afex_config) &
  2198. FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >>
  2199. FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT;
  2200. /* send ramrod to FW, return in case of failure */
  2201. if (bnx2x_afex_func_update(bp, vif_id, vlan_val,
  2202. allowed_prio))
  2203. return;
  2204. bp->afex_def_vlan_tag = vlan_val;
  2205. bp->afex_vlan_mode = vlan_mode;
  2206. } else {
  2207. /* notify link down because BP->flags is disabled */
  2208. bnx2x_link_report(bp);
  2209. /* send INVALID VIF ramrod to FW */
  2210. bnx2x_afex_func_update(bp, 0xFFFF, 0, 0);
  2211. /* Reset the default afex VLAN */
  2212. bp->afex_def_vlan_tag = -1;
  2213. }
  2214. }
  2215. }
  2216. static void bnx2x_pmf_update(struct bnx2x *bp)
  2217. {
  2218. int port = BP_PORT(bp);
  2219. u32 val;
  2220. bp->port.pmf = 1;
  2221. DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
  2222. /*
  2223. * We need the mb() to ensure the ordering between the writing to
  2224. * bp->port.pmf here and reading it from the bnx2x_periodic_task().
  2225. */
  2226. smp_mb();
  2227. /* queue a periodic task */
  2228. queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
  2229. bnx2x_dcbx_pmf_update(bp);
  2230. /* enable nig attention */
  2231. val = (0xff0f | (1 << (BP_VN(bp) + 4)));
  2232. if (bp->common.int_block == INT_BLOCK_HC) {
  2233. REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
  2234. REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
  2235. } else if (!CHIP_IS_E1x(bp)) {
  2236. REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
  2237. REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
  2238. }
  2239. bnx2x_stats_handle(bp, STATS_EVENT_PMF);
  2240. }
  2241. /* end of Link */
  2242. /* slow path */
  2243. /*
  2244. * General service functions
  2245. */
  2246. /* send the MCP a request, block until there is a reply */
  2247. u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
  2248. {
  2249. int mb_idx = BP_FW_MB_IDX(bp);
  2250. u32 seq;
  2251. u32 rc = 0;
  2252. u32 cnt = 1;
  2253. u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
  2254. mutex_lock(&bp->fw_mb_mutex);
  2255. seq = ++bp->fw_seq;
  2256. SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
  2257. SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
  2258. DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
  2259. (command | seq), param);
  2260. do {
  2261. /* let the FW do it's magic ... */
  2262. msleep(delay);
  2263. rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
  2264. /* Give the FW up to 5 second (500*10ms) */
  2265. } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
  2266. DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
  2267. cnt*delay, rc, seq);
  2268. /* is this a reply to our command? */
  2269. if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
  2270. rc &= FW_MSG_CODE_MASK;
  2271. else {
  2272. /* FW BUG! */
  2273. BNX2X_ERR("FW failed to respond!\n");
  2274. bnx2x_fw_dump(bp);
  2275. rc = 0;
  2276. }
  2277. mutex_unlock(&bp->fw_mb_mutex);
  2278. return rc;
  2279. }
  2280. static void storm_memset_func_cfg(struct bnx2x *bp,
  2281. struct tstorm_eth_function_common_config *tcfg,
  2282. u16 abs_fid)
  2283. {
  2284. size_t size = sizeof(struct tstorm_eth_function_common_config);
  2285. u32 addr = BAR_TSTRORM_INTMEM +
  2286. TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid);
  2287. __storm_memset_struct(bp, addr, size, (u32 *)tcfg);
  2288. }
  2289. void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
  2290. {
  2291. if (CHIP_IS_E1x(bp)) {
  2292. struct tstorm_eth_function_common_config tcfg = {0};
  2293. storm_memset_func_cfg(bp, &tcfg, p->func_id);
  2294. }
  2295. /* Enable the function in the FW */
  2296. storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
  2297. storm_memset_func_en(bp, p->func_id, 1);
  2298. /* spq */
  2299. if (p->func_flgs & FUNC_FLG_SPQ) {
  2300. storm_memset_spq_addr(bp, p->spq_map, p->func_id);
  2301. REG_WR(bp, XSEM_REG_FAST_MEMORY +
  2302. XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
  2303. }
  2304. }
  2305. /**
  2306. * bnx2x_get_tx_only_flags - Return common flags
  2307. *
  2308. * @bp device handle
  2309. * @fp queue handle
  2310. * @zero_stats TRUE if statistics zeroing is needed
  2311. *
  2312. * Return the flags that are common for the Tx-only and not normal connections.
  2313. */
  2314. static unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
  2315. struct bnx2x_fastpath *fp,
  2316. bool zero_stats)
  2317. {
  2318. unsigned long flags = 0;
  2319. /* PF driver will always initialize the Queue to an ACTIVE state */
  2320. __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
  2321. /* tx only connections collect statistics (on the same index as the
  2322. * parent connection). The statistics are zeroed when the parent
  2323. * connection is initialized.
  2324. */
  2325. __set_bit(BNX2X_Q_FLG_STATS, &flags);
  2326. if (zero_stats)
  2327. __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
  2328. return flags;
  2329. }
  2330. static unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
  2331. struct bnx2x_fastpath *fp,
  2332. bool leading)
  2333. {
  2334. unsigned long flags = 0;
  2335. /* calculate other queue flags */
  2336. if (IS_MF_SD(bp))
  2337. __set_bit(BNX2X_Q_FLG_OV, &flags);
  2338. if (IS_FCOE_FP(fp)) {
  2339. __set_bit(BNX2X_Q_FLG_FCOE, &flags);
  2340. /* For FCoE - force usage of default priority (for afex) */
  2341. __set_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, &flags);
  2342. }
  2343. if (!fp->disable_tpa) {
  2344. __set_bit(BNX2X_Q_FLG_TPA, &flags);
  2345. __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
  2346. if (fp->mode == TPA_MODE_GRO)
  2347. __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
  2348. }
  2349. if (leading) {
  2350. __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
  2351. __set_bit(BNX2X_Q_FLG_MCAST, &flags);
  2352. }
  2353. /* Always set HW VLAN stripping */
  2354. __set_bit(BNX2X_Q_FLG_VLAN, &flags);
  2355. /* configure silent vlan removal */
  2356. if (IS_MF_AFEX(bp))
  2357. __set_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, &flags);
  2358. return flags | bnx2x_get_common_flags(bp, fp, true);
  2359. }
  2360. static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
  2361. struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
  2362. u8 cos)
  2363. {
  2364. gen_init->stat_id = bnx2x_stats_id(fp);
  2365. gen_init->spcl_id = fp->cl_id;
  2366. /* Always use mini-jumbo MTU for FCoE L2 ring */
  2367. if (IS_FCOE_FP(fp))
  2368. gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
  2369. else
  2370. gen_init->mtu = bp->dev->mtu;
  2371. gen_init->cos = cos;
  2372. }
  2373. static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
  2374. struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
  2375. struct bnx2x_rxq_setup_params *rxq_init)
  2376. {
  2377. u8 max_sge = 0;
  2378. u16 sge_sz = 0;
  2379. u16 tpa_agg_size = 0;
  2380. if (!fp->disable_tpa) {
  2381. pause->sge_th_lo = SGE_TH_LO(bp);
  2382. pause->sge_th_hi = SGE_TH_HI(bp);
  2383. /* validate SGE ring has enough to cross high threshold */
  2384. WARN_ON(bp->dropless_fc &&
  2385. pause->sge_th_hi + FW_PREFETCH_CNT >
  2386. MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);
  2387. tpa_agg_size = min_t(u32,
  2388. (min_t(u32, 8, MAX_SKB_FRAGS) *
  2389. SGE_PAGE_SIZE * PAGES_PER_SGE), 0xffff);
  2390. max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
  2391. SGE_PAGE_SHIFT;
  2392. max_sge = ((max_sge + PAGES_PER_SGE - 1) &
  2393. (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
  2394. sge_sz = (u16)min_t(u32, SGE_PAGE_SIZE * PAGES_PER_SGE,
  2395. 0xffff);
  2396. }
  2397. /* pause - not for e1 */
  2398. if (!CHIP_IS_E1(bp)) {
  2399. pause->bd_th_lo = BD_TH_LO(bp);
  2400. pause->bd_th_hi = BD_TH_HI(bp);
  2401. pause->rcq_th_lo = RCQ_TH_LO(bp);
  2402. pause->rcq_th_hi = RCQ_TH_HI(bp);
  2403. /*
  2404. * validate that rings have enough entries to cross
  2405. * high thresholds
  2406. */
  2407. WARN_ON(bp->dropless_fc &&
  2408. pause->bd_th_hi + FW_PREFETCH_CNT >
  2409. bp->rx_ring_size);
  2410. WARN_ON(bp->dropless_fc &&
  2411. pause->rcq_th_hi + FW_PREFETCH_CNT >
  2412. NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
  2413. pause->pri_map = 1;
  2414. }
  2415. /* rxq setup */
  2416. rxq_init->dscr_map = fp->rx_desc_mapping;
  2417. rxq_init->sge_map = fp->rx_sge_mapping;
  2418. rxq_init->rcq_map = fp->rx_comp_mapping;
  2419. rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
  2420. /* This should be a maximum number of data bytes that may be
  2421. * placed on the BD (not including paddings).
  2422. */
  2423. rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
  2424. BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
  2425. rxq_init->cl_qzone_id = fp->cl_qzone_id;
  2426. rxq_init->tpa_agg_sz = tpa_agg_size;
  2427. rxq_init->sge_buf_sz = sge_sz;
  2428. rxq_init->max_sges_pkt = max_sge;
  2429. rxq_init->rss_engine_id = BP_FUNC(bp);
  2430. rxq_init->mcast_engine_id = BP_FUNC(bp);
  2431. /* Maximum number or simultaneous TPA aggregation for this Queue.
  2432. *
  2433. * For PF Clients it should be the maximum avaliable number.
  2434. * VF driver(s) may want to define it to a smaller value.
  2435. */
  2436. rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
  2437. rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
  2438. rxq_init->fw_sb_id = fp->fw_sb_id;
  2439. if (IS_FCOE_FP(fp))
  2440. rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
  2441. else
  2442. rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
  2443. /* configure silent vlan removal
  2444. * if multi function mode is afex, then mask default vlan
  2445. */
  2446. if (IS_MF_AFEX(bp)) {
  2447. rxq_init->silent_removal_value = bp->afex_def_vlan_tag;
  2448. rxq_init->silent_removal_mask = VLAN_VID_MASK;
  2449. }
  2450. }
  2451. static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
  2452. struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
  2453. u8 cos)
  2454. {
  2455. txq_init->dscr_map = fp->txdata_ptr[cos]->tx_desc_mapping;
  2456. txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
  2457. txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
  2458. txq_init->fw_sb_id = fp->fw_sb_id;
  2459. /*
  2460. * set the tss leading client id for TX classfication ==
  2461. * leading RSS client id
  2462. */
  2463. txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
  2464. if (IS_FCOE_FP(fp)) {
  2465. txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
  2466. txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
  2467. }
  2468. }
  2469. static void bnx2x_pf_init(struct bnx2x *bp)
  2470. {
  2471. struct bnx2x_func_init_params func_init = {0};
  2472. struct event_ring_data eq_data = { {0} };
  2473. u16 flags;
  2474. if (!CHIP_IS_E1x(bp)) {
  2475. /* reset IGU PF statistics: MSIX + ATTN */
  2476. /* PF */
  2477. REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
  2478. BNX2X_IGU_STAS_MSG_VF_CNT*4 +
  2479. (CHIP_MODE_IS_4_PORT(bp) ?
  2480. BP_FUNC(bp) : BP_VN(bp))*4, 0);
  2481. /* ATTN */
  2482. REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
  2483. BNX2X_IGU_STAS_MSG_VF_CNT*4 +
  2484. BNX2X_IGU_STAS_MSG_PF_CNT*4 +
  2485. (CHIP_MODE_IS_4_PORT(bp) ?
  2486. BP_FUNC(bp) : BP_VN(bp))*4, 0);
  2487. }
  2488. /* function setup flags */
  2489. flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
  2490. /* This flag is relevant for E1x only.
  2491. * E2 doesn't have a TPA configuration in a function level.
  2492. */
  2493. flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
  2494. func_init.func_flgs = flags;
  2495. func_init.pf_id = BP_FUNC(bp);
  2496. func_init.func_id = BP_FUNC(bp);
  2497. func_init.spq_map = bp->spq_mapping;
  2498. func_init.spq_prod = bp->spq_prod_idx;
  2499. bnx2x_func_init(bp, &func_init);
  2500. memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
  2501. /*
  2502. * Congestion management values depend on the link rate
  2503. * There is no active link so initial link rate is set to 10 Gbps.
  2504. * When the link comes up The congestion management values are
  2505. * re-calculated according to the actual link rate.
  2506. */
  2507. bp->link_vars.line_speed = SPEED_10000;
  2508. bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
  2509. /* Only the PMF sets the HW */
  2510. if (bp->port.pmf)
  2511. storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
  2512. /* init Event Queue */
  2513. eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
  2514. eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
  2515. eq_data.producer = bp->eq_prod;
  2516. eq_data.index_id = HC_SP_INDEX_EQ_CONS;
  2517. eq_data.sb_id = DEF_SB_ID;
  2518. storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
  2519. }
  2520. static void bnx2x_e1h_disable(struct bnx2x *bp)
  2521. {
  2522. int port = BP_PORT(bp);
  2523. bnx2x_tx_disable(bp);
  2524. REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
  2525. }
  2526. static void bnx2x_e1h_enable(struct bnx2x *bp)
  2527. {
  2528. int port = BP_PORT(bp);
  2529. REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
  2530. /* Tx queue should be only reenabled */
  2531. netif_tx_wake_all_queues(bp->dev);
  2532. /*
  2533. * Should not call netif_carrier_on since it will be called if the link
  2534. * is up when checking for link state
  2535. */
  2536. }
  2537. #define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
  2538. static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
  2539. {
  2540. struct eth_stats_info *ether_stat =
  2541. &bp->slowpath->drv_info_to_mcp.ether_stat;
  2542. /* leave last char as NULL */
  2543. memcpy(ether_stat->version, DRV_MODULE_VERSION,
  2544. ETH_STAT_INFO_VERSION_LEN - 1);
  2545. bp->sp_objs[0].mac_obj.get_n_elements(bp, &bp->sp_objs[0].mac_obj,
  2546. DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
  2547. ether_stat->mac_local);
  2548. ether_stat->mtu_size = bp->dev->mtu;
  2549. if (bp->dev->features & NETIF_F_RXCSUM)
  2550. ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
  2551. if (bp->dev->features & NETIF_F_TSO)
  2552. ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
  2553. ether_stat->feature_flags |= bp->common.boot_mode;
  2554. ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;
  2555. ether_stat->txq_size = bp->tx_ring_size;
  2556. ether_stat->rxq_size = bp->rx_ring_size;
  2557. }
  2558. static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
  2559. {
  2560. #ifdef BCM_CNIC
  2561. struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
  2562. struct fcoe_stats_info *fcoe_stat =
  2563. &bp->slowpath->drv_info_to_mcp.fcoe_stat;
  2564. memcpy(fcoe_stat->mac_local + MAC_LEADING_ZERO_CNT,
  2565. bp->fip_mac, ETH_ALEN);
  2566. fcoe_stat->qos_priority =
  2567. app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];
  2568. /* insert FCoE stats from ramrod response */
  2569. if (!NO_FCOE(bp)) {
  2570. struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
  2571. &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
  2572. tstorm_queue_statistics;
  2573. struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
  2574. &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
  2575. xstorm_queue_statistics;
  2576. struct fcoe_statistics_params *fw_fcoe_stat =
  2577. &bp->fw_stats_data->fcoe;
  2578. ADD_64(fcoe_stat->rx_bytes_hi, 0, fcoe_stat->rx_bytes_lo,
  2579. fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
  2580. ADD_64(fcoe_stat->rx_bytes_hi,
  2581. fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
  2582. fcoe_stat->rx_bytes_lo,
  2583. fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
  2584. ADD_64(fcoe_stat->rx_bytes_hi,
  2585. fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
  2586. fcoe_stat->rx_bytes_lo,
  2587. fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
  2588. ADD_64(fcoe_stat->rx_bytes_hi,
  2589. fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
  2590. fcoe_stat->rx_bytes_lo,
  2591. fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
  2592. ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
  2593. fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
  2594. ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
  2595. fcoe_q_tstorm_stats->rcv_ucast_pkts);
  2596. ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
  2597. fcoe_q_tstorm_stats->rcv_bcast_pkts);
  2598. ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
  2599. fcoe_q_tstorm_stats->rcv_mcast_pkts);
  2600. ADD_64(fcoe_stat->tx_bytes_hi, 0, fcoe_stat->tx_bytes_lo,
  2601. fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
  2602. ADD_64(fcoe_stat->tx_bytes_hi,
  2603. fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
  2604. fcoe_stat->tx_bytes_lo,
  2605. fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
  2606. ADD_64(fcoe_stat->tx_bytes_hi,
  2607. fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
  2608. fcoe_stat->tx_bytes_lo,
  2609. fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
  2610. ADD_64(fcoe_stat->tx_bytes_hi,
  2611. fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
  2612. fcoe_stat->tx_bytes_lo,
  2613. fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
  2614. ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
  2615. fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
  2616. ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
  2617. fcoe_q_xstorm_stats->ucast_pkts_sent);
  2618. ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
  2619. fcoe_q_xstorm_stats->bcast_pkts_sent);
  2620. ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
  2621. fcoe_q_xstorm_stats->mcast_pkts_sent);
  2622. }
  2623. /* ask L5 driver to add data to the struct */
  2624. bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
  2625. #endif
  2626. }
  2627. static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
  2628. {
  2629. #ifdef BCM_CNIC
  2630. struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
  2631. struct iscsi_stats_info *iscsi_stat =
  2632. &bp->slowpath->drv_info_to_mcp.iscsi_stat;
  2633. memcpy(iscsi_stat->mac_local + MAC_LEADING_ZERO_CNT,
  2634. bp->cnic_eth_dev.iscsi_mac, ETH_ALEN);
  2635. iscsi_stat->qos_priority =
  2636. app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];
  2637. /* ask L5 driver to add data to the struct */
  2638. bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
  2639. #endif
  2640. }
  2641. /* called due to MCP event (on pmf):
  2642. * reread new bandwidth configuration
  2643. * configure FW
  2644. * notify others function about the change
  2645. */
  2646. static void bnx2x_config_mf_bw(struct bnx2x *bp)
  2647. {
  2648. if (bp->link_vars.link_up) {
  2649. bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
  2650. bnx2x_link_sync_notify(bp);
  2651. }
  2652. storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
  2653. }
  2654. static void bnx2x_set_mf_bw(struct bnx2x *bp)
  2655. {
  2656. bnx2x_config_mf_bw(bp);
  2657. bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
  2658. }
  2659. static void bnx2x_handle_eee_event(struct bnx2x *bp)
  2660. {
  2661. DP(BNX2X_MSG_MCP, "EEE - LLDP event\n");
  2662. bnx2x_fw_command(bp, DRV_MSG_CODE_EEE_RESULTS_ACK, 0);
  2663. }
  2664. static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
  2665. {
  2666. enum drv_info_opcode op_code;
  2667. u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
  2668. /* if drv_info version supported by MFW doesn't match - send NACK */
  2669. if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
  2670. bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
  2671. return;
  2672. }
  2673. op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
  2674. DRV_INFO_CONTROL_OP_CODE_SHIFT;
  2675. memset(&bp->slowpath->drv_info_to_mcp, 0,
  2676. sizeof(union drv_info_to_mcp));
  2677. switch (op_code) {
  2678. case ETH_STATS_OPCODE:
  2679. bnx2x_drv_info_ether_stat(bp);
  2680. break;
  2681. case FCOE_STATS_OPCODE:
  2682. bnx2x_drv_info_fcoe_stat(bp);
  2683. break;
  2684. case ISCSI_STATS_OPCODE:
  2685. bnx2x_drv_info_iscsi_stat(bp);
  2686. break;
  2687. default:
  2688. /* if op code isn't supported - send NACK */
  2689. bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
  2690. return;
  2691. }
  2692. /* if we got drv_info attn from MFW then these fields are defined in
  2693. * shmem2 for sure
  2694. */
  2695. SHMEM2_WR(bp, drv_info_host_addr_lo,
  2696. U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
  2697. SHMEM2_WR(bp, drv_info_host_addr_hi,
  2698. U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
  2699. bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
  2700. }
  2701. static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
  2702. {
  2703. DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
  2704. if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
  2705. /*
  2706. * This is the only place besides the function initialization
  2707. * where the bp->flags can change so it is done without any
  2708. * locks
  2709. */
  2710. if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
  2711. DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
  2712. bp->flags |= MF_FUNC_DIS;
  2713. bnx2x_e1h_disable(bp);
  2714. } else {
  2715. DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
  2716. bp->flags &= ~MF_FUNC_DIS;
  2717. bnx2x_e1h_enable(bp);
  2718. }
  2719. dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
  2720. }
  2721. if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
  2722. bnx2x_config_mf_bw(bp);
  2723. dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
  2724. }
  2725. /* Report results to MCP */
  2726. if (dcc_event)
  2727. bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
  2728. else
  2729. bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
  2730. }
  2731. /* must be called under the spq lock */
  2732. static struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
  2733. {
  2734. struct eth_spe *next_spe = bp->spq_prod_bd;
  2735. if (bp->spq_prod_bd == bp->spq_last_bd) {
  2736. bp->spq_prod_bd = bp->spq;
  2737. bp->spq_prod_idx = 0;
  2738. DP(BNX2X_MSG_SP, "end of spq\n");
  2739. } else {
  2740. bp->spq_prod_bd++;
  2741. bp->spq_prod_idx++;
  2742. }
  2743. return next_spe;
  2744. }
  2745. /* must be called under the spq lock */
  2746. static void bnx2x_sp_prod_update(struct bnx2x *bp)
  2747. {
  2748. int func = BP_FUNC(bp);
  2749. /*
  2750. * Make sure that BD data is updated before writing the producer:
  2751. * BD data is written to the memory, the producer is read from the
  2752. * memory, thus we need a full memory barrier to ensure the ordering.
  2753. */
  2754. mb();
  2755. REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
  2756. bp->spq_prod_idx);
  2757. mmiowb();
  2758. }
  2759. /**
  2760. * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
  2761. *
  2762. * @cmd: command to check
  2763. * @cmd_type: command type
  2764. */
  2765. static bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
  2766. {
  2767. if ((cmd_type == NONE_CONNECTION_TYPE) ||
  2768. (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
  2769. (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
  2770. (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
  2771. (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
  2772. (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
  2773. (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
  2774. return true;
  2775. else
  2776. return false;
  2777. }
  2778. /**
  2779. * bnx2x_sp_post - place a single command on an SP ring
  2780. *
  2781. * @bp: driver handle
  2782. * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
  2783. * @cid: SW CID the command is related to
  2784. * @data_hi: command private data address (high 32 bits)
  2785. * @data_lo: command private data address (low 32 bits)
  2786. * @cmd_type: command type (e.g. NONE, ETH)
  2787. *
  2788. * SP data is handled as if it's always an address pair, thus data fields are
  2789. * not swapped to little endian in upper functions. Instead this function swaps
  2790. * data as if it's two u32 fields.
  2791. */
  2792. int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
  2793. u32 data_hi, u32 data_lo, int cmd_type)
  2794. {
  2795. struct eth_spe *spe;
  2796. u16 type;
  2797. bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
  2798. #ifdef BNX2X_STOP_ON_ERROR
  2799. if (unlikely(bp->panic)) {
  2800. BNX2X_ERR("Can't post SP when there is panic\n");
  2801. return -EIO;
  2802. }
  2803. #endif
  2804. spin_lock_bh(&bp->spq_lock);
  2805. if (common) {
  2806. if (!atomic_read(&bp->eq_spq_left)) {
  2807. BNX2X_ERR("BUG! EQ ring full!\n");
  2808. spin_unlock_bh(&bp->spq_lock);
  2809. bnx2x_panic();
  2810. return -EBUSY;
  2811. }
  2812. } else if (!atomic_read(&bp->cq_spq_left)) {
  2813. BNX2X_ERR("BUG! SPQ ring full!\n");
  2814. spin_unlock_bh(&bp->spq_lock);
  2815. bnx2x_panic();
  2816. return -EBUSY;
  2817. }
  2818. spe = bnx2x_sp_get_next(bp);
  2819. /* CID needs port number to be encoded int it */
  2820. spe->hdr.conn_and_cmd_data =
  2821. cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
  2822. HW_CID(bp, cid));
  2823. type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) & SPE_HDR_CONN_TYPE;
  2824. type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
  2825. SPE_HDR_FUNCTION_ID);
  2826. spe->hdr.type = cpu_to_le16(type);
  2827. spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
  2828. spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
  2829. /*
  2830. * It's ok if the actual decrement is issued towards the memory
  2831. * somewhere between the spin_lock and spin_unlock. Thus no
  2832. * more explict memory barrier is needed.
  2833. */
  2834. if (common)
  2835. atomic_dec(&bp->eq_spq_left);
  2836. else
  2837. atomic_dec(&bp->cq_spq_left);
  2838. DP(BNX2X_MSG_SP,
  2839. "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
  2840. bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
  2841. (u32)(U64_LO(bp->spq_mapping) +
  2842. (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
  2843. HW_CID(bp, cid), data_hi, data_lo, type,
  2844. atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
  2845. bnx2x_sp_prod_update(bp);
  2846. spin_unlock_bh(&bp->spq_lock);
  2847. return 0;
  2848. }
  2849. /* acquire split MCP access lock register */
  2850. static int bnx2x_acquire_alr(struct bnx2x *bp)
  2851. {
  2852. u32 j, val;
  2853. int rc = 0;
  2854. might_sleep();
  2855. for (j = 0; j < 1000; j++) {
  2856. val = (1UL << 31);
  2857. REG_WR(bp, GRCBASE_MCP + 0x9c, val);
  2858. val = REG_RD(bp, GRCBASE_MCP + 0x9c);
  2859. if (val & (1L << 31))
  2860. break;
  2861. msleep(5);
  2862. }
  2863. if (!(val & (1L << 31))) {
  2864. BNX2X_ERR("Cannot acquire MCP access lock register\n");
  2865. rc = -EBUSY;
  2866. }
  2867. return rc;
  2868. }
  2869. /* release split MCP access lock register */
  2870. static void bnx2x_release_alr(struct bnx2x *bp)
  2871. {
  2872. REG_WR(bp, GRCBASE_MCP + 0x9c, 0);
  2873. }
  2874. #define BNX2X_DEF_SB_ATT_IDX 0x0001
  2875. #define BNX2X_DEF_SB_IDX 0x0002
  2876. static u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
  2877. {
  2878. struct host_sp_status_block *def_sb = bp->def_status_blk;
  2879. u16 rc = 0;
  2880. barrier(); /* status block is written to by the chip */
  2881. if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
  2882. bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
  2883. rc |= BNX2X_DEF_SB_ATT_IDX;
  2884. }
  2885. if (bp->def_idx != def_sb->sp_sb.running_index) {
  2886. bp->def_idx = def_sb->sp_sb.running_index;
  2887. rc |= BNX2X_DEF_SB_IDX;
  2888. }
  2889. /* Do not reorder: indecies reading should complete before handling */
  2890. barrier();
  2891. return rc;
  2892. }
  2893. /*
  2894. * slow path service functions
  2895. */
  2896. static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
  2897. {
  2898. int port = BP_PORT(bp);
  2899. u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
  2900. MISC_REG_AEU_MASK_ATTN_FUNC_0;
  2901. u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
  2902. NIG_REG_MASK_INTERRUPT_PORT0;
  2903. u32 aeu_mask;
  2904. u32 nig_mask = 0;
  2905. u32 reg_addr;
  2906. if (bp->attn_state & asserted)
  2907. BNX2X_ERR("IGU ERROR\n");
  2908. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
  2909. aeu_mask = REG_RD(bp, aeu_addr);
  2910. DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
  2911. aeu_mask, asserted);
  2912. aeu_mask &= ~(asserted & 0x3ff);
  2913. DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
  2914. REG_WR(bp, aeu_addr, aeu_mask);
  2915. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
  2916. DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
  2917. bp->attn_state |= asserted;
  2918. DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
  2919. if (asserted & ATTN_HARD_WIRED_MASK) {
  2920. if (asserted & ATTN_NIG_FOR_FUNC) {
  2921. bnx2x_acquire_phy_lock(bp);
  2922. /* save nig interrupt mask */
  2923. nig_mask = REG_RD(bp, nig_int_mask_addr);
  2924. /* If nig_mask is not set, no need to call the update
  2925. * function.
  2926. */
  2927. if (nig_mask) {
  2928. REG_WR(bp, nig_int_mask_addr, 0);
  2929. bnx2x_link_attn(bp);
  2930. }
  2931. /* handle unicore attn? */
  2932. }
  2933. if (asserted & ATTN_SW_TIMER_4_FUNC)
  2934. DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
  2935. if (asserted & GPIO_2_FUNC)
  2936. DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
  2937. if (asserted & GPIO_3_FUNC)
  2938. DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
  2939. if (asserted & GPIO_4_FUNC)
  2940. DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
  2941. if (port == 0) {
  2942. if (asserted & ATTN_GENERAL_ATTN_1) {
  2943. DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
  2944. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
  2945. }
  2946. if (asserted & ATTN_GENERAL_ATTN_2) {
  2947. DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
  2948. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
  2949. }
  2950. if (asserted & ATTN_GENERAL_ATTN_3) {
  2951. DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
  2952. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
  2953. }
  2954. } else {
  2955. if (asserted & ATTN_GENERAL_ATTN_4) {
  2956. DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
  2957. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
  2958. }
  2959. if (asserted & ATTN_GENERAL_ATTN_5) {
  2960. DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
  2961. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
  2962. }
  2963. if (asserted & ATTN_GENERAL_ATTN_6) {
  2964. DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
  2965. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
  2966. }
  2967. }
  2968. } /* if hardwired */
  2969. if (bp->common.int_block == INT_BLOCK_HC)
  2970. reg_addr = (HC_REG_COMMAND_REG + port*32 +
  2971. COMMAND_REG_ATTN_BITS_SET);
  2972. else
  2973. reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
  2974. DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
  2975. (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
  2976. REG_WR(bp, reg_addr, asserted);
  2977. /* now set back the mask */
  2978. if (asserted & ATTN_NIG_FOR_FUNC) {
  2979. REG_WR(bp, nig_int_mask_addr, nig_mask);
  2980. bnx2x_release_phy_lock(bp);
  2981. }
  2982. }
  2983. static void bnx2x_fan_failure(struct bnx2x *bp)
  2984. {
  2985. int port = BP_PORT(bp);
  2986. u32 ext_phy_config;
  2987. /* mark the failure */
  2988. ext_phy_config =
  2989. SHMEM_RD(bp,
  2990. dev_info.port_hw_config[port].external_phy_config);
  2991. ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
  2992. ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
  2993. SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
  2994. ext_phy_config);
  2995. /* log the failure */
  2996. netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
  2997. "Please contact OEM Support for assistance\n");
  2998. /*
  2999. * Scheudle device reset (unload)
  3000. * This is due to some boards consuming sufficient power when driver is
  3001. * up to overheat if fan fails.
  3002. */
  3003. smp_mb__before_clear_bit();
  3004. set_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state);
  3005. smp_mb__after_clear_bit();
  3006. schedule_delayed_work(&bp->sp_rtnl_task, 0);
  3007. }
  3008. static void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
  3009. {
  3010. int port = BP_PORT(bp);
  3011. int reg_offset;
  3012. u32 val;
  3013. reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
  3014. MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
  3015. if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
  3016. val = REG_RD(bp, reg_offset);
  3017. val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
  3018. REG_WR(bp, reg_offset, val);
  3019. BNX2X_ERR("SPIO5 hw attention\n");
  3020. /* Fan failure attention */
  3021. bnx2x_hw_reset_phy(&bp->link_params);
  3022. bnx2x_fan_failure(bp);
  3023. }
  3024. if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
  3025. bnx2x_acquire_phy_lock(bp);
  3026. bnx2x_handle_module_detect_int(&bp->link_params);
  3027. bnx2x_release_phy_lock(bp);
  3028. }
  3029. if (attn & HW_INTERRUT_ASSERT_SET_0) {
  3030. val = REG_RD(bp, reg_offset);
  3031. val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
  3032. REG_WR(bp, reg_offset, val);
  3033. BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
  3034. (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
  3035. bnx2x_panic();
  3036. }
  3037. }
  3038. static void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
  3039. {
  3040. u32 val;
  3041. if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
  3042. val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
  3043. BNX2X_ERR("DB hw attention 0x%x\n", val);
  3044. /* DORQ discard attention */
  3045. if (val & 0x2)
  3046. BNX2X_ERR("FATAL error from DORQ\n");
  3047. }
  3048. if (attn & HW_INTERRUT_ASSERT_SET_1) {
  3049. int port = BP_PORT(bp);
  3050. int reg_offset;
  3051. reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
  3052. MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
  3053. val = REG_RD(bp, reg_offset);
  3054. val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
  3055. REG_WR(bp, reg_offset, val);
  3056. BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
  3057. (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
  3058. bnx2x_panic();
  3059. }
  3060. }
  3061. static void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
  3062. {
  3063. u32 val;
  3064. if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
  3065. val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
  3066. BNX2X_ERR("CFC hw attention 0x%x\n", val);
  3067. /* CFC error attention */
  3068. if (val & 0x2)
  3069. BNX2X_ERR("FATAL error from CFC\n");
  3070. }
  3071. if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
  3072. val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
  3073. BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
  3074. /* RQ_USDMDP_FIFO_OVERFLOW */
  3075. if (val & 0x18000)
  3076. BNX2X_ERR("FATAL error from PXP\n");
  3077. if (!CHIP_IS_E1x(bp)) {
  3078. val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
  3079. BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
  3080. }
  3081. }
  3082. if (attn & HW_INTERRUT_ASSERT_SET_2) {
  3083. int port = BP_PORT(bp);
  3084. int reg_offset;
  3085. reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
  3086. MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
  3087. val = REG_RD(bp, reg_offset);
  3088. val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
  3089. REG_WR(bp, reg_offset, val);
  3090. BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
  3091. (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
  3092. bnx2x_panic();
  3093. }
  3094. }
  3095. static void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
  3096. {
  3097. u32 val;
  3098. if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
  3099. if (attn & BNX2X_PMF_LINK_ASSERT) {
  3100. int func = BP_FUNC(bp);
  3101. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
  3102. bnx2x_read_mf_cfg(bp);
  3103. bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
  3104. func_mf_config[BP_ABS_FUNC(bp)].config);
  3105. val = SHMEM_RD(bp,
  3106. func_mb[BP_FW_MB_IDX(bp)].drv_status);
  3107. if (val & DRV_STATUS_DCC_EVENT_MASK)
  3108. bnx2x_dcc_event(bp,
  3109. (val & DRV_STATUS_DCC_EVENT_MASK));
  3110. if (val & DRV_STATUS_SET_MF_BW)
  3111. bnx2x_set_mf_bw(bp);
  3112. if (val & DRV_STATUS_DRV_INFO_REQ)
  3113. bnx2x_handle_drv_info_req(bp);
  3114. if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
  3115. bnx2x_pmf_update(bp);
  3116. if (bp->port.pmf &&
  3117. (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
  3118. bp->dcbx_enabled > 0)
  3119. /* start dcbx state machine */
  3120. bnx2x_dcbx_set_params(bp,
  3121. BNX2X_DCBX_STATE_NEG_RECEIVED);
  3122. if (val & DRV_STATUS_AFEX_EVENT_MASK)
  3123. bnx2x_handle_afex_cmd(bp,
  3124. val & DRV_STATUS_AFEX_EVENT_MASK);
  3125. if (val & DRV_STATUS_EEE_NEGOTIATION_RESULTS)
  3126. bnx2x_handle_eee_event(bp);
  3127. if (bp->link_vars.periodic_flags &
  3128. PERIODIC_FLAGS_LINK_EVENT) {
  3129. /* sync with link */
  3130. bnx2x_acquire_phy_lock(bp);
  3131. bp->link_vars.periodic_flags &=
  3132. ~PERIODIC_FLAGS_LINK_EVENT;
  3133. bnx2x_release_phy_lock(bp);
  3134. if (IS_MF(bp))
  3135. bnx2x_link_sync_notify(bp);
  3136. bnx2x_link_report(bp);
  3137. }
  3138. /* Always call it here: bnx2x_link_report() will
  3139. * prevent the link indication duplication.
  3140. */
  3141. bnx2x__link_status_update(bp);
  3142. } else if (attn & BNX2X_MC_ASSERT_BITS) {
  3143. BNX2X_ERR("MC assert!\n");
  3144. bnx2x_mc_assert(bp);
  3145. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
  3146. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
  3147. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
  3148. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
  3149. bnx2x_panic();
  3150. } else if (attn & BNX2X_MCP_ASSERT) {
  3151. BNX2X_ERR("MCP assert!\n");
  3152. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
  3153. bnx2x_fw_dump(bp);
  3154. } else
  3155. BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
  3156. }
  3157. if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
  3158. BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
  3159. if (attn & BNX2X_GRC_TIMEOUT) {
  3160. val = CHIP_IS_E1(bp) ? 0 :
  3161. REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
  3162. BNX2X_ERR("GRC time-out 0x%08x\n", val);
  3163. }
  3164. if (attn & BNX2X_GRC_RSV) {
  3165. val = CHIP_IS_E1(bp) ? 0 :
  3166. REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
  3167. BNX2X_ERR("GRC reserved 0x%08x\n", val);
  3168. }
  3169. REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
  3170. }
  3171. }
  3172. /*
  3173. * Bits map:
  3174. * 0-7 - Engine0 load counter.
  3175. * 8-15 - Engine1 load counter.
  3176. * 16 - Engine0 RESET_IN_PROGRESS bit.
  3177. * 17 - Engine1 RESET_IN_PROGRESS bit.
  3178. * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
  3179. * on the engine
  3180. * 19 - Engine1 ONE_IS_LOADED.
  3181. * 20 - Chip reset flow bit. When set none-leader must wait for both engines
  3182. * leader to complete (check for both RESET_IN_PROGRESS bits and not for
  3183. * just the one belonging to its engine).
  3184. *
  3185. */
  3186. #define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
  3187. #define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
  3188. #define BNX2X_PATH0_LOAD_CNT_SHIFT 0
  3189. #define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
  3190. #define BNX2X_PATH1_LOAD_CNT_SHIFT 8
  3191. #define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
  3192. #define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
  3193. #define BNX2X_GLOBAL_RESET_BIT 0x00040000
  3194. /*
  3195. * Set the GLOBAL_RESET bit.
  3196. *
  3197. * Should be run under rtnl lock
  3198. */
  3199. void bnx2x_set_reset_global(struct bnx2x *bp)
  3200. {
  3201. u32 val;
  3202. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3203. val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
  3204. REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
  3205. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3206. }
  3207. /*
  3208. * Clear the GLOBAL_RESET bit.
  3209. *
  3210. * Should be run under rtnl lock
  3211. */
  3212. static void bnx2x_clear_reset_global(struct bnx2x *bp)
  3213. {
  3214. u32 val;
  3215. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3216. val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
  3217. REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
  3218. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3219. }
  3220. /*
  3221. * Checks the GLOBAL_RESET bit.
  3222. *
  3223. * should be run under rtnl lock
  3224. */
  3225. static bool bnx2x_reset_is_global(struct bnx2x *bp)
  3226. {
  3227. u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
  3228. DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
  3229. return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
  3230. }
  3231. /*
  3232. * Clear RESET_IN_PROGRESS bit for the current engine.
  3233. *
  3234. * Should be run under rtnl lock
  3235. */
  3236. static void bnx2x_set_reset_done(struct bnx2x *bp)
  3237. {
  3238. u32 val;
  3239. u32 bit = BP_PATH(bp) ?
  3240. BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
  3241. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3242. val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
  3243. /* Clear the bit */
  3244. val &= ~bit;
  3245. REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
  3246. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3247. }
  3248. /*
  3249. * Set RESET_IN_PROGRESS for the current engine.
  3250. *
  3251. * should be run under rtnl lock
  3252. */
  3253. void bnx2x_set_reset_in_progress(struct bnx2x *bp)
  3254. {
  3255. u32 val;
  3256. u32 bit = BP_PATH(bp) ?
  3257. BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
  3258. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3259. val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
  3260. /* Set the bit */
  3261. val |= bit;
  3262. REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
  3263. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3264. }
  3265. /*
  3266. * Checks the RESET_IN_PROGRESS bit for the given engine.
  3267. * should be run under rtnl lock
  3268. */
  3269. bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
  3270. {
  3271. u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
  3272. u32 bit = engine ?
  3273. BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
  3274. /* return false if bit is set */
  3275. return (val & bit) ? false : true;
  3276. }
  3277. /*
  3278. * set pf load for the current pf.
  3279. *
  3280. * should be run under rtnl lock
  3281. */
  3282. void bnx2x_set_pf_load(struct bnx2x *bp)
  3283. {
  3284. u32 val1, val;
  3285. u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
  3286. BNX2X_PATH0_LOAD_CNT_MASK;
  3287. u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
  3288. BNX2X_PATH0_LOAD_CNT_SHIFT;
  3289. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3290. val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
  3291. DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
  3292. /* get the current counter value */
  3293. val1 = (val & mask) >> shift;
  3294. /* set bit of that PF */
  3295. val1 |= (1 << bp->pf_num);
  3296. /* clear the old value */
  3297. val &= ~mask;
  3298. /* set the new one */
  3299. val |= ((val1 << shift) & mask);
  3300. REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
  3301. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3302. }
  3303. /**
  3304. * bnx2x_clear_pf_load - clear pf load mark
  3305. *
  3306. * @bp: driver handle
  3307. *
  3308. * Should be run under rtnl lock.
  3309. * Decrements the load counter for the current engine. Returns
  3310. * whether other functions are still loaded
  3311. */
  3312. bool bnx2x_clear_pf_load(struct bnx2x *bp)
  3313. {
  3314. u32 val1, val;
  3315. u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
  3316. BNX2X_PATH0_LOAD_CNT_MASK;
  3317. u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
  3318. BNX2X_PATH0_LOAD_CNT_SHIFT;
  3319. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3320. val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
  3321. DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
  3322. /* get the current counter value */
  3323. val1 = (val & mask) >> shift;
  3324. /* clear bit of that PF */
  3325. val1 &= ~(1 << bp->pf_num);
  3326. /* clear the old value */
  3327. val &= ~mask;
  3328. /* set the new one */
  3329. val |= ((val1 << shift) & mask);
  3330. REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
  3331. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3332. return val1 != 0;
  3333. }
  3334. /*
  3335. * Read the load status for the current engine.
  3336. *
  3337. * should be run under rtnl lock
  3338. */
  3339. static bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
  3340. {
  3341. u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
  3342. BNX2X_PATH0_LOAD_CNT_MASK);
  3343. u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
  3344. BNX2X_PATH0_LOAD_CNT_SHIFT);
  3345. u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
  3346. DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
  3347. val = (val & mask) >> shift;
  3348. DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
  3349. engine, val);
  3350. return val != 0;
  3351. }
  3352. static void _print_next_block(int idx, const char *blk)
  3353. {
  3354. pr_cont("%s%s", idx ? ", " : "", blk);
  3355. }
  3356. static int bnx2x_check_blocks_with_parity0(u32 sig, int par_num,
  3357. bool print)
  3358. {
  3359. int i = 0;
  3360. u32 cur_bit = 0;
  3361. for (i = 0; sig; i++) {
  3362. cur_bit = ((u32)0x1 << i);
  3363. if (sig & cur_bit) {
  3364. switch (cur_bit) {
  3365. case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
  3366. if (print)
  3367. _print_next_block(par_num++, "BRB");
  3368. break;
  3369. case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
  3370. if (print)
  3371. _print_next_block(par_num++, "PARSER");
  3372. break;
  3373. case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
  3374. if (print)
  3375. _print_next_block(par_num++, "TSDM");
  3376. break;
  3377. case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
  3378. if (print)
  3379. _print_next_block(par_num++,
  3380. "SEARCHER");
  3381. break;
  3382. case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
  3383. if (print)
  3384. _print_next_block(par_num++, "TCM");
  3385. break;
  3386. case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
  3387. if (print)
  3388. _print_next_block(par_num++, "TSEMI");
  3389. break;
  3390. case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
  3391. if (print)
  3392. _print_next_block(par_num++, "XPB");
  3393. break;
  3394. }
  3395. /* Clear the bit */
  3396. sig &= ~cur_bit;
  3397. }
  3398. }
  3399. return par_num;
  3400. }
  3401. static int bnx2x_check_blocks_with_parity1(u32 sig, int par_num,
  3402. bool *global, bool print)
  3403. {
  3404. int i = 0;
  3405. u32 cur_bit = 0;
  3406. for (i = 0; sig; i++) {
  3407. cur_bit = ((u32)0x1 << i);
  3408. if (sig & cur_bit) {
  3409. switch (cur_bit) {
  3410. case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
  3411. if (print)
  3412. _print_next_block(par_num++, "PBF");
  3413. break;
  3414. case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
  3415. if (print)
  3416. _print_next_block(par_num++, "QM");
  3417. break;
  3418. case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
  3419. if (print)
  3420. _print_next_block(par_num++, "TM");
  3421. break;
  3422. case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
  3423. if (print)
  3424. _print_next_block(par_num++, "XSDM");
  3425. break;
  3426. case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
  3427. if (print)
  3428. _print_next_block(par_num++, "XCM");
  3429. break;
  3430. case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
  3431. if (print)
  3432. _print_next_block(par_num++, "XSEMI");
  3433. break;
  3434. case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
  3435. if (print)
  3436. _print_next_block(par_num++,
  3437. "DOORBELLQ");
  3438. break;
  3439. case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
  3440. if (print)
  3441. _print_next_block(par_num++, "NIG");
  3442. break;
  3443. case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
  3444. if (print)
  3445. _print_next_block(par_num++,
  3446. "VAUX PCI CORE");
  3447. *global = true;
  3448. break;
  3449. case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
  3450. if (print)
  3451. _print_next_block(par_num++, "DEBUG");
  3452. break;
  3453. case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
  3454. if (print)
  3455. _print_next_block(par_num++, "USDM");
  3456. break;
  3457. case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
  3458. if (print)
  3459. _print_next_block(par_num++, "UCM");
  3460. break;
  3461. case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
  3462. if (print)
  3463. _print_next_block(par_num++, "USEMI");
  3464. break;
  3465. case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
  3466. if (print)
  3467. _print_next_block(par_num++, "UPB");
  3468. break;
  3469. case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
  3470. if (print)
  3471. _print_next_block(par_num++, "CSDM");
  3472. break;
  3473. case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
  3474. if (print)
  3475. _print_next_block(par_num++, "CCM");
  3476. break;
  3477. }
  3478. /* Clear the bit */
  3479. sig &= ~cur_bit;
  3480. }
  3481. }
  3482. return par_num;
  3483. }
  3484. static int bnx2x_check_blocks_with_parity2(u32 sig, int par_num,
  3485. bool print)
  3486. {
  3487. int i = 0;
  3488. u32 cur_bit = 0;
  3489. for (i = 0; sig; i++) {
  3490. cur_bit = ((u32)0x1 << i);
  3491. if (sig & cur_bit) {
  3492. switch (cur_bit) {
  3493. case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
  3494. if (print)
  3495. _print_next_block(par_num++, "CSEMI");
  3496. break;
  3497. case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
  3498. if (print)
  3499. _print_next_block(par_num++, "PXP");
  3500. break;
  3501. case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
  3502. if (print)
  3503. _print_next_block(par_num++,
  3504. "PXPPCICLOCKCLIENT");
  3505. break;
  3506. case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
  3507. if (print)
  3508. _print_next_block(par_num++, "CFC");
  3509. break;
  3510. case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
  3511. if (print)
  3512. _print_next_block(par_num++, "CDU");
  3513. break;
  3514. case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
  3515. if (print)
  3516. _print_next_block(par_num++, "DMAE");
  3517. break;
  3518. case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
  3519. if (print)
  3520. _print_next_block(par_num++, "IGU");
  3521. break;
  3522. case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
  3523. if (print)
  3524. _print_next_block(par_num++, "MISC");
  3525. break;
  3526. }
  3527. /* Clear the bit */
  3528. sig &= ~cur_bit;
  3529. }
  3530. }
  3531. return par_num;
  3532. }
  3533. static int bnx2x_check_blocks_with_parity3(u32 sig, int par_num,
  3534. bool *global, bool print)
  3535. {
  3536. int i = 0;
  3537. u32 cur_bit = 0;
  3538. for (i = 0; sig; i++) {
  3539. cur_bit = ((u32)0x1 << i);
  3540. if (sig & cur_bit) {
  3541. switch (cur_bit) {
  3542. case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
  3543. if (print)
  3544. _print_next_block(par_num++, "MCP ROM");
  3545. *global = true;
  3546. break;
  3547. case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
  3548. if (print)
  3549. _print_next_block(par_num++,
  3550. "MCP UMP RX");
  3551. *global = true;
  3552. break;
  3553. case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
  3554. if (print)
  3555. _print_next_block(par_num++,
  3556. "MCP UMP TX");
  3557. *global = true;
  3558. break;
  3559. case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
  3560. if (print)
  3561. _print_next_block(par_num++,
  3562. "MCP SCPAD");
  3563. *global = true;
  3564. break;
  3565. }
  3566. /* Clear the bit */
  3567. sig &= ~cur_bit;
  3568. }
  3569. }
  3570. return par_num;
  3571. }
  3572. static int bnx2x_check_blocks_with_parity4(u32 sig, int par_num,
  3573. bool print)
  3574. {
  3575. int i = 0;
  3576. u32 cur_bit = 0;
  3577. for (i = 0; sig; i++) {
  3578. cur_bit = ((u32)0x1 << i);
  3579. if (sig & cur_bit) {
  3580. switch (cur_bit) {
  3581. case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
  3582. if (print)
  3583. _print_next_block(par_num++, "PGLUE_B");
  3584. break;
  3585. case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
  3586. if (print)
  3587. _print_next_block(par_num++, "ATC");
  3588. break;
  3589. }
  3590. /* Clear the bit */
  3591. sig &= ~cur_bit;
  3592. }
  3593. }
  3594. return par_num;
  3595. }
  3596. static bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
  3597. u32 *sig)
  3598. {
  3599. if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
  3600. (sig[1] & HW_PRTY_ASSERT_SET_1) ||
  3601. (sig[2] & HW_PRTY_ASSERT_SET_2) ||
  3602. (sig[3] & HW_PRTY_ASSERT_SET_3) ||
  3603. (sig[4] & HW_PRTY_ASSERT_SET_4)) {
  3604. int par_num = 0;
  3605. DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
  3606. "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
  3607. sig[0] & HW_PRTY_ASSERT_SET_0,
  3608. sig[1] & HW_PRTY_ASSERT_SET_1,
  3609. sig[2] & HW_PRTY_ASSERT_SET_2,
  3610. sig[3] & HW_PRTY_ASSERT_SET_3,
  3611. sig[4] & HW_PRTY_ASSERT_SET_4);
  3612. if (print)
  3613. netdev_err(bp->dev,
  3614. "Parity errors detected in blocks: ");
  3615. par_num = bnx2x_check_blocks_with_parity0(
  3616. sig[0] & HW_PRTY_ASSERT_SET_0, par_num, print);
  3617. par_num = bnx2x_check_blocks_with_parity1(
  3618. sig[1] & HW_PRTY_ASSERT_SET_1, par_num, global, print);
  3619. par_num = bnx2x_check_blocks_with_parity2(
  3620. sig[2] & HW_PRTY_ASSERT_SET_2, par_num, print);
  3621. par_num = bnx2x_check_blocks_with_parity3(
  3622. sig[3] & HW_PRTY_ASSERT_SET_3, par_num, global, print);
  3623. par_num = bnx2x_check_blocks_with_parity4(
  3624. sig[4] & HW_PRTY_ASSERT_SET_4, par_num, print);
  3625. if (print)
  3626. pr_cont("\n");
  3627. return true;
  3628. } else
  3629. return false;
  3630. }
  3631. /**
  3632. * bnx2x_chk_parity_attn - checks for parity attentions.
  3633. *
  3634. * @bp: driver handle
  3635. * @global: true if there was a global attention
  3636. * @print: show parity attention in syslog
  3637. */
  3638. bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
  3639. {
  3640. struct attn_route attn = { {0} };
  3641. int port = BP_PORT(bp);
  3642. attn.sig[0] = REG_RD(bp,
  3643. MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
  3644. port*4);
  3645. attn.sig[1] = REG_RD(bp,
  3646. MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
  3647. port*4);
  3648. attn.sig[2] = REG_RD(bp,
  3649. MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
  3650. port*4);
  3651. attn.sig[3] = REG_RD(bp,
  3652. MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
  3653. port*4);
  3654. if (!CHIP_IS_E1x(bp))
  3655. attn.sig[4] = REG_RD(bp,
  3656. MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
  3657. port*4);
  3658. return bnx2x_parity_attn(bp, global, print, attn.sig);
  3659. }
  3660. static void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
  3661. {
  3662. u32 val;
  3663. if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
  3664. val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
  3665. BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
  3666. if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
  3667. BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
  3668. if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
  3669. BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
  3670. if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
  3671. BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
  3672. if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
  3673. BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
  3674. if (val &
  3675. PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
  3676. BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
  3677. if (val &
  3678. PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
  3679. BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
  3680. if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
  3681. BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
  3682. if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
  3683. BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
  3684. if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
  3685. BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
  3686. }
  3687. if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
  3688. val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
  3689. BNX2X_ERR("ATC hw attention 0x%x\n", val);
  3690. if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
  3691. BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
  3692. if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
  3693. BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
  3694. if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
  3695. BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
  3696. if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
  3697. BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
  3698. if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
  3699. BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
  3700. if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
  3701. BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
  3702. }
  3703. if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
  3704. AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
  3705. BNX2X_ERR("FATAL parity attention set4 0x%x\n",
  3706. (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
  3707. AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
  3708. }
  3709. }
  3710. static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
  3711. {
  3712. struct attn_route attn, *group_mask;
  3713. int port = BP_PORT(bp);
  3714. int index;
  3715. u32 reg_addr;
  3716. u32 val;
  3717. u32 aeu_mask;
  3718. bool global = false;
  3719. /* need to take HW lock because MCP or other port might also
  3720. try to handle this event */
  3721. bnx2x_acquire_alr(bp);
  3722. if (bnx2x_chk_parity_attn(bp, &global, true)) {
  3723. #ifndef BNX2X_STOP_ON_ERROR
  3724. bp->recovery_state = BNX2X_RECOVERY_INIT;
  3725. schedule_delayed_work(&bp->sp_rtnl_task, 0);
  3726. /* Disable HW interrupts */
  3727. bnx2x_int_disable(bp);
  3728. /* In case of parity errors don't handle attentions so that
  3729. * other function would "see" parity errors.
  3730. */
  3731. #else
  3732. bnx2x_panic();
  3733. #endif
  3734. bnx2x_release_alr(bp);
  3735. return;
  3736. }
  3737. attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
  3738. attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
  3739. attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
  3740. attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
  3741. if (!CHIP_IS_E1x(bp))
  3742. attn.sig[4] =
  3743. REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
  3744. else
  3745. attn.sig[4] = 0;
  3746. DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
  3747. attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
  3748. for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
  3749. if (deasserted & (1 << index)) {
  3750. group_mask = &bp->attn_group[index];
  3751. DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
  3752. index,
  3753. group_mask->sig[0], group_mask->sig[1],
  3754. group_mask->sig[2], group_mask->sig[3],
  3755. group_mask->sig[4]);
  3756. bnx2x_attn_int_deasserted4(bp,
  3757. attn.sig[4] & group_mask->sig[4]);
  3758. bnx2x_attn_int_deasserted3(bp,
  3759. attn.sig[3] & group_mask->sig[3]);
  3760. bnx2x_attn_int_deasserted1(bp,
  3761. attn.sig[1] & group_mask->sig[1]);
  3762. bnx2x_attn_int_deasserted2(bp,
  3763. attn.sig[2] & group_mask->sig[2]);
  3764. bnx2x_attn_int_deasserted0(bp,
  3765. attn.sig[0] & group_mask->sig[0]);
  3766. }
  3767. }
  3768. bnx2x_release_alr(bp);
  3769. if (bp->common.int_block == INT_BLOCK_HC)
  3770. reg_addr = (HC_REG_COMMAND_REG + port*32 +
  3771. COMMAND_REG_ATTN_BITS_CLR);
  3772. else
  3773. reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
  3774. val = ~deasserted;
  3775. DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
  3776. (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
  3777. REG_WR(bp, reg_addr, val);
  3778. if (~bp->attn_state & deasserted)
  3779. BNX2X_ERR("IGU ERROR\n");
  3780. reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
  3781. MISC_REG_AEU_MASK_ATTN_FUNC_0;
  3782. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
  3783. aeu_mask = REG_RD(bp, reg_addr);
  3784. DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
  3785. aeu_mask, deasserted);
  3786. aeu_mask |= (deasserted & 0x3ff);
  3787. DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
  3788. REG_WR(bp, reg_addr, aeu_mask);
  3789. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
  3790. DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
  3791. bp->attn_state &= ~deasserted;
  3792. DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
  3793. }
  3794. static void bnx2x_attn_int(struct bnx2x *bp)
  3795. {
  3796. /* read local copy of bits */
  3797. u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
  3798. attn_bits);
  3799. u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
  3800. attn_bits_ack);
  3801. u32 attn_state = bp->attn_state;
  3802. /* look for changed bits */
  3803. u32 asserted = attn_bits & ~attn_ack & ~attn_state;
  3804. u32 deasserted = ~attn_bits & attn_ack & attn_state;
  3805. DP(NETIF_MSG_HW,
  3806. "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
  3807. attn_bits, attn_ack, asserted, deasserted);
  3808. if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
  3809. BNX2X_ERR("BAD attention state\n");
  3810. /* handle bits that were raised */
  3811. if (asserted)
  3812. bnx2x_attn_int_asserted(bp, asserted);
  3813. if (deasserted)
  3814. bnx2x_attn_int_deasserted(bp, deasserted);
  3815. }
  3816. void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
  3817. u16 index, u8 op, u8 update)
  3818. {
  3819. u32 igu_addr = BAR_IGU_INTMEM + (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
  3820. bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
  3821. igu_addr);
  3822. }
  3823. static void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
  3824. {
  3825. /* No memory barriers */
  3826. storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
  3827. mmiowb(); /* keep prod updates ordered */
  3828. }
  3829. #ifdef BCM_CNIC
  3830. static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
  3831. union event_ring_elem *elem)
  3832. {
  3833. u8 err = elem->message.error;
  3834. if (!bp->cnic_eth_dev.starting_cid ||
  3835. (cid < bp->cnic_eth_dev.starting_cid &&
  3836. cid != bp->cnic_eth_dev.iscsi_l2_cid))
  3837. return 1;
  3838. DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
  3839. if (unlikely(err)) {
  3840. BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
  3841. cid);
  3842. bnx2x_panic_dump(bp);
  3843. }
  3844. bnx2x_cnic_cfc_comp(bp, cid, err);
  3845. return 0;
  3846. }
  3847. #endif
  3848. static void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
  3849. {
  3850. struct bnx2x_mcast_ramrod_params rparam;
  3851. int rc;
  3852. memset(&rparam, 0, sizeof(rparam));
  3853. rparam.mcast_obj = &bp->mcast_obj;
  3854. netif_addr_lock_bh(bp->dev);
  3855. /* Clear pending state for the last command */
  3856. bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
  3857. /* If there are pending mcast commands - send them */
  3858. if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
  3859. rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
  3860. if (rc < 0)
  3861. BNX2X_ERR("Failed to send pending mcast commands: %d\n",
  3862. rc);
  3863. }
  3864. netif_addr_unlock_bh(bp->dev);
  3865. }
  3866. static void bnx2x_handle_classification_eqe(struct bnx2x *bp,
  3867. union event_ring_elem *elem)
  3868. {
  3869. unsigned long ramrod_flags = 0;
  3870. int rc = 0;
  3871. u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
  3872. struct bnx2x_vlan_mac_obj *vlan_mac_obj;
  3873. /* Always push next commands out, don't wait here */
  3874. __set_bit(RAMROD_CONT, &ramrod_flags);
  3875. switch (elem->message.data.eth_event.echo >> BNX2X_SWCID_SHIFT) {
  3876. case BNX2X_FILTER_MAC_PENDING:
  3877. DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
  3878. #ifdef BCM_CNIC
  3879. if (cid == BNX2X_ISCSI_ETH_CID(bp))
  3880. vlan_mac_obj = &bp->iscsi_l2_mac_obj;
  3881. else
  3882. #endif
  3883. vlan_mac_obj = &bp->sp_objs[cid].mac_obj;
  3884. break;
  3885. case BNX2X_FILTER_MCAST_PENDING:
  3886. DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
  3887. /* This is only relevant for 57710 where multicast MACs are
  3888. * configured as unicast MACs using the same ramrod.
  3889. */
  3890. bnx2x_handle_mcast_eqe(bp);
  3891. return;
  3892. default:
  3893. BNX2X_ERR("Unsupported classification command: %d\n",
  3894. elem->message.data.eth_event.echo);
  3895. return;
  3896. }
  3897. rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
  3898. if (rc < 0)
  3899. BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
  3900. else if (rc > 0)
  3901. DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
  3902. }
  3903. #ifdef BCM_CNIC
  3904. static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
  3905. #endif
  3906. static void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
  3907. {
  3908. netif_addr_lock_bh(bp->dev);
  3909. clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
  3910. /* Send rx_mode command again if was requested */
  3911. if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
  3912. bnx2x_set_storm_rx_mode(bp);
  3913. #ifdef BCM_CNIC
  3914. else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
  3915. &bp->sp_state))
  3916. bnx2x_set_iscsi_eth_rx_mode(bp, true);
  3917. else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
  3918. &bp->sp_state))
  3919. bnx2x_set_iscsi_eth_rx_mode(bp, false);
  3920. #endif
  3921. netif_addr_unlock_bh(bp->dev);
  3922. }
  3923. static void bnx2x_after_afex_vif_lists(struct bnx2x *bp,
  3924. union event_ring_elem *elem)
  3925. {
  3926. if (elem->message.data.vif_list_event.echo == VIF_LIST_RULE_GET) {
  3927. DP(BNX2X_MSG_SP,
  3928. "afex: ramrod completed VIF LIST_GET, addrs 0x%x\n",
  3929. elem->message.data.vif_list_event.func_bit_map);
  3930. bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTGET_ACK,
  3931. elem->message.data.vif_list_event.func_bit_map);
  3932. } else if (elem->message.data.vif_list_event.echo ==
  3933. VIF_LIST_RULE_SET) {
  3934. DP(BNX2X_MSG_SP, "afex: ramrod completed VIF LIST_SET\n");
  3935. bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTSET_ACK, 0);
  3936. }
  3937. }
  3938. /* called with rtnl_lock */
  3939. static void bnx2x_after_function_update(struct bnx2x *bp)
  3940. {
  3941. int q, rc;
  3942. struct bnx2x_fastpath *fp;
  3943. struct bnx2x_queue_state_params queue_params = {NULL};
  3944. struct bnx2x_queue_update_params *q_update_params =
  3945. &queue_params.params.update;
  3946. /* Send Q update command with afex vlan removal values for all Qs */
  3947. queue_params.cmd = BNX2X_Q_CMD_UPDATE;
  3948. /* set silent vlan removal values according to vlan mode */
  3949. __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
  3950. &q_update_params->update_flags);
  3951. __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM,
  3952. &q_update_params->update_flags);
  3953. __set_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
  3954. /* in access mode mark mask and value are 0 to strip all vlans */
  3955. if (bp->afex_vlan_mode == FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE) {
  3956. q_update_params->silent_removal_value = 0;
  3957. q_update_params->silent_removal_mask = 0;
  3958. } else {
  3959. q_update_params->silent_removal_value =
  3960. (bp->afex_def_vlan_tag & VLAN_VID_MASK);
  3961. q_update_params->silent_removal_mask = VLAN_VID_MASK;
  3962. }
  3963. for_each_eth_queue(bp, q) {
  3964. /* Set the appropriate Queue object */
  3965. fp = &bp->fp[q];
  3966. queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
  3967. /* send the ramrod */
  3968. rc = bnx2x_queue_state_change(bp, &queue_params);
  3969. if (rc < 0)
  3970. BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
  3971. q);
  3972. }
  3973. #ifdef BCM_CNIC
  3974. if (!NO_FCOE(bp)) {
  3975. fp = &bp->fp[FCOE_IDX(bp)];
  3976. queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
  3977. /* clear pending completion bit */
  3978. __clear_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
  3979. /* mark latest Q bit */
  3980. smp_mb__before_clear_bit();
  3981. set_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
  3982. smp_mb__after_clear_bit();
  3983. /* send Q update ramrod for FCoE Q */
  3984. rc = bnx2x_queue_state_change(bp, &queue_params);
  3985. if (rc < 0)
  3986. BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
  3987. q);
  3988. } else {
  3989. /* If no FCoE ring - ACK MCP now */
  3990. bnx2x_link_report(bp);
  3991. bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
  3992. }
  3993. #else
  3994. /* If no FCoE ring - ACK MCP now */
  3995. bnx2x_link_report(bp);
  3996. bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
  3997. #endif /* BCM_CNIC */
  3998. }
  3999. static struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
  4000. struct bnx2x *bp, u32 cid)
  4001. {
  4002. DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
  4003. #ifdef BCM_CNIC
  4004. if (cid == BNX2X_FCOE_ETH_CID(bp))
  4005. return &bnx2x_fcoe_sp_obj(bp, q_obj);
  4006. else
  4007. #endif
  4008. return &bp->sp_objs[CID_TO_FP(cid, bp)].q_obj;
  4009. }
  4010. static void bnx2x_eq_int(struct bnx2x *bp)
  4011. {
  4012. u16 hw_cons, sw_cons, sw_prod;
  4013. union event_ring_elem *elem;
  4014. u32 cid;
  4015. u8 opcode;
  4016. int spqe_cnt = 0;
  4017. struct bnx2x_queue_sp_obj *q_obj;
  4018. struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
  4019. struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
  4020. hw_cons = le16_to_cpu(*bp->eq_cons_sb);
  4021. /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
  4022. * when we get the the next-page we nned to adjust so the loop
  4023. * condition below will be met. The next element is the size of a
  4024. * regular element and hence incrementing by 1
  4025. */
  4026. if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
  4027. hw_cons++;
  4028. /* This function may never run in parallel with itself for a
  4029. * specific bp, thus there is no need in "paired" read memory
  4030. * barrier here.
  4031. */
  4032. sw_cons = bp->eq_cons;
  4033. sw_prod = bp->eq_prod;
  4034. DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n",
  4035. hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
  4036. for (; sw_cons != hw_cons;
  4037. sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
  4038. elem = &bp->eq_ring[EQ_DESC(sw_cons)];
  4039. cid = SW_CID(elem->message.data.cfc_del_event.cid);
  4040. opcode = elem->message.opcode;
  4041. /* handle eq element */
  4042. switch (opcode) {
  4043. case EVENT_RING_OPCODE_STAT_QUERY:
  4044. DP(BNX2X_MSG_SP | BNX2X_MSG_STATS,
  4045. "got statistics comp event %d\n",
  4046. bp->stats_comp++);
  4047. /* nothing to do with stats comp */
  4048. goto next_spqe;
  4049. case EVENT_RING_OPCODE_CFC_DEL:
  4050. /* handle according to cid range */
  4051. /*
  4052. * we may want to verify here that the bp state is
  4053. * HALTING
  4054. */
  4055. DP(BNX2X_MSG_SP,
  4056. "got delete ramrod for MULTI[%d]\n", cid);
  4057. #ifdef BCM_CNIC
  4058. if (!bnx2x_cnic_handle_cfc_del(bp, cid, elem))
  4059. goto next_spqe;
  4060. #endif
  4061. q_obj = bnx2x_cid_to_q_obj(bp, cid);
  4062. if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
  4063. break;
  4064. goto next_spqe;
  4065. case EVENT_RING_OPCODE_STOP_TRAFFIC:
  4066. DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
  4067. if (f_obj->complete_cmd(bp, f_obj,
  4068. BNX2X_F_CMD_TX_STOP))
  4069. break;
  4070. bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
  4071. goto next_spqe;
  4072. case EVENT_RING_OPCODE_START_TRAFFIC:
  4073. DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
  4074. if (f_obj->complete_cmd(bp, f_obj,
  4075. BNX2X_F_CMD_TX_START))
  4076. break;
  4077. bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
  4078. goto next_spqe;
  4079. case EVENT_RING_OPCODE_FUNCTION_UPDATE:
  4080. DP(BNX2X_MSG_SP | BNX2X_MSG_MCP,
  4081. "AFEX: ramrod completed FUNCTION_UPDATE\n");
  4082. f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_AFEX_UPDATE);
  4083. /* We will perform the Queues update from sp_rtnl task
  4084. * as all Queue SP operations should run under
  4085. * rtnl_lock.
  4086. */
  4087. smp_mb__before_clear_bit();
  4088. set_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE,
  4089. &bp->sp_rtnl_state);
  4090. smp_mb__after_clear_bit();
  4091. schedule_delayed_work(&bp->sp_rtnl_task, 0);
  4092. goto next_spqe;
  4093. case EVENT_RING_OPCODE_AFEX_VIF_LISTS:
  4094. f_obj->complete_cmd(bp, f_obj,
  4095. BNX2X_F_CMD_AFEX_VIFLISTS);
  4096. bnx2x_after_afex_vif_lists(bp, elem);
  4097. goto next_spqe;
  4098. case EVENT_RING_OPCODE_FUNCTION_START:
  4099. DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
  4100. "got FUNC_START ramrod\n");
  4101. if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
  4102. break;
  4103. goto next_spqe;
  4104. case EVENT_RING_OPCODE_FUNCTION_STOP:
  4105. DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
  4106. "got FUNC_STOP ramrod\n");
  4107. if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
  4108. break;
  4109. goto next_spqe;
  4110. }
  4111. switch (opcode | bp->state) {
  4112. case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
  4113. BNX2X_STATE_OPEN):
  4114. case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
  4115. BNX2X_STATE_OPENING_WAIT4_PORT):
  4116. cid = elem->message.data.eth_event.echo &
  4117. BNX2X_SWCID_MASK;
  4118. DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
  4119. cid);
  4120. rss_raw->clear_pending(rss_raw);
  4121. break;
  4122. case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
  4123. case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
  4124. case (EVENT_RING_OPCODE_SET_MAC |
  4125. BNX2X_STATE_CLOSING_WAIT4_HALT):
  4126. case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
  4127. BNX2X_STATE_OPEN):
  4128. case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
  4129. BNX2X_STATE_DIAG):
  4130. case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
  4131. BNX2X_STATE_CLOSING_WAIT4_HALT):
  4132. DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n");
  4133. bnx2x_handle_classification_eqe(bp, elem);
  4134. break;
  4135. case (EVENT_RING_OPCODE_MULTICAST_RULES |
  4136. BNX2X_STATE_OPEN):
  4137. case (EVENT_RING_OPCODE_MULTICAST_RULES |
  4138. BNX2X_STATE_DIAG):
  4139. case (EVENT_RING_OPCODE_MULTICAST_RULES |
  4140. BNX2X_STATE_CLOSING_WAIT4_HALT):
  4141. DP(BNX2X_MSG_SP, "got mcast ramrod\n");
  4142. bnx2x_handle_mcast_eqe(bp);
  4143. break;
  4144. case (EVENT_RING_OPCODE_FILTERS_RULES |
  4145. BNX2X_STATE_OPEN):
  4146. case (EVENT_RING_OPCODE_FILTERS_RULES |
  4147. BNX2X_STATE_DIAG):
  4148. case (EVENT_RING_OPCODE_FILTERS_RULES |
  4149. BNX2X_STATE_CLOSING_WAIT4_HALT):
  4150. DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
  4151. bnx2x_handle_rx_mode_eqe(bp);
  4152. break;
  4153. default:
  4154. /* unknown event log error and continue */
  4155. BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
  4156. elem->message.opcode, bp->state);
  4157. }
  4158. next_spqe:
  4159. spqe_cnt++;
  4160. } /* for */
  4161. smp_mb__before_atomic_inc();
  4162. atomic_add(spqe_cnt, &bp->eq_spq_left);
  4163. bp->eq_cons = sw_cons;
  4164. bp->eq_prod = sw_prod;
  4165. /* Make sure that above mem writes were issued towards the memory */
  4166. smp_wmb();
  4167. /* update producer */
  4168. bnx2x_update_eq_prod(bp, bp->eq_prod);
  4169. }
  4170. static void bnx2x_sp_task(struct work_struct *work)
  4171. {
  4172. struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
  4173. u16 status;
  4174. status = bnx2x_update_dsb_idx(bp);
  4175. /* if (status == 0) */
  4176. /* BNX2X_ERR("spurious slowpath interrupt!\n"); */
  4177. DP(BNX2X_MSG_SP, "got a slowpath interrupt (status 0x%x)\n", status);
  4178. /* HW attentions */
  4179. if (status & BNX2X_DEF_SB_ATT_IDX) {
  4180. bnx2x_attn_int(bp);
  4181. status &= ~BNX2X_DEF_SB_ATT_IDX;
  4182. }
  4183. /* SP events: STAT_QUERY and others */
  4184. if (status & BNX2X_DEF_SB_IDX) {
  4185. #ifdef BCM_CNIC
  4186. struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
  4187. if ((!NO_FCOE(bp)) &&
  4188. (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
  4189. /*
  4190. * Prevent local bottom-halves from running as
  4191. * we are going to change the local NAPI list.
  4192. */
  4193. local_bh_disable();
  4194. napi_schedule(&bnx2x_fcoe(bp, napi));
  4195. local_bh_enable();
  4196. }
  4197. #endif
  4198. /* Handle EQ completions */
  4199. bnx2x_eq_int(bp);
  4200. bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
  4201. le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
  4202. status &= ~BNX2X_DEF_SB_IDX;
  4203. }
  4204. if (unlikely(status))
  4205. DP(BNX2X_MSG_SP, "got an unknown interrupt! (status 0x%x)\n",
  4206. status);
  4207. bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
  4208. le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
  4209. /* afex - poll to check if VIFSET_ACK should be sent to MFW */
  4210. if (test_and_clear_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK,
  4211. &bp->sp_state)) {
  4212. bnx2x_link_report(bp);
  4213. bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
  4214. }
  4215. }
  4216. irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
  4217. {
  4218. struct net_device *dev = dev_instance;
  4219. struct bnx2x *bp = netdev_priv(dev);
  4220. bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
  4221. IGU_INT_DISABLE, 0);
  4222. #ifdef BNX2X_STOP_ON_ERROR
  4223. if (unlikely(bp->panic))
  4224. return IRQ_HANDLED;
  4225. #endif
  4226. #ifdef BCM_CNIC
  4227. {
  4228. struct cnic_ops *c_ops;
  4229. rcu_read_lock();
  4230. c_ops = rcu_dereference(bp->cnic_ops);
  4231. if (c_ops)
  4232. c_ops->cnic_handler(bp->cnic_data, NULL);
  4233. rcu_read_unlock();
  4234. }
  4235. #endif
  4236. queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
  4237. return IRQ_HANDLED;
  4238. }
  4239. /* end of slow path */
  4240. void bnx2x_drv_pulse(struct bnx2x *bp)
  4241. {
  4242. SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
  4243. bp->fw_drv_pulse_wr_seq);
  4244. }
  4245. static void bnx2x_timer(unsigned long data)
  4246. {
  4247. struct bnx2x *bp = (struct bnx2x *) data;
  4248. if (!netif_running(bp->dev))
  4249. return;
  4250. if (!BP_NOMCP(bp)) {
  4251. int mb_idx = BP_FW_MB_IDX(bp);
  4252. u32 drv_pulse;
  4253. u32 mcp_pulse;
  4254. ++bp->fw_drv_pulse_wr_seq;
  4255. bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
  4256. /* TBD - add SYSTEM_TIME */
  4257. drv_pulse = bp->fw_drv_pulse_wr_seq;
  4258. bnx2x_drv_pulse(bp);
  4259. mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
  4260. MCP_PULSE_SEQ_MASK);
  4261. /* The delta between driver pulse and mcp response
  4262. * should be 1 (before mcp response) or 0 (after mcp response)
  4263. */
  4264. if ((drv_pulse != mcp_pulse) &&
  4265. (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
  4266. /* someone lost a heartbeat... */
  4267. BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
  4268. drv_pulse, mcp_pulse);
  4269. }
  4270. }
  4271. if (bp->state == BNX2X_STATE_OPEN)
  4272. bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
  4273. mod_timer(&bp->timer, jiffies + bp->current_interval);
  4274. }
  4275. /* end of Statistics */
  4276. /* nic init */
  4277. /*
  4278. * nic init service functions
  4279. */
  4280. static void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
  4281. {
  4282. u32 i;
  4283. if (!(len%4) && !(addr%4))
  4284. for (i = 0; i < len; i += 4)
  4285. REG_WR(bp, addr + i, fill);
  4286. else
  4287. for (i = 0; i < len; i++)
  4288. REG_WR8(bp, addr + i, fill);
  4289. }
  4290. /* helper: writes FP SP data to FW - data_size in dwords */
  4291. static void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
  4292. int fw_sb_id,
  4293. u32 *sb_data_p,
  4294. u32 data_size)
  4295. {
  4296. int index;
  4297. for (index = 0; index < data_size; index++)
  4298. REG_WR(bp, BAR_CSTRORM_INTMEM +
  4299. CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
  4300. sizeof(u32)*index,
  4301. *(sb_data_p + index));
  4302. }
  4303. static void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
  4304. {
  4305. u32 *sb_data_p;
  4306. u32 data_size = 0;
  4307. struct hc_status_block_data_e2 sb_data_e2;
  4308. struct hc_status_block_data_e1x sb_data_e1x;
  4309. /* disable the function first */
  4310. if (!CHIP_IS_E1x(bp)) {
  4311. memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
  4312. sb_data_e2.common.state = SB_DISABLED;
  4313. sb_data_e2.common.p_func.vf_valid = false;
  4314. sb_data_p = (u32 *)&sb_data_e2;
  4315. data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
  4316. } else {
  4317. memset(&sb_data_e1x, 0,
  4318. sizeof(struct hc_status_block_data_e1x));
  4319. sb_data_e1x.common.state = SB_DISABLED;
  4320. sb_data_e1x.common.p_func.vf_valid = false;
  4321. sb_data_p = (u32 *)&sb_data_e1x;
  4322. data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
  4323. }
  4324. bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
  4325. bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
  4326. CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
  4327. CSTORM_STATUS_BLOCK_SIZE);
  4328. bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
  4329. CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
  4330. CSTORM_SYNC_BLOCK_SIZE);
  4331. }
  4332. /* helper: writes SP SB data to FW */
  4333. static void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
  4334. struct hc_sp_status_block_data *sp_sb_data)
  4335. {
  4336. int func = BP_FUNC(bp);
  4337. int i;
  4338. for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
  4339. REG_WR(bp, BAR_CSTRORM_INTMEM +
  4340. CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
  4341. i*sizeof(u32),
  4342. *((u32 *)sp_sb_data + i));
  4343. }
  4344. static void bnx2x_zero_sp_sb(struct bnx2x *bp)
  4345. {
  4346. int func = BP_FUNC(bp);
  4347. struct hc_sp_status_block_data sp_sb_data;
  4348. memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
  4349. sp_sb_data.state = SB_DISABLED;
  4350. sp_sb_data.p_func.vf_valid = false;
  4351. bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
  4352. bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
  4353. CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
  4354. CSTORM_SP_STATUS_BLOCK_SIZE);
  4355. bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
  4356. CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
  4357. CSTORM_SP_SYNC_BLOCK_SIZE);
  4358. }
  4359. static void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
  4360. int igu_sb_id, int igu_seg_id)
  4361. {
  4362. hc_sm->igu_sb_id = igu_sb_id;
  4363. hc_sm->igu_seg_id = igu_seg_id;
  4364. hc_sm->timer_value = 0xFF;
  4365. hc_sm->time_to_expire = 0xFFFFFFFF;
  4366. }
  4367. /* allocates state machine ids. */
  4368. static void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
  4369. {
  4370. /* zero out state machine indices */
  4371. /* rx indices */
  4372. index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
  4373. /* tx indices */
  4374. index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
  4375. index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
  4376. index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
  4377. index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
  4378. /* map indices */
  4379. /* rx indices */
  4380. index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
  4381. SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
  4382. /* tx indices */
  4383. index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
  4384. SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
  4385. index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
  4386. SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
  4387. index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
  4388. SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
  4389. index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
  4390. SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
  4391. }
  4392. static void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
  4393. u8 vf_valid, int fw_sb_id, int igu_sb_id)
  4394. {
  4395. int igu_seg_id;
  4396. struct hc_status_block_data_e2 sb_data_e2;
  4397. struct hc_status_block_data_e1x sb_data_e1x;
  4398. struct hc_status_block_sm *hc_sm_p;
  4399. int data_size;
  4400. u32 *sb_data_p;
  4401. if (CHIP_INT_MODE_IS_BC(bp))
  4402. igu_seg_id = HC_SEG_ACCESS_NORM;
  4403. else
  4404. igu_seg_id = IGU_SEG_ACCESS_NORM;
  4405. bnx2x_zero_fp_sb(bp, fw_sb_id);
  4406. if (!CHIP_IS_E1x(bp)) {
  4407. memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
  4408. sb_data_e2.common.state = SB_ENABLED;
  4409. sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
  4410. sb_data_e2.common.p_func.vf_id = vfid;
  4411. sb_data_e2.common.p_func.vf_valid = vf_valid;
  4412. sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
  4413. sb_data_e2.common.same_igu_sb_1b = true;
  4414. sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
  4415. sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
  4416. hc_sm_p = sb_data_e2.common.state_machine;
  4417. sb_data_p = (u32 *)&sb_data_e2;
  4418. data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
  4419. bnx2x_map_sb_state_machines(sb_data_e2.index_data);
  4420. } else {
  4421. memset(&sb_data_e1x, 0,
  4422. sizeof(struct hc_status_block_data_e1x));
  4423. sb_data_e1x.common.state = SB_ENABLED;
  4424. sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
  4425. sb_data_e1x.common.p_func.vf_id = 0xff;
  4426. sb_data_e1x.common.p_func.vf_valid = false;
  4427. sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
  4428. sb_data_e1x.common.same_igu_sb_1b = true;
  4429. sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
  4430. sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
  4431. hc_sm_p = sb_data_e1x.common.state_machine;
  4432. sb_data_p = (u32 *)&sb_data_e1x;
  4433. data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
  4434. bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
  4435. }
  4436. bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
  4437. igu_sb_id, igu_seg_id);
  4438. bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
  4439. igu_sb_id, igu_seg_id);
  4440. DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
  4441. /* write indecies to HW */
  4442. bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
  4443. }
  4444. static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
  4445. u16 tx_usec, u16 rx_usec)
  4446. {
  4447. bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
  4448. false, rx_usec);
  4449. bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
  4450. HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
  4451. tx_usec);
  4452. bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
  4453. HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
  4454. tx_usec);
  4455. bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
  4456. HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
  4457. tx_usec);
  4458. }
  4459. static void bnx2x_init_def_sb(struct bnx2x *bp)
  4460. {
  4461. struct host_sp_status_block *def_sb = bp->def_status_blk;
  4462. dma_addr_t mapping = bp->def_status_blk_mapping;
  4463. int igu_sp_sb_index;
  4464. int igu_seg_id;
  4465. int port = BP_PORT(bp);
  4466. int func = BP_FUNC(bp);
  4467. int reg_offset, reg_offset_en5;
  4468. u64 section;
  4469. int index;
  4470. struct hc_sp_status_block_data sp_sb_data;
  4471. memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
  4472. if (CHIP_INT_MODE_IS_BC(bp)) {
  4473. igu_sp_sb_index = DEF_SB_IGU_ID;
  4474. igu_seg_id = HC_SEG_ACCESS_DEF;
  4475. } else {
  4476. igu_sp_sb_index = bp->igu_dsb_id;
  4477. igu_seg_id = IGU_SEG_ACCESS_DEF;
  4478. }
  4479. /* ATTN */
  4480. section = ((u64)mapping) + offsetof(struct host_sp_status_block,
  4481. atten_status_block);
  4482. def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
  4483. bp->attn_state = 0;
  4484. reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
  4485. MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
  4486. reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
  4487. MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
  4488. for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
  4489. int sindex;
  4490. /* take care of sig[0]..sig[4] */
  4491. for (sindex = 0; sindex < 4; sindex++)
  4492. bp->attn_group[index].sig[sindex] =
  4493. REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
  4494. if (!CHIP_IS_E1x(bp))
  4495. /*
  4496. * enable5 is separate from the rest of the registers,
  4497. * and therefore the address skip is 4
  4498. * and not 16 between the different groups
  4499. */
  4500. bp->attn_group[index].sig[4] = REG_RD(bp,
  4501. reg_offset_en5 + 0x4*index);
  4502. else
  4503. bp->attn_group[index].sig[4] = 0;
  4504. }
  4505. if (bp->common.int_block == INT_BLOCK_HC) {
  4506. reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
  4507. HC_REG_ATTN_MSG0_ADDR_L);
  4508. REG_WR(bp, reg_offset, U64_LO(section));
  4509. REG_WR(bp, reg_offset + 4, U64_HI(section));
  4510. } else if (!CHIP_IS_E1x(bp)) {
  4511. REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
  4512. REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
  4513. }
  4514. section = ((u64)mapping) + offsetof(struct host_sp_status_block,
  4515. sp_sb);
  4516. bnx2x_zero_sp_sb(bp);
  4517. sp_sb_data.state = SB_ENABLED;
  4518. sp_sb_data.host_sb_addr.lo = U64_LO(section);
  4519. sp_sb_data.host_sb_addr.hi = U64_HI(section);
  4520. sp_sb_data.igu_sb_id = igu_sp_sb_index;
  4521. sp_sb_data.igu_seg_id = igu_seg_id;
  4522. sp_sb_data.p_func.pf_id = func;
  4523. sp_sb_data.p_func.vnic_id = BP_VN(bp);
  4524. sp_sb_data.p_func.vf_id = 0xff;
  4525. bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
  4526. bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
  4527. }
  4528. void bnx2x_update_coalesce(struct bnx2x *bp)
  4529. {
  4530. int i;
  4531. for_each_eth_queue(bp, i)
  4532. bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
  4533. bp->tx_ticks, bp->rx_ticks);
  4534. }
  4535. static void bnx2x_init_sp_ring(struct bnx2x *bp)
  4536. {
  4537. spin_lock_init(&bp->spq_lock);
  4538. atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
  4539. bp->spq_prod_idx = 0;
  4540. bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
  4541. bp->spq_prod_bd = bp->spq;
  4542. bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
  4543. }
  4544. static void bnx2x_init_eq_ring(struct bnx2x *bp)
  4545. {
  4546. int i;
  4547. for (i = 1; i <= NUM_EQ_PAGES; i++) {
  4548. union event_ring_elem *elem =
  4549. &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
  4550. elem->next_page.addr.hi =
  4551. cpu_to_le32(U64_HI(bp->eq_mapping +
  4552. BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
  4553. elem->next_page.addr.lo =
  4554. cpu_to_le32(U64_LO(bp->eq_mapping +
  4555. BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
  4556. }
  4557. bp->eq_cons = 0;
  4558. bp->eq_prod = NUM_EQ_DESC;
  4559. bp->eq_cons_sb = BNX2X_EQ_INDEX;
  4560. /* we want a warning message before it gets rought... */
  4561. atomic_set(&bp->eq_spq_left,
  4562. min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
  4563. }
  4564. /* called with netif_addr_lock_bh() */
  4565. void bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
  4566. unsigned long rx_mode_flags,
  4567. unsigned long rx_accept_flags,
  4568. unsigned long tx_accept_flags,
  4569. unsigned long ramrod_flags)
  4570. {
  4571. struct bnx2x_rx_mode_ramrod_params ramrod_param;
  4572. int rc;
  4573. memset(&ramrod_param, 0, sizeof(ramrod_param));
  4574. /* Prepare ramrod parameters */
  4575. ramrod_param.cid = 0;
  4576. ramrod_param.cl_id = cl_id;
  4577. ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
  4578. ramrod_param.func_id = BP_FUNC(bp);
  4579. ramrod_param.pstate = &bp->sp_state;
  4580. ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
  4581. ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
  4582. ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
  4583. set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
  4584. ramrod_param.ramrod_flags = ramrod_flags;
  4585. ramrod_param.rx_mode_flags = rx_mode_flags;
  4586. ramrod_param.rx_accept_flags = rx_accept_flags;
  4587. ramrod_param.tx_accept_flags = tx_accept_flags;
  4588. rc = bnx2x_config_rx_mode(bp, &ramrod_param);
  4589. if (rc < 0) {
  4590. BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
  4591. return;
  4592. }
  4593. }
  4594. /* called with netif_addr_lock_bh() */
  4595. void bnx2x_set_storm_rx_mode(struct bnx2x *bp)
  4596. {
  4597. unsigned long rx_mode_flags = 0, ramrod_flags = 0;
  4598. unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
  4599. #ifdef BCM_CNIC
  4600. if (!NO_FCOE(bp))
  4601. /* Configure rx_mode of FCoE Queue */
  4602. __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
  4603. #endif
  4604. switch (bp->rx_mode) {
  4605. case BNX2X_RX_MODE_NONE:
  4606. /*
  4607. * 'drop all' supersedes any accept flags that may have been
  4608. * passed to the function.
  4609. */
  4610. break;
  4611. case BNX2X_RX_MODE_NORMAL:
  4612. __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
  4613. __set_bit(BNX2X_ACCEPT_MULTICAST, &rx_accept_flags);
  4614. __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
  4615. /* internal switching mode */
  4616. __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
  4617. __set_bit(BNX2X_ACCEPT_MULTICAST, &tx_accept_flags);
  4618. __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
  4619. break;
  4620. case BNX2X_RX_MODE_ALLMULTI:
  4621. __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
  4622. __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &rx_accept_flags);
  4623. __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
  4624. /* internal switching mode */
  4625. __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
  4626. __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &tx_accept_flags);
  4627. __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
  4628. break;
  4629. case BNX2X_RX_MODE_PROMISC:
  4630. /* According to deffinition of SI mode, iface in promisc mode
  4631. * should receive matched and unmatched (in resolution of port)
  4632. * unicast packets.
  4633. */
  4634. __set_bit(BNX2X_ACCEPT_UNMATCHED, &rx_accept_flags);
  4635. __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
  4636. __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &rx_accept_flags);
  4637. __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
  4638. /* internal switching mode */
  4639. __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &tx_accept_flags);
  4640. __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
  4641. if (IS_MF_SI(bp))
  4642. __set_bit(BNX2X_ACCEPT_ALL_UNICAST, &tx_accept_flags);
  4643. else
  4644. __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
  4645. break;
  4646. default:
  4647. BNX2X_ERR("Unknown rx_mode: %d\n", bp->rx_mode);
  4648. return;
  4649. }
  4650. if (bp->rx_mode != BNX2X_RX_MODE_NONE) {
  4651. __set_bit(BNX2X_ACCEPT_ANY_VLAN, &rx_accept_flags);
  4652. __set_bit(BNX2X_ACCEPT_ANY_VLAN, &tx_accept_flags);
  4653. }
  4654. __set_bit(RAMROD_RX, &ramrod_flags);
  4655. __set_bit(RAMROD_TX, &ramrod_flags);
  4656. bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags, rx_accept_flags,
  4657. tx_accept_flags, ramrod_flags);
  4658. }
  4659. static void bnx2x_init_internal_common(struct bnx2x *bp)
  4660. {
  4661. int i;
  4662. if (IS_MF_SI(bp))
  4663. /*
  4664. * In switch independent mode, the TSTORM needs to accept
  4665. * packets that failed classification, since approximate match
  4666. * mac addresses aren't written to NIG LLH
  4667. */
  4668. REG_WR8(bp, BAR_TSTRORM_INTMEM +
  4669. TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 2);
  4670. else if (!CHIP_IS_E1(bp)) /* 57710 doesn't support MF */
  4671. REG_WR8(bp, BAR_TSTRORM_INTMEM +
  4672. TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 0);
  4673. /* Zero this manually as its initialization is
  4674. currently missing in the initTool */
  4675. for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
  4676. REG_WR(bp, BAR_USTRORM_INTMEM +
  4677. USTORM_AGG_DATA_OFFSET + i * 4, 0);
  4678. if (!CHIP_IS_E1x(bp)) {
  4679. REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
  4680. CHIP_INT_MODE_IS_BC(bp) ?
  4681. HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
  4682. }
  4683. }
  4684. static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
  4685. {
  4686. switch (load_code) {
  4687. case FW_MSG_CODE_DRV_LOAD_COMMON:
  4688. case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
  4689. bnx2x_init_internal_common(bp);
  4690. /* no break */
  4691. case FW_MSG_CODE_DRV_LOAD_PORT:
  4692. /* nothing to do */
  4693. /* no break */
  4694. case FW_MSG_CODE_DRV_LOAD_FUNCTION:
  4695. /* internal memory per function is
  4696. initialized inside bnx2x_pf_init */
  4697. break;
  4698. default:
  4699. BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
  4700. break;
  4701. }
  4702. }
  4703. static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
  4704. {
  4705. return fp->bp->igu_base_sb + fp->index + CNIC_PRESENT;
  4706. }
  4707. static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
  4708. {
  4709. return fp->bp->base_fw_ndsb + fp->index + CNIC_PRESENT;
  4710. }
  4711. static u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
  4712. {
  4713. if (CHIP_IS_E1x(fp->bp))
  4714. return BP_L_ID(fp->bp) + fp->index;
  4715. else /* We want Client ID to be the same as IGU SB ID for 57712 */
  4716. return bnx2x_fp_igu_sb_id(fp);
  4717. }
  4718. static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
  4719. {
  4720. struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
  4721. u8 cos;
  4722. unsigned long q_type = 0;
  4723. u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
  4724. fp->rx_queue = fp_idx;
  4725. fp->cid = fp_idx;
  4726. fp->cl_id = bnx2x_fp_cl_id(fp);
  4727. fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
  4728. fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
  4729. /* qZone id equals to FW (per path) client id */
  4730. fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
  4731. /* init shortcut */
  4732. fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
  4733. /* Setup SB indicies */
  4734. fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
  4735. /* Configure Queue State object */
  4736. __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
  4737. __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
  4738. BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
  4739. /* init tx data */
  4740. for_each_cos_in_tx_queue(fp, cos) {
  4741. bnx2x_init_txdata(bp, fp->txdata_ptr[cos],
  4742. CID_COS_TO_TX_ONLY_CID(fp->cid, cos, bp),
  4743. FP_COS_TO_TXQ(fp, cos, bp),
  4744. BNX2X_TX_SB_INDEX_BASE + cos, fp);
  4745. cids[cos] = fp->txdata_ptr[cos]->cid;
  4746. }
  4747. bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id, cids,
  4748. fp->max_cos, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
  4749. bnx2x_sp_mapping(bp, q_rdata), q_type);
  4750. /**
  4751. * Configure classification DBs: Always enable Tx switching
  4752. */
  4753. bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
  4754. DP(NETIF_MSG_IFUP, "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
  4755. fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
  4756. fp->igu_sb_id);
  4757. bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
  4758. fp->fw_sb_id, fp->igu_sb_id);
  4759. bnx2x_update_fpsb_idx(fp);
  4760. }
  4761. static void bnx2x_init_tx_ring_one(struct bnx2x_fp_txdata *txdata)
  4762. {
  4763. int i;
  4764. for (i = 1; i <= NUM_TX_RINGS; i++) {
  4765. struct eth_tx_next_bd *tx_next_bd =
  4766. &txdata->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
  4767. tx_next_bd->addr_hi =
  4768. cpu_to_le32(U64_HI(txdata->tx_desc_mapping +
  4769. BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
  4770. tx_next_bd->addr_lo =
  4771. cpu_to_le32(U64_LO(txdata->tx_desc_mapping +
  4772. BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
  4773. }
  4774. SET_FLAG(txdata->tx_db.data.header.header, DOORBELL_HDR_DB_TYPE, 1);
  4775. txdata->tx_db.data.zero_fill1 = 0;
  4776. txdata->tx_db.data.prod = 0;
  4777. txdata->tx_pkt_prod = 0;
  4778. txdata->tx_pkt_cons = 0;
  4779. txdata->tx_bd_prod = 0;
  4780. txdata->tx_bd_cons = 0;
  4781. txdata->tx_pkt = 0;
  4782. }
  4783. static void bnx2x_init_tx_rings(struct bnx2x *bp)
  4784. {
  4785. int i;
  4786. u8 cos;
  4787. for_each_tx_queue(bp, i)
  4788. for_each_cos_in_tx_queue(&bp->fp[i], cos)
  4789. bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[cos]);
  4790. }
  4791. void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
  4792. {
  4793. int i;
  4794. for_each_eth_queue(bp, i)
  4795. bnx2x_init_eth_fp(bp, i);
  4796. #ifdef BCM_CNIC
  4797. if (!NO_FCOE(bp))
  4798. bnx2x_init_fcoe_fp(bp);
  4799. bnx2x_init_sb(bp, bp->cnic_sb_mapping,
  4800. BNX2X_VF_ID_INVALID, false,
  4801. bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
  4802. #endif
  4803. /* Initialize MOD_ABS interrupts */
  4804. bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
  4805. bp->common.shmem_base, bp->common.shmem2_base,
  4806. BP_PORT(bp));
  4807. /* ensure status block indices were read */
  4808. rmb();
  4809. bnx2x_init_def_sb(bp);
  4810. bnx2x_update_dsb_idx(bp);
  4811. bnx2x_init_rx_rings(bp);
  4812. bnx2x_init_tx_rings(bp);
  4813. bnx2x_init_sp_ring(bp);
  4814. bnx2x_init_eq_ring(bp);
  4815. bnx2x_init_internal(bp, load_code);
  4816. bnx2x_pf_init(bp);
  4817. bnx2x_stats_init(bp);
  4818. /* flush all before enabling interrupts */
  4819. mb();
  4820. mmiowb();
  4821. bnx2x_int_enable(bp);
  4822. /* Check for SPIO5 */
  4823. bnx2x_attn_int_deasserted0(bp,
  4824. REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
  4825. AEU_INPUTS_ATTN_BITS_SPIO5);
  4826. }
  4827. /* end of nic init */
  4828. /*
  4829. * gzip service functions
  4830. */
  4831. static int bnx2x_gunzip_init(struct bnx2x *bp)
  4832. {
  4833. bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
  4834. &bp->gunzip_mapping, GFP_KERNEL);
  4835. if (bp->gunzip_buf == NULL)
  4836. goto gunzip_nomem1;
  4837. bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
  4838. if (bp->strm == NULL)
  4839. goto gunzip_nomem2;
  4840. bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
  4841. if (bp->strm->workspace == NULL)
  4842. goto gunzip_nomem3;
  4843. return 0;
  4844. gunzip_nomem3:
  4845. kfree(bp->strm);
  4846. bp->strm = NULL;
  4847. gunzip_nomem2:
  4848. dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
  4849. bp->gunzip_mapping);
  4850. bp->gunzip_buf = NULL;
  4851. gunzip_nomem1:
  4852. BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
  4853. return -ENOMEM;
  4854. }
  4855. static void bnx2x_gunzip_end(struct bnx2x *bp)
  4856. {
  4857. if (bp->strm) {
  4858. vfree(bp->strm->workspace);
  4859. kfree(bp->strm);
  4860. bp->strm = NULL;
  4861. }
  4862. if (bp->gunzip_buf) {
  4863. dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
  4864. bp->gunzip_mapping);
  4865. bp->gunzip_buf = NULL;
  4866. }
  4867. }
  4868. static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
  4869. {
  4870. int n, rc;
  4871. /* check gzip header */
  4872. if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
  4873. BNX2X_ERR("Bad gzip header\n");
  4874. return -EINVAL;
  4875. }
  4876. n = 10;
  4877. #define FNAME 0x8
  4878. if (zbuf[3] & FNAME)
  4879. while ((zbuf[n++] != 0) && (n < len));
  4880. bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
  4881. bp->strm->avail_in = len - n;
  4882. bp->strm->next_out = bp->gunzip_buf;
  4883. bp->strm->avail_out = FW_BUF_SIZE;
  4884. rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
  4885. if (rc != Z_OK)
  4886. return rc;
  4887. rc = zlib_inflate(bp->strm, Z_FINISH);
  4888. if ((rc != Z_OK) && (rc != Z_STREAM_END))
  4889. netdev_err(bp->dev, "Firmware decompression error: %s\n",
  4890. bp->strm->msg);
  4891. bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
  4892. if (bp->gunzip_outlen & 0x3)
  4893. netdev_err(bp->dev,
  4894. "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
  4895. bp->gunzip_outlen);
  4896. bp->gunzip_outlen >>= 2;
  4897. zlib_inflateEnd(bp->strm);
  4898. if (rc == Z_STREAM_END)
  4899. return 0;
  4900. return rc;
  4901. }
  4902. /* nic load/unload */
  4903. /*
  4904. * General service functions
  4905. */
  4906. /* send a NIG loopback debug packet */
  4907. static void bnx2x_lb_pckt(struct bnx2x *bp)
  4908. {
  4909. u32 wb_write[3];
  4910. /* Ethernet source and destination addresses */
  4911. wb_write[0] = 0x55555555;
  4912. wb_write[1] = 0x55555555;
  4913. wb_write[2] = 0x20; /* SOP */
  4914. REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
  4915. /* NON-IP protocol */
  4916. wb_write[0] = 0x09000000;
  4917. wb_write[1] = 0x55555555;
  4918. wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
  4919. REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
  4920. }
  4921. /* some of the internal memories
  4922. * are not directly readable from the driver
  4923. * to test them we send debug packets
  4924. */
  4925. static int bnx2x_int_mem_test(struct bnx2x *bp)
  4926. {
  4927. int factor;
  4928. int count, i;
  4929. u32 val = 0;
  4930. if (CHIP_REV_IS_FPGA(bp))
  4931. factor = 120;
  4932. else if (CHIP_REV_IS_EMUL(bp))
  4933. factor = 200;
  4934. else
  4935. factor = 1;
  4936. /* Disable inputs of parser neighbor blocks */
  4937. REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
  4938. REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
  4939. REG_WR(bp, CFC_REG_DEBUG0, 0x1);
  4940. REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
  4941. /* Write 0 to parser credits for CFC search request */
  4942. REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
  4943. /* send Ethernet packet */
  4944. bnx2x_lb_pckt(bp);
  4945. /* TODO do i reset NIG statistic? */
  4946. /* Wait until NIG register shows 1 packet of size 0x10 */
  4947. count = 1000 * factor;
  4948. while (count) {
  4949. bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
  4950. val = *bnx2x_sp(bp, wb_data[0]);
  4951. if (val == 0x10)
  4952. break;
  4953. msleep(10);
  4954. count--;
  4955. }
  4956. if (val != 0x10) {
  4957. BNX2X_ERR("NIG timeout val = 0x%x\n", val);
  4958. return -1;
  4959. }
  4960. /* Wait until PRS register shows 1 packet */
  4961. count = 1000 * factor;
  4962. while (count) {
  4963. val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
  4964. if (val == 1)
  4965. break;
  4966. msleep(10);
  4967. count--;
  4968. }
  4969. if (val != 0x1) {
  4970. BNX2X_ERR("PRS timeout val = 0x%x\n", val);
  4971. return -2;
  4972. }
  4973. /* Reset and init BRB, PRS */
  4974. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
  4975. msleep(50);
  4976. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
  4977. msleep(50);
  4978. bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
  4979. bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
  4980. DP(NETIF_MSG_HW, "part2\n");
  4981. /* Disable inputs of parser neighbor blocks */
  4982. REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
  4983. REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
  4984. REG_WR(bp, CFC_REG_DEBUG0, 0x1);
  4985. REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
  4986. /* Write 0 to parser credits for CFC search request */
  4987. REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
  4988. /* send 10 Ethernet packets */
  4989. for (i = 0; i < 10; i++)
  4990. bnx2x_lb_pckt(bp);
  4991. /* Wait until NIG register shows 10 + 1
  4992. packets of size 11*0x10 = 0xb0 */
  4993. count = 1000 * factor;
  4994. while (count) {
  4995. bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
  4996. val = *bnx2x_sp(bp, wb_data[0]);
  4997. if (val == 0xb0)
  4998. break;
  4999. msleep(10);
  5000. count--;
  5001. }
  5002. if (val != 0xb0) {
  5003. BNX2X_ERR("NIG timeout val = 0x%x\n", val);
  5004. return -3;
  5005. }
  5006. /* Wait until PRS register shows 2 packets */
  5007. val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
  5008. if (val != 2)
  5009. BNX2X_ERR("PRS timeout val = 0x%x\n", val);
  5010. /* Write 1 to parser credits for CFC search request */
  5011. REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
  5012. /* Wait until PRS register shows 3 packets */
  5013. msleep(10 * factor);
  5014. /* Wait until NIG register shows 1 packet of size 0x10 */
  5015. val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
  5016. if (val != 3)
  5017. BNX2X_ERR("PRS timeout val = 0x%x\n", val);
  5018. /* clear NIG EOP FIFO */
  5019. for (i = 0; i < 11; i++)
  5020. REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
  5021. val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
  5022. if (val != 1) {
  5023. BNX2X_ERR("clear of NIG failed\n");
  5024. return -4;
  5025. }
  5026. /* Reset and init BRB, PRS, NIG */
  5027. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
  5028. msleep(50);
  5029. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
  5030. msleep(50);
  5031. bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
  5032. bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
  5033. #ifndef BCM_CNIC
  5034. /* set NIC mode */
  5035. REG_WR(bp, PRS_REG_NIC_MODE, 1);
  5036. #endif
  5037. /* Enable inputs of parser neighbor blocks */
  5038. REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
  5039. REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
  5040. REG_WR(bp, CFC_REG_DEBUG0, 0x0);
  5041. REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
  5042. DP(NETIF_MSG_HW, "done\n");
  5043. return 0; /* OK */
  5044. }
  5045. static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
  5046. {
  5047. REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
  5048. if (!CHIP_IS_E1x(bp))
  5049. REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
  5050. else
  5051. REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
  5052. REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
  5053. REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
  5054. /*
  5055. * mask read length error interrupts in brb for parser
  5056. * (parsing unit and 'checksum and crc' unit)
  5057. * these errors are legal (PU reads fixed length and CAC can cause
  5058. * read length error on truncated packets)
  5059. */
  5060. REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
  5061. REG_WR(bp, QM_REG_QM_INT_MASK, 0);
  5062. REG_WR(bp, TM_REG_TM_INT_MASK, 0);
  5063. REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
  5064. REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
  5065. REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
  5066. /* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
  5067. /* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
  5068. REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
  5069. REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
  5070. REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
  5071. /* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
  5072. /* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
  5073. REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
  5074. REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
  5075. REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
  5076. REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
  5077. /* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
  5078. /* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
  5079. if (CHIP_REV_IS_FPGA(bp))
  5080. REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x580000);
  5081. else if (!CHIP_IS_E1x(bp))
  5082. REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0,
  5083. (PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF
  5084. | PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT
  5085. | PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN
  5086. | PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED
  5087. | PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED));
  5088. else
  5089. REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x480000);
  5090. REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
  5091. REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
  5092. REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
  5093. /* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
  5094. if (!CHIP_IS_E1x(bp))
  5095. /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
  5096. REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
  5097. REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
  5098. REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
  5099. /* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
  5100. REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
  5101. }
  5102. static void bnx2x_reset_common(struct bnx2x *bp)
  5103. {
  5104. u32 val = 0x1400;
  5105. /* reset_common */
  5106. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
  5107. 0xd3ffff7f);
  5108. if (CHIP_IS_E3(bp)) {
  5109. val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
  5110. val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
  5111. }
  5112. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
  5113. }
  5114. static void bnx2x_setup_dmae(struct bnx2x *bp)
  5115. {
  5116. bp->dmae_ready = 0;
  5117. spin_lock_init(&bp->dmae_lock);
  5118. }
  5119. static void bnx2x_init_pxp(struct bnx2x *bp)
  5120. {
  5121. u16 devctl;
  5122. int r_order, w_order;
  5123. pci_read_config_word(bp->pdev,
  5124. pci_pcie_cap(bp->pdev) + PCI_EXP_DEVCTL, &devctl);
  5125. DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
  5126. w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
  5127. if (bp->mrrs == -1)
  5128. r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
  5129. else {
  5130. DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
  5131. r_order = bp->mrrs;
  5132. }
  5133. bnx2x_init_pxp_arb(bp, r_order, w_order);
  5134. }
  5135. static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
  5136. {
  5137. int is_required;
  5138. u32 val;
  5139. int port;
  5140. if (BP_NOMCP(bp))
  5141. return;
  5142. is_required = 0;
  5143. val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
  5144. SHARED_HW_CFG_FAN_FAILURE_MASK;
  5145. if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
  5146. is_required = 1;
  5147. /*
  5148. * The fan failure mechanism is usually related to the PHY type since
  5149. * the power consumption of the board is affected by the PHY. Currently,
  5150. * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
  5151. */
  5152. else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
  5153. for (port = PORT_0; port < PORT_MAX; port++) {
  5154. is_required |=
  5155. bnx2x_fan_failure_det_req(
  5156. bp,
  5157. bp->common.shmem_base,
  5158. bp->common.shmem2_base,
  5159. port);
  5160. }
  5161. DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
  5162. if (is_required == 0)
  5163. return;
  5164. /* Fan failure is indicated by SPIO 5 */
  5165. bnx2x_set_spio(bp, MISC_REGISTERS_SPIO_5,
  5166. MISC_REGISTERS_SPIO_INPUT_HI_Z);
  5167. /* set to active low mode */
  5168. val = REG_RD(bp, MISC_REG_SPIO_INT);
  5169. val |= ((1 << MISC_REGISTERS_SPIO_5) <<
  5170. MISC_REGISTERS_SPIO_INT_OLD_SET_POS);
  5171. REG_WR(bp, MISC_REG_SPIO_INT, val);
  5172. /* enable interrupt to signal the IGU */
  5173. val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
  5174. val |= (1 << MISC_REGISTERS_SPIO_5);
  5175. REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
  5176. }
  5177. static void bnx2x_pretend_func(struct bnx2x *bp, u8 pretend_func_num)
  5178. {
  5179. u32 offset = 0;
  5180. if (CHIP_IS_E1(bp))
  5181. return;
  5182. if (CHIP_IS_E1H(bp) && (pretend_func_num >= E1H_FUNC_MAX))
  5183. return;
  5184. switch (BP_ABS_FUNC(bp)) {
  5185. case 0:
  5186. offset = PXP2_REG_PGL_PRETEND_FUNC_F0;
  5187. break;
  5188. case 1:
  5189. offset = PXP2_REG_PGL_PRETEND_FUNC_F1;
  5190. break;
  5191. case 2:
  5192. offset = PXP2_REG_PGL_PRETEND_FUNC_F2;
  5193. break;
  5194. case 3:
  5195. offset = PXP2_REG_PGL_PRETEND_FUNC_F3;
  5196. break;
  5197. case 4:
  5198. offset = PXP2_REG_PGL_PRETEND_FUNC_F4;
  5199. break;
  5200. case 5:
  5201. offset = PXP2_REG_PGL_PRETEND_FUNC_F5;
  5202. break;
  5203. case 6:
  5204. offset = PXP2_REG_PGL_PRETEND_FUNC_F6;
  5205. break;
  5206. case 7:
  5207. offset = PXP2_REG_PGL_PRETEND_FUNC_F7;
  5208. break;
  5209. default:
  5210. return;
  5211. }
  5212. REG_WR(bp, offset, pretend_func_num);
  5213. REG_RD(bp, offset);
  5214. DP(NETIF_MSG_HW, "Pretending to func %d\n", pretend_func_num);
  5215. }
  5216. void bnx2x_pf_disable(struct bnx2x *bp)
  5217. {
  5218. u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
  5219. val &= ~IGU_PF_CONF_FUNC_EN;
  5220. REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
  5221. REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
  5222. REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
  5223. }
  5224. static void bnx2x__common_init_phy(struct bnx2x *bp)
  5225. {
  5226. u32 shmem_base[2], shmem2_base[2];
  5227. shmem_base[0] = bp->common.shmem_base;
  5228. shmem2_base[0] = bp->common.shmem2_base;
  5229. if (!CHIP_IS_E1x(bp)) {
  5230. shmem_base[1] =
  5231. SHMEM2_RD(bp, other_shmem_base_addr);
  5232. shmem2_base[1] =
  5233. SHMEM2_RD(bp, other_shmem2_base_addr);
  5234. }
  5235. bnx2x_acquire_phy_lock(bp);
  5236. bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
  5237. bp->common.chip_id);
  5238. bnx2x_release_phy_lock(bp);
  5239. }
  5240. /**
  5241. * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
  5242. *
  5243. * @bp: driver handle
  5244. */
  5245. static int bnx2x_init_hw_common(struct bnx2x *bp)
  5246. {
  5247. u32 val;
  5248. DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp));
  5249. /*
  5250. * take the UNDI lock to protect undi_unload flow from accessing
  5251. * registers while we're resetting the chip
  5252. */
  5253. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
  5254. bnx2x_reset_common(bp);
  5255. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
  5256. val = 0xfffc;
  5257. if (CHIP_IS_E3(bp)) {
  5258. val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
  5259. val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
  5260. }
  5261. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
  5262. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
  5263. bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
  5264. if (!CHIP_IS_E1x(bp)) {
  5265. u8 abs_func_id;
  5266. /**
  5267. * 4-port mode or 2-port mode we need to turn of master-enable
  5268. * for everyone, after that, turn it back on for self.
  5269. * so, we disregard multi-function or not, and always disable
  5270. * for all functions on the given path, this means 0,2,4,6 for
  5271. * path 0 and 1,3,5,7 for path 1
  5272. */
  5273. for (abs_func_id = BP_PATH(bp);
  5274. abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
  5275. if (abs_func_id == BP_ABS_FUNC(bp)) {
  5276. REG_WR(bp,
  5277. PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
  5278. 1);
  5279. continue;
  5280. }
  5281. bnx2x_pretend_func(bp, abs_func_id);
  5282. /* clear pf enable */
  5283. bnx2x_pf_disable(bp);
  5284. bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
  5285. }
  5286. }
  5287. bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
  5288. if (CHIP_IS_E1(bp)) {
  5289. /* enable HW interrupt from PXP on USDM overflow
  5290. bit 16 on INT_MASK_0 */
  5291. REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
  5292. }
  5293. bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
  5294. bnx2x_init_pxp(bp);
  5295. #ifdef __BIG_ENDIAN
  5296. REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
  5297. REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
  5298. REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
  5299. REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
  5300. REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
  5301. /* make sure this value is 0 */
  5302. REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
  5303. /* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
  5304. REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
  5305. REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
  5306. REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
  5307. REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
  5308. #endif
  5309. bnx2x_ilt_init_page_size(bp, INITOP_SET);
  5310. if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
  5311. REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
  5312. /* let the HW do it's magic ... */
  5313. msleep(100);
  5314. /* finish PXP init */
  5315. val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
  5316. if (val != 1) {
  5317. BNX2X_ERR("PXP2 CFG failed\n");
  5318. return -EBUSY;
  5319. }
  5320. val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
  5321. if (val != 1) {
  5322. BNX2X_ERR("PXP2 RD_INIT failed\n");
  5323. return -EBUSY;
  5324. }
  5325. /* Timers bug workaround E2 only. We need to set the entire ILT to
  5326. * have entries with value "0" and valid bit on.
  5327. * This needs to be done by the first PF that is loaded in a path
  5328. * (i.e. common phase)
  5329. */
  5330. if (!CHIP_IS_E1x(bp)) {
  5331. /* In E2 there is a bug in the timers block that can cause function 6 / 7
  5332. * (i.e. vnic3) to start even if it is marked as "scan-off".
  5333. * This occurs when a different function (func2,3) is being marked
  5334. * as "scan-off". Real-life scenario for example: if a driver is being
  5335. * load-unloaded while func6,7 are down. This will cause the timer to access
  5336. * the ilt, translate to a logical address and send a request to read/write.
  5337. * Since the ilt for the function that is down is not valid, this will cause
  5338. * a translation error which is unrecoverable.
  5339. * The Workaround is intended to make sure that when this happens nothing fatal
  5340. * will occur. The workaround:
  5341. * 1. First PF driver which loads on a path will:
  5342. * a. After taking the chip out of reset, by using pretend,
  5343. * it will write "0" to the following registers of
  5344. * the other vnics.
  5345. * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
  5346. * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
  5347. * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
  5348. * And for itself it will write '1' to
  5349. * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
  5350. * dmae-operations (writing to pram for example.)
  5351. * note: can be done for only function 6,7 but cleaner this
  5352. * way.
  5353. * b. Write zero+valid to the entire ILT.
  5354. * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
  5355. * VNIC3 (of that port). The range allocated will be the
  5356. * entire ILT. This is needed to prevent ILT range error.
  5357. * 2. Any PF driver load flow:
  5358. * a. ILT update with the physical addresses of the allocated
  5359. * logical pages.
  5360. * b. Wait 20msec. - note that this timeout is needed to make
  5361. * sure there are no requests in one of the PXP internal
  5362. * queues with "old" ILT addresses.
  5363. * c. PF enable in the PGLC.
  5364. * d. Clear the was_error of the PF in the PGLC. (could have
  5365. * occured while driver was down)
  5366. * e. PF enable in the CFC (WEAK + STRONG)
  5367. * f. Timers scan enable
  5368. * 3. PF driver unload flow:
  5369. * a. Clear the Timers scan_en.
  5370. * b. Polling for scan_on=0 for that PF.
  5371. * c. Clear the PF enable bit in the PXP.
  5372. * d. Clear the PF enable in the CFC (WEAK + STRONG)
  5373. * e. Write zero+valid to all ILT entries (The valid bit must
  5374. * stay set)
  5375. * f. If this is VNIC 3 of a port then also init
  5376. * first_timers_ilt_entry to zero and last_timers_ilt_entry
  5377. * to the last enrty in the ILT.
  5378. *
  5379. * Notes:
  5380. * Currently the PF error in the PGLC is non recoverable.
  5381. * In the future the there will be a recovery routine for this error.
  5382. * Currently attention is masked.
  5383. * Having an MCP lock on the load/unload process does not guarantee that
  5384. * there is no Timer disable during Func6/7 enable. This is because the
  5385. * Timers scan is currently being cleared by the MCP on FLR.
  5386. * Step 2.d can be done only for PF6/7 and the driver can also check if
  5387. * there is error before clearing it. But the flow above is simpler and
  5388. * more general.
  5389. * All ILT entries are written by zero+valid and not just PF6/7
  5390. * ILT entries since in the future the ILT entries allocation for
  5391. * PF-s might be dynamic.
  5392. */
  5393. struct ilt_client_info ilt_cli;
  5394. struct bnx2x_ilt ilt;
  5395. memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
  5396. memset(&ilt, 0, sizeof(struct bnx2x_ilt));
  5397. /* initialize dummy TM client */
  5398. ilt_cli.start = 0;
  5399. ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
  5400. ilt_cli.client_num = ILT_CLIENT_TM;
  5401. /* Step 1: set zeroes to all ilt page entries with valid bit on
  5402. * Step 2: set the timers first/last ilt entry to point
  5403. * to the entire range to prevent ILT range error for 3rd/4th
  5404. * vnic (this code assumes existance of the vnic)
  5405. *
  5406. * both steps performed by call to bnx2x_ilt_client_init_op()
  5407. * with dummy TM client
  5408. *
  5409. * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
  5410. * and his brother are split registers
  5411. */
  5412. bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
  5413. bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
  5414. bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
  5415. REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
  5416. REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
  5417. REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
  5418. }
  5419. REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
  5420. REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
  5421. if (!CHIP_IS_E1x(bp)) {
  5422. int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
  5423. (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
  5424. bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
  5425. bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
  5426. /* let the HW do it's magic ... */
  5427. do {
  5428. msleep(200);
  5429. val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
  5430. } while (factor-- && (val != 1));
  5431. if (val != 1) {
  5432. BNX2X_ERR("ATC_INIT failed\n");
  5433. return -EBUSY;
  5434. }
  5435. }
  5436. bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
  5437. /* clean the DMAE memory */
  5438. bp->dmae_ready = 1;
  5439. bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
  5440. bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
  5441. bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
  5442. bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
  5443. bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
  5444. bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
  5445. bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
  5446. bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
  5447. bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
  5448. bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
  5449. /* QM queues pointers table */
  5450. bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
  5451. /* soft reset pulse */
  5452. REG_WR(bp, QM_REG_SOFT_RESET, 1);
  5453. REG_WR(bp, QM_REG_SOFT_RESET, 0);
  5454. #ifdef BCM_CNIC
  5455. bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
  5456. #endif
  5457. bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
  5458. REG_WR(bp, DORQ_REG_DPM_CID_OFST, BNX2X_DB_SHIFT);
  5459. if (!CHIP_REV_IS_SLOW(bp))
  5460. /* enable hw interrupt from doorbell Q */
  5461. REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
  5462. bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
  5463. bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
  5464. REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
  5465. if (!CHIP_IS_E1(bp))
  5466. REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
  5467. if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp)) {
  5468. if (IS_MF_AFEX(bp)) {
  5469. /* configure that VNTag and VLAN headers must be
  5470. * received in afex mode
  5471. */
  5472. REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, 0xE);
  5473. REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, 0xA);
  5474. REG_WR(bp, PRS_REG_HDRS_AFTER_TAG_0, 0x6);
  5475. REG_WR(bp, PRS_REG_TAG_ETHERTYPE_0, 0x8926);
  5476. REG_WR(bp, PRS_REG_TAG_LEN_0, 0x4);
  5477. } else {
  5478. /* Bit-map indicating which L2 hdrs may appear
  5479. * after the basic Ethernet header
  5480. */
  5481. REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
  5482. bp->path_has_ovlan ? 7 : 6);
  5483. }
  5484. }
  5485. bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
  5486. bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
  5487. bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
  5488. bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
  5489. if (!CHIP_IS_E1x(bp)) {
  5490. /* reset VFC memories */
  5491. REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
  5492. VFC_MEMORIES_RST_REG_CAM_RST |
  5493. VFC_MEMORIES_RST_REG_RAM_RST);
  5494. REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
  5495. VFC_MEMORIES_RST_REG_CAM_RST |
  5496. VFC_MEMORIES_RST_REG_RAM_RST);
  5497. msleep(20);
  5498. }
  5499. bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
  5500. bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
  5501. bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
  5502. bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
  5503. /* sync semi rtc */
  5504. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
  5505. 0x80000000);
  5506. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
  5507. 0x80000000);
  5508. bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
  5509. bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
  5510. bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
  5511. if (!CHIP_IS_E1x(bp)) {
  5512. if (IS_MF_AFEX(bp)) {
  5513. /* configure that VNTag and VLAN headers must be
  5514. * sent in afex mode
  5515. */
  5516. REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, 0xE);
  5517. REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, 0xA);
  5518. REG_WR(bp, PBF_REG_HDRS_AFTER_TAG_0, 0x6);
  5519. REG_WR(bp, PBF_REG_TAG_ETHERTYPE_0, 0x8926);
  5520. REG_WR(bp, PBF_REG_TAG_LEN_0, 0x4);
  5521. } else {
  5522. REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
  5523. bp->path_has_ovlan ? 7 : 6);
  5524. }
  5525. }
  5526. REG_WR(bp, SRC_REG_SOFT_RST, 1);
  5527. bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
  5528. #ifdef BCM_CNIC
  5529. REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
  5530. REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
  5531. REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
  5532. REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
  5533. REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
  5534. REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
  5535. REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
  5536. REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
  5537. REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
  5538. REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
  5539. #endif
  5540. REG_WR(bp, SRC_REG_SOFT_RST, 0);
  5541. if (sizeof(union cdu_context) != 1024)
  5542. /* we currently assume that a context is 1024 bytes */
  5543. dev_alert(&bp->pdev->dev,
  5544. "please adjust the size of cdu_context(%ld)\n",
  5545. (long)sizeof(union cdu_context));
  5546. bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
  5547. val = (4 << 24) + (0 << 12) + 1024;
  5548. REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
  5549. bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
  5550. REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
  5551. /* enable context validation interrupt from CFC */
  5552. REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
  5553. /* set the thresholds to prevent CFC/CDU race */
  5554. REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
  5555. bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
  5556. if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
  5557. REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
  5558. bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
  5559. bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
  5560. /* Reset PCIE errors for debug */
  5561. REG_WR(bp, 0x2814, 0xffffffff);
  5562. REG_WR(bp, 0x3820, 0xffffffff);
  5563. if (!CHIP_IS_E1x(bp)) {
  5564. REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
  5565. (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
  5566. PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
  5567. REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
  5568. (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
  5569. PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
  5570. PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
  5571. REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
  5572. (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
  5573. PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
  5574. PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
  5575. }
  5576. bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
  5577. if (!CHIP_IS_E1(bp)) {
  5578. /* in E3 this done in per-port section */
  5579. if (!CHIP_IS_E3(bp))
  5580. REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
  5581. }
  5582. if (CHIP_IS_E1H(bp))
  5583. /* not applicable for E2 (and above ...) */
  5584. REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
  5585. if (CHIP_REV_IS_SLOW(bp))
  5586. msleep(200);
  5587. /* finish CFC init */
  5588. val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
  5589. if (val != 1) {
  5590. BNX2X_ERR("CFC LL_INIT failed\n");
  5591. return -EBUSY;
  5592. }
  5593. val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
  5594. if (val != 1) {
  5595. BNX2X_ERR("CFC AC_INIT failed\n");
  5596. return -EBUSY;
  5597. }
  5598. val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
  5599. if (val != 1) {
  5600. BNX2X_ERR("CFC CAM_INIT failed\n");
  5601. return -EBUSY;
  5602. }
  5603. REG_WR(bp, CFC_REG_DEBUG0, 0);
  5604. if (CHIP_IS_E1(bp)) {
  5605. /* read NIG statistic
  5606. to see if this is our first up since powerup */
  5607. bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
  5608. val = *bnx2x_sp(bp, wb_data[0]);
  5609. /* do internal memory self test */
  5610. if ((val == 0) && bnx2x_int_mem_test(bp)) {
  5611. BNX2X_ERR("internal mem self test failed\n");
  5612. return -EBUSY;
  5613. }
  5614. }
  5615. bnx2x_setup_fan_failure_detection(bp);
  5616. /* clear PXP2 attentions */
  5617. REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
  5618. bnx2x_enable_blocks_attention(bp);
  5619. bnx2x_enable_blocks_parity(bp);
  5620. if (!BP_NOMCP(bp)) {
  5621. if (CHIP_IS_E1x(bp))
  5622. bnx2x__common_init_phy(bp);
  5623. } else
  5624. BNX2X_ERR("Bootcode is missing - can not initialize link\n");
  5625. return 0;
  5626. }
  5627. /**
  5628. * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
  5629. *
  5630. * @bp: driver handle
  5631. */
  5632. static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
  5633. {
  5634. int rc = bnx2x_init_hw_common(bp);
  5635. if (rc)
  5636. return rc;
  5637. /* In E2 2-PORT mode, same ext phy is used for the two paths */
  5638. if (!BP_NOMCP(bp))
  5639. bnx2x__common_init_phy(bp);
  5640. return 0;
  5641. }
  5642. static int bnx2x_init_hw_port(struct bnx2x *bp)
  5643. {
  5644. int port = BP_PORT(bp);
  5645. int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
  5646. u32 low, high;
  5647. u32 val;
  5648. bnx2x__link_reset(bp);
  5649. DP(NETIF_MSG_HW, "starting port init port %d\n", port);
  5650. REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
  5651. bnx2x_init_block(bp, BLOCK_MISC, init_phase);
  5652. bnx2x_init_block(bp, BLOCK_PXP, init_phase);
  5653. bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
  5654. /* Timers bug workaround: disables the pf_master bit in pglue at
  5655. * common phase, we need to enable it here before any dmae access are
  5656. * attempted. Therefore we manually added the enable-master to the
  5657. * port phase (it also happens in the function phase)
  5658. */
  5659. if (!CHIP_IS_E1x(bp))
  5660. REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
  5661. bnx2x_init_block(bp, BLOCK_ATC, init_phase);
  5662. bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
  5663. bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
  5664. bnx2x_init_block(bp, BLOCK_QM, init_phase);
  5665. bnx2x_init_block(bp, BLOCK_TCM, init_phase);
  5666. bnx2x_init_block(bp, BLOCK_UCM, init_phase);
  5667. bnx2x_init_block(bp, BLOCK_CCM, init_phase);
  5668. bnx2x_init_block(bp, BLOCK_XCM, init_phase);
  5669. /* QM cid (connection) count */
  5670. bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
  5671. #ifdef BCM_CNIC
  5672. bnx2x_init_block(bp, BLOCK_TM, init_phase);
  5673. REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
  5674. REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
  5675. #endif
  5676. bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
  5677. if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
  5678. bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
  5679. if (IS_MF(bp))
  5680. low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
  5681. else if (bp->dev->mtu > 4096) {
  5682. if (bp->flags & ONE_PORT_FLAG)
  5683. low = 160;
  5684. else {
  5685. val = bp->dev->mtu;
  5686. /* (24*1024 + val*4)/256 */
  5687. low = 96 + (val/64) +
  5688. ((val % 64) ? 1 : 0);
  5689. }
  5690. } else
  5691. low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
  5692. high = low + 56; /* 14*1024/256 */
  5693. REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
  5694. REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
  5695. }
  5696. if (CHIP_MODE_IS_4_PORT(bp))
  5697. REG_WR(bp, (BP_PORT(bp) ?
  5698. BRB1_REG_MAC_GUARANTIED_1 :
  5699. BRB1_REG_MAC_GUARANTIED_0), 40);
  5700. bnx2x_init_block(bp, BLOCK_PRS, init_phase);
  5701. if (CHIP_IS_E3B0(bp)) {
  5702. if (IS_MF_AFEX(bp)) {
  5703. /* configure headers for AFEX mode */
  5704. REG_WR(bp, BP_PORT(bp) ?
  5705. PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
  5706. PRS_REG_HDRS_AFTER_BASIC_PORT_0, 0xE);
  5707. REG_WR(bp, BP_PORT(bp) ?
  5708. PRS_REG_HDRS_AFTER_TAG_0_PORT_1 :
  5709. PRS_REG_HDRS_AFTER_TAG_0_PORT_0, 0x6);
  5710. REG_WR(bp, BP_PORT(bp) ?
  5711. PRS_REG_MUST_HAVE_HDRS_PORT_1 :
  5712. PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA);
  5713. } else {
  5714. /* Ovlan exists only if we are in multi-function +
  5715. * switch-dependent mode, in switch-independent there
  5716. * is no ovlan headers
  5717. */
  5718. REG_WR(bp, BP_PORT(bp) ?
  5719. PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
  5720. PRS_REG_HDRS_AFTER_BASIC_PORT_0,
  5721. (bp->path_has_ovlan ? 7 : 6));
  5722. }
  5723. }
  5724. bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
  5725. bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
  5726. bnx2x_init_block(bp, BLOCK_USDM, init_phase);
  5727. bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
  5728. bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
  5729. bnx2x_init_block(bp, BLOCK_USEM, init_phase);
  5730. bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
  5731. bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
  5732. bnx2x_init_block(bp, BLOCK_UPB, init_phase);
  5733. bnx2x_init_block(bp, BLOCK_XPB, init_phase);
  5734. bnx2x_init_block(bp, BLOCK_PBF, init_phase);
  5735. if (CHIP_IS_E1x(bp)) {
  5736. /* configure PBF to work without PAUSE mtu 9000 */
  5737. REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
  5738. /* update threshold */
  5739. REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
  5740. /* update init credit */
  5741. REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
  5742. /* probe changes */
  5743. REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
  5744. udelay(50);
  5745. REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
  5746. }
  5747. #ifdef BCM_CNIC
  5748. bnx2x_init_block(bp, BLOCK_SRC, init_phase);
  5749. #endif
  5750. bnx2x_init_block(bp, BLOCK_CDU, init_phase);
  5751. bnx2x_init_block(bp, BLOCK_CFC, init_phase);
  5752. if (CHIP_IS_E1(bp)) {
  5753. REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
  5754. REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
  5755. }
  5756. bnx2x_init_block(bp, BLOCK_HC, init_phase);
  5757. bnx2x_init_block(bp, BLOCK_IGU, init_phase);
  5758. bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
  5759. /* init aeu_mask_attn_func_0/1:
  5760. * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
  5761. * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
  5762. * bits 4-7 are used for "per vn group attention" */
  5763. val = IS_MF(bp) ? 0xF7 : 0x7;
  5764. /* Enable DCBX attention for all but E1 */
  5765. val |= CHIP_IS_E1(bp) ? 0 : 0x10;
  5766. REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
  5767. bnx2x_init_block(bp, BLOCK_NIG, init_phase);
  5768. if (!CHIP_IS_E1x(bp)) {
  5769. /* Bit-map indicating which L2 hdrs may appear after the
  5770. * basic Ethernet header
  5771. */
  5772. if (IS_MF_AFEX(bp))
  5773. REG_WR(bp, BP_PORT(bp) ?
  5774. NIG_REG_P1_HDRS_AFTER_BASIC :
  5775. NIG_REG_P0_HDRS_AFTER_BASIC, 0xE);
  5776. else
  5777. REG_WR(bp, BP_PORT(bp) ?
  5778. NIG_REG_P1_HDRS_AFTER_BASIC :
  5779. NIG_REG_P0_HDRS_AFTER_BASIC,
  5780. IS_MF_SD(bp) ? 7 : 6);
  5781. if (CHIP_IS_E3(bp))
  5782. REG_WR(bp, BP_PORT(bp) ?
  5783. NIG_REG_LLH1_MF_MODE :
  5784. NIG_REG_LLH_MF_MODE, IS_MF(bp));
  5785. }
  5786. if (!CHIP_IS_E3(bp))
  5787. REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
  5788. if (!CHIP_IS_E1(bp)) {
  5789. /* 0x2 disable mf_ov, 0x1 enable */
  5790. REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
  5791. (IS_MF_SD(bp) ? 0x1 : 0x2));
  5792. if (!CHIP_IS_E1x(bp)) {
  5793. val = 0;
  5794. switch (bp->mf_mode) {
  5795. case MULTI_FUNCTION_SD:
  5796. val = 1;
  5797. break;
  5798. case MULTI_FUNCTION_SI:
  5799. case MULTI_FUNCTION_AFEX:
  5800. val = 2;
  5801. break;
  5802. }
  5803. REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
  5804. NIG_REG_LLH0_CLS_TYPE), val);
  5805. }
  5806. {
  5807. REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
  5808. REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
  5809. REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
  5810. }
  5811. }
  5812. /* If SPIO5 is set to generate interrupts, enable it for this port */
  5813. val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
  5814. if (val & (1 << MISC_REGISTERS_SPIO_5)) {
  5815. u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
  5816. MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
  5817. val = REG_RD(bp, reg_addr);
  5818. val |= AEU_INPUTS_ATTN_BITS_SPIO5;
  5819. REG_WR(bp, reg_addr, val);
  5820. }
  5821. return 0;
  5822. }
  5823. static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
  5824. {
  5825. int reg;
  5826. u32 wb_write[2];
  5827. if (CHIP_IS_E1(bp))
  5828. reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
  5829. else
  5830. reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
  5831. wb_write[0] = ONCHIP_ADDR1(addr);
  5832. wb_write[1] = ONCHIP_ADDR2(addr);
  5833. REG_WR_DMAE(bp, reg, wb_write, 2);
  5834. }
  5835. static void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func,
  5836. u8 idu_sb_id, bool is_Pf)
  5837. {
  5838. u32 data, ctl, cnt = 100;
  5839. u32 igu_addr_data = IGU_REG_COMMAND_REG_32LSB_DATA;
  5840. u32 igu_addr_ctl = IGU_REG_COMMAND_REG_CTRL;
  5841. u32 igu_addr_ack = IGU_REG_CSTORM_TYPE_0_SB_CLEANUP + (idu_sb_id/32)*4;
  5842. u32 sb_bit = 1 << (idu_sb_id%32);
  5843. u32 func_encode = func | (is_Pf ? 1 : 0) << IGU_FID_ENCODE_IS_PF_SHIFT;
  5844. u32 addr_encode = IGU_CMD_E2_PROD_UPD_BASE + idu_sb_id;
  5845. /* Not supported in BC mode */
  5846. if (CHIP_INT_MODE_IS_BC(bp))
  5847. return;
  5848. data = (IGU_USE_REGISTER_cstorm_type_0_sb_cleanup
  5849. << IGU_REGULAR_CLEANUP_TYPE_SHIFT) |
  5850. IGU_REGULAR_CLEANUP_SET |
  5851. IGU_REGULAR_BCLEANUP;
  5852. ctl = addr_encode << IGU_CTRL_REG_ADDRESS_SHIFT |
  5853. func_encode << IGU_CTRL_REG_FID_SHIFT |
  5854. IGU_CTRL_CMD_TYPE_WR << IGU_CTRL_REG_TYPE_SHIFT;
  5855. DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
  5856. data, igu_addr_data);
  5857. REG_WR(bp, igu_addr_data, data);
  5858. mmiowb();
  5859. barrier();
  5860. DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
  5861. ctl, igu_addr_ctl);
  5862. REG_WR(bp, igu_addr_ctl, ctl);
  5863. mmiowb();
  5864. barrier();
  5865. /* wait for clean up to finish */
  5866. while (!(REG_RD(bp, igu_addr_ack) & sb_bit) && --cnt)
  5867. msleep(20);
  5868. if (!(REG_RD(bp, igu_addr_ack) & sb_bit)) {
  5869. DP(NETIF_MSG_HW,
  5870. "Unable to finish IGU cleanup: idu_sb_id %d offset %d bit %d (cnt %d)\n",
  5871. idu_sb_id, idu_sb_id/32, idu_sb_id%32, cnt);
  5872. }
  5873. }
  5874. static void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
  5875. {
  5876. bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
  5877. }
  5878. static void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
  5879. {
  5880. u32 i, base = FUNC_ILT_BASE(func);
  5881. for (i = base; i < base + ILT_PER_FUNC; i++)
  5882. bnx2x_ilt_wr(bp, i, 0);
  5883. }
  5884. static int bnx2x_init_hw_func(struct bnx2x *bp)
  5885. {
  5886. int port = BP_PORT(bp);
  5887. int func = BP_FUNC(bp);
  5888. int init_phase = PHASE_PF0 + func;
  5889. struct bnx2x_ilt *ilt = BP_ILT(bp);
  5890. u16 cdu_ilt_start;
  5891. u32 addr, val;
  5892. u32 main_mem_base, main_mem_size, main_mem_prty_clr;
  5893. int i, main_mem_width, rc;
  5894. DP(NETIF_MSG_HW, "starting func init func %d\n", func);
  5895. /* FLR cleanup - hmmm */
  5896. if (!CHIP_IS_E1x(bp)) {
  5897. rc = bnx2x_pf_flr_clnup(bp);
  5898. if (rc)
  5899. return rc;
  5900. }
  5901. /* set MSI reconfigure capability */
  5902. if (bp->common.int_block == INT_BLOCK_HC) {
  5903. addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
  5904. val = REG_RD(bp, addr);
  5905. val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
  5906. REG_WR(bp, addr, val);
  5907. }
  5908. bnx2x_init_block(bp, BLOCK_PXP, init_phase);
  5909. bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
  5910. ilt = BP_ILT(bp);
  5911. cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
  5912. for (i = 0; i < L2_ILT_LINES(bp); i++) {
  5913. ilt->lines[cdu_ilt_start + i].page = bp->context[i].vcxt;
  5914. ilt->lines[cdu_ilt_start + i].page_mapping =
  5915. bp->context[i].cxt_mapping;
  5916. ilt->lines[cdu_ilt_start + i].size = bp->context[i].size;
  5917. }
  5918. bnx2x_ilt_init_op(bp, INITOP_SET);
  5919. #ifdef BCM_CNIC
  5920. bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
  5921. /* T1 hash bits value determines the T1 number of entries */
  5922. REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
  5923. #endif
  5924. #ifndef BCM_CNIC
  5925. /* set NIC mode */
  5926. REG_WR(bp, PRS_REG_NIC_MODE, 1);
  5927. #endif /* BCM_CNIC */
  5928. if (!CHIP_IS_E1x(bp)) {
  5929. u32 pf_conf = IGU_PF_CONF_FUNC_EN;
  5930. /* Turn on a single ISR mode in IGU if driver is going to use
  5931. * INT#x or MSI
  5932. */
  5933. if (!(bp->flags & USING_MSIX_FLAG))
  5934. pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
  5935. /*
  5936. * Timers workaround bug: function init part.
  5937. * Need to wait 20msec after initializing ILT,
  5938. * needed to make sure there are no requests in
  5939. * one of the PXP internal queues with "old" ILT addresses
  5940. */
  5941. msleep(20);
  5942. /*
  5943. * Master enable - Due to WB DMAE writes performed before this
  5944. * register is re-initialized as part of the regular function
  5945. * init
  5946. */
  5947. REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
  5948. /* Enable the function in IGU */
  5949. REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
  5950. }
  5951. bp->dmae_ready = 1;
  5952. bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
  5953. if (!CHIP_IS_E1x(bp))
  5954. REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
  5955. bnx2x_init_block(bp, BLOCK_ATC, init_phase);
  5956. bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
  5957. bnx2x_init_block(bp, BLOCK_NIG, init_phase);
  5958. bnx2x_init_block(bp, BLOCK_SRC, init_phase);
  5959. bnx2x_init_block(bp, BLOCK_MISC, init_phase);
  5960. bnx2x_init_block(bp, BLOCK_TCM, init_phase);
  5961. bnx2x_init_block(bp, BLOCK_UCM, init_phase);
  5962. bnx2x_init_block(bp, BLOCK_CCM, init_phase);
  5963. bnx2x_init_block(bp, BLOCK_XCM, init_phase);
  5964. bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
  5965. bnx2x_init_block(bp, BLOCK_USEM, init_phase);
  5966. bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
  5967. bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
  5968. if (!CHIP_IS_E1x(bp))
  5969. REG_WR(bp, QM_REG_PF_EN, 1);
  5970. if (!CHIP_IS_E1x(bp)) {
  5971. REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
  5972. REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
  5973. REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
  5974. REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
  5975. }
  5976. bnx2x_init_block(bp, BLOCK_QM, init_phase);
  5977. bnx2x_init_block(bp, BLOCK_TM, init_phase);
  5978. bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
  5979. bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
  5980. bnx2x_init_block(bp, BLOCK_PRS, init_phase);
  5981. bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
  5982. bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
  5983. bnx2x_init_block(bp, BLOCK_USDM, init_phase);
  5984. bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
  5985. bnx2x_init_block(bp, BLOCK_UPB, init_phase);
  5986. bnx2x_init_block(bp, BLOCK_XPB, init_phase);
  5987. bnx2x_init_block(bp, BLOCK_PBF, init_phase);
  5988. if (!CHIP_IS_E1x(bp))
  5989. REG_WR(bp, PBF_REG_DISABLE_PF, 0);
  5990. bnx2x_init_block(bp, BLOCK_CDU, init_phase);
  5991. bnx2x_init_block(bp, BLOCK_CFC, init_phase);
  5992. if (!CHIP_IS_E1x(bp))
  5993. REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
  5994. if (IS_MF(bp)) {
  5995. REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
  5996. REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
  5997. }
  5998. bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
  5999. /* HC init per function */
  6000. if (bp->common.int_block == INT_BLOCK_HC) {
  6001. if (CHIP_IS_E1H(bp)) {
  6002. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
  6003. REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
  6004. REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
  6005. }
  6006. bnx2x_init_block(bp, BLOCK_HC, init_phase);
  6007. } else {
  6008. int num_segs, sb_idx, prod_offset;
  6009. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
  6010. if (!CHIP_IS_E1x(bp)) {
  6011. REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
  6012. REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
  6013. }
  6014. bnx2x_init_block(bp, BLOCK_IGU, init_phase);
  6015. if (!CHIP_IS_E1x(bp)) {
  6016. int dsb_idx = 0;
  6017. /**
  6018. * Producer memory:
  6019. * E2 mode: address 0-135 match to the mapping memory;
  6020. * 136 - PF0 default prod; 137 - PF1 default prod;
  6021. * 138 - PF2 default prod; 139 - PF3 default prod;
  6022. * 140 - PF0 attn prod; 141 - PF1 attn prod;
  6023. * 142 - PF2 attn prod; 143 - PF3 attn prod;
  6024. * 144-147 reserved.
  6025. *
  6026. * E1.5 mode - In backward compatible mode;
  6027. * for non default SB; each even line in the memory
  6028. * holds the U producer and each odd line hold
  6029. * the C producer. The first 128 producers are for
  6030. * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
  6031. * producers are for the DSB for each PF.
  6032. * Each PF has five segments: (the order inside each
  6033. * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
  6034. * 132-135 C prods; 136-139 X prods; 140-143 T prods;
  6035. * 144-147 attn prods;
  6036. */
  6037. /* non-default-status-blocks */
  6038. num_segs = CHIP_INT_MODE_IS_BC(bp) ?
  6039. IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
  6040. for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
  6041. prod_offset = (bp->igu_base_sb + sb_idx) *
  6042. num_segs;
  6043. for (i = 0; i < num_segs; i++) {
  6044. addr = IGU_REG_PROD_CONS_MEMORY +
  6045. (prod_offset + i) * 4;
  6046. REG_WR(bp, addr, 0);
  6047. }
  6048. /* send consumer update with value 0 */
  6049. bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
  6050. USTORM_ID, 0, IGU_INT_NOP, 1);
  6051. bnx2x_igu_clear_sb(bp,
  6052. bp->igu_base_sb + sb_idx);
  6053. }
  6054. /* default-status-blocks */
  6055. num_segs = CHIP_INT_MODE_IS_BC(bp) ?
  6056. IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
  6057. if (CHIP_MODE_IS_4_PORT(bp))
  6058. dsb_idx = BP_FUNC(bp);
  6059. else
  6060. dsb_idx = BP_VN(bp);
  6061. prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
  6062. IGU_BC_BASE_DSB_PROD + dsb_idx :
  6063. IGU_NORM_BASE_DSB_PROD + dsb_idx);
  6064. /*
  6065. * igu prods come in chunks of E1HVN_MAX (4) -
  6066. * does not matters what is the current chip mode
  6067. */
  6068. for (i = 0; i < (num_segs * E1HVN_MAX);
  6069. i += E1HVN_MAX) {
  6070. addr = IGU_REG_PROD_CONS_MEMORY +
  6071. (prod_offset + i)*4;
  6072. REG_WR(bp, addr, 0);
  6073. }
  6074. /* send consumer update with 0 */
  6075. if (CHIP_INT_MODE_IS_BC(bp)) {
  6076. bnx2x_ack_sb(bp, bp->igu_dsb_id,
  6077. USTORM_ID, 0, IGU_INT_NOP, 1);
  6078. bnx2x_ack_sb(bp, bp->igu_dsb_id,
  6079. CSTORM_ID, 0, IGU_INT_NOP, 1);
  6080. bnx2x_ack_sb(bp, bp->igu_dsb_id,
  6081. XSTORM_ID, 0, IGU_INT_NOP, 1);
  6082. bnx2x_ack_sb(bp, bp->igu_dsb_id,
  6083. TSTORM_ID, 0, IGU_INT_NOP, 1);
  6084. bnx2x_ack_sb(bp, bp->igu_dsb_id,
  6085. ATTENTION_ID, 0, IGU_INT_NOP, 1);
  6086. } else {
  6087. bnx2x_ack_sb(bp, bp->igu_dsb_id,
  6088. USTORM_ID, 0, IGU_INT_NOP, 1);
  6089. bnx2x_ack_sb(bp, bp->igu_dsb_id,
  6090. ATTENTION_ID, 0, IGU_INT_NOP, 1);
  6091. }
  6092. bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
  6093. /* !!! these should become driver const once
  6094. rf-tool supports split-68 const */
  6095. REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
  6096. REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
  6097. REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
  6098. REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
  6099. REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
  6100. REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
  6101. }
  6102. }
  6103. /* Reset PCIE errors for debug */
  6104. REG_WR(bp, 0x2114, 0xffffffff);
  6105. REG_WR(bp, 0x2120, 0xffffffff);
  6106. if (CHIP_IS_E1x(bp)) {
  6107. main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
  6108. main_mem_base = HC_REG_MAIN_MEMORY +
  6109. BP_PORT(bp) * (main_mem_size * 4);
  6110. main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
  6111. main_mem_width = 8;
  6112. val = REG_RD(bp, main_mem_prty_clr);
  6113. if (val)
  6114. DP(NETIF_MSG_HW,
  6115. "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
  6116. val);
  6117. /* Clear "false" parity errors in MSI-X table */
  6118. for (i = main_mem_base;
  6119. i < main_mem_base + main_mem_size * 4;
  6120. i += main_mem_width) {
  6121. bnx2x_read_dmae(bp, i, main_mem_width / 4);
  6122. bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
  6123. i, main_mem_width / 4);
  6124. }
  6125. /* Clear HC parity attention */
  6126. REG_RD(bp, main_mem_prty_clr);
  6127. }
  6128. #ifdef BNX2X_STOP_ON_ERROR
  6129. /* Enable STORMs SP logging */
  6130. REG_WR8(bp, BAR_USTRORM_INTMEM +
  6131. USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
  6132. REG_WR8(bp, BAR_TSTRORM_INTMEM +
  6133. TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
  6134. REG_WR8(bp, BAR_CSTRORM_INTMEM +
  6135. CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
  6136. REG_WR8(bp, BAR_XSTRORM_INTMEM +
  6137. XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
  6138. #endif
  6139. bnx2x_phy_probe(&bp->link_params);
  6140. return 0;
  6141. }
  6142. void bnx2x_free_mem(struct bnx2x *bp)
  6143. {
  6144. int i;
  6145. /* fastpath */
  6146. bnx2x_free_fp_mem(bp);
  6147. /* end of fastpath */
  6148. BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
  6149. sizeof(struct host_sp_status_block));
  6150. BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
  6151. bp->fw_stats_data_sz + bp->fw_stats_req_sz);
  6152. BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
  6153. sizeof(struct bnx2x_slowpath));
  6154. for (i = 0; i < L2_ILT_LINES(bp); i++)
  6155. BNX2X_PCI_FREE(bp->context[i].vcxt, bp->context[i].cxt_mapping,
  6156. bp->context[i].size);
  6157. bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
  6158. BNX2X_FREE(bp->ilt->lines);
  6159. #ifdef BCM_CNIC
  6160. if (!CHIP_IS_E1x(bp))
  6161. BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
  6162. sizeof(struct host_hc_status_block_e2));
  6163. else
  6164. BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
  6165. sizeof(struct host_hc_status_block_e1x));
  6166. BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
  6167. #endif
  6168. BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
  6169. BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
  6170. BCM_PAGE_SIZE * NUM_EQ_PAGES);
  6171. }
  6172. static int bnx2x_alloc_fw_stats_mem(struct bnx2x *bp)
  6173. {
  6174. int num_groups;
  6175. int is_fcoe_stats = NO_FCOE(bp) ? 0 : 1;
  6176. /* number of queues for statistics is number of eth queues + FCoE */
  6177. u8 num_queue_stats = BNX2X_NUM_ETH_QUEUES(bp) + is_fcoe_stats;
  6178. /* Total number of FW statistics requests =
  6179. * 1 for port stats + 1 for PF stats + potential 1 for FCoE stats +
  6180. * num of queues
  6181. */
  6182. bp->fw_stats_num = 2 + is_fcoe_stats + num_queue_stats;
  6183. /* Request is built from stats_query_header and an array of
  6184. * stats_query_cmd_group each of which contains
  6185. * STATS_QUERY_CMD_COUNT rules. The real number or requests is
  6186. * configured in the stats_query_header.
  6187. */
  6188. num_groups = ((bp->fw_stats_num) / STATS_QUERY_CMD_COUNT) +
  6189. (((bp->fw_stats_num) % STATS_QUERY_CMD_COUNT) ? 1 : 0);
  6190. bp->fw_stats_req_sz = sizeof(struct stats_query_header) +
  6191. num_groups * sizeof(struct stats_query_cmd_group);
  6192. /* Data for statistics requests + stats_conter
  6193. *
  6194. * stats_counter holds per-STORM counters that are incremented
  6195. * when STORM has finished with the current request.
  6196. *
  6197. * memory for FCoE offloaded statistics are counted anyway,
  6198. * even if they will not be sent.
  6199. */
  6200. bp->fw_stats_data_sz = sizeof(struct per_port_stats) +
  6201. sizeof(struct per_pf_stats) +
  6202. sizeof(struct fcoe_statistics_params) +
  6203. sizeof(struct per_queue_stats) * num_queue_stats +
  6204. sizeof(struct stats_counter);
  6205. BNX2X_PCI_ALLOC(bp->fw_stats, &bp->fw_stats_mapping,
  6206. bp->fw_stats_data_sz + bp->fw_stats_req_sz);
  6207. /* Set shortcuts */
  6208. bp->fw_stats_req = (struct bnx2x_fw_stats_req *)bp->fw_stats;
  6209. bp->fw_stats_req_mapping = bp->fw_stats_mapping;
  6210. bp->fw_stats_data = (struct bnx2x_fw_stats_data *)
  6211. ((u8 *)bp->fw_stats + bp->fw_stats_req_sz);
  6212. bp->fw_stats_data_mapping = bp->fw_stats_mapping +
  6213. bp->fw_stats_req_sz;
  6214. return 0;
  6215. alloc_mem_err:
  6216. BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
  6217. bp->fw_stats_data_sz + bp->fw_stats_req_sz);
  6218. BNX2X_ERR("Can't allocate memory\n");
  6219. return -ENOMEM;
  6220. }
  6221. int bnx2x_alloc_mem(struct bnx2x *bp)
  6222. {
  6223. int i, allocated, context_size;
  6224. #ifdef BCM_CNIC
  6225. if (!CHIP_IS_E1x(bp))
  6226. /* size = the status block + ramrod buffers */
  6227. BNX2X_PCI_ALLOC(bp->cnic_sb.e2_sb, &bp->cnic_sb_mapping,
  6228. sizeof(struct host_hc_status_block_e2));
  6229. else
  6230. BNX2X_PCI_ALLOC(bp->cnic_sb.e1x_sb, &bp->cnic_sb_mapping,
  6231. sizeof(struct host_hc_status_block_e1x));
  6232. /* allocate searcher T2 table */
  6233. BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
  6234. #endif
  6235. BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
  6236. sizeof(struct host_sp_status_block));
  6237. BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
  6238. sizeof(struct bnx2x_slowpath));
  6239. #ifdef BCM_CNIC
  6240. /* write address to which L5 should insert its values */
  6241. bp->cnic_eth_dev.addr_drv_info_to_mcp = &bp->slowpath->drv_info_to_mcp;
  6242. #endif
  6243. /* Allocated memory for FW statistics */
  6244. if (bnx2x_alloc_fw_stats_mem(bp))
  6245. goto alloc_mem_err;
  6246. /* Allocate memory for CDU context:
  6247. * This memory is allocated separately and not in the generic ILT
  6248. * functions because CDU differs in few aspects:
  6249. * 1. There are multiple entities allocating memory for context -
  6250. * 'regular' driver, CNIC and SRIOV driver. Each separately controls
  6251. * its own ILT lines.
  6252. * 2. Since CDU page-size is not a single 4KB page (which is the case
  6253. * for the other ILT clients), to be efficient we want to support
  6254. * allocation of sub-page-size in the last entry.
  6255. * 3. Context pointers are used by the driver to pass to FW / update
  6256. * the context (for the other ILT clients the pointers are used just to
  6257. * free the memory during unload).
  6258. */
  6259. context_size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
  6260. for (i = 0, allocated = 0; allocated < context_size; i++) {
  6261. bp->context[i].size = min(CDU_ILT_PAGE_SZ,
  6262. (context_size - allocated));
  6263. BNX2X_PCI_ALLOC(bp->context[i].vcxt,
  6264. &bp->context[i].cxt_mapping,
  6265. bp->context[i].size);
  6266. allocated += bp->context[i].size;
  6267. }
  6268. BNX2X_ALLOC(bp->ilt->lines, sizeof(struct ilt_line) * ILT_MAX_LINES);
  6269. if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
  6270. goto alloc_mem_err;
  6271. /* Slow path ring */
  6272. BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
  6273. /* EQ */
  6274. BNX2X_PCI_ALLOC(bp->eq_ring, &bp->eq_mapping,
  6275. BCM_PAGE_SIZE * NUM_EQ_PAGES);
  6276. /* fastpath */
  6277. /* need to be done at the end, since it's self adjusting to amount
  6278. * of memory available for RSS queues
  6279. */
  6280. if (bnx2x_alloc_fp_mem(bp))
  6281. goto alloc_mem_err;
  6282. return 0;
  6283. alloc_mem_err:
  6284. bnx2x_free_mem(bp);
  6285. BNX2X_ERR("Can't allocate memory\n");
  6286. return -ENOMEM;
  6287. }
  6288. /*
  6289. * Init service functions
  6290. */
  6291. int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
  6292. struct bnx2x_vlan_mac_obj *obj, bool set,
  6293. int mac_type, unsigned long *ramrod_flags)
  6294. {
  6295. int rc;
  6296. struct bnx2x_vlan_mac_ramrod_params ramrod_param;
  6297. memset(&ramrod_param, 0, sizeof(ramrod_param));
  6298. /* Fill general parameters */
  6299. ramrod_param.vlan_mac_obj = obj;
  6300. ramrod_param.ramrod_flags = *ramrod_flags;
  6301. /* Fill a user request section if needed */
  6302. if (!test_bit(RAMROD_CONT, ramrod_flags)) {
  6303. memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
  6304. __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
  6305. /* Set the command: ADD or DEL */
  6306. if (set)
  6307. ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
  6308. else
  6309. ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
  6310. }
  6311. rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
  6312. if (rc == -EEXIST) {
  6313. DP(BNX2X_MSG_SP, "Failed to schedule ADD operations: %d\n", rc);
  6314. /* do not treat adding same MAC as error */
  6315. rc = 0;
  6316. } else if (rc < 0)
  6317. BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
  6318. return rc;
  6319. }
  6320. int bnx2x_del_all_macs(struct bnx2x *bp,
  6321. struct bnx2x_vlan_mac_obj *mac_obj,
  6322. int mac_type, bool wait_for_comp)
  6323. {
  6324. int rc;
  6325. unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
  6326. /* Wait for completion of requested */
  6327. if (wait_for_comp)
  6328. __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
  6329. /* Set the mac type of addresses we want to clear */
  6330. __set_bit(mac_type, &vlan_mac_flags);
  6331. rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
  6332. if (rc < 0)
  6333. BNX2X_ERR("Failed to delete MACs: %d\n", rc);
  6334. return rc;
  6335. }
  6336. int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
  6337. {
  6338. unsigned long ramrod_flags = 0;
  6339. #ifdef BCM_CNIC
  6340. if (is_zero_ether_addr(bp->dev->dev_addr) &&
  6341. (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))) {
  6342. DP(NETIF_MSG_IFUP | NETIF_MSG_IFDOWN,
  6343. "Ignoring Zero MAC for STORAGE SD mode\n");
  6344. return 0;
  6345. }
  6346. #endif
  6347. DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
  6348. __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
  6349. /* Eth MAC is set on RSS leading client (fp[0]) */
  6350. return bnx2x_set_mac_one(bp, bp->dev->dev_addr, &bp->sp_objs->mac_obj,
  6351. set, BNX2X_ETH_MAC, &ramrod_flags);
  6352. }
  6353. int bnx2x_setup_leading(struct bnx2x *bp)
  6354. {
  6355. return bnx2x_setup_queue(bp, &bp->fp[0], 1);
  6356. }
  6357. /**
  6358. * bnx2x_set_int_mode - configure interrupt mode
  6359. *
  6360. * @bp: driver handle
  6361. *
  6362. * In case of MSI-X it will also try to enable MSI-X.
  6363. */
  6364. void bnx2x_set_int_mode(struct bnx2x *bp)
  6365. {
  6366. switch (int_mode) {
  6367. case INT_MODE_MSI:
  6368. bnx2x_enable_msi(bp);
  6369. /* falling through... */
  6370. case INT_MODE_INTx:
  6371. bp->num_queues = 1 + NON_ETH_CONTEXT_USE;
  6372. BNX2X_DEV_INFO("set number of queues to 1\n");
  6373. break;
  6374. default:
  6375. /* if we can't use MSI-X we only need one fp,
  6376. * so try to enable MSI-X with the requested number of fp's
  6377. * and fallback to MSI or legacy INTx with one fp
  6378. */
  6379. if (bnx2x_enable_msix(bp) ||
  6380. bp->flags & USING_SINGLE_MSIX_FLAG) {
  6381. /* failed to enable multiple MSI-X */
  6382. BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
  6383. bp->num_queues, 1 + NON_ETH_CONTEXT_USE);
  6384. bp->num_queues = 1 + NON_ETH_CONTEXT_USE;
  6385. /* Try to enable MSI */
  6386. if (!(bp->flags & USING_SINGLE_MSIX_FLAG) &&
  6387. !(bp->flags & DISABLE_MSI_FLAG))
  6388. bnx2x_enable_msi(bp);
  6389. }
  6390. break;
  6391. }
  6392. }
  6393. /* must be called prioir to any HW initializations */
  6394. static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
  6395. {
  6396. return L2_ILT_LINES(bp);
  6397. }
  6398. void bnx2x_ilt_set_info(struct bnx2x *bp)
  6399. {
  6400. struct ilt_client_info *ilt_client;
  6401. struct bnx2x_ilt *ilt = BP_ILT(bp);
  6402. u16 line = 0;
  6403. ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
  6404. DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
  6405. /* CDU */
  6406. ilt_client = &ilt->clients[ILT_CLIENT_CDU];
  6407. ilt_client->client_num = ILT_CLIENT_CDU;
  6408. ilt_client->page_size = CDU_ILT_PAGE_SZ;
  6409. ilt_client->flags = ILT_CLIENT_SKIP_MEM;
  6410. ilt_client->start = line;
  6411. line += bnx2x_cid_ilt_lines(bp);
  6412. #ifdef BCM_CNIC
  6413. line += CNIC_ILT_LINES;
  6414. #endif
  6415. ilt_client->end = line - 1;
  6416. DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
  6417. ilt_client->start,
  6418. ilt_client->end,
  6419. ilt_client->page_size,
  6420. ilt_client->flags,
  6421. ilog2(ilt_client->page_size >> 12));
  6422. /* QM */
  6423. if (QM_INIT(bp->qm_cid_count)) {
  6424. ilt_client = &ilt->clients[ILT_CLIENT_QM];
  6425. ilt_client->client_num = ILT_CLIENT_QM;
  6426. ilt_client->page_size = QM_ILT_PAGE_SZ;
  6427. ilt_client->flags = 0;
  6428. ilt_client->start = line;
  6429. /* 4 bytes for each cid */
  6430. line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
  6431. QM_ILT_PAGE_SZ);
  6432. ilt_client->end = line - 1;
  6433. DP(NETIF_MSG_IFUP,
  6434. "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
  6435. ilt_client->start,
  6436. ilt_client->end,
  6437. ilt_client->page_size,
  6438. ilt_client->flags,
  6439. ilog2(ilt_client->page_size >> 12));
  6440. }
  6441. /* SRC */
  6442. ilt_client = &ilt->clients[ILT_CLIENT_SRC];
  6443. #ifdef BCM_CNIC
  6444. ilt_client->client_num = ILT_CLIENT_SRC;
  6445. ilt_client->page_size = SRC_ILT_PAGE_SZ;
  6446. ilt_client->flags = 0;
  6447. ilt_client->start = line;
  6448. line += SRC_ILT_LINES;
  6449. ilt_client->end = line - 1;
  6450. DP(NETIF_MSG_IFUP,
  6451. "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
  6452. ilt_client->start,
  6453. ilt_client->end,
  6454. ilt_client->page_size,
  6455. ilt_client->flags,
  6456. ilog2(ilt_client->page_size >> 12));
  6457. #else
  6458. ilt_client->flags = (ILT_CLIENT_SKIP_INIT | ILT_CLIENT_SKIP_MEM);
  6459. #endif
  6460. /* TM */
  6461. ilt_client = &ilt->clients[ILT_CLIENT_TM];
  6462. #ifdef BCM_CNIC
  6463. ilt_client->client_num = ILT_CLIENT_TM;
  6464. ilt_client->page_size = TM_ILT_PAGE_SZ;
  6465. ilt_client->flags = 0;
  6466. ilt_client->start = line;
  6467. line += TM_ILT_LINES;
  6468. ilt_client->end = line - 1;
  6469. DP(NETIF_MSG_IFUP,
  6470. "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
  6471. ilt_client->start,
  6472. ilt_client->end,
  6473. ilt_client->page_size,
  6474. ilt_client->flags,
  6475. ilog2(ilt_client->page_size >> 12));
  6476. #else
  6477. ilt_client->flags = (ILT_CLIENT_SKIP_INIT | ILT_CLIENT_SKIP_MEM);
  6478. #endif
  6479. BUG_ON(line > ILT_MAX_LINES);
  6480. }
  6481. /**
  6482. * bnx2x_pf_q_prep_init - prepare INIT transition parameters
  6483. *
  6484. * @bp: driver handle
  6485. * @fp: pointer to fastpath
  6486. * @init_params: pointer to parameters structure
  6487. *
  6488. * parameters configured:
  6489. * - HC configuration
  6490. * - Queue's CDU context
  6491. */
  6492. static void bnx2x_pf_q_prep_init(struct bnx2x *bp,
  6493. struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
  6494. {
  6495. u8 cos;
  6496. int cxt_index, cxt_offset;
  6497. /* FCoE Queue uses Default SB, thus has no HC capabilities */
  6498. if (!IS_FCOE_FP(fp)) {
  6499. __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
  6500. __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
  6501. /* If HC is supporterd, enable host coalescing in the transition
  6502. * to INIT state.
  6503. */
  6504. __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
  6505. __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
  6506. /* HC rate */
  6507. init_params->rx.hc_rate = bp->rx_ticks ?
  6508. (1000000 / bp->rx_ticks) : 0;
  6509. init_params->tx.hc_rate = bp->tx_ticks ?
  6510. (1000000 / bp->tx_ticks) : 0;
  6511. /* FW SB ID */
  6512. init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
  6513. fp->fw_sb_id;
  6514. /*
  6515. * CQ index among the SB indices: FCoE clients uses the default
  6516. * SB, therefore it's different.
  6517. */
  6518. init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
  6519. init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
  6520. }
  6521. /* set maximum number of COSs supported by this queue */
  6522. init_params->max_cos = fp->max_cos;
  6523. DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
  6524. fp->index, init_params->max_cos);
  6525. /* set the context pointers queue object */
  6526. for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++) {
  6527. cxt_index = fp->txdata_ptr[cos]->cid / ILT_PAGE_CIDS;
  6528. cxt_offset = fp->txdata_ptr[cos]->cid - (cxt_index *
  6529. ILT_PAGE_CIDS);
  6530. init_params->cxts[cos] =
  6531. &bp->context[cxt_index].vcxt[cxt_offset].eth;
  6532. }
  6533. }
  6534. int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
  6535. struct bnx2x_queue_state_params *q_params,
  6536. struct bnx2x_queue_setup_tx_only_params *tx_only_params,
  6537. int tx_index, bool leading)
  6538. {
  6539. memset(tx_only_params, 0, sizeof(*tx_only_params));
  6540. /* Set the command */
  6541. q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
  6542. /* Set tx-only QUEUE flags: don't zero statistics */
  6543. tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
  6544. /* choose the index of the cid to send the slow path on */
  6545. tx_only_params->cid_index = tx_index;
  6546. /* Set general TX_ONLY_SETUP parameters */
  6547. bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
  6548. /* Set Tx TX_ONLY_SETUP parameters */
  6549. bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
  6550. DP(NETIF_MSG_IFUP,
  6551. "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
  6552. tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
  6553. q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
  6554. tx_only_params->gen_params.spcl_id, tx_only_params->flags);
  6555. /* send the ramrod */
  6556. return bnx2x_queue_state_change(bp, q_params);
  6557. }
  6558. /**
  6559. * bnx2x_setup_queue - setup queue
  6560. *
  6561. * @bp: driver handle
  6562. * @fp: pointer to fastpath
  6563. * @leading: is leading
  6564. *
  6565. * This function performs 2 steps in a Queue state machine
  6566. * actually: 1) RESET->INIT 2) INIT->SETUP
  6567. */
  6568. int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
  6569. bool leading)
  6570. {
  6571. struct bnx2x_queue_state_params q_params = {NULL};
  6572. struct bnx2x_queue_setup_params *setup_params =
  6573. &q_params.params.setup;
  6574. struct bnx2x_queue_setup_tx_only_params *tx_only_params =
  6575. &q_params.params.tx_only;
  6576. int rc;
  6577. u8 tx_index;
  6578. DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
  6579. /* reset IGU state skip FCoE L2 queue */
  6580. if (!IS_FCOE_FP(fp))
  6581. bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
  6582. IGU_INT_ENABLE, 0);
  6583. q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
  6584. /* We want to wait for completion in this context */
  6585. __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
  6586. /* Prepare the INIT parameters */
  6587. bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
  6588. /* Set the command */
  6589. q_params.cmd = BNX2X_Q_CMD_INIT;
  6590. /* Change the state to INIT */
  6591. rc = bnx2x_queue_state_change(bp, &q_params);
  6592. if (rc) {
  6593. BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
  6594. return rc;
  6595. }
  6596. DP(NETIF_MSG_IFUP, "init complete\n");
  6597. /* Now move the Queue to the SETUP state... */
  6598. memset(setup_params, 0, sizeof(*setup_params));
  6599. /* Set QUEUE flags */
  6600. setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
  6601. /* Set general SETUP parameters */
  6602. bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
  6603. FIRST_TX_COS_INDEX);
  6604. bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
  6605. &setup_params->rxq_params);
  6606. bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
  6607. FIRST_TX_COS_INDEX);
  6608. /* Set the command */
  6609. q_params.cmd = BNX2X_Q_CMD_SETUP;
  6610. /* Change the state to SETUP */
  6611. rc = bnx2x_queue_state_change(bp, &q_params);
  6612. if (rc) {
  6613. BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
  6614. return rc;
  6615. }
  6616. /* loop through the relevant tx-only indices */
  6617. for (tx_index = FIRST_TX_ONLY_COS_INDEX;
  6618. tx_index < fp->max_cos;
  6619. tx_index++) {
  6620. /* prepare and send tx-only ramrod*/
  6621. rc = bnx2x_setup_tx_only(bp, fp, &q_params,
  6622. tx_only_params, tx_index, leading);
  6623. if (rc) {
  6624. BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
  6625. fp->index, tx_index);
  6626. return rc;
  6627. }
  6628. }
  6629. return rc;
  6630. }
  6631. static int bnx2x_stop_queue(struct bnx2x *bp, int index)
  6632. {
  6633. struct bnx2x_fastpath *fp = &bp->fp[index];
  6634. struct bnx2x_fp_txdata *txdata;
  6635. struct bnx2x_queue_state_params q_params = {NULL};
  6636. int rc, tx_index;
  6637. DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
  6638. q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
  6639. /* We want to wait for completion in this context */
  6640. __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
  6641. /* close tx-only connections */
  6642. for (tx_index = FIRST_TX_ONLY_COS_INDEX;
  6643. tx_index < fp->max_cos;
  6644. tx_index++){
  6645. /* ascertain this is a normal queue*/
  6646. txdata = fp->txdata_ptr[tx_index];
  6647. DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
  6648. txdata->txq_index);
  6649. /* send halt terminate on tx-only connection */
  6650. q_params.cmd = BNX2X_Q_CMD_TERMINATE;
  6651. memset(&q_params.params.terminate, 0,
  6652. sizeof(q_params.params.terminate));
  6653. q_params.params.terminate.cid_index = tx_index;
  6654. rc = bnx2x_queue_state_change(bp, &q_params);
  6655. if (rc)
  6656. return rc;
  6657. /* send halt terminate on tx-only connection */
  6658. q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
  6659. memset(&q_params.params.cfc_del, 0,
  6660. sizeof(q_params.params.cfc_del));
  6661. q_params.params.cfc_del.cid_index = tx_index;
  6662. rc = bnx2x_queue_state_change(bp, &q_params);
  6663. if (rc)
  6664. return rc;
  6665. }
  6666. /* Stop the primary connection: */
  6667. /* ...halt the connection */
  6668. q_params.cmd = BNX2X_Q_CMD_HALT;
  6669. rc = bnx2x_queue_state_change(bp, &q_params);
  6670. if (rc)
  6671. return rc;
  6672. /* ...terminate the connection */
  6673. q_params.cmd = BNX2X_Q_CMD_TERMINATE;
  6674. memset(&q_params.params.terminate, 0,
  6675. sizeof(q_params.params.terminate));
  6676. q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
  6677. rc = bnx2x_queue_state_change(bp, &q_params);
  6678. if (rc)
  6679. return rc;
  6680. /* ...delete cfc entry */
  6681. q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
  6682. memset(&q_params.params.cfc_del, 0,
  6683. sizeof(q_params.params.cfc_del));
  6684. q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
  6685. return bnx2x_queue_state_change(bp, &q_params);
  6686. }
  6687. static void bnx2x_reset_func(struct bnx2x *bp)
  6688. {
  6689. int port = BP_PORT(bp);
  6690. int func = BP_FUNC(bp);
  6691. int i;
  6692. /* Disable the function in the FW */
  6693. REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
  6694. REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
  6695. REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
  6696. REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
  6697. /* FP SBs */
  6698. for_each_eth_queue(bp, i) {
  6699. struct bnx2x_fastpath *fp = &bp->fp[i];
  6700. REG_WR8(bp, BAR_CSTRORM_INTMEM +
  6701. CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
  6702. SB_DISABLED);
  6703. }
  6704. #ifdef BCM_CNIC
  6705. /* CNIC SB */
  6706. REG_WR8(bp, BAR_CSTRORM_INTMEM +
  6707. CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(bnx2x_cnic_fw_sb_id(bp)),
  6708. SB_DISABLED);
  6709. #endif
  6710. /* SP SB */
  6711. REG_WR8(bp, BAR_CSTRORM_INTMEM +
  6712. CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
  6713. SB_DISABLED);
  6714. for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
  6715. REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
  6716. 0);
  6717. /* Configure IGU */
  6718. if (bp->common.int_block == INT_BLOCK_HC) {
  6719. REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
  6720. REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
  6721. } else {
  6722. REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
  6723. REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
  6724. }
  6725. #ifdef BCM_CNIC
  6726. /* Disable Timer scan */
  6727. REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
  6728. /*
  6729. * Wait for at least 10ms and up to 2 second for the timers scan to
  6730. * complete
  6731. */
  6732. for (i = 0; i < 200; i++) {
  6733. msleep(10);
  6734. if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
  6735. break;
  6736. }
  6737. #endif
  6738. /* Clear ILT */
  6739. bnx2x_clear_func_ilt(bp, func);
  6740. /* Timers workaround bug for E2: if this is vnic-3,
  6741. * we need to set the entire ilt range for this timers.
  6742. */
  6743. if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
  6744. struct ilt_client_info ilt_cli;
  6745. /* use dummy TM client */
  6746. memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
  6747. ilt_cli.start = 0;
  6748. ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
  6749. ilt_cli.client_num = ILT_CLIENT_TM;
  6750. bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
  6751. }
  6752. /* this assumes that reset_port() called before reset_func()*/
  6753. if (!CHIP_IS_E1x(bp))
  6754. bnx2x_pf_disable(bp);
  6755. bp->dmae_ready = 0;
  6756. }
  6757. static void bnx2x_reset_port(struct bnx2x *bp)
  6758. {
  6759. int port = BP_PORT(bp);
  6760. u32 val;
  6761. /* Reset physical Link */
  6762. bnx2x__link_reset(bp);
  6763. REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
  6764. /* Do not rcv packets to BRB */
  6765. REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
  6766. /* Do not direct rcv packets that are not for MCP to the BRB */
  6767. REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
  6768. NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
  6769. /* Configure AEU */
  6770. REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
  6771. msleep(100);
  6772. /* Check for BRB port occupancy */
  6773. val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
  6774. if (val)
  6775. DP(NETIF_MSG_IFDOWN,
  6776. "BRB1 is not empty %d blocks are occupied\n", val);
  6777. /* TODO: Close Doorbell port? */
  6778. }
  6779. static int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
  6780. {
  6781. struct bnx2x_func_state_params func_params = {NULL};
  6782. /* Prepare parameters for function state transitions */
  6783. __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
  6784. func_params.f_obj = &bp->func_obj;
  6785. func_params.cmd = BNX2X_F_CMD_HW_RESET;
  6786. func_params.params.hw_init.load_phase = load_code;
  6787. return bnx2x_func_state_change(bp, &func_params);
  6788. }
  6789. static int bnx2x_func_stop(struct bnx2x *bp)
  6790. {
  6791. struct bnx2x_func_state_params func_params = {NULL};
  6792. int rc;
  6793. /* Prepare parameters for function state transitions */
  6794. __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
  6795. func_params.f_obj = &bp->func_obj;
  6796. func_params.cmd = BNX2X_F_CMD_STOP;
  6797. /*
  6798. * Try to stop the function the 'good way'. If fails (in case
  6799. * of a parity error during bnx2x_chip_cleanup()) and we are
  6800. * not in a debug mode, perform a state transaction in order to
  6801. * enable further HW_RESET transaction.
  6802. */
  6803. rc = bnx2x_func_state_change(bp, &func_params);
  6804. if (rc) {
  6805. #ifdef BNX2X_STOP_ON_ERROR
  6806. return rc;
  6807. #else
  6808. BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
  6809. __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
  6810. return bnx2x_func_state_change(bp, &func_params);
  6811. #endif
  6812. }
  6813. return 0;
  6814. }
  6815. /**
  6816. * bnx2x_send_unload_req - request unload mode from the MCP.
  6817. *
  6818. * @bp: driver handle
  6819. * @unload_mode: requested function's unload mode
  6820. *
  6821. * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
  6822. */
  6823. u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
  6824. {
  6825. u32 reset_code = 0;
  6826. int port = BP_PORT(bp);
  6827. /* Select the UNLOAD request mode */
  6828. if (unload_mode == UNLOAD_NORMAL)
  6829. reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
  6830. else if (bp->flags & NO_WOL_FLAG)
  6831. reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
  6832. else if (bp->wol) {
  6833. u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  6834. u8 *mac_addr = bp->dev->dev_addr;
  6835. u32 val;
  6836. u16 pmc;
  6837. /* The mac address is written to entries 1-4 to
  6838. * preserve entry 0 which is used by the PMF
  6839. */
  6840. u8 entry = (BP_VN(bp) + 1)*8;
  6841. val = (mac_addr[0] << 8) | mac_addr[1];
  6842. EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
  6843. val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
  6844. (mac_addr[4] << 8) | mac_addr[5];
  6845. EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
  6846. /* Enable the PME and clear the status */
  6847. pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmc);
  6848. pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
  6849. pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, pmc);
  6850. reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
  6851. } else
  6852. reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
  6853. /* Send the request to the MCP */
  6854. if (!BP_NOMCP(bp))
  6855. reset_code = bnx2x_fw_command(bp, reset_code, 0);
  6856. else {
  6857. int path = BP_PATH(bp);
  6858. DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n",
  6859. path, load_count[path][0], load_count[path][1],
  6860. load_count[path][2]);
  6861. load_count[path][0]--;
  6862. load_count[path][1 + port]--;
  6863. DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n",
  6864. path, load_count[path][0], load_count[path][1],
  6865. load_count[path][2]);
  6866. if (load_count[path][0] == 0)
  6867. reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
  6868. else if (load_count[path][1 + port] == 0)
  6869. reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
  6870. else
  6871. reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
  6872. }
  6873. return reset_code;
  6874. }
  6875. /**
  6876. * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
  6877. *
  6878. * @bp: driver handle
  6879. */
  6880. void bnx2x_send_unload_done(struct bnx2x *bp)
  6881. {
  6882. /* Report UNLOAD_DONE to MCP */
  6883. if (!BP_NOMCP(bp))
  6884. bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
  6885. }
  6886. static int bnx2x_func_wait_started(struct bnx2x *bp)
  6887. {
  6888. int tout = 50;
  6889. int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
  6890. if (!bp->port.pmf)
  6891. return 0;
  6892. /*
  6893. * (assumption: No Attention from MCP at this stage)
  6894. * PMF probably in the middle of TXdisable/enable transaction
  6895. * 1. Sync IRS for default SB
  6896. * 2. Sync SP queue - this guarantes us that attention handling started
  6897. * 3. Wait, that TXdisable/enable transaction completes
  6898. *
  6899. * 1+2 guranty that if DCBx attention was scheduled it already changed
  6900. * pending bit of transaction from STARTED-->TX_STOPPED, if we alredy
  6901. * received complettion for the transaction the state is TX_STOPPED.
  6902. * State will return to STARTED after completion of TX_STOPPED-->STARTED
  6903. * transaction.
  6904. */
  6905. /* make sure default SB ISR is done */
  6906. if (msix)
  6907. synchronize_irq(bp->msix_table[0].vector);
  6908. else
  6909. synchronize_irq(bp->pdev->irq);
  6910. flush_workqueue(bnx2x_wq);
  6911. while (bnx2x_func_get_state(bp, &bp->func_obj) !=
  6912. BNX2X_F_STATE_STARTED && tout--)
  6913. msleep(20);
  6914. if (bnx2x_func_get_state(bp, &bp->func_obj) !=
  6915. BNX2X_F_STATE_STARTED) {
  6916. #ifdef BNX2X_STOP_ON_ERROR
  6917. BNX2X_ERR("Wrong function state\n");
  6918. return -EBUSY;
  6919. #else
  6920. /*
  6921. * Failed to complete the transaction in a "good way"
  6922. * Force both transactions with CLR bit
  6923. */
  6924. struct bnx2x_func_state_params func_params = {NULL};
  6925. DP(NETIF_MSG_IFDOWN,
  6926. "Hmmm... unexpected function state! Forcing STARTED-->TX_ST0PPED-->STARTED\n");
  6927. func_params.f_obj = &bp->func_obj;
  6928. __set_bit(RAMROD_DRV_CLR_ONLY,
  6929. &func_params.ramrod_flags);
  6930. /* STARTED-->TX_ST0PPED */
  6931. func_params.cmd = BNX2X_F_CMD_TX_STOP;
  6932. bnx2x_func_state_change(bp, &func_params);
  6933. /* TX_ST0PPED-->STARTED */
  6934. func_params.cmd = BNX2X_F_CMD_TX_START;
  6935. return bnx2x_func_state_change(bp, &func_params);
  6936. #endif
  6937. }
  6938. return 0;
  6939. }
  6940. void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode)
  6941. {
  6942. int port = BP_PORT(bp);
  6943. int i, rc = 0;
  6944. u8 cos;
  6945. struct bnx2x_mcast_ramrod_params rparam = {NULL};
  6946. u32 reset_code;
  6947. /* Wait until tx fastpath tasks complete */
  6948. for_each_tx_queue(bp, i) {
  6949. struct bnx2x_fastpath *fp = &bp->fp[i];
  6950. for_each_cos_in_tx_queue(fp, cos)
  6951. rc = bnx2x_clean_tx_queue(bp, fp->txdata_ptr[cos]);
  6952. #ifdef BNX2X_STOP_ON_ERROR
  6953. if (rc)
  6954. return;
  6955. #endif
  6956. }
  6957. /* Give HW time to discard old tx messages */
  6958. usleep_range(1000, 1000);
  6959. /* Clean all ETH MACs */
  6960. rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_ETH_MAC,
  6961. false);
  6962. if (rc < 0)
  6963. BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
  6964. /* Clean up UC list */
  6965. rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_UC_LIST_MAC,
  6966. true);
  6967. if (rc < 0)
  6968. BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
  6969. rc);
  6970. /* Disable LLH */
  6971. if (!CHIP_IS_E1(bp))
  6972. REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
  6973. /* Set "drop all" (stop Rx).
  6974. * We need to take a netif_addr_lock() here in order to prevent
  6975. * a race between the completion code and this code.
  6976. */
  6977. netif_addr_lock_bh(bp->dev);
  6978. /* Schedule the rx_mode command */
  6979. if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
  6980. set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
  6981. else
  6982. bnx2x_set_storm_rx_mode(bp);
  6983. /* Cleanup multicast configuration */
  6984. rparam.mcast_obj = &bp->mcast_obj;
  6985. rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
  6986. if (rc < 0)
  6987. BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
  6988. netif_addr_unlock_bh(bp->dev);
  6989. /*
  6990. * Send the UNLOAD_REQUEST to the MCP. This will return if
  6991. * this function should perform FUNC, PORT or COMMON HW
  6992. * reset.
  6993. */
  6994. reset_code = bnx2x_send_unload_req(bp, unload_mode);
  6995. /*
  6996. * (assumption: No Attention from MCP at this stage)
  6997. * PMF probably in the middle of TXdisable/enable transaction
  6998. */
  6999. rc = bnx2x_func_wait_started(bp);
  7000. if (rc) {
  7001. BNX2X_ERR("bnx2x_func_wait_started failed\n");
  7002. #ifdef BNX2X_STOP_ON_ERROR
  7003. return;
  7004. #endif
  7005. }
  7006. /* Close multi and leading connections
  7007. * Completions for ramrods are collected in a synchronous way
  7008. */
  7009. for_each_queue(bp, i)
  7010. if (bnx2x_stop_queue(bp, i))
  7011. #ifdef BNX2X_STOP_ON_ERROR
  7012. return;
  7013. #else
  7014. goto unload_error;
  7015. #endif
  7016. /* If SP settings didn't get completed so far - something
  7017. * very wrong has happen.
  7018. */
  7019. if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
  7020. BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
  7021. #ifndef BNX2X_STOP_ON_ERROR
  7022. unload_error:
  7023. #endif
  7024. rc = bnx2x_func_stop(bp);
  7025. if (rc) {
  7026. BNX2X_ERR("Function stop failed!\n");
  7027. #ifdef BNX2X_STOP_ON_ERROR
  7028. return;
  7029. #endif
  7030. }
  7031. /* Disable HW interrupts, NAPI */
  7032. bnx2x_netif_stop(bp, 1);
  7033. /* Delete all NAPI objects */
  7034. bnx2x_del_all_napi(bp);
  7035. /* Release IRQs */
  7036. bnx2x_free_irq(bp);
  7037. /* Reset the chip */
  7038. rc = bnx2x_reset_hw(bp, reset_code);
  7039. if (rc)
  7040. BNX2X_ERR("HW_RESET failed\n");
  7041. /* Report UNLOAD_DONE to MCP */
  7042. bnx2x_send_unload_done(bp);
  7043. }
  7044. void bnx2x_disable_close_the_gate(struct bnx2x *bp)
  7045. {
  7046. u32 val;
  7047. DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
  7048. if (CHIP_IS_E1(bp)) {
  7049. int port = BP_PORT(bp);
  7050. u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
  7051. MISC_REG_AEU_MASK_ATTN_FUNC_0;
  7052. val = REG_RD(bp, addr);
  7053. val &= ~(0x300);
  7054. REG_WR(bp, addr, val);
  7055. } else {
  7056. val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
  7057. val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
  7058. MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
  7059. REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
  7060. }
  7061. }
  7062. /* Close gates #2, #3 and #4: */
  7063. static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
  7064. {
  7065. u32 val;
  7066. /* Gates #2 and #4a are closed/opened for "not E1" only */
  7067. if (!CHIP_IS_E1(bp)) {
  7068. /* #4 */
  7069. REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
  7070. /* #2 */
  7071. REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
  7072. }
  7073. /* #3 */
  7074. if (CHIP_IS_E1x(bp)) {
  7075. /* Prevent interrupts from HC on both ports */
  7076. val = REG_RD(bp, HC_REG_CONFIG_1);
  7077. REG_WR(bp, HC_REG_CONFIG_1,
  7078. (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
  7079. (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
  7080. val = REG_RD(bp, HC_REG_CONFIG_0);
  7081. REG_WR(bp, HC_REG_CONFIG_0,
  7082. (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
  7083. (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
  7084. } else {
  7085. /* Prevent incomming interrupts in IGU */
  7086. val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
  7087. REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
  7088. (!close) ?
  7089. (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
  7090. (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
  7091. }
  7092. DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
  7093. close ? "closing" : "opening");
  7094. mmiowb();
  7095. }
  7096. #define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
  7097. static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
  7098. {
  7099. /* Do some magic... */
  7100. u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
  7101. *magic_val = val & SHARED_MF_CLP_MAGIC;
  7102. MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
  7103. }
  7104. /**
  7105. * bnx2x_clp_reset_done - restore the value of the `magic' bit.
  7106. *
  7107. * @bp: driver handle
  7108. * @magic_val: old value of the `magic' bit.
  7109. */
  7110. static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
  7111. {
  7112. /* Restore the `magic' bit value... */
  7113. u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
  7114. MF_CFG_WR(bp, shared_mf_config.clp_mb,
  7115. (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
  7116. }
  7117. /**
  7118. * bnx2x_reset_mcp_prep - prepare for MCP reset.
  7119. *
  7120. * @bp: driver handle
  7121. * @magic_val: old value of 'magic' bit.
  7122. *
  7123. * Takes care of CLP configurations.
  7124. */
  7125. static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
  7126. {
  7127. u32 shmem;
  7128. u32 validity_offset;
  7129. DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
  7130. /* Set `magic' bit in order to save MF config */
  7131. if (!CHIP_IS_E1(bp))
  7132. bnx2x_clp_reset_prep(bp, magic_val);
  7133. /* Get shmem offset */
  7134. shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
  7135. validity_offset = offsetof(struct shmem_region, validity_map[0]);
  7136. /* Clear validity map flags */
  7137. if (shmem > 0)
  7138. REG_WR(bp, shmem + validity_offset, 0);
  7139. }
  7140. #define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
  7141. #define MCP_ONE_TIMEOUT 100 /* 100 ms */
  7142. /**
  7143. * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
  7144. *
  7145. * @bp: driver handle
  7146. */
  7147. static void bnx2x_mcp_wait_one(struct bnx2x *bp)
  7148. {
  7149. /* special handling for emulation and FPGA,
  7150. wait 10 times longer */
  7151. if (CHIP_REV_IS_SLOW(bp))
  7152. msleep(MCP_ONE_TIMEOUT*10);
  7153. else
  7154. msleep(MCP_ONE_TIMEOUT);
  7155. }
  7156. /*
  7157. * initializes bp->common.shmem_base and waits for validity signature to appear
  7158. */
  7159. static int bnx2x_init_shmem(struct bnx2x *bp)
  7160. {
  7161. int cnt = 0;
  7162. u32 val = 0;
  7163. do {
  7164. bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
  7165. if (bp->common.shmem_base) {
  7166. val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
  7167. if (val & SHR_MEM_VALIDITY_MB)
  7168. return 0;
  7169. }
  7170. bnx2x_mcp_wait_one(bp);
  7171. } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
  7172. BNX2X_ERR("BAD MCP validity signature\n");
  7173. return -ENODEV;
  7174. }
  7175. static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
  7176. {
  7177. int rc = bnx2x_init_shmem(bp);
  7178. /* Restore the `magic' bit value */
  7179. if (!CHIP_IS_E1(bp))
  7180. bnx2x_clp_reset_done(bp, magic_val);
  7181. return rc;
  7182. }
  7183. static void bnx2x_pxp_prep(struct bnx2x *bp)
  7184. {
  7185. if (!CHIP_IS_E1(bp)) {
  7186. REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
  7187. REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
  7188. mmiowb();
  7189. }
  7190. }
  7191. /*
  7192. * Reset the whole chip except for:
  7193. * - PCIE core
  7194. * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
  7195. * one reset bit)
  7196. * - IGU
  7197. * - MISC (including AEU)
  7198. * - GRC
  7199. * - RBCN, RBCP
  7200. */
  7201. static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
  7202. {
  7203. u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
  7204. u32 global_bits2, stay_reset2;
  7205. /*
  7206. * Bits that have to be set in reset_mask2 if we want to reset 'global'
  7207. * (per chip) blocks.
  7208. */
  7209. global_bits2 =
  7210. MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
  7211. MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
  7212. /* Don't reset the following blocks */
  7213. not_reset_mask1 =
  7214. MISC_REGISTERS_RESET_REG_1_RST_HC |
  7215. MISC_REGISTERS_RESET_REG_1_RST_PXPV |
  7216. MISC_REGISTERS_RESET_REG_1_RST_PXP;
  7217. not_reset_mask2 =
  7218. MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
  7219. MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
  7220. MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
  7221. MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
  7222. MISC_REGISTERS_RESET_REG_2_RST_RBCN |
  7223. MISC_REGISTERS_RESET_REG_2_RST_GRC |
  7224. MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
  7225. MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
  7226. MISC_REGISTERS_RESET_REG_2_RST_ATC |
  7227. MISC_REGISTERS_RESET_REG_2_PGLC;
  7228. /*
  7229. * Keep the following blocks in reset:
  7230. * - all xxMACs are handled by the bnx2x_link code.
  7231. */
  7232. stay_reset2 =
  7233. MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
  7234. MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
  7235. MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
  7236. MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
  7237. MISC_REGISTERS_RESET_REG_2_UMAC0 |
  7238. MISC_REGISTERS_RESET_REG_2_UMAC1 |
  7239. MISC_REGISTERS_RESET_REG_2_XMAC |
  7240. MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
  7241. /* Full reset masks according to the chip */
  7242. reset_mask1 = 0xffffffff;
  7243. if (CHIP_IS_E1(bp))
  7244. reset_mask2 = 0xffff;
  7245. else if (CHIP_IS_E1H(bp))
  7246. reset_mask2 = 0x1ffff;
  7247. else if (CHIP_IS_E2(bp))
  7248. reset_mask2 = 0xfffff;
  7249. else /* CHIP_IS_E3 */
  7250. reset_mask2 = 0x3ffffff;
  7251. /* Don't reset global blocks unless we need to */
  7252. if (!global)
  7253. reset_mask2 &= ~global_bits2;
  7254. /*
  7255. * In case of attention in the QM, we need to reset PXP
  7256. * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
  7257. * because otherwise QM reset would release 'close the gates' shortly
  7258. * before resetting the PXP, then the PSWRQ would send a write
  7259. * request to PGLUE. Then when PXP is reset, PGLUE would try to
  7260. * read the payload data from PSWWR, but PSWWR would not
  7261. * respond. The write queue in PGLUE would stuck, dmae commands
  7262. * would not return. Therefore it's important to reset the second
  7263. * reset register (containing the
  7264. * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
  7265. * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
  7266. * bit).
  7267. */
  7268. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  7269. reset_mask2 & (~not_reset_mask2));
  7270. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
  7271. reset_mask1 & (~not_reset_mask1));
  7272. barrier();
  7273. mmiowb();
  7274. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
  7275. reset_mask2 & (~stay_reset2));
  7276. barrier();
  7277. mmiowb();
  7278. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
  7279. mmiowb();
  7280. }
  7281. /**
  7282. * bnx2x_er_poll_igu_vq - poll for pending writes bit.
  7283. * It should get cleared in no more than 1s.
  7284. *
  7285. * @bp: driver handle
  7286. *
  7287. * It should get cleared in no more than 1s. Returns 0 if
  7288. * pending writes bit gets cleared.
  7289. */
  7290. static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
  7291. {
  7292. u32 cnt = 1000;
  7293. u32 pend_bits = 0;
  7294. do {
  7295. pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
  7296. if (pend_bits == 0)
  7297. break;
  7298. usleep_range(1000, 1000);
  7299. } while (cnt-- > 0);
  7300. if (cnt <= 0) {
  7301. BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
  7302. pend_bits);
  7303. return -EBUSY;
  7304. }
  7305. return 0;
  7306. }
  7307. static int bnx2x_process_kill(struct bnx2x *bp, bool global)
  7308. {
  7309. int cnt = 1000;
  7310. u32 val = 0;
  7311. u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
  7312. /* Empty the Tetris buffer, wait for 1s */
  7313. do {
  7314. sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
  7315. blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
  7316. port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
  7317. port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
  7318. pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
  7319. if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
  7320. ((port_is_idle_0 & 0x1) == 0x1) &&
  7321. ((port_is_idle_1 & 0x1) == 0x1) &&
  7322. (pgl_exp_rom2 == 0xffffffff))
  7323. break;
  7324. usleep_range(1000, 1000);
  7325. } while (cnt-- > 0);
  7326. if (cnt <= 0) {
  7327. BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
  7328. BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
  7329. sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
  7330. pgl_exp_rom2);
  7331. return -EAGAIN;
  7332. }
  7333. barrier();
  7334. /* Close gates #2, #3 and #4 */
  7335. bnx2x_set_234_gates(bp, true);
  7336. /* Poll for IGU VQs for 57712 and newer chips */
  7337. if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
  7338. return -EAGAIN;
  7339. /* TBD: Indicate that "process kill" is in progress to MCP */
  7340. /* Clear "unprepared" bit */
  7341. REG_WR(bp, MISC_REG_UNPREPARED, 0);
  7342. barrier();
  7343. /* Make sure all is written to the chip before the reset */
  7344. mmiowb();
  7345. /* Wait for 1ms to empty GLUE and PCI-E core queues,
  7346. * PSWHST, GRC and PSWRD Tetris buffer.
  7347. */
  7348. usleep_range(1000, 1000);
  7349. /* Prepare to chip reset: */
  7350. /* MCP */
  7351. if (global)
  7352. bnx2x_reset_mcp_prep(bp, &val);
  7353. /* PXP */
  7354. bnx2x_pxp_prep(bp);
  7355. barrier();
  7356. /* reset the chip */
  7357. bnx2x_process_kill_chip_reset(bp, global);
  7358. barrier();
  7359. /* Recover after reset: */
  7360. /* MCP */
  7361. if (global && bnx2x_reset_mcp_comp(bp, val))
  7362. return -EAGAIN;
  7363. /* TBD: Add resetting the NO_MCP mode DB here */
  7364. /* PXP */
  7365. bnx2x_pxp_prep(bp);
  7366. /* Open the gates #2, #3 and #4 */
  7367. bnx2x_set_234_gates(bp, false);
  7368. /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
  7369. * reset state, re-enable attentions. */
  7370. return 0;
  7371. }
  7372. int bnx2x_leader_reset(struct bnx2x *bp)
  7373. {
  7374. int rc = 0;
  7375. bool global = bnx2x_reset_is_global(bp);
  7376. u32 load_code;
  7377. /* if not going to reset MCP - load "fake" driver to reset HW while
  7378. * driver is owner of the HW
  7379. */
  7380. if (!global && !BP_NOMCP(bp)) {
  7381. load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ, 0);
  7382. if (!load_code) {
  7383. BNX2X_ERR("MCP response failure, aborting\n");
  7384. rc = -EAGAIN;
  7385. goto exit_leader_reset;
  7386. }
  7387. if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
  7388. (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
  7389. BNX2X_ERR("MCP unexpected resp, aborting\n");
  7390. rc = -EAGAIN;
  7391. goto exit_leader_reset2;
  7392. }
  7393. load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
  7394. if (!load_code) {
  7395. BNX2X_ERR("MCP response failure, aborting\n");
  7396. rc = -EAGAIN;
  7397. goto exit_leader_reset2;
  7398. }
  7399. }
  7400. /* Try to recover after the failure */
  7401. if (bnx2x_process_kill(bp, global)) {
  7402. BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
  7403. BP_PATH(bp));
  7404. rc = -EAGAIN;
  7405. goto exit_leader_reset2;
  7406. }
  7407. /*
  7408. * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
  7409. * state.
  7410. */
  7411. bnx2x_set_reset_done(bp);
  7412. if (global)
  7413. bnx2x_clear_reset_global(bp);
  7414. exit_leader_reset2:
  7415. /* unload "fake driver" if it was loaded */
  7416. if (!global && !BP_NOMCP(bp)) {
  7417. bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
  7418. bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
  7419. }
  7420. exit_leader_reset:
  7421. bp->is_leader = 0;
  7422. bnx2x_release_leader_lock(bp);
  7423. smp_mb();
  7424. return rc;
  7425. }
  7426. static void bnx2x_recovery_failed(struct bnx2x *bp)
  7427. {
  7428. netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
  7429. /* Disconnect this device */
  7430. netif_device_detach(bp->dev);
  7431. /*
  7432. * Block ifup for all function on this engine until "process kill"
  7433. * or power cycle.
  7434. */
  7435. bnx2x_set_reset_in_progress(bp);
  7436. /* Shut down the power */
  7437. bnx2x_set_power_state(bp, PCI_D3hot);
  7438. bp->recovery_state = BNX2X_RECOVERY_FAILED;
  7439. smp_mb();
  7440. }
  7441. /*
  7442. * Assumption: runs under rtnl lock. This together with the fact
  7443. * that it's called only from bnx2x_sp_rtnl() ensure that it
  7444. * will never be called when netif_running(bp->dev) is false.
  7445. */
  7446. static void bnx2x_parity_recover(struct bnx2x *bp)
  7447. {
  7448. bool global = false;
  7449. u32 error_recovered, error_unrecovered;
  7450. bool is_parity;
  7451. DP(NETIF_MSG_HW, "Handling parity\n");
  7452. while (1) {
  7453. switch (bp->recovery_state) {
  7454. case BNX2X_RECOVERY_INIT:
  7455. DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
  7456. is_parity = bnx2x_chk_parity_attn(bp, &global, false);
  7457. WARN_ON(!is_parity);
  7458. /* Try to get a LEADER_LOCK HW lock */
  7459. if (bnx2x_trylock_leader_lock(bp)) {
  7460. bnx2x_set_reset_in_progress(bp);
  7461. /*
  7462. * Check if there is a global attention and if
  7463. * there was a global attention, set the global
  7464. * reset bit.
  7465. */
  7466. if (global)
  7467. bnx2x_set_reset_global(bp);
  7468. bp->is_leader = 1;
  7469. }
  7470. /* Stop the driver */
  7471. /* If interface has been removed - break */
  7472. if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY))
  7473. return;
  7474. bp->recovery_state = BNX2X_RECOVERY_WAIT;
  7475. /* Ensure "is_leader", MCP command sequence and
  7476. * "recovery_state" update values are seen on other
  7477. * CPUs.
  7478. */
  7479. smp_mb();
  7480. break;
  7481. case BNX2X_RECOVERY_WAIT:
  7482. DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
  7483. if (bp->is_leader) {
  7484. int other_engine = BP_PATH(bp) ? 0 : 1;
  7485. bool other_load_status =
  7486. bnx2x_get_load_status(bp, other_engine);
  7487. bool load_status =
  7488. bnx2x_get_load_status(bp, BP_PATH(bp));
  7489. global = bnx2x_reset_is_global(bp);
  7490. /*
  7491. * In case of a parity in a global block, let
  7492. * the first leader that performs a
  7493. * leader_reset() reset the global blocks in
  7494. * order to clear global attentions. Otherwise
  7495. * the the gates will remain closed for that
  7496. * engine.
  7497. */
  7498. if (load_status ||
  7499. (global && other_load_status)) {
  7500. /* Wait until all other functions get
  7501. * down.
  7502. */
  7503. schedule_delayed_work(&bp->sp_rtnl_task,
  7504. HZ/10);
  7505. return;
  7506. } else {
  7507. /* If all other functions got down -
  7508. * try to bring the chip back to
  7509. * normal. In any case it's an exit
  7510. * point for a leader.
  7511. */
  7512. if (bnx2x_leader_reset(bp)) {
  7513. bnx2x_recovery_failed(bp);
  7514. return;
  7515. }
  7516. /* If we are here, means that the
  7517. * leader has succeeded and doesn't
  7518. * want to be a leader any more. Try
  7519. * to continue as a none-leader.
  7520. */
  7521. break;
  7522. }
  7523. } else { /* non-leader */
  7524. if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
  7525. /* Try to get a LEADER_LOCK HW lock as
  7526. * long as a former leader may have
  7527. * been unloaded by the user or
  7528. * released a leadership by another
  7529. * reason.
  7530. */
  7531. if (bnx2x_trylock_leader_lock(bp)) {
  7532. /* I'm a leader now! Restart a
  7533. * switch case.
  7534. */
  7535. bp->is_leader = 1;
  7536. break;
  7537. }
  7538. schedule_delayed_work(&bp->sp_rtnl_task,
  7539. HZ/10);
  7540. return;
  7541. } else {
  7542. /*
  7543. * If there was a global attention, wait
  7544. * for it to be cleared.
  7545. */
  7546. if (bnx2x_reset_is_global(bp)) {
  7547. schedule_delayed_work(
  7548. &bp->sp_rtnl_task,
  7549. HZ/10);
  7550. return;
  7551. }
  7552. error_recovered =
  7553. bp->eth_stats.recoverable_error;
  7554. error_unrecovered =
  7555. bp->eth_stats.unrecoverable_error;
  7556. bp->recovery_state =
  7557. BNX2X_RECOVERY_NIC_LOADING;
  7558. if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
  7559. error_unrecovered++;
  7560. netdev_err(bp->dev,
  7561. "Recovery failed. Power cycle needed\n");
  7562. /* Disconnect this device */
  7563. netif_device_detach(bp->dev);
  7564. /* Shut down the power */
  7565. bnx2x_set_power_state(
  7566. bp, PCI_D3hot);
  7567. smp_mb();
  7568. } else {
  7569. bp->recovery_state =
  7570. BNX2X_RECOVERY_DONE;
  7571. error_recovered++;
  7572. smp_mb();
  7573. }
  7574. bp->eth_stats.recoverable_error =
  7575. error_recovered;
  7576. bp->eth_stats.unrecoverable_error =
  7577. error_unrecovered;
  7578. return;
  7579. }
  7580. }
  7581. default:
  7582. return;
  7583. }
  7584. }
  7585. }
  7586. static int bnx2x_close(struct net_device *dev);
  7587. /* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
  7588. * scheduled on a general queue in order to prevent a dead lock.
  7589. */
  7590. static void bnx2x_sp_rtnl_task(struct work_struct *work)
  7591. {
  7592. struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
  7593. rtnl_lock();
  7594. if (!netif_running(bp->dev))
  7595. goto sp_rtnl_exit;
  7596. /* if stop on error is defined no recovery flows should be executed */
  7597. #ifdef BNX2X_STOP_ON_ERROR
  7598. BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
  7599. "you will need to reboot when done\n");
  7600. goto sp_rtnl_not_reset;
  7601. #endif
  7602. if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
  7603. /*
  7604. * Clear all pending SP commands as we are going to reset the
  7605. * function anyway.
  7606. */
  7607. bp->sp_rtnl_state = 0;
  7608. smp_mb();
  7609. bnx2x_parity_recover(bp);
  7610. goto sp_rtnl_exit;
  7611. }
  7612. if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
  7613. /*
  7614. * Clear all pending SP commands as we are going to reset the
  7615. * function anyway.
  7616. */
  7617. bp->sp_rtnl_state = 0;
  7618. smp_mb();
  7619. bnx2x_nic_unload(bp, UNLOAD_NORMAL);
  7620. bnx2x_nic_load(bp, LOAD_NORMAL);
  7621. goto sp_rtnl_exit;
  7622. }
  7623. #ifdef BNX2X_STOP_ON_ERROR
  7624. sp_rtnl_not_reset:
  7625. #endif
  7626. if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
  7627. bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
  7628. if (test_and_clear_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE, &bp->sp_rtnl_state))
  7629. bnx2x_after_function_update(bp);
  7630. /*
  7631. * in case of fan failure we need to reset id if the "stop on error"
  7632. * debug flag is set, since we trying to prevent permanent overheating
  7633. * damage
  7634. */
  7635. if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
  7636. DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
  7637. netif_device_detach(bp->dev);
  7638. bnx2x_close(bp->dev);
  7639. }
  7640. sp_rtnl_exit:
  7641. rtnl_unlock();
  7642. }
  7643. /* end of nic load/unload */
  7644. static void bnx2x_period_task(struct work_struct *work)
  7645. {
  7646. struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
  7647. if (!netif_running(bp->dev))
  7648. goto period_task_exit;
  7649. if (CHIP_REV_IS_SLOW(bp)) {
  7650. BNX2X_ERR("period task called on emulation, ignoring\n");
  7651. goto period_task_exit;
  7652. }
  7653. bnx2x_acquire_phy_lock(bp);
  7654. /*
  7655. * The barrier is needed to ensure the ordering between the writing to
  7656. * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
  7657. * the reading here.
  7658. */
  7659. smp_mb();
  7660. if (bp->port.pmf) {
  7661. bnx2x_period_func(&bp->link_params, &bp->link_vars);
  7662. /* Re-queue task in 1 sec */
  7663. queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
  7664. }
  7665. bnx2x_release_phy_lock(bp);
  7666. period_task_exit:
  7667. return;
  7668. }
  7669. /*
  7670. * Init service functions
  7671. */
  7672. static u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
  7673. {
  7674. u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
  7675. u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
  7676. return base + (BP_ABS_FUNC(bp)) * stride;
  7677. }
  7678. static void bnx2x_undi_int_disable_e1h(struct bnx2x *bp)
  7679. {
  7680. u32 reg = bnx2x_get_pretend_reg(bp);
  7681. /* Flush all outstanding writes */
  7682. mmiowb();
  7683. /* Pretend to be function 0 */
  7684. REG_WR(bp, reg, 0);
  7685. REG_RD(bp, reg); /* Flush the GRC transaction (in the chip) */
  7686. /* From now we are in the "like-E1" mode */
  7687. bnx2x_int_disable(bp);
  7688. /* Flush all outstanding writes */
  7689. mmiowb();
  7690. /* Restore the original function */
  7691. REG_WR(bp, reg, BP_ABS_FUNC(bp));
  7692. REG_RD(bp, reg);
  7693. }
  7694. static inline void bnx2x_undi_int_disable(struct bnx2x *bp)
  7695. {
  7696. if (CHIP_IS_E1(bp))
  7697. bnx2x_int_disable(bp);
  7698. else
  7699. bnx2x_undi_int_disable_e1h(bp);
  7700. }
  7701. static void __devinit bnx2x_prev_unload_close_mac(struct bnx2x *bp)
  7702. {
  7703. u32 val, base_addr, offset, mask, reset_reg;
  7704. bool mac_stopped = false;
  7705. u8 port = BP_PORT(bp);
  7706. reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
  7707. if (!CHIP_IS_E3(bp)) {
  7708. val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
  7709. mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
  7710. if ((mask & reset_reg) && val) {
  7711. u32 wb_data[2];
  7712. BNX2X_DEV_INFO("Disable bmac Rx\n");
  7713. base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
  7714. : NIG_REG_INGRESS_BMAC0_MEM;
  7715. offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
  7716. : BIGMAC_REGISTER_BMAC_CONTROL;
  7717. /*
  7718. * use rd/wr since we cannot use dmae. This is safe
  7719. * since MCP won't access the bus due to the request
  7720. * to unload, and no function on the path can be
  7721. * loaded at this time.
  7722. */
  7723. wb_data[0] = REG_RD(bp, base_addr + offset);
  7724. wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
  7725. wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
  7726. REG_WR(bp, base_addr + offset, wb_data[0]);
  7727. REG_WR(bp, base_addr + offset + 0x4, wb_data[1]);
  7728. }
  7729. BNX2X_DEV_INFO("Disable emac Rx\n");
  7730. REG_WR(bp, NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4, 0);
  7731. mac_stopped = true;
  7732. } else {
  7733. if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
  7734. BNX2X_DEV_INFO("Disable xmac Rx\n");
  7735. base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
  7736. val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
  7737. REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
  7738. val & ~(1 << 1));
  7739. REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
  7740. val | (1 << 1));
  7741. REG_WR(bp, base_addr + XMAC_REG_CTRL, 0);
  7742. mac_stopped = true;
  7743. }
  7744. mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
  7745. if (mask & reset_reg) {
  7746. BNX2X_DEV_INFO("Disable umac Rx\n");
  7747. base_addr = BP_PORT(bp) ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
  7748. REG_WR(bp, base_addr + UMAC_REG_COMMAND_CONFIG, 0);
  7749. mac_stopped = true;
  7750. }
  7751. }
  7752. if (mac_stopped)
  7753. msleep(20);
  7754. }
  7755. #define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
  7756. #define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff)
  7757. #define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff)
  7758. #define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
  7759. static void __devinit bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 port,
  7760. u8 inc)
  7761. {
  7762. u16 rcq, bd;
  7763. u32 tmp_reg = REG_RD(bp, BNX2X_PREV_UNDI_PROD_ADDR(port));
  7764. rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
  7765. bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
  7766. tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
  7767. REG_WR(bp, BNX2X_PREV_UNDI_PROD_ADDR(port), tmp_reg);
  7768. BNX2X_DEV_INFO("UNDI producer [%d] rings bd -> 0x%04x, rcq -> 0x%04x\n",
  7769. port, bd, rcq);
  7770. }
  7771. static int __devinit bnx2x_prev_mcp_done(struct bnx2x *bp)
  7772. {
  7773. u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
  7774. if (!rc) {
  7775. BNX2X_ERR("MCP response failure, aborting\n");
  7776. return -EBUSY;
  7777. }
  7778. return 0;
  7779. }
  7780. static bool __devinit bnx2x_prev_is_path_marked(struct bnx2x *bp)
  7781. {
  7782. struct bnx2x_prev_path_list *tmp_list;
  7783. int rc = false;
  7784. if (down_trylock(&bnx2x_prev_sem))
  7785. return false;
  7786. list_for_each_entry(tmp_list, &bnx2x_prev_list, list) {
  7787. if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
  7788. bp->pdev->bus->number == tmp_list->bus &&
  7789. BP_PATH(bp) == tmp_list->path) {
  7790. rc = true;
  7791. BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
  7792. BP_PATH(bp));
  7793. break;
  7794. }
  7795. }
  7796. up(&bnx2x_prev_sem);
  7797. return rc;
  7798. }
  7799. static int __devinit bnx2x_prev_mark_path(struct bnx2x *bp)
  7800. {
  7801. struct bnx2x_prev_path_list *tmp_list;
  7802. int rc;
  7803. tmp_list = kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
  7804. if (!tmp_list) {
  7805. BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
  7806. return -ENOMEM;
  7807. }
  7808. tmp_list->bus = bp->pdev->bus->number;
  7809. tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
  7810. tmp_list->path = BP_PATH(bp);
  7811. rc = down_interruptible(&bnx2x_prev_sem);
  7812. if (rc) {
  7813. BNX2X_ERR("Received %d when tried to take lock\n", rc);
  7814. kfree(tmp_list);
  7815. } else {
  7816. BNX2X_DEV_INFO("Marked path [%d] - finished previous unload\n",
  7817. BP_PATH(bp));
  7818. list_add(&tmp_list->list, &bnx2x_prev_list);
  7819. up(&bnx2x_prev_sem);
  7820. }
  7821. return rc;
  7822. }
  7823. static int __devinit bnx2x_do_flr(struct bnx2x *bp)
  7824. {
  7825. int i, pos;
  7826. u16 status;
  7827. struct pci_dev *dev = bp->pdev;
  7828. if (CHIP_IS_E1x(bp)) {
  7829. BNX2X_DEV_INFO("FLR not supported in E1/E1H\n");
  7830. return -EINVAL;
  7831. }
  7832. /* only bootcode REQ_BC_VER_4_INITIATE_FLR and onwards support flr */
  7833. if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
  7834. BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
  7835. bp->common.bc_ver);
  7836. return -EINVAL;
  7837. }
  7838. pos = pci_pcie_cap(dev);
  7839. if (!pos)
  7840. return -ENOTTY;
  7841. /* Wait for Transaction Pending bit clean */
  7842. for (i = 0; i < 4; i++) {
  7843. if (i)
  7844. msleep((1 << (i - 1)) * 100);
  7845. pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
  7846. if (!(status & PCI_EXP_DEVSTA_TRPND))
  7847. goto clear;
  7848. }
  7849. dev_err(&dev->dev,
  7850. "transaction is not cleared; proceeding with reset anyway\n");
  7851. clear:
  7852. BNX2X_DEV_INFO("Initiating FLR\n");
  7853. bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);
  7854. return 0;
  7855. }
  7856. static int __devinit bnx2x_prev_unload_uncommon(struct bnx2x *bp)
  7857. {
  7858. int rc;
  7859. BNX2X_DEV_INFO("Uncommon unload Flow\n");
  7860. /* Test if previous unload process was already finished for this path */
  7861. if (bnx2x_prev_is_path_marked(bp))
  7862. return bnx2x_prev_mcp_done(bp);
  7863. /* If function has FLR capabilities, and existing FW version matches
  7864. * the one required, then FLR will be sufficient to clean any residue
  7865. * left by previous driver
  7866. */
  7867. rc = bnx2x_test_firmware_version(bp, false);
  7868. if (!rc) {
  7869. /* fw version is good */
  7870. BNX2X_DEV_INFO("FW version matches our own. Attempting FLR\n");
  7871. rc = bnx2x_do_flr(bp);
  7872. }
  7873. if (!rc) {
  7874. /* FLR was performed */
  7875. BNX2X_DEV_INFO("FLR successful\n");
  7876. return 0;
  7877. }
  7878. BNX2X_DEV_INFO("Could not FLR\n");
  7879. /* Close the MCP request, return failure*/
  7880. rc = bnx2x_prev_mcp_done(bp);
  7881. if (!rc)
  7882. rc = BNX2X_PREV_WAIT_NEEDED;
  7883. return rc;
  7884. }
  7885. static int __devinit bnx2x_prev_unload_common(struct bnx2x *bp)
  7886. {
  7887. u32 reset_reg, tmp_reg = 0, rc;
  7888. /* It is possible a previous function received 'common' answer,
  7889. * but hasn't loaded yet, therefore creating a scenario of
  7890. * multiple functions receiving 'common' on the same path.
  7891. */
  7892. BNX2X_DEV_INFO("Common unload Flow\n");
  7893. if (bnx2x_prev_is_path_marked(bp))
  7894. return bnx2x_prev_mcp_done(bp);
  7895. reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
  7896. /* Reset should be performed after BRB is emptied */
  7897. if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
  7898. u32 timer_count = 1000;
  7899. bool prev_undi = false;
  7900. /* Close the MAC Rx to prevent BRB from filling up */
  7901. bnx2x_prev_unload_close_mac(bp);
  7902. /* Check if the UNDI driver was previously loaded
  7903. * UNDI driver initializes CID offset for normal bell to 0x7
  7904. */
  7905. reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
  7906. if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_DORQ) {
  7907. tmp_reg = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
  7908. if (tmp_reg == 0x7) {
  7909. BNX2X_DEV_INFO("UNDI previously loaded\n");
  7910. prev_undi = true;
  7911. /* clear the UNDI indication */
  7912. REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
  7913. }
  7914. }
  7915. /* wait until BRB is empty */
  7916. tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
  7917. while (timer_count) {
  7918. u32 prev_brb = tmp_reg;
  7919. tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
  7920. if (!tmp_reg)
  7921. break;
  7922. BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
  7923. /* reset timer as long as BRB actually gets emptied */
  7924. if (prev_brb > tmp_reg)
  7925. timer_count = 1000;
  7926. else
  7927. timer_count--;
  7928. /* If UNDI resides in memory, manually increment it */
  7929. if (prev_undi)
  7930. bnx2x_prev_unload_undi_inc(bp, BP_PORT(bp), 1);
  7931. udelay(10);
  7932. }
  7933. if (!timer_count)
  7934. BNX2X_ERR("Failed to empty BRB, hope for the best\n");
  7935. }
  7936. /* No packets are in the pipeline, path is ready for reset */
  7937. bnx2x_reset_common(bp);
  7938. rc = bnx2x_prev_mark_path(bp);
  7939. if (rc) {
  7940. bnx2x_prev_mcp_done(bp);
  7941. return rc;
  7942. }
  7943. return bnx2x_prev_mcp_done(bp);
  7944. }
  7945. /* previous driver DMAE transaction may have occurred when pre-boot stage ended
  7946. * and boot began, or when kdump kernel was loaded. Either case would invalidate
  7947. * the addresses of the transaction, resulting in was-error bit set in the pci
  7948. * causing all hw-to-host pcie transactions to timeout. If this happened we want
  7949. * to clear the interrupt which detected this from the pglueb and the was done
  7950. * bit
  7951. */
  7952. static void __devinit bnx2x_prev_interrupted_dmae(struct bnx2x *bp)
  7953. {
  7954. u32 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS);
  7955. if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN) {
  7956. BNX2X_ERR("was error bit was found to be set in pglueb upon startup. Clearing");
  7957. REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, 1 << BP_FUNC(bp));
  7958. }
  7959. }
  7960. static int __devinit bnx2x_prev_unload(struct bnx2x *bp)
  7961. {
  7962. int time_counter = 10;
  7963. u32 rc, fw, hw_lock_reg, hw_lock_val;
  7964. BNX2X_DEV_INFO("Entering Previous Unload Flow\n");
  7965. /* clear hw from errors which may have resulted from an interrupted
  7966. * dmae transaction.
  7967. */
  7968. bnx2x_prev_interrupted_dmae(bp);
  7969. /* Release previously held locks */
  7970. hw_lock_reg = (BP_FUNC(bp) <= 5) ?
  7971. (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
  7972. (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);
  7973. hw_lock_val = (REG_RD(bp, hw_lock_reg));
  7974. if (hw_lock_val) {
  7975. if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
  7976. BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
  7977. REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
  7978. (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
  7979. }
  7980. BNX2X_DEV_INFO("Release Previously held hw lock\n");
  7981. REG_WR(bp, hw_lock_reg, 0xffffffff);
  7982. } else
  7983. BNX2X_DEV_INFO("No need to release hw/nvram locks\n");
  7984. if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
  7985. BNX2X_DEV_INFO("Release previously held alr\n");
  7986. REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
  7987. }
  7988. do {
  7989. /* Lock MCP using an unload request */
  7990. fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
  7991. if (!fw) {
  7992. BNX2X_ERR("MCP response failure, aborting\n");
  7993. rc = -EBUSY;
  7994. break;
  7995. }
  7996. if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON) {
  7997. rc = bnx2x_prev_unload_common(bp);
  7998. break;
  7999. }
  8000. /* non-common reply from MCP night require looping */
  8001. rc = bnx2x_prev_unload_uncommon(bp);
  8002. if (rc != BNX2X_PREV_WAIT_NEEDED)
  8003. break;
  8004. msleep(20);
  8005. } while (--time_counter);
  8006. if (!time_counter || rc) {
  8007. BNX2X_ERR("Failed unloading previous driver, aborting\n");
  8008. rc = -EBUSY;
  8009. }
  8010. BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);
  8011. return rc;
  8012. }
  8013. static void __devinit bnx2x_get_common_hwinfo(struct bnx2x *bp)
  8014. {
  8015. u32 val, val2, val3, val4, id, boot_mode;
  8016. u16 pmc;
  8017. /* Get the chip revision id and number. */
  8018. /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
  8019. val = REG_RD(bp, MISC_REG_CHIP_NUM);
  8020. id = ((val & 0xffff) << 16);
  8021. val = REG_RD(bp, MISC_REG_CHIP_REV);
  8022. id |= ((val & 0xf) << 12);
  8023. val = REG_RD(bp, MISC_REG_CHIP_METAL);
  8024. id |= ((val & 0xff) << 4);
  8025. val = REG_RD(bp, MISC_REG_BOND_ID);
  8026. id |= (val & 0xf);
  8027. bp->common.chip_id = id;
  8028. /* force 57811 according to MISC register */
  8029. if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
  8030. if (CHIP_IS_57810(bp))
  8031. bp->common.chip_id = (CHIP_NUM_57811 << 16) |
  8032. (bp->common.chip_id & 0x0000FFFF);
  8033. else if (CHIP_IS_57810_MF(bp))
  8034. bp->common.chip_id = (CHIP_NUM_57811_MF << 16) |
  8035. (bp->common.chip_id & 0x0000FFFF);
  8036. bp->common.chip_id |= 0x1;
  8037. }
  8038. /* Set doorbell size */
  8039. bp->db_size = (1 << BNX2X_DB_SHIFT);
  8040. if (!CHIP_IS_E1x(bp)) {
  8041. val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
  8042. if ((val & 1) == 0)
  8043. val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
  8044. else
  8045. val = (val >> 1) & 1;
  8046. BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
  8047. "2_PORT_MODE");
  8048. bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
  8049. CHIP_2_PORT_MODE;
  8050. if (CHIP_MODE_IS_4_PORT(bp))
  8051. bp->pfid = (bp->pf_num >> 1); /* 0..3 */
  8052. else
  8053. bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
  8054. } else {
  8055. bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
  8056. bp->pfid = bp->pf_num; /* 0..7 */
  8057. }
  8058. BNX2X_DEV_INFO("pf_id: %x", bp->pfid);
  8059. bp->link_params.chip_id = bp->common.chip_id;
  8060. BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
  8061. val = (REG_RD(bp, 0x2874) & 0x55);
  8062. if ((bp->common.chip_id & 0x1) ||
  8063. (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
  8064. bp->flags |= ONE_PORT_FLAG;
  8065. BNX2X_DEV_INFO("single port device\n");
  8066. }
  8067. val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
  8068. bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
  8069. (val & MCPR_NVM_CFG4_FLASH_SIZE));
  8070. BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
  8071. bp->common.flash_size, bp->common.flash_size);
  8072. bnx2x_init_shmem(bp);
  8073. bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
  8074. MISC_REG_GENERIC_CR_1 :
  8075. MISC_REG_GENERIC_CR_0));
  8076. bp->link_params.shmem_base = bp->common.shmem_base;
  8077. bp->link_params.shmem2_base = bp->common.shmem2_base;
  8078. BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
  8079. bp->common.shmem_base, bp->common.shmem2_base);
  8080. if (!bp->common.shmem_base) {
  8081. BNX2X_DEV_INFO("MCP not active\n");
  8082. bp->flags |= NO_MCP_FLAG;
  8083. return;
  8084. }
  8085. bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
  8086. BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
  8087. bp->link_params.hw_led_mode = ((bp->common.hw_config &
  8088. SHARED_HW_CFG_LED_MODE_MASK) >>
  8089. SHARED_HW_CFG_LED_MODE_SHIFT);
  8090. bp->link_params.feature_config_flags = 0;
  8091. val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
  8092. if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
  8093. bp->link_params.feature_config_flags |=
  8094. FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
  8095. else
  8096. bp->link_params.feature_config_flags &=
  8097. ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
  8098. val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
  8099. bp->common.bc_ver = val;
  8100. BNX2X_DEV_INFO("bc_ver %X\n", val);
  8101. if (val < BNX2X_BC_VER) {
  8102. /* for now only warn
  8103. * later we might need to enforce this */
  8104. BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
  8105. BNX2X_BC_VER, val);
  8106. }
  8107. bp->link_params.feature_config_flags |=
  8108. (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
  8109. FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
  8110. bp->link_params.feature_config_flags |=
  8111. (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
  8112. FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
  8113. bp->link_params.feature_config_flags |=
  8114. (val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ?
  8115. FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0;
  8116. bp->link_params.feature_config_flags |=
  8117. (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
  8118. FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
  8119. bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
  8120. BC_SUPPORTS_PFC_STATS : 0;
  8121. bp->flags |= (val >= REQ_BC_VER_4_FCOE_FEATURES) ?
  8122. BC_SUPPORTS_FCOE_FEATURES : 0;
  8123. bp->flags |= (val >= REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF) ?
  8124. BC_SUPPORTS_DCBX_MSG_NON_PMF : 0;
  8125. boot_mode = SHMEM_RD(bp,
  8126. dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
  8127. PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
  8128. switch (boot_mode) {
  8129. case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
  8130. bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
  8131. break;
  8132. case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
  8133. bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
  8134. break;
  8135. case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
  8136. bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
  8137. break;
  8138. case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
  8139. bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
  8140. break;
  8141. }
  8142. pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
  8143. bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
  8144. BNX2X_DEV_INFO("%sWoL capable\n",
  8145. (bp->flags & NO_WOL_FLAG) ? "not " : "");
  8146. val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
  8147. val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
  8148. val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
  8149. val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
  8150. dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
  8151. val, val2, val3, val4);
  8152. }
  8153. #define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
  8154. #define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
  8155. static void __devinit bnx2x_get_igu_cam_info(struct bnx2x *bp)
  8156. {
  8157. int pfid = BP_FUNC(bp);
  8158. int igu_sb_id;
  8159. u32 val;
  8160. u8 fid, igu_sb_cnt = 0;
  8161. bp->igu_base_sb = 0xff;
  8162. if (CHIP_INT_MODE_IS_BC(bp)) {
  8163. int vn = BP_VN(bp);
  8164. igu_sb_cnt = bp->igu_sb_cnt;
  8165. bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
  8166. FP_SB_MAX_E1x;
  8167. bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
  8168. (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
  8169. return;
  8170. }
  8171. /* IGU in normal mode - read CAM */
  8172. for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
  8173. igu_sb_id++) {
  8174. val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
  8175. if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
  8176. continue;
  8177. fid = IGU_FID(val);
  8178. if ((fid & IGU_FID_ENCODE_IS_PF)) {
  8179. if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
  8180. continue;
  8181. if (IGU_VEC(val) == 0)
  8182. /* default status block */
  8183. bp->igu_dsb_id = igu_sb_id;
  8184. else {
  8185. if (bp->igu_base_sb == 0xff)
  8186. bp->igu_base_sb = igu_sb_id;
  8187. igu_sb_cnt++;
  8188. }
  8189. }
  8190. }
  8191. #ifdef CONFIG_PCI_MSI
  8192. /*
  8193. * It's expected that number of CAM entries for this functions is equal
  8194. * to the number evaluated based on the MSI-X table size. We want a
  8195. * harsh warning if these values are different!
  8196. */
  8197. WARN_ON(bp->igu_sb_cnt != igu_sb_cnt);
  8198. #endif
  8199. if (igu_sb_cnt == 0)
  8200. BNX2X_ERR("CAM configuration error\n");
  8201. }
  8202. static void __devinit bnx2x_link_settings_supported(struct bnx2x *bp,
  8203. u32 switch_cfg)
  8204. {
  8205. int cfg_size = 0, idx, port = BP_PORT(bp);
  8206. /* Aggregation of supported attributes of all external phys */
  8207. bp->port.supported[0] = 0;
  8208. bp->port.supported[1] = 0;
  8209. switch (bp->link_params.num_phys) {
  8210. case 1:
  8211. bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
  8212. cfg_size = 1;
  8213. break;
  8214. case 2:
  8215. bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
  8216. cfg_size = 1;
  8217. break;
  8218. case 3:
  8219. if (bp->link_params.multi_phy_config &
  8220. PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
  8221. bp->port.supported[1] =
  8222. bp->link_params.phy[EXT_PHY1].supported;
  8223. bp->port.supported[0] =
  8224. bp->link_params.phy[EXT_PHY2].supported;
  8225. } else {
  8226. bp->port.supported[0] =
  8227. bp->link_params.phy[EXT_PHY1].supported;
  8228. bp->port.supported[1] =
  8229. bp->link_params.phy[EXT_PHY2].supported;
  8230. }
  8231. cfg_size = 2;
  8232. break;
  8233. }
  8234. if (!(bp->port.supported[0] || bp->port.supported[1])) {
  8235. BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
  8236. SHMEM_RD(bp,
  8237. dev_info.port_hw_config[port].external_phy_config),
  8238. SHMEM_RD(bp,
  8239. dev_info.port_hw_config[port].external_phy_config2));
  8240. return;
  8241. }
  8242. if (CHIP_IS_E3(bp))
  8243. bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
  8244. else {
  8245. switch (switch_cfg) {
  8246. case SWITCH_CFG_1G:
  8247. bp->port.phy_addr = REG_RD(
  8248. bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
  8249. break;
  8250. case SWITCH_CFG_10G:
  8251. bp->port.phy_addr = REG_RD(
  8252. bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
  8253. break;
  8254. default:
  8255. BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
  8256. bp->port.link_config[0]);
  8257. return;
  8258. }
  8259. }
  8260. BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
  8261. /* mask what we support according to speed_cap_mask per configuration */
  8262. for (idx = 0; idx < cfg_size; idx++) {
  8263. if (!(bp->link_params.speed_cap_mask[idx] &
  8264. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
  8265. bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
  8266. if (!(bp->link_params.speed_cap_mask[idx] &
  8267. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
  8268. bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
  8269. if (!(bp->link_params.speed_cap_mask[idx] &
  8270. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
  8271. bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
  8272. if (!(bp->link_params.speed_cap_mask[idx] &
  8273. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
  8274. bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
  8275. if (!(bp->link_params.speed_cap_mask[idx] &
  8276. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
  8277. bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
  8278. SUPPORTED_1000baseT_Full);
  8279. if (!(bp->link_params.speed_cap_mask[idx] &
  8280. PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
  8281. bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
  8282. if (!(bp->link_params.speed_cap_mask[idx] &
  8283. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
  8284. bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
  8285. }
  8286. BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
  8287. bp->port.supported[1]);
  8288. }
  8289. static void __devinit bnx2x_link_settings_requested(struct bnx2x *bp)
  8290. {
  8291. u32 link_config, idx, cfg_size = 0;
  8292. bp->port.advertising[0] = 0;
  8293. bp->port.advertising[1] = 0;
  8294. switch (bp->link_params.num_phys) {
  8295. case 1:
  8296. case 2:
  8297. cfg_size = 1;
  8298. break;
  8299. case 3:
  8300. cfg_size = 2;
  8301. break;
  8302. }
  8303. for (idx = 0; idx < cfg_size; idx++) {
  8304. bp->link_params.req_duplex[idx] = DUPLEX_FULL;
  8305. link_config = bp->port.link_config[idx];
  8306. switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
  8307. case PORT_FEATURE_LINK_SPEED_AUTO:
  8308. if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
  8309. bp->link_params.req_line_speed[idx] =
  8310. SPEED_AUTO_NEG;
  8311. bp->port.advertising[idx] |=
  8312. bp->port.supported[idx];
  8313. if (bp->link_params.phy[EXT_PHY1].type ==
  8314. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
  8315. bp->port.advertising[idx] |=
  8316. (SUPPORTED_100baseT_Half |
  8317. SUPPORTED_100baseT_Full);
  8318. } else {
  8319. /* force 10G, no AN */
  8320. bp->link_params.req_line_speed[idx] =
  8321. SPEED_10000;
  8322. bp->port.advertising[idx] |=
  8323. (ADVERTISED_10000baseT_Full |
  8324. ADVERTISED_FIBRE);
  8325. continue;
  8326. }
  8327. break;
  8328. case PORT_FEATURE_LINK_SPEED_10M_FULL:
  8329. if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
  8330. bp->link_params.req_line_speed[idx] =
  8331. SPEED_10;
  8332. bp->port.advertising[idx] |=
  8333. (ADVERTISED_10baseT_Full |
  8334. ADVERTISED_TP);
  8335. } else {
  8336. BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
  8337. link_config,
  8338. bp->link_params.speed_cap_mask[idx]);
  8339. return;
  8340. }
  8341. break;
  8342. case PORT_FEATURE_LINK_SPEED_10M_HALF:
  8343. if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
  8344. bp->link_params.req_line_speed[idx] =
  8345. SPEED_10;
  8346. bp->link_params.req_duplex[idx] =
  8347. DUPLEX_HALF;
  8348. bp->port.advertising[idx] |=
  8349. (ADVERTISED_10baseT_Half |
  8350. ADVERTISED_TP);
  8351. } else {
  8352. BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
  8353. link_config,
  8354. bp->link_params.speed_cap_mask[idx]);
  8355. return;
  8356. }
  8357. break;
  8358. case PORT_FEATURE_LINK_SPEED_100M_FULL:
  8359. if (bp->port.supported[idx] &
  8360. SUPPORTED_100baseT_Full) {
  8361. bp->link_params.req_line_speed[idx] =
  8362. SPEED_100;
  8363. bp->port.advertising[idx] |=
  8364. (ADVERTISED_100baseT_Full |
  8365. ADVERTISED_TP);
  8366. } else {
  8367. BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
  8368. link_config,
  8369. bp->link_params.speed_cap_mask[idx]);
  8370. return;
  8371. }
  8372. break;
  8373. case PORT_FEATURE_LINK_SPEED_100M_HALF:
  8374. if (bp->port.supported[idx] &
  8375. SUPPORTED_100baseT_Half) {
  8376. bp->link_params.req_line_speed[idx] =
  8377. SPEED_100;
  8378. bp->link_params.req_duplex[idx] =
  8379. DUPLEX_HALF;
  8380. bp->port.advertising[idx] |=
  8381. (ADVERTISED_100baseT_Half |
  8382. ADVERTISED_TP);
  8383. } else {
  8384. BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
  8385. link_config,
  8386. bp->link_params.speed_cap_mask[idx]);
  8387. return;
  8388. }
  8389. break;
  8390. case PORT_FEATURE_LINK_SPEED_1G:
  8391. if (bp->port.supported[idx] &
  8392. SUPPORTED_1000baseT_Full) {
  8393. bp->link_params.req_line_speed[idx] =
  8394. SPEED_1000;
  8395. bp->port.advertising[idx] |=
  8396. (ADVERTISED_1000baseT_Full |
  8397. ADVERTISED_TP);
  8398. } else {
  8399. BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
  8400. link_config,
  8401. bp->link_params.speed_cap_mask[idx]);
  8402. return;
  8403. }
  8404. break;
  8405. case PORT_FEATURE_LINK_SPEED_2_5G:
  8406. if (bp->port.supported[idx] &
  8407. SUPPORTED_2500baseX_Full) {
  8408. bp->link_params.req_line_speed[idx] =
  8409. SPEED_2500;
  8410. bp->port.advertising[idx] |=
  8411. (ADVERTISED_2500baseX_Full |
  8412. ADVERTISED_TP);
  8413. } else {
  8414. BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
  8415. link_config,
  8416. bp->link_params.speed_cap_mask[idx]);
  8417. return;
  8418. }
  8419. break;
  8420. case PORT_FEATURE_LINK_SPEED_10G_CX4:
  8421. if (bp->port.supported[idx] &
  8422. SUPPORTED_10000baseT_Full) {
  8423. bp->link_params.req_line_speed[idx] =
  8424. SPEED_10000;
  8425. bp->port.advertising[idx] |=
  8426. (ADVERTISED_10000baseT_Full |
  8427. ADVERTISED_FIBRE);
  8428. } else {
  8429. BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
  8430. link_config,
  8431. bp->link_params.speed_cap_mask[idx]);
  8432. return;
  8433. }
  8434. break;
  8435. case PORT_FEATURE_LINK_SPEED_20G:
  8436. bp->link_params.req_line_speed[idx] = SPEED_20000;
  8437. break;
  8438. default:
  8439. BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
  8440. link_config);
  8441. bp->link_params.req_line_speed[idx] =
  8442. SPEED_AUTO_NEG;
  8443. bp->port.advertising[idx] =
  8444. bp->port.supported[idx];
  8445. break;
  8446. }
  8447. bp->link_params.req_flow_ctrl[idx] = (link_config &
  8448. PORT_FEATURE_FLOW_CONTROL_MASK);
  8449. if ((bp->link_params.req_flow_ctrl[idx] ==
  8450. BNX2X_FLOW_CTRL_AUTO) &&
  8451. !(bp->port.supported[idx] & SUPPORTED_Autoneg)) {
  8452. bp->link_params.req_flow_ctrl[idx] =
  8453. BNX2X_FLOW_CTRL_NONE;
  8454. }
  8455. BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
  8456. bp->link_params.req_line_speed[idx],
  8457. bp->link_params.req_duplex[idx],
  8458. bp->link_params.req_flow_ctrl[idx],
  8459. bp->port.advertising[idx]);
  8460. }
  8461. }
  8462. static void __devinit bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
  8463. {
  8464. mac_hi = cpu_to_be16(mac_hi);
  8465. mac_lo = cpu_to_be32(mac_lo);
  8466. memcpy(mac_buf, &mac_hi, sizeof(mac_hi));
  8467. memcpy(mac_buf + sizeof(mac_hi), &mac_lo, sizeof(mac_lo));
  8468. }
  8469. static void __devinit bnx2x_get_port_hwinfo(struct bnx2x *bp)
  8470. {
  8471. int port = BP_PORT(bp);
  8472. u32 config;
  8473. u32 ext_phy_type, ext_phy_config, eee_mode;
  8474. bp->link_params.bp = bp;
  8475. bp->link_params.port = port;
  8476. bp->link_params.lane_config =
  8477. SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
  8478. bp->link_params.speed_cap_mask[0] =
  8479. SHMEM_RD(bp,
  8480. dev_info.port_hw_config[port].speed_capability_mask);
  8481. bp->link_params.speed_cap_mask[1] =
  8482. SHMEM_RD(bp,
  8483. dev_info.port_hw_config[port].speed_capability_mask2);
  8484. bp->port.link_config[0] =
  8485. SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
  8486. bp->port.link_config[1] =
  8487. SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
  8488. bp->link_params.multi_phy_config =
  8489. SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
  8490. /* If the device is capable of WoL, set the default state according
  8491. * to the HW
  8492. */
  8493. config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
  8494. bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
  8495. (config & PORT_FEATURE_WOL_ENABLED));
  8496. BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n",
  8497. bp->link_params.lane_config,
  8498. bp->link_params.speed_cap_mask[0],
  8499. bp->port.link_config[0]);
  8500. bp->link_params.switch_cfg = (bp->port.link_config[0] &
  8501. PORT_FEATURE_CONNECTED_SWITCH_MASK);
  8502. bnx2x_phy_probe(&bp->link_params);
  8503. bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
  8504. bnx2x_link_settings_requested(bp);
  8505. /*
  8506. * If connected directly, work with the internal PHY, otherwise, work
  8507. * with the external PHY
  8508. */
  8509. ext_phy_config =
  8510. SHMEM_RD(bp,
  8511. dev_info.port_hw_config[port].external_phy_config);
  8512. ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
  8513. if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
  8514. bp->mdio.prtad = bp->port.phy_addr;
  8515. else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
  8516. (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
  8517. bp->mdio.prtad =
  8518. XGXS_EXT_PHY_ADDR(ext_phy_config);
  8519. /*
  8520. * Check if hw lock is required to access MDC/MDIO bus to the PHY(s)
  8521. * In MF mode, it is set to cover self test cases
  8522. */
  8523. if (IS_MF(bp))
  8524. bp->port.need_hw_lock = 1;
  8525. else
  8526. bp->port.need_hw_lock = bnx2x_hw_lock_required(bp,
  8527. bp->common.shmem_base,
  8528. bp->common.shmem2_base);
  8529. /* Configure link feature according to nvram value */
  8530. eee_mode = (((SHMEM_RD(bp, dev_info.
  8531. port_feature_config[port].eee_power_mode)) &
  8532. PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
  8533. PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
  8534. if (eee_mode != PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED) {
  8535. bp->link_params.eee_mode = EEE_MODE_ADV_LPI |
  8536. EEE_MODE_ENABLE_LPI |
  8537. EEE_MODE_OUTPUT_TIME;
  8538. } else {
  8539. bp->link_params.eee_mode = 0;
  8540. }
  8541. }
  8542. void bnx2x_get_iscsi_info(struct bnx2x *bp)
  8543. {
  8544. u32 no_flags = NO_ISCSI_FLAG;
  8545. #ifdef BCM_CNIC
  8546. int port = BP_PORT(bp);
  8547. u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
  8548. drv_lic_key[port].max_iscsi_conn);
  8549. /* Get the number of maximum allowed iSCSI connections */
  8550. bp->cnic_eth_dev.max_iscsi_conn =
  8551. (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
  8552. BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
  8553. BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
  8554. bp->cnic_eth_dev.max_iscsi_conn);
  8555. /*
  8556. * If maximum allowed number of connections is zero -
  8557. * disable the feature.
  8558. */
  8559. if (!bp->cnic_eth_dev.max_iscsi_conn)
  8560. bp->flags |= no_flags;
  8561. #else
  8562. bp->flags |= no_flags;
  8563. #endif
  8564. }
  8565. #ifdef BCM_CNIC
  8566. static void __devinit bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
  8567. {
  8568. /* Port info */
  8569. bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
  8570. MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
  8571. bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
  8572. MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);
  8573. /* Node info */
  8574. bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
  8575. MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
  8576. bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
  8577. MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
  8578. }
  8579. #endif
  8580. static void __devinit bnx2x_get_fcoe_info(struct bnx2x *bp)
  8581. {
  8582. #ifdef BCM_CNIC
  8583. int port = BP_PORT(bp);
  8584. int func = BP_ABS_FUNC(bp);
  8585. u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
  8586. drv_lic_key[port].max_fcoe_conn);
  8587. /* Get the number of maximum allowed FCoE connections */
  8588. bp->cnic_eth_dev.max_fcoe_conn =
  8589. (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
  8590. BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
  8591. /* Read the WWN: */
  8592. if (!IS_MF(bp)) {
  8593. /* Port info */
  8594. bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
  8595. SHMEM_RD(bp,
  8596. dev_info.port_hw_config[port].
  8597. fcoe_wwn_port_name_upper);
  8598. bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
  8599. SHMEM_RD(bp,
  8600. dev_info.port_hw_config[port].
  8601. fcoe_wwn_port_name_lower);
  8602. /* Node info */
  8603. bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
  8604. SHMEM_RD(bp,
  8605. dev_info.port_hw_config[port].
  8606. fcoe_wwn_node_name_upper);
  8607. bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
  8608. SHMEM_RD(bp,
  8609. dev_info.port_hw_config[port].
  8610. fcoe_wwn_node_name_lower);
  8611. } else if (!IS_MF_SD(bp)) {
  8612. /*
  8613. * Read the WWN info only if the FCoE feature is enabled for
  8614. * this function.
  8615. */
  8616. if (BNX2X_MF_EXT_PROTOCOL_FCOE(bp) && !CHIP_IS_E1x(bp))
  8617. bnx2x_get_ext_wwn_info(bp, func);
  8618. } else if (IS_MF_FCOE_SD(bp))
  8619. bnx2x_get_ext_wwn_info(bp, func);
  8620. BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
  8621. /*
  8622. * If maximum allowed number of connections is zero -
  8623. * disable the feature.
  8624. */
  8625. if (!bp->cnic_eth_dev.max_fcoe_conn)
  8626. bp->flags |= NO_FCOE_FLAG;
  8627. #else
  8628. bp->flags |= NO_FCOE_FLAG;
  8629. #endif
  8630. }
  8631. static void __devinit bnx2x_get_cnic_info(struct bnx2x *bp)
  8632. {
  8633. /*
  8634. * iSCSI may be dynamically disabled but reading
  8635. * info here we will decrease memory usage by driver
  8636. * if the feature is disabled for good
  8637. */
  8638. bnx2x_get_iscsi_info(bp);
  8639. bnx2x_get_fcoe_info(bp);
  8640. }
  8641. static void __devinit bnx2x_get_mac_hwinfo(struct bnx2x *bp)
  8642. {
  8643. u32 val, val2;
  8644. int func = BP_ABS_FUNC(bp);
  8645. int port = BP_PORT(bp);
  8646. #ifdef BCM_CNIC
  8647. u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
  8648. u8 *fip_mac = bp->fip_mac;
  8649. #endif
  8650. /* Zero primary MAC configuration */
  8651. memset(bp->dev->dev_addr, 0, ETH_ALEN);
  8652. if (BP_NOMCP(bp)) {
  8653. BNX2X_ERROR("warning: random MAC workaround active\n");
  8654. eth_hw_addr_random(bp->dev);
  8655. } else if (IS_MF(bp)) {
  8656. val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
  8657. val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
  8658. if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
  8659. (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
  8660. bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
  8661. #ifdef BCM_CNIC
  8662. /*
  8663. * iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
  8664. * FCoE MAC then the appropriate feature should be disabled.
  8665. *
  8666. * In non SD mode features configuration comes from
  8667. * struct func_ext_config.
  8668. */
  8669. if (!IS_MF_SD(bp)) {
  8670. u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
  8671. if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
  8672. val2 = MF_CFG_RD(bp, func_ext_config[func].
  8673. iscsi_mac_addr_upper);
  8674. val = MF_CFG_RD(bp, func_ext_config[func].
  8675. iscsi_mac_addr_lower);
  8676. bnx2x_set_mac_buf(iscsi_mac, val, val2);
  8677. BNX2X_DEV_INFO("Read iSCSI MAC: %pM\n",
  8678. iscsi_mac);
  8679. } else
  8680. bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
  8681. if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
  8682. val2 = MF_CFG_RD(bp, func_ext_config[func].
  8683. fcoe_mac_addr_upper);
  8684. val = MF_CFG_RD(bp, func_ext_config[func].
  8685. fcoe_mac_addr_lower);
  8686. bnx2x_set_mac_buf(fip_mac, val, val2);
  8687. BNX2X_DEV_INFO("Read FCoE L2 MAC: %pM\n",
  8688. fip_mac);
  8689. } else
  8690. bp->flags |= NO_FCOE_FLAG;
  8691. bp->mf_ext_config = cfg;
  8692. } else { /* SD MODE */
  8693. if (IS_MF_STORAGE_SD(bp)) {
  8694. if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
  8695. /* use primary mac as iscsi mac */
  8696. memcpy(iscsi_mac, bp->dev->dev_addr,
  8697. ETH_ALEN);
  8698. BNX2X_DEV_INFO("SD ISCSI MODE\n");
  8699. BNX2X_DEV_INFO("Read iSCSI MAC: %pM\n",
  8700. iscsi_mac);
  8701. } else { /* FCoE */
  8702. memcpy(fip_mac, bp->dev->dev_addr,
  8703. ETH_ALEN);
  8704. BNX2X_DEV_INFO("SD FCoE MODE\n");
  8705. BNX2X_DEV_INFO("Read FIP MAC: %pM\n",
  8706. fip_mac);
  8707. }
  8708. /* Zero primary MAC configuration */
  8709. memset(bp->dev->dev_addr, 0, ETH_ALEN);
  8710. }
  8711. }
  8712. if (IS_MF_FCOE_AFEX(bp))
  8713. /* use FIP MAC as primary MAC */
  8714. memcpy(bp->dev->dev_addr, fip_mac, ETH_ALEN);
  8715. #endif
  8716. } else {
  8717. /* in SF read MACs from port configuration */
  8718. val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
  8719. val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
  8720. bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
  8721. #ifdef BCM_CNIC
  8722. val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
  8723. iscsi_mac_upper);
  8724. val = SHMEM_RD(bp, dev_info.port_hw_config[port].
  8725. iscsi_mac_lower);
  8726. bnx2x_set_mac_buf(iscsi_mac, val, val2);
  8727. val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
  8728. fcoe_fip_mac_upper);
  8729. val = SHMEM_RD(bp, dev_info.port_hw_config[port].
  8730. fcoe_fip_mac_lower);
  8731. bnx2x_set_mac_buf(fip_mac, val, val2);
  8732. #endif
  8733. }
  8734. memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
  8735. memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
  8736. #ifdef BCM_CNIC
  8737. /* Disable iSCSI if MAC configuration is
  8738. * invalid.
  8739. */
  8740. if (!is_valid_ether_addr(iscsi_mac)) {
  8741. bp->flags |= NO_ISCSI_FLAG;
  8742. memset(iscsi_mac, 0, ETH_ALEN);
  8743. }
  8744. /* Disable FCoE if MAC configuration is
  8745. * invalid.
  8746. */
  8747. if (!is_valid_ether_addr(fip_mac)) {
  8748. bp->flags |= NO_FCOE_FLAG;
  8749. memset(bp->fip_mac, 0, ETH_ALEN);
  8750. }
  8751. #endif
  8752. if (!bnx2x_is_valid_ether_addr(bp, bp->dev->dev_addr))
  8753. dev_err(&bp->pdev->dev,
  8754. "bad Ethernet MAC address configuration: %pM\n"
  8755. "change it manually before bringing up the appropriate network interface\n",
  8756. bp->dev->dev_addr);
  8757. }
  8758. static int __devinit bnx2x_get_hwinfo(struct bnx2x *bp)
  8759. {
  8760. int /*abs*/func = BP_ABS_FUNC(bp);
  8761. int vn;
  8762. u32 val = 0;
  8763. int rc = 0;
  8764. bnx2x_get_common_hwinfo(bp);
  8765. /*
  8766. * initialize IGU parameters
  8767. */
  8768. if (CHIP_IS_E1x(bp)) {
  8769. bp->common.int_block = INT_BLOCK_HC;
  8770. bp->igu_dsb_id = DEF_SB_IGU_ID;
  8771. bp->igu_base_sb = 0;
  8772. } else {
  8773. bp->common.int_block = INT_BLOCK_IGU;
  8774. /* do not allow device reset during IGU info preocessing */
  8775. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
  8776. val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
  8777. if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
  8778. int tout = 5000;
  8779. BNX2X_DEV_INFO("FORCING Normal Mode\n");
  8780. val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
  8781. REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
  8782. REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
  8783. while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
  8784. tout--;
  8785. usleep_range(1000, 1000);
  8786. }
  8787. if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
  8788. dev_err(&bp->pdev->dev,
  8789. "FORCING Normal Mode failed!!!\n");
  8790. return -EPERM;
  8791. }
  8792. }
  8793. if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
  8794. BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
  8795. bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
  8796. } else
  8797. BNX2X_DEV_INFO("IGU Normal Mode\n");
  8798. bnx2x_get_igu_cam_info(bp);
  8799. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
  8800. }
  8801. /*
  8802. * set base FW non-default (fast path) status block id, this value is
  8803. * used to initialize the fw_sb_id saved on the fp/queue structure to
  8804. * determine the id used by the FW.
  8805. */
  8806. if (CHIP_IS_E1x(bp))
  8807. bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
  8808. else /*
  8809. * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
  8810. * the same queue are indicated on the same IGU SB). So we prefer
  8811. * FW and IGU SBs to be the same value.
  8812. */
  8813. bp->base_fw_ndsb = bp->igu_base_sb;
  8814. BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
  8815. "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
  8816. bp->igu_sb_cnt, bp->base_fw_ndsb);
  8817. /*
  8818. * Initialize MF configuration
  8819. */
  8820. bp->mf_ov = 0;
  8821. bp->mf_mode = 0;
  8822. vn = BP_VN(bp);
  8823. if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
  8824. BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
  8825. bp->common.shmem2_base, SHMEM2_RD(bp, size),
  8826. (u32)offsetof(struct shmem2_region, mf_cfg_addr));
  8827. if (SHMEM2_HAS(bp, mf_cfg_addr))
  8828. bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
  8829. else
  8830. bp->common.mf_cfg_base = bp->common.shmem_base +
  8831. offsetof(struct shmem_region, func_mb) +
  8832. E1H_FUNC_MAX * sizeof(struct drv_func_mb);
  8833. /*
  8834. * get mf configuration:
  8835. * 1. existence of MF configuration
  8836. * 2. MAC address must be legal (check only upper bytes)
  8837. * for Switch-Independent mode;
  8838. * OVLAN must be legal for Switch-Dependent mode
  8839. * 3. SF_MODE configures specific MF mode
  8840. */
  8841. if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
  8842. /* get mf configuration */
  8843. val = SHMEM_RD(bp,
  8844. dev_info.shared_feature_config.config);
  8845. val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
  8846. switch (val) {
  8847. case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
  8848. val = MF_CFG_RD(bp, func_mf_config[func].
  8849. mac_upper);
  8850. /* check for legal mac (upper bytes)*/
  8851. if (val != 0xffff) {
  8852. bp->mf_mode = MULTI_FUNCTION_SI;
  8853. bp->mf_config[vn] = MF_CFG_RD(bp,
  8854. func_mf_config[func].config);
  8855. } else
  8856. BNX2X_DEV_INFO("illegal MAC address for SI\n");
  8857. break;
  8858. case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE:
  8859. if ((!CHIP_IS_E1x(bp)) &&
  8860. (MF_CFG_RD(bp, func_mf_config[func].
  8861. mac_upper) != 0xffff) &&
  8862. (SHMEM2_HAS(bp,
  8863. afex_driver_support))) {
  8864. bp->mf_mode = MULTI_FUNCTION_AFEX;
  8865. bp->mf_config[vn] = MF_CFG_RD(bp,
  8866. func_mf_config[func].config);
  8867. } else {
  8868. BNX2X_DEV_INFO("can not configure afex mode\n");
  8869. }
  8870. break;
  8871. case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
  8872. /* get OV configuration */
  8873. val = MF_CFG_RD(bp,
  8874. func_mf_config[FUNC_0].e1hov_tag);
  8875. val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
  8876. if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
  8877. bp->mf_mode = MULTI_FUNCTION_SD;
  8878. bp->mf_config[vn] = MF_CFG_RD(bp,
  8879. func_mf_config[func].config);
  8880. } else
  8881. BNX2X_DEV_INFO("illegal OV for SD\n");
  8882. break;
  8883. default:
  8884. /* Unknown configuration: reset mf_config */
  8885. bp->mf_config[vn] = 0;
  8886. BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
  8887. }
  8888. }
  8889. BNX2X_DEV_INFO("%s function mode\n",
  8890. IS_MF(bp) ? "multi" : "single");
  8891. switch (bp->mf_mode) {
  8892. case MULTI_FUNCTION_SD:
  8893. val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
  8894. FUNC_MF_CFG_E1HOV_TAG_MASK;
  8895. if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
  8896. bp->mf_ov = val;
  8897. bp->path_has_ovlan = true;
  8898. BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
  8899. func, bp->mf_ov, bp->mf_ov);
  8900. } else {
  8901. dev_err(&bp->pdev->dev,
  8902. "No valid MF OV for func %d, aborting\n",
  8903. func);
  8904. return -EPERM;
  8905. }
  8906. break;
  8907. case MULTI_FUNCTION_AFEX:
  8908. BNX2X_DEV_INFO("func %d is in MF afex mode\n", func);
  8909. break;
  8910. case MULTI_FUNCTION_SI:
  8911. BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
  8912. func);
  8913. break;
  8914. default:
  8915. if (vn) {
  8916. dev_err(&bp->pdev->dev,
  8917. "VN %d is in a single function mode, aborting\n",
  8918. vn);
  8919. return -EPERM;
  8920. }
  8921. break;
  8922. }
  8923. /* check if other port on the path needs ovlan:
  8924. * Since MF configuration is shared between ports
  8925. * Possible mixed modes are only
  8926. * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
  8927. */
  8928. if (CHIP_MODE_IS_4_PORT(bp) &&
  8929. !bp->path_has_ovlan &&
  8930. !IS_MF(bp) &&
  8931. bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
  8932. u8 other_port = !BP_PORT(bp);
  8933. u8 other_func = BP_PATH(bp) + 2*other_port;
  8934. val = MF_CFG_RD(bp,
  8935. func_mf_config[other_func].e1hov_tag);
  8936. if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
  8937. bp->path_has_ovlan = true;
  8938. }
  8939. }
  8940. /* adjust igu_sb_cnt to MF for E1x */
  8941. if (CHIP_IS_E1x(bp) && IS_MF(bp))
  8942. bp->igu_sb_cnt /= E1HVN_MAX;
  8943. /* port info */
  8944. bnx2x_get_port_hwinfo(bp);
  8945. /* Get MAC addresses */
  8946. bnx2x_get_mac_hwinfo(bp);
  8947. bnx2x_get_cnic_info(bp);
  8948. return rc;
  8949. }
  8950. static void __devinit bnx2x_read_fwinfo(struct bnx2x *bp)
  8951. {
  8952. int cnt, i, block_end, rodi;
  8953. char vpd_start[BNX2X_VPD_LEN+1];
  8954. char str_id_reg[VENDOR_ID_LEN+1];
  8955. char str_id_cap[VENDOR_ID_LEN+1];
  8956. char *vpd_data;
  8957. char *vpd_extended_data = NULL;
  8958. u8 len;
  8959. cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
  8960. memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
  8961. if (cnt < BNX2X_VPD_LEN)
  8962. goto out_not_found;
  8963. /* VPD RO tag should be first tag after identifier string, hence
  8964. * we should be able to find it in first BNX2X_VPD_LEN chars
  8965. */
  8966. i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
  8967. PCI_VPD_LRDT_RO_DATA);
  8968. if (i < 0)
  8969. goto out_not_found;
  8970. block_end = i + PCI_VPD_LRDT_TAG_SIZE +
  8971. pci_vpd_lrdt_size(&vpd_start[i]);
  8972. i += PCI_VPD_LRDT_TAG_SIZE;
  8973. if (block_end > BNX2X_VPD_LEN) {
  8974. vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
  8975. if (vpd_extended_data == NULL)
  8976. goto out_not_found;
  8977. /* read rest of vpd image into vpd_extended_data */
  8978. memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
  8979. cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
  8980. block_end - BNX2X_VPD_LEN,
  8981. vpd_extended_data + BNX2X_VPD_LEN);
  8982. if (cnt < (block_end - BNX2X_VPD_LEN))
  8983. goto out_not_found;
  8984. vpd_data = vpd_extended_data;
  8985. } else
  8986. vpd_data = vpd_start;
  8987. /* now vpd_data holds full vpd content in both cases */
  8988. rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
  8989. PCI_VPD_RO_KEYWORD_MFR_ID);
  8990. if (rodi < 0)
  8991. goto out_not_found;
  8992. len = pci_vpd_info_field_size(&vpd_data[rodi]);
  8993. if (len != VENDOR_ID_LEN)
  8994. goto out_not_found;
  8995. rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
  8996. /* vendor specific info */
  8997. snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
  8998. snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
  8999. if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
  9000. !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
  9001. rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
  9002. PCI_VPD_RO_KEYWORD_VENDOR0);
  9003. if (rodi >= 0) {
  9004. len = pci_vpd_info_field_size(&vpd_data[rodi]);
  9005. rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
  9006. if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
  9007. memcpy(bp->fw_ver, &vpd_data[rodi], len);
  9008. bp->fw_ver[len] = ' ';
  9009. }
  9010. }
  9011. kfree(vpd_extended_data);
  9012. return;
  9013. }
  9014. out_not_found:
  9015. kfree(vpd_extended_data);
  9016. return;
  9017. }
  9018. static void __devinit bnx2x_set_modes_bitmap(struct bnx2x *bp)
  9019. {
  9020. u32 flags = 0;
  9021. if (CHIP_REV_IS_FPGA(bp))
  9022. SET_FLAGS(flags, MODE_FPGA);
  9023. else if (CHIP_REV_IS_EMUL(bp))
  9024. SET_FLAGS(flags, MODE_EMUL);
  9025. else
  9026. SET_FLAGS(flags, MODE_ASIC);
  9027. if (CHIP_MODE_IS_4_PORT(bp))
  9028. SET_FLAGS(flags, MODE_PORT4);
  9029. else
  9030. SET_FLAGS(flags, MODE_PORT2);
  9031. if (CHIP_IS_E2(bp))
  9032. SET_FLAGS(flags, MODE_E2);
  9033. else if (CHIP_IS_E3(bp)) {
  9034. SET_FLAGS(flags, MODE_E3);
  9035. if (CHIP_REV(bp) == CHIP_REV_Ax)
  9036. SET_FLAGS(flags, MODE_E3_A0);
  9037. else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
  9038. SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
  9039. }
  9040. if (IS_MF(bp)) {
  9041. SET_FLAGS(flags, MODE_MF);
  9042. switch (bp->mf_mode) {
  9043. case MULTI_FUNCTION_SD:
  9044. SET_FLAGS(flags, MODE_MF_SD);
  9045. break;
  9046. case MULTI_FUNCTION_SI:
  9047. SET_FLAGS(flags, MODE_MF_SI);
  9048. break;
  9049. case MULTI_FUNCTION_AFEX:
  9050. SET_FLAGS(flags, MODE_MF_AFEX);
  9051. break;
  9052. }
  9053. } else
  9054. SET_FLAGS(flags, MODE_SF);
  9055. #if defined(__LITTLE_ENDIAN)
  9056. SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
  9057. #else /*(__BIG_ENDIAN)*/
  9058. SET_FLAGS(flags, MODE_BIG_ENDIAN);
  9059. #endif
  9060. INIT_MODE_FLAGS(bp) = flags;
  9061. }
  9062. static int __devinit bnx2x_init_bp(struct bnx2x *bp)
  9063. {
  9064. int func;
  9065. int rc;
  9066. mutex_init(&bp->port.phy_mutex);
  9067. mutex_init(&bp->fw_mb_mutex);
  9068. spin_lock_init(&bp->stats_lock);
  9069. #ifdef BCM_CNIC
  9070. mutex_init(&bp->cnic_mutex);
  9071. #endif
  9072. INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
  9073. INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
  9074. INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
  9075. rc = bnx2x_get_hwinfo(bp);
  9076. if (rc)
  9077. return rc;
  9078. bnx2x_set_modes_bitmap(bp);
  9079. rc = bnx2x_alloc_mem_bp(bp);
  9080. if (rc)
  9081. return rc;
  9082. bnx2x_read_fwinfo(bp);
  9083. func = BP_FUNC(bp);
  9084. /* need to reset chip if undi was active */
  9085. if (!BP_NOMCP(bp)) {
  9086. /* init fw_seq */
  9087. bp->fw_seq =
  9088. SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
  9089. DRV_MSG_SEQ_NUMBER_MASK;
  9090. BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
  9091. bnx2x_prev_unload(bp);
  9092. }
  9093. if (CHIP_REV_IS_FPGA(bp))
  9094. dev_err(&bp->pdev->dev, "FPGA detected\n");
  9095. if (BP_NOMCP(bp) && (func == 0))
  9096. dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
  9097. bp->disable_tpa = disable_tpa;
  9098. #ifdef BCM_CNIC
  9099. bp->disable_tpa |= IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp);
  9100. #endif
  9101. /* Set TPA flags */
  9102. if (bp->disable_tpa) {
  9103. bp->flags &= ~(TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
  9104. bp->dev->features &= ~NETIF_F_LRO;
  9105. } else {
  9106. bp->flags |= (TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
  9107. bp->dev->features |= NETIF_F_LRO;
  9108. }
  9109. if (CHIP_IS_E1(bp))
  9110. bp->dropless_fc = 0;
  9111. else
  9112. bp->dropless_fc = dropless_fc;
  9113. bp->mrrs = mrrs;
  9114. bp->tx_ring_size = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
  9115. /* make sure that the numbers are in the right granularity */
  9116. bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
  9117. bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
  9118. bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
  9119. init_timer(&bp->timer);
  9120. bp->timer.expires = jiffies + bp->current_interval;
  9121. bp->timer.data = (unsigned long) bp;
  9122. bp->timer.function = bnx2x_timer;
  9123. bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
  9124. bnx2x_dcbx_init_params(bp);
  9125. #ifdef BCM_CNIC
  9126. if (CHIP_IS_E1x(bp))
  9127. bp->cnic_base_cl_id = FP_SB_MAX_E1x;
  9128. else
  9129. bp->cnic_base_cl_id = FP_SB_MAX_E2;
  9130. #endif
  9131. /* multiple tx priority */
  9132. if (CHIP_IS_E1x(bp))
  9133. bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
  9134. if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
  9135. bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
  9136. if (CHIP_IS_E3B0(bp))
  9137. bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
  9138. return rc;
  9139. }
  9140. /****************************************************************************
  9141. * General service functions
  9142. ****************************************************************************/
  9143. /*
  9144. * net_device service functions
  9145. */
  9146. /* called with rtnl_lock */
  9147. static int bnx2x_open(struct net_device *dev)
  9148. {
  9149. struct bnx2x *bp = netdev_priv(dev);
  9150. bool global = false;
  9151. int other_engine = BP_PATH(bp) ? 0 : 1;
  9152. bool other_load_status, load_status;
  9153. bp->stats_init = true;
  9154. netif_carrier_off(dev);
  9155. bnx2x_set_power_state(bp, PCI_D0);
  9156. other_load_status = bnx2x_get_load_status(bp, other_engine);
  9157. load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
  9158. /*
  9159. * If parity had happen during the unload, then attentions
  9160. * and/or RECOVERY_IN_PROGRES may still be set. In this case we
  9161. * want the first function loaded on the current engine to
  9162. * complete the recovery.
  9163. */
  9164. if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
  9165. bnx2x_chk_parity_attn(bp, &global, true))
  9166. do {
  9167. /*
  9168. * If there are attentions and they are in a global
  9169. * blocks, set the GLOBAL_RESET bit regardless whether
  9170. * it will be this function that will complete the
  9171. * recovery or not.
  9172. */
  9173. if (global)
  9174. bnx2x_set_reset_global(bp);
  9175. /*
  9176. * Only the first function on the current engine should
  9177. * try to recover in open. In case of attentions in
  9178. * global blocks only the first in the chip should try
  9179. * to recover.
  9180. */
  9181. if ((!load_status &&
  9182. (!global || !other_load_status)) &&
  9183. bnx2x_trylock_leader_lock(bp) &&
  9184. !bnx2x_leader_reset(bp)) {
  9185. netdev_info(bp->dev, "Recovered in open\n");
  9186. break;
  9187. }
  9188. /* recovery has failed... */
  9189. bnx2x_set_power_state(bp, PCI_D3hot);
  9190. bp->recovery_state = BNX2X_RECOVERY_FAILED;
  9191. BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
  9192. "If you still see this message after a few retries then power cycle is required.\n");
  9193. return -EAGAIN;
  9194. } while (0);
  9195. bp->recovery_state = BNX2X_RECOVERY_DONE;
  9196. return bnx2x_nic_load(bp, LOAD_OPEN);
  9197. }
  9198. /* called with rtnl_lock */
  9199. static int bnx2x_close(struct net_device *dev)
  9200. {
  9201. struct bnx2x *bp = netdev_priv(dev);
  9202. /* Unload the driver, release IRQs */
  9203. bnx2x_nic_unload(bp, UNLOAD_CLOSE);
  9204. /* Power off */
  9205. bnx2x_set_power_state(bp, PCI_D3hot);
  9206. return 0;
  9207. }
  9208. static int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
  9209. struct bnx2x_mcast_ramrod_params *p)
  9210. {
  9211. int mc_count = netdev_mc_count(bp->dev);
  9212. struct bnx2x_mcast_list_elem *mc_mac =
  9213. kzalloc(sizeof(*mc_mac) * mc_count, GFP_ATOMIC);
  9214. struct netdev_hw_addr *ha;
  9215. if (!mc_mac)
  9216. return -ENOMEM;
  9217. INIT_LIST_HEAD(&p->mcast_list);
  9218. netdev_for_each_mc_addr(ha, bp->dev) {
  9219. mc_mac->mac = bnx2x_mc_addr(ha);
  9220. list_add_tail(&mc_mac->link, &p->mcast_list);
  9221. mc_mac++;
  9222. }
  9223. p->mcast_list_len = mc_count;
  9224. return 0;
  9225. }
  9226. static void bnx2x_free_mcast_macs_list(
  9227. struct bnx2x_mcast_ramrod_params *p)
  9228. {
  9229. struct bnx2x_mcast_list_elem *mc_mac =
  9230. list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
  9231. link);
  9232. WARN_ON(!mc_mac);
  9233. kfree(mc_mac);
  9234. }
  9235. /**
  9236. * bnx2x_set_uc_list - configure a new unicast MACs list.
  9237. *
  9238. * @bp: driver handle
  9239. *
  9240. * We will use zero (0) as a MAC type for these MACs.
  9241. */
  9242. static int bnx2x_set_uc_list(struct bnx2x *bp)
  9243. {
  9244. int rc;
  9245. struct net_device *dev = bp->dev;
  9246. struct netdev_hw_addr *ha;
  9247. struct bnx2x_vlan_mac_obj *mac_obj = &bp->sp_objs->mac_obj;
  9248. unsigned long ramrod_flags = 0;
  9249. /* First schedule a cleanup up of old configuration */
  9250. rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
  9251. if (rc < 0) {
  9252. BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
  9253. return rc;
  9254. }
  9255. netdev_for_each_uc_addr(ha, dev) {
  9256. rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
  9257. BNX2X_UC_LIST_MAC, &ramrod_flags);
  9258. if (rc == -EEXIST) {
  9259. DP(BNX2X_MSG_SP,
  9260. "Failed to schedule ADD operations: %d\n", rc);
  9261. /* do not treat adding same MAC as error */
  9262. rc = 0;
  9263. } else if (rc < 0) {
  9264. BNX2X_ERR("Failed to schedule ADD operations: %d\n",
  9265. rc);
  9266. return rc;
  9267. }
  9268. }
  9269. /* Execute the pending commands */
  9270. __set_bit(RAMROD_CONT, &ramrod_flags);
  9271. return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
  9272. BNX2X_UC_LIST_MAC, &ramrod_flags);
  9273. }
  9274. static int bnx2x_set_mc_list(struct bnx2x *bp)
  9275. {
  9276. struct net_device *dev = bp->dev;
  9277. struct bnx2x_mcast_ramrod_params rparam = {NULL};
  9278. int rc = 0;
  9279. rparam.mcast_obj = &bp->mcast_obj;
  9280. /* first, clear all configured multicast MACs */
  9281. rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
  9282. if (rc < 0) {
  9283. BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
  9284. return rc;
  9285. }
  9286. /* then, configure a new MACs list */
  9287. if (netdev_mc_count(dev)) {
  9288. rc = bnx2x_init_mcast_macs_list(bp, &rparam);
  9289. if (rc) {
  9290. BNX2X_ERR("Failed to create multicast MACs list: %d\n",
  9291. rc);
  9292. return rc;
  9293. }
  9294. /* Now add the new MACs */
  9295. rc = bnx2x_config_mcast(bp, &rparam,
  9296. BNX2X_MCAST_CMD_ADD);
  9297. if (rc < 0)
  9298. BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
  9299. rc);
  9300. bnx2x_free_mcast_macs_list(&rparam);
  9301. }
  9302. return rc;
  9303. }
  9304. /* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
  9305. void bnx2x_set_rx_mode(struct net_device *dev)
  9306. {
  9307. struct bnx2x *bp = netdev_priv(dev);
  9308. u32 rx_mode = BNX2X_RX_MODE_NORMAL;
  9309. if (bp->state != BNX2X_STATE_OPEN) {
  9310. DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
  9311. return;
  9312. }
  9313. DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
  9314. if (dev->flags & IFF_PROMISC)
  9315. rx_mode = BNX2X_RX_MODE_PROMISC;
  9316. else if ((dev->flags & IFF_ALLMULTI) ||
  9317. ((netdev_mc_count(dev) > BNX2X_MAX_MULTICAST) &&
  9318. CHIP_IS_E1(bp)))
  9319. rx_mode = BNX2X_RX_MODE_ALLMULTI;
  9320. else {
  9321. /* some multicasts */
  9322. if (bnx2x_set_mc_list(bp) < 0)
  9323. rx_mode = BNX2X_RX_MODE_ALLMULTI;
  9324. if (bnx2x_set_uc_list(bp) < 0)
  9325. rx_mode = BNX2X_RX_MODE_PROMISC;
  9326. }
  9327. bp->rx_mode = rx_mode;
  9328. #ifdef BCM_CNIC
  9329. /* handle ISCSI SD mode */
  9330. if (IS_MF_ISCSI_SD(bp))
  9331. bp->rx_mode = BNX2X_RX_MODE_NONE;
  9332. #endif
  9333. /* Schedule the rx_mode command */
  9334. if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
  9335. set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
  9336. return;
  9337. }
  9338. bnx2x_set_storm_rx_mode(bp);
  9339. }
  9340. /* called with rtnl_lock */
  9341. static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
  9342. int devad, u16 addr)
  9343. {
  9344. struct bnx2x *bp = netdev_priv(netdev);
  9345. u16 value;
  9346. int rc;
  9347. DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
  9348. prtad, devad, addr);
  9349. /* The HW expects different devad if CL22 is used */
  9350. devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
  9351. bnx2x_acquire_phy_lock(bp);
  9352. rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
  9353. bnx2x_release_phy_lock(bp);
  9354. DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
  9355. if (!rc)
  9356. rc = value;
  9357. return rc;
  9358. }
  9359. /* called with rtnl_lock */
  9360. static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
  9361. u16 addr, u16 value)
  9362. {
  9363. struct bnx2x *bp = netdev_priv(netdev);
  9364. int rc;
  9365. DP(NETIF_MSG_LINK,
  9366. "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
  9367. prtad, devad, addr, value);
  9368. /* The HW expects different devad if CL22 is used */
  9369. devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
  9370. bnx2x_acquire_phy_lock(bp);
  9371. rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
  9372. bnx2x_release_phy_lock(bp);
  9373. return rc;
  9374. }
  9375. /* called with rtnl_lock */
  9376. static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9377. {
  9378. struct bnx2x *bp = netdev_priv(dev);
  9379. struct mii_ioctl_data *mdio = if_mii(ifr);
  9380. DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
  9381. mdio->phy_id, mdio->reg_num, mdio->val_in);
  9382. if (!netif_running(dev))
  9383. return -EAGAIN;
  9384. return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
  9385. }
  9386. #ifdef CONFIG_NET_POLL_CONTROLLER
  9387. static void poll_bnx2x(struct net_device *dev)
  9388. {
  9389. struct bnx2x *bp = netdev_priv(dev);
  9390. int i;
  9391. for_each_eth_queue(bp, i) {
  9392. struct bnx2x_fastpath *fp = &bp->fp[i];
  9393. napi_schedule(&bnx2x_fp(bp, fp->index, napi));
  9394. }
  9395. }
  9396. #endif
  9397. static int bnx2x_validate_addr(struct net_device *dev)
  9398. {
  9399. struct bnx2x *bp = netdev_priv(dev);
  9400. if (!bnx2x_is_valid_ether_addr(bp, dev->dev_addr)) {
  9401. BNX2X_ERR("Non-valid Ethernet address\n");
  9402. return -EADDRNOTAVAIL;
  9403. }
  9404. return 0;
  9405. }
  9406. static const struct net_device_ops bnx2x_netdev_ops = {
  9407. .ndo_open = bnx2x_open,
  9408. .ndo_stop = bnx2x_close,
  9409. .ndo_start_xmit = bnx2x_start_xmit,
  9410. .ndo_select_queue = bnx2x_select_queue,
  9411. .ndo_set_rx_mode = bnx2x_set_rx_mode,
  9412. .ndo_set_mac_address = bnx2x_change_mac_addr,
  9413. .ndo_validate_addr = bnx2x_validate_addr,
  9414. .ndo_do_ioctl = bnx2x_ioctl,
  9415. .ndo_change_mtu = bnx2x_change_mtu,
  9416. .ndo_fix_features = bnx2x_fix_features,
  9417. .ndo_set_features = bnx2x_set_features,
  9418. .ndo_tx_timeout = bnx2x_tx_timeout,
  9419. #ifdef CONFIG_NET_POLL_CONTROLLER
  9420. .ndo_poll_controller = poll_bnx2x,
  9421. #endif
  9422. .ndo_setup_tc = bnx2x_setup_tc,
  9423. #if defined(NETDEV_FCOE_WWNN) && defined(BCM_CNIC)
  9424. .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
  9425. #endif
  9426. };
  9427. static int bnx2x_set_coherency_mask(struct bnx2x *bp)
  9428. {
  9429. struct device *dev = &bp->pdev->dev;
  9430. if (dma_set_mask(dev, DMA_BIT_MASK(64)) == 0) {
  9431. bp->flags |= USING_DAC_FLAG;
  9432. if (dma_set_coherent_mask(dev, DMA_BIT_MASK(64)) != 0) {
  9433. dev_err(dev, "dma_set_coherent_mask failed, aborting\n");
  9434. return -EIO;
  9435. }
  9436. } else if (dma_set_mask(dev, DMA_BIT_MASK(32)) != 0) {
  9437. dev_err(dev, "System does not support DMA, aborting\n");
  9438. return -EIO;
  9439. }
  9440. return 0;
  9441. }
  9442. static int __devinit bnx2x_init_dev(struct pci_dev *pdev,
  9443. struct net_device *dev,
  9444. unsigned long board_type)
  9445. {
  9446. struct bnx2x *bp;
  9447. int rc;
  9448. u32 pci_cfg_dword;
  9449. bool chip_is_e1x = (board_type == BCM57710 ||
  9450. board_type == BCM57711 ||
  9451. board_type == BCM57711E);
  9452. SET_NETDEV_DEV(dev, &pdev->dev);
  9453. bp = netdev_priv(dev);
  9454. bp->dev = dev;
  9455. bp->pdev = pdev;
  9456. bp->flags = 0;
  9457. rc = pci_enable_device(pdev);
  9458. if (rc) {
  9459. dev_err(&bp->pdev->dev,
  9460. "Cannot enable PCI device, aborting\n");
  9461. goto err_out;
  9462. }
  9463. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  9464. dev_err(&bp->pdev->dev,
  9465. "Cannot find PCI device base address, aborting\n");
  9466. rc = -ENODEV;
  9467. goto err_out_disable;
  9468. }
  9469. if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  9470. dev_err(&bp->pdev->dev, "Cannot find second PCI device"
  9471. " base address, aborting\n");
  9472. rc = -ENODEV;
  9473. goto err_out_disable;
  9474. }
  9475. if (atomic_read(&pdev->enable_cnt) == 1) {
  9476. rc = pci_request_regions(pdev, DRV_MODULE_NAME);
  9477. if (rc) {
  9478. dev_err(&bp->pdev->dev,
  9479. "Cannot obtain PCI resources, aborting\n");
  9480. goto err_out_disable;
  9481. }
  9482. pci_set_master(pdev);
  9483. pci_save_state(pdev);
  9484. }
  9485. bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  9486. if (bp->pm_cap == 0) {
  9487. dev_err(&bp->pdev->dev,
  9488. "Cannot find power management capability, aborting\n");
  9489. rc = -EIO;
  9490. goto err_out_release;
  9491. }
  9492. if (!pci_is_pcie(pdev)) {
  9493. dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
  9494. rc = -EIO;
  9495. goto err_out_release;
  9496. }
  9497. rc = bnx2x_set_coherency_mask(bp);
  9498. if (rc)
  9499. goto err_out_release;
  9500. dev->mem_start = pci_resource_start(pdev, 0);
  9501. dev->base_addr = dev->mem_start;
  9502. dev->mem_end = pci_resource_end(pdev, 0);
  9503. dev->irq = pdev->irq;
  9504. bp->regview = pci_ioremap_bar(pdev, 0);
  9505. if (!bp->regview) {
  9506. dev_err(&bp->pdev->dev,
  9507. "Cannot map register space, aborting\n");
  9508. rc = -ENOMEM;
  9509. goto err_out_release;
  9510. }
  9511. /* In E1/E1H use pci device function given by kernel.
  9512. * In E2/E3 read physical function from ME register since these chips
  9513. * support Physical Device Assignment where kernel BDF maybe arbitrary
  9514. * (depending on hypervisor).
  9515. */
  9516. if (chip_is_e1x)
  9517. bp->pf_num = PCI_FUNC(pdev->devfn);
  9518. else {/* chip is E2/3*/
  9519. pci_read_config_dword(bp->pdev,
  9520. PCICFG_ME_REGISTER, &pci_cfg_dword);
  9521. bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
  9522. ME_REG_ABS_PF_NUM_SHIFT);
  9523. }
  9524. BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
  9525. bnx2x_set_power_state(bp, PCI_D0);
  9526. /* clean indirect addresses */
  9527. pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
  9528. PCICFG_VENDOR_ID_OFFSET);
  9529. /*
  9530. * Clean the following indirect addresses for all functions since it
  9531. * is not used by the driver.
  9532. */
  9533. REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
  9534. REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
  9535. REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
  9536. REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);
  9537. if (chip_is_e1x) {
  9538. REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
  9539. REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
  9540. REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
  9541. REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
  9542. }
  9543. /*
  9544. * Enable internal target-read (in case we are probed after PF FLR).
  9545. * Must be done prior to any BAR read access. Only for 57712 and up
  9546. */
  9547. if (!chip_is_e1x)
  9548. REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
  9549. dev->watchdog_timeo = TX_TIMEOUT;
  9550. dev->netdev_ops = &bnx2x_netdev_ops;
  9551. bnx2x_set_ethtool_ops(dev);
  9552. dev->priv_flags |= IFF_UNICAST_FLT;
  9553. dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
  9554. NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
  9555. NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
  9556. NETIF_F_RXHASH | NETIF_F_HW_VLAN_TX;
  9557. dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
  9558. NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
  9559. dev->features |= dev->hw_features | NETIF_F_HW_VLAN_RX;
  9560. if (bp->flags & USING_DAC_FLAG)
  9561. dev->features |= NETIF_F_HIGHDMA;
  9562. /* Add Loopback capability to the device */
  9563. dev->hw_features |= NETIF_F_LOOPBACK;
  9564. #ifdef BCM_DCBNL
  9565. dev->dcbnl_ops = &bnx2x_dcbnl_ops;
  9566. #endif
  9567. /* get_port_hwinfo() will set prtad and mmds properly */
  9568. bp->mdio.prtad = MDIO_PRTAD_NONE;
  9569. bp->mdio.mmds = 0;
  9570. bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
  9571. bp->mdio.dev = dev;
  9572. bp->mdio.mdio_read = bnx2x_mdio_read;
  9573. bp->mdio.mdio_write = bnx2x_mdio_write;
  9574. return 0;
  9575. err_out_release:
  9576. if (atomic_read(&pdev->enable_cnt) == 1)
  9577. pci_release_regions(pdev);
  9578. err_out_disable:
  9579. pci_disable_device(pdev);
  9580. pci_set_drvdata(pdev, NULL);
  9581. err_out:
  9582. return rc;
  9583. }
  9584. static void __devinit bnx2x_get_pcie_width_speed(struct bnx2x *bp,
  9585. int *width, int *speed)
  9586. {
  9587. u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
  9588. *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
  9589. /* return value of 1=2.5GHz 2=5GHz */
  9590. *speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
  9591. }
  9592. static int bnx2x_check_firmware(struct bnx2x *bp)
  9593. {
  9594. const struct firmware *firmware = bp->firmware;
  9595. struct bnx2x_fw_file_hdr *fw_hdr;
  9596. struct bnx2x_fw_file_section *sections;
  9597. u32 offset, len, num_ops;
  9598. u16 *ops_offsets;
  9599. int i;
  9600. const u8 *fw_ver;
  9601. if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
  9602. BNX2X_ERR("Wrong FW size\n");
  9603. return -EINVAL;
  9604. }
  9605. fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
  9606. sections = (struct bnx2x_fw_file_section *)fw_hdr;
  9607. /* Make sure none of the offsets and sizes make us read beyond
  9608. * the end of the firmware data */
  9609. for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
  9610. offset = be32_to_cpu(sections[i].offset);
  9611. len = be32_to_cpu(sections[i].len);
  9612. if (offset + len > firmware->size) {
  9613. BNX2X_ERR("Section %d length is out of bounds\n", i);
  9614. return -EINVAL;
  9615. }
  9616. }
  9617. /* Likewise for the init_ops offsets */
  9618. offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
  9619. ops_offsets = (u16 *)(firmware->data + offset);
  9620. num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
  9621. for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
  9622. if (be16_to_cpu(ops_offsets[i]) > num_ops) {
  9623. BNX2X_ERR("Section offset %d is out of bounds\n", i);
  9624. return -EINVAL;
  9625. }
  9626. }
  9627. /* Check FW version */
  9628. offset = be32_to_cpu(fw_hdr->fw_version.offset);
  9629. fw_ver = firmware->data + offset;
  9630. if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
  9631. (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
  9632. (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
  9633. (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
  9634. BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
  9635. fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
  9636. BCM_5710_FW_MAJOR_VERSION,
  9637. BCM_5710_FW_MINOR_VERSION,
  9638. BCM_5710_FW_REVISION_VERSION,
  9639. BCM_5710_FW_ENGINEERING_VERSION);
  9640. return -EINVAL;
  9641. }
  9642. return 0;
  9643. }
  9644. static void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
  9645. {
  9646. const __be32 *source = (const __be32 *)_source;
  9647. u32 *target = (u32 *)_target;
  9648. u32 i;
  9649. for (i = 0; i < n/4; i++)
  9650. target[i] = be32_to_cpu(source[i]);
  9651. }
  9652. /*
  9653. Ops array is stored in the following format:
  9654. {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
  9655. */
  9656. static void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
  9657. {
  9658. const __be32 *source = (const __be32 *)_source;
  9659. struct raw_op *target = (struct raw_op *)_target;
  9660. u32 i, j, tmp;
  9661. for (i = 0, j = 0; i < n/8; i++, j += 2) {
  9662. tmp = be32_to_cpu(source[j]);
  9663. target[i].op = (tmp >> 24) & 0xff;
  9664. target[i].offset = tmp & 0xffffff;
  9665. target[i].raw_data = be32_to_cpu(source[j + 1]);
  9666. }
  9667. }
  9668. /* IRO array is stored in the following format:
  9669. * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
  9670. */
  9671. static void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
  9672. {
  9673. const __be32 *source = (const __be32 *)_source;
  9674. struct iro *target = (struct iro *)_target;
  9675. u32 i, j, tmp;
  9676. for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
  9677. target[i].base = be32_to_cpu(source[j]);
  9678. j++;
  9679. tmp = be32_to_cpu(source[j]);
  9680. target[i].m1 = (tmp >> 16) & 0xffff;
  9681. target[i].m2 = tmp & 0xffff;
  9682. j++;
  9683. tmp = be32_to_cpu(source[j]);
  9684. target[i].m3 = (tmp >> 16) & 0xffff;
  9685. target[i].size = tmp & 0xffff;
  9686. j++;
  9687. }
  9688. }
  9689. static void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
  9690. {
  9691. const __be16 *source = (const __be16 *)_source;
  9692. u16 *target = (u16 *)_target;
  9693. u32 i;
  9694. for (i = 0; i < n/2; i++)
  9695. target[i] = be16_to_cpu(source[i]);
  9696. }
  9697. #define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
  9698. do { \
  9699. u32 len = be32_to_cpu(fw_hdr->arr.len); \
  9700. bp->arr = kmalloc(len, GFP_KERNEL); \
  9701. if (!bp->arr) \
  9702. goto lbl; \
  9703. func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
  9704. (u8 *)bp->arr, len); \
  9705. } while (0)
  9706. static int bnx2x_init_firmware(struct bnx2x *bp)
  9707. {
  9708. const char *fw_file_name;
  9709. struct bnx2x_fw_file_hdr *fw_hdr;
  9710. int rc;
  9711. if (bp->firmware)
  9712. return 0;
  9713. if (CHIP_IS_E1(bp))
  9714. fw_file_name = FW_FILE_NAME_E1;
  9715. else if (CHIP_IS_E1H(bp))
  9716. fw_file_name = FW_FILE_NAME_E1H;
  9717. else if (!CHIP_IS_E1x(bp))
  9718. fw_file_name = FW_FILE_NAME_E2;
  9719. else {
  9720. BNX2X_ERR("Unsupported chip revision\n");
  9721. return -EINVAL;
  9722. }
  9723. BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
  9724. rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
  9725. if (rc) {
  9726. BNX2X_ERR("Can't load firmware file %s\n",
  9727. fw_file_name);
  9728. goto request_firmware_exit;
  9729. }
  9730. rc = bnx2x_check_firmware(bp);
  9731. if (rc) {
  9732. BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
  9733. goto request_firmware_exit;
  9734. }
  9735. fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
  9736. /* Initialize the pointers to the init arrays */
  9737. /* Blob */
  9738. BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
  9739. /* Opcodes */
  9740. BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
  9741. /* Offsets */
  9742. BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
  9743. be16_to_cpu_n);
  9744. /* STORMs firmware */
  9745. INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
  9746. be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
  9747. INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
  9748. be32_to_cpu(fw_hdr->tsem_pram_data.offset);
  9749. INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
  9750. be32_to_cpu(fw_hdr->usem_int_table_data.offset);
  9751. INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
  9752. be32_to_cpu(fw_hdr->usem_pram_data.offset);
  9753. INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
  9754. be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
  9755. INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
  9756. be32_to_cpu(fw_hdr->xsem_pram_data.offset);
  9757. INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
  9758. be32_to_cpu(fw_hdr->csem_int_table_data.offset);
  9759. INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
  9760. be32_to_cpu(fw_hdr->csem_pram_data.offset);
  9761. /* IRO */
  9762. BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
  9763. return 0;
  9764. iro_alloc_err:
  9765. kfree(bp->init_ops_offsets);
  9766. init_offsets_alloc_err:
  9767. kfree(bp->init_ops);
  9768. init_ops_alloc_err:
  9769. kfree(bp->init_data);
  9770. request_firmware_exit:
  9771. release_firmware(bp->firmware);
  9772. bp->firmware = NULL;
  9773. return rc;
  9774. }
  9775. static void bnx2x_release_firmware(struct bnx2x *bp)
  9776. {
  9777. kfree(bp->init_ops_offsets);
  9778. kfree(bp->init_ops);
  9779. kfree(bp->init_data);
  9780. release_firmware(bp->firmware);
  9781. bp->firmware = NULL;
  9782. }
  9783. static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
  9784. .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
  9785. .init_hw_cmn = bnx2x_init_hw_common,
  9786. .init_hw_port = bnx2x_init_hw_port,
  9787. .init_hw_func = bnx2x_init_hw_func,
  9788. .reset_hw_cmn = bnx2x_reset_common,
  9789. .reset_hw_port = bnx2x_reset_port,
  9790. .reset_hw_func = bnx2x_reset_func,
  9791. .gunzip_init = bnx2x_gunzip_init,
  9792. .gunzip_end = bnx2x_gunzip_end,
  9793. .init_fw = bnx2x_init_firmware,
  9794. .release_fw = bnx2x_release_firmware,
  9795. };
  9796. void bnx2x__init_func_obj(struct bnx2x *bp)
  9797. {
  9798. /* Prepare DMAE related driver resources */
  9799. bnx2x_setup_dmae(bp);
  9800. bnx2x_init_func_obj(bp, &bp->func_obj,
  9801. bnx2x_sp(bp, func_rdata),
  9802. bnx2x_sp_mapping(bp, func_rdata),
  9803. bnx2x_sp(bp, func_afex_rdata),
  9804. bnx2x_sp_mapping(bp, func_afex_rdata),
  9805. &bnx2x_func_sp_drv);
  9806. }
  9807. /* must be called after sriov-enable */
  9808. static int bnx2x_set_qm_cid_count(struct bnx2x *bp)
  9809. {
  9810. int cid_count = BNX2X_L2_MAX_CID(bp);
  9811. #ifdef BCM_CNIC
  9812. cid_count += CNIC_CID_MAX;
  9813. #endif
  9814. return roundup(cid_count, QM_CID_ROUND);
  9815. }
  9816. /**
  9817. * bnx2x_get_num_none_def_sbs - return the number of none default SBs
  9818. *
  9819. * @dev: pci device
  9820. *
  9821. */
  9822. static int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev)
  9823. {
  9824. int pos;
  9825. u16 control;
  9826. pos = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
  9827. /*
  9828. * If MSI-X is not supported - return number of SBs needed to support
  9829. * one fast path queue: one FP queue + SB for CNIC
  9830. */
  9831. if (!pos)
  9832. return 1 + CNIC_PRESENT;
  9833. /*
  9834. * The value in the PCI configuration space is the index of the last
  9835. * entry, namely one less than the actual size of the table, which is
  9836. * exactly what we want to return from this function: number of all SBs
  9837. * without the default SB.
  9838. */
  9839. pci_read_config_word(pdev, pos + PCI_MSI_FLAGS, &control);
  9840. return control & PCI_MSIX_FLAGS_QSIZE;
  9841. }
  9842. static int __devinit bnx2x_init_one(struct pci_dev *pdev,
  9843. const struct pci_device_id *ent)
  9844. {
  9845. struct net_device *dev = NULL;
  9846. struct bnx2x *bp;
  9847. int pcie_width, pcie_speed;
  9848. int rc, max_non_def_sbs;
  9849. int rx_count, tx_count, rss_count, doorbell_size;
  9850. /*
  9851. * An estimated maximum supported CoS number according to the chip
  9852. * version.
  9853. * We will try to roughly estimate the maximum number of CoSes this chip
  9854. * may support in order to minimize the memory allocated for Tx
  9855. * netdev_queue's. This number will be accurately calculated during the
  9856. * initialization of bp->max_cos based on the chip versions AND chip
  9857. * revision in the bnx2x_init_bp().
  9858. */
  9859. u8 max_cos_est = 0;
  9860. switch (ent->driver_data) {
  9861. case BCM57710:
  9862. case BCM57711:
  9863. case BCM57711E:
  9864. max_cos_est = BNX2X_MULTI_TX_COS_E1X;
  9865. break;
  9866. case BCM57712:
  9867. case BCM57712_MF:
  9868. max_cos_est = BNX2X_MULTI_TX_COS_E2_E3A0;
  9869. break;
  9870. case BCM57800:
  9871. case BCM57800_MF:
  9872. case BCM57810:
  9873. case BCM57810_MF:
  9874. case BCM57840_O:
  9875. case BCM57840_4_10:
  9876. case BCM57840_2_20:
  9877. case BCM57840_MFO:
  9878. case BCM57840_MF:
  9879. case BCM57811:
  9880. case BCM57811_MF:
  9881. max_cos_est = BNX2X_MULTI_TX_COS_E3B0;
  9882. break;
  9883. default:
  9884. pr_err("Unknown board_type (%ld), aborting\n",
  9885. ent->driver_data);
  9886. return -ENODEV;
  9887. }
  9888. max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev);
  9889. WARN_ON(!max_non_def_sbs);
  9890. /* Maximum number of RSS queues: one IGU SB goes to CNIC */
  9891. rss_count = max_non_def_sbs - CNIC_PRESENT;
  9892. /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
  9893. rx_count = rss_count + FCOE_PRESENT;
  9894. /*
  9895. * Maximum number of netdev Tx queues:
  9896. * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
  9897. */
  9898. tx_count = rss_count * max_cos_est + FCOE_PRESENT;
  9899. /* dev zeroed in init_etherdev */
  9900. dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
  9901. if (!dev)
  9902. return -ENOMEM;
  9903. bp = netdev_priv(dev);
  9904. bp->igu_sb_cnt = max_non_def_sbs;
  9905. bp->msg_enable = debug;
  9906. pci_set_drvdata(pdev, dev);
  9907. rc = bnx2x_init_dev(pdev, dev, ent->driver_data);
  9908. if (rc < 0) {
  9909. free_netdev(dev);
  9910. return rc;
  9911. }
  9912. BNX2X_DEV_INFO("max_non_def_sbs %d\n", max_non_def_sbs);
  9913. BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
  9914. tx_count, rx_count);
  9915. rc = bnx2x_init_bp(bp);
  9916. if (rc)
  9917. goto init_one_exit;
  9918. /*
  9919. * Map doorbels here as we need the real value of bp->max_cos which
  9920. * is initialized in bnx2x_init_bp().
  9921. */
  9922. doorbell_size = BNX2X_L2_MAX_CID(bp) * (1 << BNX2X_DB_SHIFT);
  9923. if (doorbell_size > pci_resource_len(pdev, 2)) {
  9924. dev_err(&bp->pdev->dev,
  9925. "Cannot map doorbells, bar size too small, aborting\n");
  9926. rc = -ENOMEM;
  9927. goto init_one_exit;
  9928. }
  9929. bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
  9930. doorbell_size);
  9931. if (!bp->doorbells) {
  9932. dev_err(&bp->pdev->dev,
  9933. "Cannot map doorbell space, aborting\n");
  9934. rc = -ENOMEM;
  9935. goto init_one_exit;
  9936. }
  9937. /* calc qm_cid_count */
  9938. bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
  9939. #ifdef BCM_CNIC
  9940. /* disable FCOE L2 queue for E1x */
  9941. if (CHIP_IS_E1x(bp))
  9942. bp->flags |= NO_FCOE_FLAG;
  9943. #endif
  9944. /* Set bp->num_queues for MSI-X mode*/
  9945. bnx2x_set_num_queues(bp);
  9946. /* Configure interrupt mode: try to enable MSI-X/MSI if
  9947. * needed.
  9948. */
  9949. bnx2x_set_int_mode(bp);
  9950. rc = register_netdev(dev);
  9951. if (rc) {
  9952. dev_err(&pdev->dev, "Cannot register net device\n");
  9953. goto init_one_exit;
  9954. }
  9955. #ifdef BCM_CNIC
  9956. if (!NO_FCOE(bp)) {
  9957. /* Add storage MAC address */
  9958. rtnl_lock();
  9959. dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
  9960. rtnl_unlock();
  9961. }
  9962. #endif
  9963. bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
  9964. BNX2X_DEV_INFO(
  9965. "%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
  9966. board_info[ent->driver_data].name,
  9967. (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
  9968. pcie_width,
  9969. ((!CHIP_IS_E2(bp) && pcie_speed == 2) ||
  9970. (CHIP_IS_E2(bp) && pcie_speed == 1)) ?
  9971. "5GHz (Gen2)" : "2.5GHz",
  9972. dev->base_addr, bp->pdev->irq, dev->dev_addr);
  9973. return 0;
  9974. init_one_exit:
  9975. if (bp->regview)
  9976. iounmap(bp->regview);
  9977. if (bp->doorbells)
  9978. iounmap(bp->doorbells);
  9979. free_netdev(dev);
  9980. if (atomic_read(&pdev->enable_cnt) == 1)
  9981. pci_release_regions(pdev);
  9982. pci_disable_device(pdev);
  9983. pci_set_drvdata(pdev, NULL);
  9984. return rc;
  9985. }
  9986. static void __devexit bnx2x_remove_one(struct pci_dev *pdev)
  9987. {
  9988. struct net_device *dev = pci_get_drvdata(pdev);
  9989. struct bnx2x *bp;
  9990. if (!dev) {
  9991. dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
  9992. return;
  9993. }
  9994. bp = netdev_priv(dev);
  9995. #ifdef BCM_CNIC
  9996. /* Delete storage MAC address */
  9997. if (!NO_FCOE(bp)) {
  9998. rtnl_lock();
  9999. dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
  10000. rtnl_unlock();
  10001. }
  10002. #endif
  10003. #ifdef BCM_DCBNL
  10004. /* Delete app tlvs from dcbnl */
  10005. bnx2x_dcbnl_update_applist(bp, true);
  10006. #endif
  10007. unregister_netdev(dev);
  10008. /* Power on: we can't let PCI layer write to us while we are in D3 */
  10009. bnx2x_set_power_state(bp, PCI_D0);
  10010. /* Disable MSI/MSI-X */
  10011. bnx2x_disable_msi(bp);
  10012. /* Power off */
  10013. bnx2x_set_power_state(bp, PCI_D3hot);
  10014. /* Make sure RESET task is not scheduled before continuing */
  10015. cancel_delayed_work_sync(&bp->sp_rtnl_task);
  10016. if (bp->regview)
  10017. iounmap(bp->regview);
  10018. if (bp->doorbells)
  10019. iounmap(bp->doorbells);
  10020. bnx2x_release_firmware(bp);
  10021. bnx2x_free_mem_bp(bp);
  10022. free_netdev(dev);
  10023. if (atomic_read(&pdev->enable_cnt) == 1)
  10024. pci_release_regions(pdev);
  10025. pci_disable_device(pdev);
  10026. pci_set_drvdata(pdev, NULL);
  10027. }
  10028. static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
  10029. {
  10030. int i;
  10031. bp->state = BNX2X_STATE_ERROR;
  10032. bp->rx_mode = BNX2X_RX_MODE_NONE;
  10033. #ifdef BCM_CNIC
  10034. bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
  10035. #endif
  10036. /* Stop Tx */
  10037. bnx2x_tx_disable(bp);
  10038. bnx2x_netif_stop(bp, 0);
  10039. /* Delete all NAPI objects */
  10040. bnx2x_del_all_napi(bp);
  10041. del_timer_sync(&bp->timer);
  10042. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  10043. /* Release IRQs */
  10044. bnx2x_free_irq(bp);
  10045. /* Free SKBs, SGEs, TPA pool and driver internals */
  10046. bnx2x_free_skbs(bp);
  10047. for_each_rx_queue(bp, i)
  10048. bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
  10049. bnx2x_free_mem(bp);
  10050. bp->state = BNX2X_STATE_CLOSED;
  10051. netif_carrier_off(bp->dev);
  10052. return 0;
  10053. }
  10054. static void bnx2x_eeh_recover(struct bnx2x *bp)
  10055. {
  10056. u32 val;
  10057. mutex_init(&bp->port.phy_mutex);
  10058. val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
  10059. if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
  10060. != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
  10061. BNX2X_ERR("BAD MCP validity signature\n");
  10062. }
  10063. /**
  10064. * bnx2x_io_error_detected - called when PCI error is detected
  10065. * @pdev: Pointer to PCI device
  10066. * @state: The current pci connection state
  10067. *
  10068. * This function is called after a PCI bus error affecting
  10069. * this device has been detected.
  10070. */
  10071. static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
  10072. pci_channel_state_t state)
  10073. {
  10074. struct net_device *dev = pci_get_drvdata(pdev);
  10075. struct bnx2x *bp = netdev_priv(dev);
  10076. rtnl_lock();
  10077. netif_device_detach(dev);
  10078. if (state == pci_channel_io_perm_failure) {
  10079. rtnl_unlock();
  10080. return PCI_ERS_RESULT_DISCONNECT;
  10081. }
  10082. if (netif_running(dev))
  10083. bnx2x_eeh_nic_unload(bp);
  10084. pci_disable_device(pdev);
  10085. rtnl_unlock();
  10086. /* Request a slot reset */
  10087. return PCI_ERS_RESULT_NEED_RESET;
  10088. }
  10089. /**
  10090. * bnx2x_io_slot_reset - called after the PCI bus has been reset
  10091. * @pdev: Pointer to PCI device
  10092. *
  10093. * Restart the card from scratch, as if from a cold-boot.
  10094. */
  10095. static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
  10096. {
  10097. struct net_device *dev = pci_get_drvdata(pdev);
  10098. struct bnx2x *bp = netdev_priv(dev);
  10099. rtnl_lock();
  10100. if (pci_enable_device(pdev)) {
  10101. dev_err(&pdev->dev,
  10102. "Cannot re-enable PCI device after reset\n");
  10103. rtnl_unlock();
  10104. return PCI_ERS_RESULT_DISCONNECT;
  10105. }
  10106. pci_set_master(pdev);
  10107. pci_restore_state(pdev);
  10108. if (netif_running(dev))
  10109. bnx2x_set_power_state(bp, PCI_D0);
  10110. rtnl_unlock();
  10111. return PCI_ERS_RESULT_RECOVERED;
  10112. }
  10113. /**
  10114. * bnx2x_io_resume - called when traffic can start flowing again
  10115. * @pdev: Pointer to PCI device
  10116. *
  10117. * This callback is called when the error recovery driver tells us that
  10118. * its OK to resume normal operation.
  10119. */
  10120. static void bnx2x_io_resume(struct pci_dev *pdev)
  10121. {
  10122. struct net_device *dev = pci_get_drvdata(pdev);
  10123. struct bnx2x *bp = netdev_priv(dev);
  10124. if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
  10125. netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
  10126. return;
  10127. }
  10128. rtnl_lock();
  10129. bnx2x_eeh_recover(bp);
  10130. if (netif_running(dev))
  10131. bnx2x_nic_load(bp, LOAD_NORMAL);
  10132. netif_device_attach(dev);
  10133. rtnl_unlock();
  10134. }
  10135. static struct pci_error_handlers bnx2x_err_handler = {
  10136. .error_detected = bnx2x_io_error_detected,
  10137. .slot_reset = bnx2x_io_slot_reset,
  10138. .resume = bnx2x_io_resume,
  10139. };
  10140. static struct pci_driver bnx2x_pci_driver = {
  10141. .name = DRV_MODULE_NAME,
  10142. .id_table = bnx2x_pci_tbl,
  10143. .probe = bnx2x_init_one,
  10144. .remove = __devexit_p(bnx2x_remove_one),
  10145. .suspend = bnx2x_suspend,
  10146. .resume = bnx2x_resume,
  10147. .err_handler = &bnx2x_err_handler,
  10148. };
  10149. static int __init bnx2x_init(void)
  10150. {
  10151. int ret;
  10152. pr_info("%s", version);
  10153. bnx2x_wq = create_singlethread_workqueue("bnx2x");
  10154. if (bnx2x_wq == NULL) {
  10155. pr_err("Cannot create workqueue\n");
  10156. return -ENOMEM;
  10157. }
  10158. ret = pci_register_driver(&bnx2x_pci_driver);
  10159. if (ret) {
  10160. pr_err("Cannot register driver\n");
  10161. destroy_workqueue(bnx2x_wq);
  10162. }
  10163. return ret;
  10164. }
  10165. static void __exit bnx2x_cleanup(void)
  10166. {
  10167. struct list_head *pos, *q;
  10168. pci_unregister_driver(&bnx2x_pci_driver);
  10169. destroy_workqueue(bnx2x_wq);
  10170. /* Free globablly allocated resources */
  10171. list_for_each_safe(pos, q, &bnx2x_prev_list) {
  10172. struct bnx2x_prev_path_list *tmp =
  10173. list_entry(pos, struct bnx2x_prev_path_list, list);
  10174. list_del(pos);
  10175. kfree(tmp);
  10176. }
  10177. }
  10178. void bnx2x_notify_link_changed(struct bnx2x *bp)
  10179. {
  10180. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
  10181. }
  10182. module_init(bnx2x_init);
  10183. module_exit(bnx2x_cleanup);
  10184. #ifdef BCM_CNIC
  10185. /**
  10186. * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
  10187. *
  10188. * @bp: driver handle
  10189. * @set: set or clear the CAM entry
  10190. *
  10191. * This function will wait until the ramdord completion returns.
  10192. * Return 0 if success, -ENODEV if ramrod doesn't return.
  10193. */
  10194. static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
  10195. {
  10196. unsigned long ramrod_flags = 0;
  10197. __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
  10198. return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
  10199. &bp->iscsi_l2_mac_obj, true,
  10200. BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
  10201. }
  10202. /* count denotes the number of new completions we have seen */
  10203. static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
  10204. {
  10205. struct eth_spe *spe;
  10206. int cxt_index, cxt_offset;
  10207. #ifdef BNX2X_STOP_ON_ERROR
  10208. if (unlikely(bp->panic))
  10209. return;
  10210. #endif
  10211. spin_lock_bh(&bp->spq_lock);
  10212. BUG_ON(bp->cnic_spq_pending < count);
  10213. bp->cnic_spq_pending -= count;
  10214. for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
  10215. u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
  10216. & SPE_HDR_CONN_TYPE) >>
  10217. SPE_HDR_CONN_TYPE_SHIFT;
  10218. u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
  10219. >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
  10220. /* Set validation for iSCSI L2 client before sending SETUP
  10221. * ramrod
  10222. */
  10223. if (type == ETH_CONNECTION_TYPE) {
  10224. if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP) {
  10225. cxt_index = BNX2X_ISCSI_ETH_CID(bp) /
  10226. ILT_PAGE_CIDS;
  10227. cxt_offset = BNX2X_ISCSI_ETH_CID(bp) -
  10228. (cxt_index * ILT_PAGE_CIDS);
  10229. bnx2x_set_ctx_validation(bp,
  10230. &bp->context[cxt_index].
  10231. vcxt[cxt_offset].eth,
  10232. BNX2X_ISCSI_ETH_CID(bp));
  10233. }
  10234. }
  10235. /*
  10236. * There may be not more than 8 L2, not more than 8 L5 SPEs
  10237. * and in the air. We also check that number of outstanding
  10238. * COMMON ramrods is not more than the EQ and SPQ can
  10239. * accommodate.
  10240. */
  10241. if (type == ETH_CONNECTION_TYPE) {
  10242. if (!atomic_read(&bp->cq_spq_left))
  10243. break;
  10244. else
  10245. atomic_dec(&bp->cq_spq_left);
  10246. } else if (type == NONE_CONNECTION_TYPE) {
  10247. if (!atomic_read(&bp->eq_spq_left))
  10248. break;
  10249. else
  10250. atomic_dec(&bp->eq_spq_left);
  10251. } else if ((type == ISCSI_CONNECTION_TYPE) ||
  10252. (type == FCOE_CONNECTION_TYPE)) {
  10253. if (bp->cnic_spq_pending >=
  10254. bp->cnic_eth_dev.max_kwqe_pending)
  10255. break;
  10256. else
  10257. bp->cnic_spq_pending++;
  10258. } else {
  10259. BNX2X_ERR("Unknown SPE type: %d\n", type);
  10260. bnx2x_panic();
  10261. break;
  10262. }
  10263. spe = bnx2x_sp_get_next(bp);
  10264. *spe = *bp->cnic_kwq_cons;
  10265. DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
  10266. bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
  10267. if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
  10268. bp->cnic_kwq_cons = bp->cnic_kwq;
  10269. else
  10270. bp->cnic_kwq_cons++;
  10271. }
  10272. bnx2x_sp_prod_update(bp);
  10273. spin_unlock_bh(&bp->spq_lock);
  10274. }
  10275. static int bnx2x_cnic_sp_queue(struct net_device *dev,
  10276. struct kwqe_16 *kwqes[], u32 count)
  10277. {
  10278. struct bnx2x *bp = netdev_priv(dev);
  10279. int i;
  10280. #ifdef BNX2X_STOP_ON_ERROR
  10281. if (unlikely(bp->panic)) {
  10282. BNX2X_ERR("Can't post to SP queue while panic\n");
  10283. return -EIO;
  10284. }
  10285. #endif
  10286. if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
  10287. (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
  10288. BNX2X_ERR("Handling parity error recovery. Try again later\n");
  10289. return -EAGAIN;
  10290. }
  10291. spin_lock_bh(&bp->spq_lock);
  10292. for (i = 0; i < count; i++) {
  10293. struct eth_spe *spe = (struct eth_spe *)kwqes[i];
  10294. if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
  10295. break;
  10296. *bp->cnic_kwq_prod = *spe;
  10297. bp->cnic_kwq_pending++;
  10298. DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
  10299. spe->hdr.conn_and_cmd_data, spe->hdr.type,
  10300. spe->data.update_data_addr.hi,
  10301. spe->data.update_data_addr.lo,
  10302. bp->cnic_kwq_pending);
  10303. if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
  10304. bp->cnic_kwq_prod = bp->cnic_kwq;
  10305. else
  10306. bp->cnic_kwq_prod++;
  10307. }
  10308. spin_unlock_bh(&bp->spq_lock);
  10309. if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
  10310. bnx2x_cnic_sp_post(bp, 0);
  10311. return i;
  10312. }
  10313. static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
  10314. {
  10315. struct cnic_ops *c_ops;
  10316. int rc = 0;
  10317. mutex_lock(&bp->cnic_mutex);
  10318. c_ops = rcu_dereference_protected(bp->cnic_ops,
  10319. lockdep_is_held(&bp->cnic_mutex));
  10320. if (c_ops)
  10321. rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
  10322. mutex_unlock(&bp->cnic_mutex);
  10323. return rc;
  10324. }
  10325. static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
  10326. {
  10327. struct cnic_ops *c_ops;
  10328. int rc = 0;
  10329. rcu_read_lock();
  10330. c_ops = rcu_dereference(bp->cnic_ops);
  10331. if (c_ops)
  10332. rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
  10333. rcu_read_unlock();
  10334. return rc;
  10335. }
  10336. /*
  10337. * for commands that have no data
  10338. */
  10339. int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
  10340. {
  10341. struct cnic_ctl_info ctl = {0};
  10342. ctl.cmd = cmd;
  10343. return bnx2x_cnic_ctl_send(bp, &ctl);
  10344. }
  10345. static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
  10346. {
  10347. struct cnic_ctl_info ctl = {0};
  10348. /* first we tell CNIC and only then we count this as a completion */
  10349. ctl.cmd = CNIC_CTL_COMPLETION_CMD;
  10350. ctl.data.comp.cid = cid;
  10351. ctl.data.comp.error = err;
  10352. bnx2x_cnic_ctl_send_bh(bp, &ctl);
  10353. bnx2x_cnic_sp_post(bp, 0);
  10354. }
  10355. /* Called with netif_addr_lock_bh() taken.
  10356. * Sets an rx_mode config for an iSCSI ETH client.
  10357. * Doesn't block.
  10358. * Completion should be checked outside.
  10359. */
  10360. static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
  10361. {
  10362. unsigned long accept_flags = 0, ramrod_flags = 0;
  10363. u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
  10364. int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
  10365. if (start) {
  10366. /* Start accepting on iSCSI L2 ring. Accept all multicasts
  10367. * because it's the only way for UIO Queue to accept
  10368. * multicasts (in non-promiscuous mode only one Queue per
  10369. * function will receive multicast packets (leading in our
  10370. * case).
  10371. */
  10372. __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
  10373. __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
  10374. __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
  10375. __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
  10376. /* Clear STOP_PENDING bit if START is requested */
  10377. clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
  10378. sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
  10379. } else
  10380. /* Clear START_PENDING bit if STOP is requested */
  10381. clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
  10382. if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
  10383. set_bit(sched_state, &bp->sp_state);
  10384. else {
  10385. __set_bit(RAMROD_RX, &ramrod_flags);
  10386. bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
  10387. ramrod_flags);
  10388. }
  10389. }
  10390. static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
  10391. {
  10392. struct bnx2x *bp = netdev_priv(dev);
  10393. int rc = 0;
  10394. switch (ctl->cmd) {
  10395. case DRV_CTL_CTXTBL_WR_CMD: {
  10396. u32 index = ctl->data.io.offset;
  10397. dma_addr_t addr = ctl->data.io.dma_addr;
  10398. bnx2x_ilt_wr(bp, index, addr);
  10399. break;
  10400. }
  10401. case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
  10402. int count = ctl->data.credit.credit_count;
  10403. bnx2x_cnic_sp_post(bp, count);
  10404. break;
  10405. }
  10406. /* rtnl_lock is held. */
  10407. case DRV_CTL_START_L2_CMD: {
  10408. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  10409. unsigned long sp_bits = 0;
  10410. /* Configure the iSCSI classification object */
  10411. bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
  10412. cp->iscsi_l2_client_id,
  10413. cp->iscsi_l2_cid, BP_FUNC(bp),
  10414. bnx2x_sp(bp, mac_rdata),
  10415. bnx2x_sp_mapping(bp, mac_rdata),
  10416. BNX2X_FILTER_MAC_PENDING,
  10417. &bp->sp_state, BNX2X_OBJ_TYPE_RX,
  10418. &bp->macs_pool);
  10419. /* Set iSCSI MAC address */
  10420. rc = bnx2x_set_iscsi_eth_mac_addr(bp);
  10421. if (rc)
  10422. break;
  10423. mmiowb();
  10424. barrier();
  10425. /* Start accepting on iSCSI L2 ring */
  10426. netif_addr_lock_bh(dev);
  10427. bnx2x_set_iscsi_eth_rx_mode(bp, true);
  10428. netif_addr_unlock_bh(dev);
  10429. /* bits to wait on */
  10430. __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
  10431. __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
  10432. if (!bnx2x_wait_sp_comp(bp, sp_bits))
  10433. BNX2X_ERR("rx_mode completion timed out!\n");
  10434. break;
  10435. }
  10436. /* rtnl_lock is held. */
  10437. case DRV_CTL_STOP_L2_CMD: {
  10438. unsigned long sp_bits = 0;
  10439. /* Stop accepting on iSCSI L2 ring */
  10440. netif_addr_lock_bh(dev);
  10441. bnx2x_set_iscsi_eth_rx_mode(bp, false);
  10442. netif_addr_unlock_bh(dev);
  10443. /* bits to wait on */
  10444. __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
  10445. __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
  10446. if (!bnx2x_wait_sp_comp(bp, sp_bits))
  10447. BNX2X_ERR("rx_mode completion timed out!\n");
  10448. mmiowb();
  10449. barrier();
  10450. /* Unset iSCSI L2 MAC */
  10451. rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
  10452. BNX2X_ISCSI_ETH_MAC, true);
  10453. break;
  10454. }
  10455. case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
  10456. int count = ctl->data.credit.credit_count;
  10457. smp_mb__before_atomic_inc();
  10458. atomic_add(count, &bp->cq_spq_left);
  10459. smp_mb__after_atomic_inc();
  10460. break;
  10461. }
  10462. case DRV_CTL_ULP_REGISTER_CMD: {
  10463. int ulp_type = ctl->data.register_data.ulp_type;
  10464. if (CHIP_IS_E3(bp)) {
  10465. int idx = BP_FW_MB_IDX(bp);
  10466. u32 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
  10467. int path = BP_PATH(bp);
  10468. int port = BP_PORT(bp);
  10469. int i;
  10470. u32 scratch_offset;
  10471. u32 *host_addr;
  10472. /* first write capability to shmem2 */
  10473. if (ulp_type == CNIC_ULP_ISCSI)
  10474. cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
  10475. else if (ulp_type == CNIC_ULP_FCOE)
  10476. cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
  10477. SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
  10478. if ((ulp_type != CNIC_ULP_FCOE) ||
  10479. (!SHMEM2_HAS(bp, ncsi_oem_data_addr)) ||
  10480. (!(bp->flags & BC_SUPPORTS_FCOE_FEATURES)))
  10481. break;
  10482. /* if reached here - should write fcoe capabilities */
  10483. scratch_offset = SHMEM2_RD(bp, ncsi_oem_data_addr);
  10484. if (!scratch_offset)
  10485. break;
  10486. scratch_offset += offsetof(struct glob_ncsi_oem_data,
  10487. fcoe_features[path][port]);
  10488. host_addr = (u32 *) &(ctl->data.register_data.
  10489. fcoe_features);
  10490. for (i = 0; i < sizeof(struct fcoe_capabilities);
  10491. i += 4)
  10492. REG_WR(bp, scratch_offset + i,
  10493. *(host_addr + i/4));
  10494. }
  10495. break;
  10496. }
  10497. case DRV_CTL_ULP_UNREGISTER_CMD: {
  10498. int ulp_type = ctl->data.ulp_type;
  10499. if (CHIP_IS_E3(bp)) {
  10500. int idx = BP_FW_MB_IDX(bp);
  10501. u32 cap;
  10502. cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
  10503. if (ulp_type == CNIC_ULP_ISCSI)
  10504. cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
  10505. else if (ulp_type == CNIC_ULP_FCOE)
  10506. cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
  10507. SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
  10508. }
  10509. break;
  10510. }
  10511. default:
  10512. BNX2X_ERR("unknown command %x\n", ctl->cmd);
  10513. rc = -EINVAL;
  10514. }
  10515. return rc;
  10516. }
  10517. void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
  10518. {
  10519. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  10520. if (bp->flags & USING_MSIX_FLAG) {
  10521. cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
  10522. cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
  10523. cp->irq_arr[0].vector = bp->msix_table[1].vector;
  10524. } else {
  10525. cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
  10526. cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
  10527. }
  10528. if (!CHIP_IS_E1x(bp))
  10529. cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
  10530. else
  10531. cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
  10532. cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
  10533. cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
  10534. cp->irq_arr[1].status_blk = bp->def_status_blk;
  10535. cp->irq_arr[1].status_blk_num = DEF_SB_ID;
  10536. cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
  10537. cp->num_irq = 2;
  10538. }
  10539. void bnx2x_setup_cnic_info(struct bnx2x *bp)
  10540. {
  10541. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  10542. cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
  10543. bnx2x_cid_ilt_lines(bp);
  10544. cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
  10545. cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
  10546. cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
  10547. if (NO_ISCSI_OOO(bp))
  10548. cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
  10549. }
  10550. static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
  10551. void *data)
  10552. {
  10553. struct bnx2x *bp = netdev_priv(dev);
  10554. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  10555. if (ops == NULL) {
  10556. BNX2X_ERR("NULL ops received\n");
  10557. return -EINVAL;
  10558. }
  10559. bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
  10560. if (!bp->cnic_kwq)
  10561. return -ENOMEM;
  10562. bp->cnic_kwq_cons = bp->cnic_kwq;
  10563. bp->cnic_kwq_prod = bp->cnic_kwq;
  10564. bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
  10565. bp->cnic_spq_pending = 0;
  10566. bp->cnic_kwq_pending = 0;
  10567. bp->cnic_data = data;
  10568. cp->num_irq = 0;
  10569. cp->drv_state |= CNIC_DRV_STATE_REGD;
  10570. cp->iro_arr = bp->iro_arr;
  10571. bnx2x_setup_cnic_irq_info(bp);
  10572. rcu_assign_pointer(bp->cnic_ops, ops);
  10573. return 0;
  10574. }
  10575. static int bnx2x_unregister_cnic(struct net_device *dev)
  10576. {
  10577. struct bnx2x *bp = netdev_priv(dev);
  10578. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  10579. mutex_lock(&bp->cnic_mutex);
  10580. cp->drv_state = 0;
  10581. RCU_INIT_POINTER(bp->cnic_ops, NULL);
  10582. mutex_unlock(&bp->cnic_mutex);
  10583. synchronize_rcu();
  10584. kfree(bp->cnic_kwq);
  10585. bp->cnic_kwq = NULL;
  10586. return 0;
  10587. }
  10588. struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
  10589. {
  10590. struct bnx2x *bp = netdev_priv(dev);
  10591. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  10592. /* If both iSCSI and FCoE are disabled - return NULL in
  10593. * order to indicate CNIC that it should not try to work
  10594. * with this device.
  10595. */
  10596. if (NO_ISCSI(bp) && NO_FCOE(bp))
  10597. return NULL;
  10598. cp->drv_owner = THIS_MODULE;
  10599. cp->chip_id = CHIP_ID(bp);
  10600. cp->pdev = bp->pdev;
  10601. cp->io_base = bp->regview;
  10602. cp->io_base2 = bp->doorbells;
  10603. cp->max_kwqe_pending = 8;
  10604. cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
  10605. cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
  10606. bnx2x_cid_ilt_lines(bp);
  10607. cp->ctx_tbl_len = CNIC_ILT_LINES;
  10608. cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
  10609. cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
  10610. cp->drv_ctl = bnx2x_drv_ctl;
  10611. cp->drv_register_cnic = bnx2x_register_cnic;
  10612. cp->drv_unregister_cnic = bnx2x_unregister_cnic;
  10613. cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
  10614. cp->iscsi_l2_client_id =
  10615. bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
  10616. cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
  10617. if (NO_ISCSI_OOO(bp))
  10618. cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
  10619. if (NO_ISCSI(bp))
  10620. cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
  10621. if (NO_FCOE(bp))
  10622. cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
  10623. BNX2X_DEV_INFO(
  10624. "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
  10625. cp->ctx_blk_size,
  10626. cp->ctx_tbl_offset,
  10627. cp->ctx_tbl_len,
  10628. cp->starting_cid);
  10629. return cp;
  10630. }
  10631. EXPORT_SYMBOL(bnx2x_cnic_probe);
  10632. #endif /* BCM_CNIC */