dmtimer.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887
  1. /*
  2. * linux/arch/arm/plat-omap/dmtimer.c
  3. *
  4. * OMAP Dual-Mode Timers
  5. *
  6. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  7. * Tarun Kanti DebBarma <tarun.kanti@ti.com>
  8. * Thara Gopinath <thara@ti.com>
  9. *
  10. * dmtimer adaptation to platform_driver.
  11. *
  12. * Copyright (C) 2005 Nokia Corporation
  13. * OMAP2 support by Juha Yrjola
  14. * API improvements and OMAP2 clock framework support by Timo Teras
  15. *
  16. * Copyright (C) 2009 Texas Instruments
  17. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  18. *
  19. * This program is free software; you can redistribute it and/or modify it
  20. * under the terms of the GNU General Public License as published by the
  21. * Free Software Foundation; either version 2 of the License, or (at your
  22. * option) any later version.
  23. *
  24. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  25. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  26. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  27. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  28. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  29. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  31. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. * You should have received a copy of the GNU General Public License along
  34. * with this program; if not, write to the Free Software Foundation, Inc.,
  35. * 675 Mass Ave, Cambridge, MA 02139, USA.
  36. */
  37. #include <linux/module.h>
  38. #include <linux/io.h>
  39. #include <linux/device.h>
  40. #include <linux/err.h>
  41. #include <linux/pm_runtime.h>
  42. #include <linux/of.h>
  43. #include <linux/of_device.h>
  44. #include <plat/dmtimer.h>
  45. static u32 omap_reserved_systimers;
  46. static LIST_HEAD(omap_timer_list);
  47. static DEFINE_SPINLOCK(dm_timer_lock);
  48. /**
  49. * omap_dm_timer_read_reg - read timer registers in posted and non-posted mode
  50. * @timer: timer pointer over which read operation to perform
  51. * @reg: lowest byte holds the register offset
  52. *
  53. * The posted mode bit is encoded in reg. Note that in posted mode write
  54. * pending bit must be checked. Otherwise a read of a non completed write
  55. * will produce an error.
  56. */
  57. static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
  58. {
  59. WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
  60. return __omap_dm_timer_read(timer, reg, timer->posted);
  61. }
  62. /**
  63. * omap_dm_timer_write_reg - write timer registers in posted and non-posted mode
  64. * @timer: timer pointer over which write operation is to perform
  65. * @reg: lowest byte holds the register offset
  66. * @value: data to write into the register
  67. *
  68. * The posted mode bit is encoded in reg. Note that in posted mode the write
  69. * pending bit must be checked. Otherwise a write on a register which has a
  70. * pending write will be lost.
  71. */
  72. static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
  73. u32 value)
  74. {
  75. WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
  76. __omap_dm_timer_write(timer, reg, value, timer->posted);
  77. }
  78. static void omap_timer_restore_context(struct omap_dm_timer *timer)
  79. {
  80. if (timer->revision == 1)
  81. __raw_writel(timer->context.tistat, timer->sys_stat);
  82. __raw_writel(timer->context.tisr, timer->irq_stat);
  83. omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG,
  84. timer->context.twer);
  85. omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG,
  86. timer->context.tcrr);
  87. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG,
  88. timer->context.tldr);
  89. omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG,
  90. timer->context.tmar);
  91. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
  92. timer->context.tsicr);
  93. __raw_writel(timer->context.tier, timer->irq_ena);
  94. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG,
  95. timer->context.tclr);
  96. }
  97. static void omap_dm_timer_wait_for_reset(struct omap_dm_timer *timer)
  98. {
  99. int c;
  100. if (!timer->sys_stat)
  101. return;
  102. c = 0;
  103. while (!(__raw_readl(timer->sys_stat) & 1)) {
  104. c++;
  105. if (c > 100000) {
  106. printk(KERN_ERR "Timer failed to reset\n");
  107. return;
  108. }
  109. }
  110. }
  111. static void omap_dm_timer_reset(struct omap_dm_timer *timer)
  112. {
  113. if (timer->pdev->id != 1) {
  114. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
  115. omap_dm_timer_wait_for_reset(timer);
  116. }
  117. __omap_dm_timer_reset(timer, 0, 0);
  118. }
  119. int omap_dm_timer_prepare(struct omap_dm_timer *timer)
  120. {
  121. /*
  122. * FIXME: OMAP1 devices do not use the clock framework for dmtimers so
  123. * do not call clk_get() for these devices.
  124. */
  125. if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
  126. timer->fclk = clk_get(&timer->pdev->dev, "fck");
  127. if (WARN_ON_ONCE(IS_ERR_OR_NULL(timer->fclk))) {
  128. timer->fclk = NULL;
  129. dev_err(&timer->pdev->dev, ": No fclk handle.\n");
  130. return -EINVAL;
  131. }
  132. }
  133. omap_dm_timer_enable(timer);
  134. if (timer->capability & OMAP_TIMER_NEEDS_RESET)
  135. omap_dm_timer_reset(timer);
  136. __omap_dm_timer_enable_posted(timer);
  137. omap_dm_timer_disable(timer);
  138. return omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
  139. }
  140. static inline u32 omap_dm_timer_reserved_systimer(int id)
  141. {
  142. return (omap_reserved_systimers & (1 << (id - 1))) ? 1 : 0;
  143. }
  144. int omap_dm_timer_reserve_systimer(int id)
  145. {
  146. if (omap_dm_timer_reserved_systimer(id))
  147. return -ENODEV;
  148. omap_reserved_systimers |= (1 << (id - 1));
  149. return 0;
  150. }
  151. struct omap_dm_timer *omap_dm_timer_request(void)
  152. {
  153. struct omap_dm_timer *timer = NULL, *t;
  154. unsigned long flags;
  155. int ret = 0;
  156. spin_lock_irqsave(&dm_timer_lock, flags);
  157. list_for_each_entry(t, &omap_timer_list, node) {
  158. if (t->reserved)
  159. continue;
  160. timer = t;
  161. timer->reserved = 1;
  162. break;
  163. }
  164. spin_unlock_irqrestore(&dm_timer_lock, flags);
  165. if (timer) {
  166. ret = omap_dm_timer_prepare(timer);
  167. if (ret) {
  168. timer->reserved = 0;
  169. timer = NULL;
  170. }
  171. }
  172. if (!timer)
  173. pr_debug("%s: timer request failed!\n", __func__);
  174. return timer;
  175. }
  176. EXPORT_SYMBOL_GPL(omap_dm_timer_request);
  177. struct omap_dm_timer *omap_dm_timer_request_specific(int id)
  178. {
  179. struct omap_dm_timer *timer = NULL, *t;
  180. unsigned long flags;
  181. int ret = 0;
  182. /* Requesting timer by ID is not supported when device tree is used */
  183. if (of_have_populated_dt()) {
  184. pr_warn("%s: Please use omap_dm_timer_request_by_cap()\n",
  185. __func__);
  186. return NULL;
  187. }
  188. spin_lock_irqsave(&dm_timer_lock, flags);
  189. list_for_each_entry(t, &omap_timer_list, node) {
  190. if (t->pdev->id == id && !t->reserved) {
  191. timer = t;
  192. timer->reserved = 1;
  193. break;
  194. }
  195. }
  196. spin_unlock_irqrestore(&dm_timer_lock, flags);
  197. if (timer) {
  198. ret = omap_dm_timer_prepare(timer);
  199. if (ret) {
  200. timer->reserved = 0;
  201. timer = NULL;
  202. }
  203. }
  204. if (!timer)
  205. pr_debug("%s: timer%d request failed!\n", __func__, id);
  206. return timer;
  207. }
  208. EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
  209. /**
  210. * omap_dm_timer_request_by_cap - Request a timer by capability
  211. * @cap: Bit mask of capabilities to match
  212. *
  213. * Find a timer based upon capabilities bit mask. Callers of this function
  214. * should use the definitions found in the plat/dmtimer.h file under the
  215. * comment "timer capabilities used in hwmod database". Returns pointer to
  216. * timer handle on success and a NULL pointer on failure.
  217. */
  218. struct omap_dm_timer *omap_dm_timer_request_by_cap(u32 cap)
  219. {
  220. struct omap_dm_timer *timer = NULL, *t;
  221. unsigned long flags;
  222. if (!cap)
  223. return NULL;
  224. spin_lock_irqsave(&dm_timer_lock, flags);
  225. list_for_each_entry(t, &omap_timer_list, node) {
  226. if ((!t->reserved) && ((t->capability & cap) == cap)) {
  227. /*
  228. * If timer is not NULL, we have already found one timer
  229. * but it was not an exact match because it had more
  230. * capabilites that what was required. Therefore,
  231. * unreserve the last timer found and see if this one
  232. * is a better match.
  233. */
  234. if (timer)
  235. timer->reserved = 0;
  236. timer = t;
  237. timer->reserved = 1;
  238. /* Exit loop early if we find an exact match */
  239. if (t->capability == cap)
  240. break;
  241. }
  242. }
  243. spin_unlock_irqrestore(&dm_timer_lock, flags);
  244. if (timer && omap_dm_timer_prepare(timer)) {
  245. timer->reserved = 0;
  246. timer = NULL;
  247. }
  248. if (!timer)
  249. pr_debug("%s: timer request failed!\n", __func__);
  250. return timer;
  251. }
  252. EXPORT_SYMBOL_GPL(omap_dm_timer_request_by_cap);
  253. int omap_dm_timer_free(struct omap_dm_timer *timer)
  254. {
  255. if (unlikely(!timer))
  256. return -EINVAL;
  257. clk_put(timer->fclk);
  258. WARN_ON(!timer->reserved);
  259. timer->reserved = 0;
  260. return 0;
  261. }
  262. EXPORT_SYMBOL_GPL(omap_dm_timer_free);
  263. void omap_dm_timer_enable(struct omap_dm_timer *timer)
  264. {
  265. pm_runtime_get_sync(&timer->pdev->dev);
  266. }
  267. EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
  268. void omap_dm_timer_disable(struct omap_dm_timer *timer)
  269. {
  270. pm_runtime_put_sync(&timer->pdev->dev);
  271. }
  272. EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
  273. int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
  274. {
  275. if (timer)
  276. return timer->irq;
  277. return -EINVAL;
  278. }
  279. EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
  280. #if defined(CONFIG_ARCH_OMAP1)
  281. #include <mach/hardware.h>
  282. /**
  283. * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
  284. * @inputmask: current value of idlect mask
  285. */
  286. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  287. {
  288. int i = 0;
  289. struct omap_dm_timer *timer = NULL;
  290. unsigned long flags;
  291. /* If ARMXOR cannot be idled this function call is unnecessary */
  292. if (!(inputmask & (1 << 1)))
  293. return inputmask;
  294. /* If any active timer is using ARMXOR return modified mask */
  295. spin_lock_irqsave(&dm_timer_lock, flags);
  296. list_for_each_entry(timer, &omap_timer_list, node) {
  297. u32 l;
  298. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  299. if (l & OMAP_TIMER_CTRL_ST) {
  300. if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
  301. inputmask &= ~(1 << 1);
  302. else
  303. inputmask &= ~(1 << 2);
  304. }
  305. i++;
  306. }
  307. spin_unlock_irqrestore(&dm_timer_lock, flags);
  308. return inputmask;
  309. }
  310. EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
  311. #else
  312. struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
  313. {
  314. if (timer)
  315. return timer->fclk;
  316. return NULL;
  317. }
  318. EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
  319. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  320. {
  321. BUG();
  322. return 0;
  323. }
  324. EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
  325. #endif
  326. int omap_dm_timer_trigger(struct omap_dm_timer *timer)
  327. {
  328. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  329. pr_err("%s: timer not available or enabled.\n", __func__);
  330. return -EINVAL;
  331. }
  332. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  333. return 0;
  334. }
  335. EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
  336. int omap_dm_timer_start(struct omap_dm_timer *timer)
  337. {
  338. u32 l;
  339. if (unlikely(!timer))
  340. return -EINVAL;
  341. omap_dm_timer_enable(timer);
  342. if (!(timer->capability & OMAP_TIMER_ALWON)) {
  343. if (timer->get_context_loss_count &&
  344. timer->get_context_loss_count(&timer->pdev->dev) !=
  345. timer->ctx_loss_count)
  346. omap_timer_restore_context(timer);
  347. }
  348. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  349. if (!(l & OMAP_TIMER_CTRL_ST)) {
  350. l |= OMAP_TIMER_CTRL_ST;
  351. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  352. }
  353. /* Save the context */
  354. timer->context.tclr = l;
  355. return 0;
  356. }
  357. EXPORT_SYMBOL_GPL(omap_dm_timer_start);
  358. int omap_dm_timer_stop(struct omap_dm_timer *timer)
  359. {
  360. unsigned long rate = 0;
  361. if (unlikely(!timer))
  362. return -EINVAL;
  363. if (!(timer->capability & OMAP_TIMER_NEEDS_RESET))
  364. rate = clk_get_rate(timer->fclk);
  365. __omap_dm_timer_stop(timer, timer->posted, rate);
  366. if (!(timer->capability & OMAP_TIMER_ALWON)) {
  367. if (timer->get_context_loss_count)
  368. timer->ctx_loss_count =
  369. timer->get_context_loss_count(&timer->pdev->dev);
  370. }
  371. /*
  372. * Since the register values are computed and written within
  373. * __omap_dm_timer_stop, we need to use read to retrieve the
  374. * context.
  375. */
  376. timer->context.tclr =
  377. omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  378. timer->context.tisr = __raw_readl(timer->irq_stat);
  379. omap_dm_timer_disable(timer);
  380. return 0;
  381. }
  382. EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
  383. int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
  384. {
  385. int ret;
  386. char *parent_name = NULL;
  387. struct clk *fclk, *parent;
  388. struct dmtimer_platform_data *pdata;
  389. if (unlikely(!timer))
  390. return -EINVAL;
  391. pdata = timer->pdev->dev.platform_data;
  392. if (source < 0 || source >= 3)
  393. return -EINVAL;
  394. /*
  395. * FIXME: Used for OMAP1 devices only because they do not currently
  396. * use the clock framework to set the parent clock. To be removed
  397. * once OMAP1 migrated to using clock framework for dmtimers
  398. */
  399. if (pdata && pdata->set_timer_src)
  400. return pdata->set_timer_src(timer->pdev, source);
  401. fclk = clk_get(&timer->pdev->dev, "fck");
  402. if (IS_ERR_OR_NULL(fclk)) {
  403. pr_err("%s: fck not found\n", __func__);
  404. return -EINVAL;
  405. }
  406. switch (source) {
  407. case OMAP_TIMER_SRC_SYS_CLK:
  408. parent_name = "timer_sys_ck";
  409. break;
  410. case OMAP_TIMER_SRC_32_KHZ:
  411. parent_name = "timer_32k_ck";
  412. break;
  413. case OMAP_TIMER_SRC_EXT_CLK:
  414. parent_name = "timer_ext_ck";
  415. break;
  416. }
  417. parent = clk_get(&timer->pdev->dev, parent_name);
  418. if (IS_ERR_OR_NULL(parent)) {
  419. pr_err("%s: %s not found\n", __func__, parent_name);
  420. ret = -EINVAL;
  421. goto out;
  422. }
  423. ret = clk_set_parent(fclk, parent);
  424. if (IS_ERR_VALUE(ret))
  425. pr_err("%s: failed to set %s as parent\n", __func__,
  426. parent_name);
  427. clk_put(parent);
  428. out:
  429. clk_put(fclk);
  430. return ret;
  431. }
  432. EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
  433. int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
  434. unsigned int load)
  435. {
  436. u32 l;
  437. if (unlikely(!timer))
  438. return -EINVAL;
  439. omap_dm_timer_enable(timer);
  440. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  441. if (autoreload)
  442. l |= OMAP_TIMER_CTRL_AR;
  443. else
  444. l &= ~OMAP_TIMER_CTRL_AR;
  445. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  446. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
  447. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  448. /* Save the context */
  449. timer->context.tclr = l;
  450. timer->context.tldr = load;
  451. omap_dm_timer_disable(timer);
  452. return 0;
  453. }
  454. EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
  455. /* Optimized set_load which removes costly spin wait in timer_start */
  456. int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
  457. unsigned int load)
  458. {
  459. u32 l;
  460. if (unlikely(!timer))
  461. return -EINVAL;
  462. omap_dm_timer_enable(timer);
  463. if (!(timer->capability & OMAP_TIMER_ALWON)) {
  464. if (timer->get_context_loss_count &&
  465. timer->get_context_loss_count(&timer->pdev->dev) !=
  466. timer->ctx_loss_count)
  467. omap_timer_restore_context(timer);
  468. }
  469. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  470. if (autoreload) {
  471. l |= OMAP_TIMER_CTRL_AR;
  472. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
  473. } else {
  474. l &= ~OMAP_TIMER_CTRL_AR;
  475. }
  476. l |= OMAP_TIMER_CTRL_ST;
  477. __omap_dm_timer_load_start(timer, l, load, timer->posted);
  478. /* Save the context */
  479. timer->context.tclr = l;
  480. timer->context.tldr = load;
  481. timer->context.tcrr = load;
  482. return 0;
  483. }
  484. EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
  485. int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
  486. unsigned int match)
  487. {
  488. u32 l;
  489. if (unlikely(!timer))
  490. return -EINVAL;
  491. omap_dm_timer_enable(timer);
  492. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  493. if (enable)
  494. l |= OMAP_TIMER_CTRL_CE;
  495. else
  496. l &= ~OMAP_TIMER_CTRL_CE;
  497. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  498. omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
  499. /* Save the context */
  500. timer->context.tclr = l;
  501. timer->context.tmar = match;
  502. omap_dm_timer_disable(timer);
  503. return 0;
  504. }
  505. EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
  506. int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
  507. int toggle, int trigger)
  508. {
  509. u32 l;
  510. if (unlikely(!timer))
  511. return -EINVAL;
  512. omap_dm_timer_enable(timer);
  513. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  514. l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
  515. OMAP_TIMER_CTRL_PT | (0x03 << 10));
  516. if (def_on)
  517. l |= OMAP_TIMER_CTRL_SCPWM;
  518. if (toggle)
  519. l |= OMAP_TIMER_CTRL_PT;
  520. l |= trigger << 10;
  521. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  522. /* Save the context */
  523. timer->context.tclr = l;
  524. omap_dm_timer_disable(timer);
  525. return 0;
  526. }
  527. EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
  528. int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
  529. {
  530. u32 l;
  531. if (unlikely(!timer))
  532. return -EINVAL;
  533. omap_dm_timer_enable(timer);
  534. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  535. l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
  536. if (prescaler >= 0x00 && prescaler <= 0x07) {
  537. l |= OMAP_TIMER_CTRL_PRE;
  538. l |= prescaler << 2;
  539. }
  540. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  541. /* Save the context */
  542. timer->context.tclr = l;
  543. omap_dm_timer_disable(timer);
  544. return 0;
  545. }
  546. EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
  547. int omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
  548. unsigned int value)
  549. {
  550. if (unlikely(!timer))
  551. return -EINVAL;
  552. omap_dm_timer_enable(timer);
  553. __omap_dm_timer_int_enable(timer, value);
  554. /* Save the context */
  555. timer->context.tier = value;
  556. timer->context.twer = value;
  557. omap_dm_timer_disable(timer);
  558. return 0;
  559. }
  560. EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
  561. unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
  562. {
  563. unsigned int l;
  564. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  565. pr_err("%s: timer not available or enabled.\n", __func__);
  566. return 0;
  567. }
  568. l = __raw_readl(timer->irq_stat);
  569. return l;
  570. }
  571. EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
  572. int omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
  573. {
  574. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev)))
  575. return -EINVAL;
  576. __omap_dm_timer_write_status(timer, value);
  577. /* Save the context */
  578. timer->context.tisr = value;
  579. return 0;
  580. }
  581. EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
  582. unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
  583. {
  584. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  585. pr_err("%s: timer not iavailable or enabled.\n", __func__);
  586. return 0;
  587. }
  588. return __omap_dm_timer_read_counter(timer, timer->posted);
  589. }
  590. EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
  591. int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
  592. {
  593. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  594. pr_err("%s: timer not available or enabled.\n", __func__);
  595. return -EINVAL;
  596. }
  597. omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
  598. /* Save the context */
  599. timer->context.tcrr = value;
  600. return 0;
  601. }
  602. EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
  603. int omap_dm_timers_active(void)
  604. {
  605. struct omap_dm_timer *timer;
  606. list_for_each_entry(timer, &omap_timer_list, node) {
  607. if (!timer->reserved)
  608. continue;
  609. if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
  610. OMAP_TIMER_CTRL_ST) {
  611. return 1;
  612. }
  613. }
  614. return 0;
  615. }
  616. EXPORT_SYMBOL_GPL(omap_dm_timers_active);
  617. /**
  618. * omap_dm_timer_probe - probe function called for every registered device
  619. * @pdev: pointer to current timer platform device
  620. *
  621. * Called by driver framework at the end of device registration for all
  622. * timer devices.
  623. */
  624. static int __devinit omap_dm_timer_probe(struct platform_device *pdev)
  625. {
  626. unsigned long flags;
  627. struct omap_dm_timer *timer;
  628. struct resource *mem, *irq;
  629. struct device *dev = &pdev->dev;
  630. struct dmtimer_platform_data *pdata = pdev->dev.platform_data;
  631. if (!pdata && !dev->of_node) {
  632. dev_err(dev, "%s: no platform data.\n", __func__);
  633. return -ENODEV;
  634. }
  635. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  636. if (unlikely(!irq)) {
  637. dev_err(dev, "%s: no IRQ resource.\n", __func__);
  638. return -ENODEV;
  639. }
  640. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  641. if (unlikely(!mem)) {
  642. dev_err(dev, "%s: no memory resource.\n", __func__);
  643. return -ENODEV;
  644. }
  645. timer = devm_kzalloc(dev, sizeof(struct omap_dm_timer), GFP_KERNEL);
  646. if (!timer) {
  647. dev_err(dev, "%s: memory alloc failed!\n", __func__);
  648. return -ENOMEM;
  649. }
  650. timer->io_base = devm_request_and_ioremap(dev, mem);
  651. if (!timer->io_base) {
  652. dev_err(dev, "%s: region already claimed.\n", __func__);
  653. return -ENOMEM;
  654. }
  655. if (dev->of_node) {
  656. if (of_find_property(dev->of_node, "ti,timer-alwon", NULL))
  657. timer->capability |= OMAP_TIMER_ALWON;
  658. if (of_find_property(dev->of_node, "ti,timer-dsp", NULL))
  659. timer->capability |= OMAP_TIMER_HAS_DSP_IRQ;
  660. if (of_find_property(dev->of_node, "ti,timer-pwm", NULL))
  661. timer->capability |= OMAP_TIMER_HAS_PWM;
  662. if (of_find_property(dev->of_node, "ti,timer-secure", NULL))
  663. timer->capability |= OMAP_TIMER_SECURE;
  664. } else {
  665. timer->id = pdev->id;
  666. timer->errata = pdata->timer_errata;
  667. timer->capability = pdata->timer_capability;
  668. timer->reserved = omap_dm_timer_reserved_systimer(timer->id);
  669. timer->get_context_loss_count = pdata->get_context_loss_count;
  670. }
  671. timer->irq = irq->start;
  672. timer->pdev = pdev;
  673. /* Skip pm_runtime_enable for OMAP1 */
  674. if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
  675. pm_runtime_enable(dev);
  676. pm_runtime_irq_safe(dev);
  677. }
  678. if (!timer->reserved) {
  679. pm_runtime_get_sync(dev);
  680. __omap_dm_timer_init_regs(timer);
  681. pm_runtime_put(dev);
  682. }
  683. /* add the timer element to the list */
  684. spin_lock_irqsave(&dm_timer_lock, flags);
  685. list_add_tail(&timer->node, &omap_timer_list);
  686. spin_unlock_irqrestore(&dm_timer_lock, flags);
  687. dev_dbg(dev, "Device Probed.\n");
  688. return 0;
  689. }
  690. /**
  691. * omap_dm_timer_remove - cleanup a registered timer device
  692. * @pdev: pointer to current timer platform device
  693. *
  694. * Called by driver framework whenever a timer device is unregistered.
  695. * In addition to freeing platform resources it also deletes the timer
  696. * entry from the local list.
  697. */
  698. static int __devexit omap_dm_timer_remove(struct platform_device *pdev)
  699. {
  700. struct omap_dm_timer *timer;
  701. unsigned long flags;
  702. int ret = -EINVAL;
  703. spin_lock_irqsave(&dm_timer_lock, flags);
  704. list_for_each_entry(timer, &omap_timer_list, node)
  705. if (!strcmp(dev_name(&timer->pdev->dev),
  706. dev_name(&pdev->dev))) {
  707. list_del(&timer->node);
  708. ret = 0;
  709. break;
  710. }
  711. spin_unlock_irqrestore(&dm_timer_lock, flags);
  712. return ret;
  713. }
  714. static const struct of_device_id omap_timer_match[] = {
  715. { .compatible = "ti,omap2-timer", },
  716. {},
  717. };
  718. MODULE_DEVICE_TABLE(of, omap_timer_match);
  719. static struct platform_driver omap_dm_timer_driver = {
  720. .probe = omap_dm_timer_probe,
  721. .remove = __devexit_p(omap_dm_timer_remove),
  722. .driver = {
  723. .name = "omap_timer",
  724. .of_match_table = of_match_ptr(omap_timer_match),
  725. },
  726. };
  727. static int __init omap_dm_timer_driver_init(void)
  728. {
  729. return platform_driver_register(&omap_dm_timer_driver);
  730. }
  731. static void __exit omap_dm_timer_driver_exit(void)
  732. {
  733. platform_driver_unregister(&omap_dm_timer_driver);
  734. }
  735. early_platform_init("earlytimer", &omap_dm_timer_driver);
  736. module_init(omap_dm_timer_driver_init);
  737. module_exit(omap_dm_timer_driver_exit);
  738. MODULE_DESCRIPTION("OMAP Dual-Mode Timer Driver");
  739. MODULE_LICENSE("GPL");
  740. MODULE_ALIAS("platform:" DRIVER_NAME);
  741. MODULE_AUTHOR("Texas Instruments Inc");