intel_lvds.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Dave Airlie <airlied@linux.ie>
  27. * Jesse Barnes <jesse.barnes@intel.com>
  28. */
  29. #include <acpi/button.h>
  30. #include <linux/dmi.h>
  31. #include <linux/i2c.h>
  32. #include <linux/slab.h>
  33. #include "drmP.h"
  34. #include "drm.h"
  35. #include "drm_crtc.h"
  36. #include "drm_edid.h"
  37. #include "intel_drv.h"
  38. #include "i915_drm.h"
  39. #include "i915_drv.h"
  40. #include <linux/acpi.h>
  41. /* Private structure for the integrated LVDS support */
  42. struct intel_lvds {
  43. struct intel_encoder base;
  44. int fitting_mode;
  45. u32 pfit_control;
  46. u32 pfit_pgm_ratios;
  47. };
  48. static struct intel_lvds *enc_to_intel_lvds(struct drm_encoder *encoder)
  49. {
  50. return container_of(enc_to_intel_encoder(encoder), struct intel_lvds, base);
  51. }
  52. /**
  53. * Sets the backlight level.
  54. *
  55. * \param level backlight level, from 0 to intel_lvds_get_max_backlight().
  56. */
  57. static void intel_lvds_set_backlight(struct drm_device *dev, int level)
  58. {
  59. struct drm_i915_private *dev_priv = dev->dev_private;
  60. u32 blc_pwm_ctl, reg;
  61. if (HAS_PCH_SPLIT(dev))
  62. reg = BLC_PWM_CPU_CTL;
  63. else
  64. reg = BLC_PWM_CTL;
  65. blc_pwm_ctl = I915_READ(reg) & ~BACKLIGHT_DUTY_CYCLE_MASK;
  66. I915_WRITE(reg, (blc_pwm_ctl |
  67. (level << BACKLIGHT_DUTY_CYCLE_SHIFT)));
  68. }
  69. /**
  70. * Returns the maximum level of the backlight duty cycle field.
  71. */
  72. static u32 intel_lvds_get_max_backlight(struct drm_device *dev)
  73. {
  74. struct drm_i915_private *dev_priv = dev->dev_private;
  75. u32 reg;
  76. if (HAS_PCH_SPLIT(dev))
  77. reg = BLC_PWM_PCH_CTL2;
  78. else
  79. reg = BLC_PWM_CTL;
  80. return ((I915_READ(reg) & BACKLIGHT_MODULATION_FREQ_MASK) >>
  81. BACKLIGHT_MODULATION_FREQ_SHIFT) * 2;
  82. }
  83. /**
  84. * Sets the power state for the panel.
  85. */
  86. static void intel_lvds_set_power(struct drm_device *dev, bool on)
  87. {
  88. struct drm_i915_private *dev_priv = dev->dev_private;
  89. u32 ctl_reg, status_reg, lvds_reg;
  90. if (HAS_PCH_SPLIT(dev)) {
  91. ctl_reg = PCH_PP_CONTROL;
  92. status_reg = PCH_PP_STATUS;
  93. lvds_reg = PCH_LVDS;
  94. } else {
  95. ctl_reg = PP_CONTROL;
  96. status_reg = PP_STATUS;
  97. lvds_reg = LVDS;
  98. }
  99. if (on) {
  100. I915_WRITE(lvds_reg, I915_READ(lvds_reg) | LVDS_PORT_EN);
  101. POSTING_READ(lvds_reg);
  102. I915_WRITE(ctl_reg, I915_READ(ctl_reg) |
  103. POWER_TARGET_ON);
  104. if (wait_for(I915_READ(status_reg) & PP_ON, 1000, 0))
  105. DRM_ERROR("timed out waiting to enable LVDS pipe");
  106. intel_lvds_set_backlight(dev, dev_priv->backlight_duty_cycle);
  107. } else {
  108. intel_lvds_set_backlight(dev, 0);
  109. I915_WRITE(ctl_reg, I915_READ(ctl_reg) &
  110. ~POWER_TARGET_ON);
  111. if (wait_for((I915_READ(status_reg) & PP_ON) == 0, 1000, 0))
  112. DRM_ERROR("timed out waiting for LVDS pipe to turn off");
  113. I915_WRITE(lvds_reg, I915_READ(lvds_reg) & ~LVDS_PORT_EN);
  114. POSTING_READ(lvds_reg);
  115. }
  116. }
  117. static void intel_lvds_dpms(struct drm_encoder *encoder, int mode)
  118. {
  119. struct drm_device *dev = encoder->dev;
  120. if (mode == DRM_MODE_DPMS_ON)
  121. intel_lvds_set_power(dev, true);
  122. else
  123. intel_lvds_set_power(dev, false);
  124. /* XXX: We never power down the LVDS pairs. */
  125. }
  126. static int intel_lvds_mode_valid(struct drm_connector *connector,
  127. struct drm_display_mode *mode)
  128. {
  129. struct drm_device *dev = connector->dev;
  130. struct drm_i915_private *dev_priv = dev->dev_private;
  131. struct drm_display_mode *fixed_mode = dev_priv->panel_fixed_mode;
  132. if (fixed_mode) {
  133. if (mode->hdisplay > fixed_mode->hdisplay)
  134. return MODE_PANEL;
  135. if (mode->vdisplay > fixed_mode->vdisplay)
  136. return MODE_PANEL;
  137. }
  138. return MODE_OK;
  139. }
  140. static void
  141. centre_horizontally(struct drm_display_mode *mode,
  142. int width)
  143. {
  144. u32 border, sync_pos, blank_width, sync_width;
  145. /* keep the hsync and hblank widths constant */
  146. sync_width = mode->crtc_hsync_end - mode->crtc_hsync_start;
  147. blank_width = mode->crtc_hblank_end - mode->crtc_hblank_start;
  148. sync_pos = (blank_width - sync_width + 1) / 2;
  149. border = (mode->hdisplay - width + 1) / 2;
  150. border += border & 1; /* make the border even */
  151. mode->crtc_hdisplay = width;
  152. mode->crtc_hblank_start = width + border;
  153. mode->crtc_hblank_end = mode->crtc_hblank_start + blank_width;
  154. mode->crtc_hsync_start = mode->crtc_hblank_start + sync_pos;
  155. mode->crtc_hsync_end = mode->crtc_hsync_start + sync_width;
  156. }
  157. static void
  158. centre_vertically(struct drm_display_mode *mode,
  159. int height)
  160. {
  161. u32 border, sync_pos, blank_width, sync_width;
  162. /* keep the vsync and vblank widths constant */
  163. sync_width = mode->crtc_vsync_end - mode->crtc_vsync_start;
  164. blank_width = mode->crtc_vblank_end - mode->crtc_vblank_start;
  165. sync_pos = (blank_width - sync_width + 1) / 2;
  166. border = (mode->vdisplay - height + 1) / 2;
  167. mode->crtc_vdisplay = height;
  168. mode->crtc_vblank_start = height + border;
  169. mode->crtc_vblank_end = mode->crtc_vblank_start + blank_width;
  170. mode->crtc_vsync_start = mode->crtc_vblank_start + sync_pos;
  171. mode->crtc_vsync_end = mode->crtc_vsync_start + sync_width;
  172. }
  173. static inline u32 panel_fitter_scaling(u32 source, u32 target)
  174. {
  175. /*
  176. * Floating point operation is not supported. So the FACTOR
  177. * is defined, which can avoid the floating point computation
  178. * when calculating the panel ratio.
  179. */
  180. #define ACCURACY 12
  181. #define FACTOR (1 << ACCURACY)
  182. u32 ratio = source * FACTOR / target;
  183. return (FACTOR * ratio + FACTOR/2) / FACTOR;
  184. }
  185. static bool intel_lvds_mode_fixup(struct drm_encoder *encoder,
  186. struct drm_display_mode *mode,
  187. struct drm_display_mode *adjusted_mode)
  188. {
  189. struct drm_device *dev = encoder->dev;
  190. struct drm_i915_private *dev_priv = dev->dev_private;
  191. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  192. struct intel_lvds *intel_lvds = enc_to_intel_lvds(encoder);
  193. struct drm_encoder *tmp_encoder;
  194. u32 pfit_control = 0, pfit_pgm_ratios = 0, border = 0;
  195. /* Should never happen!! */
  196. if (!IS_I965G(dev) && intel_crtc->pipe == 0) {
  197. DRM_ERROR("Can't support LVDS on pipe A\n");
  198. return false;
  199. }
  200. /* Should never happen!! */
  201. list_for_each_entry(tmp_encoder, &dev->mode_config.encoder_list, head) {
  202. if (tmp_encoder != encoder && tmp_encoder->crtc == encoder->crtc) {
  203. DRM_ERROR("Can't enable LVDS and another "
  204. "encoder on the same pipe\n");
  205. return false;
  206. }
  207. }
  208. /* If we don't have a panel mode, there is nothing we can do */
  209. if (dev_priv->panel_fixed_mode == NULL)
  210. return true;
  211. /*
  212. * We have timings from the BIOS for the panel, put them in
  213. * to the adjusted mode. The CRTC will be set up for this mode,
  214. * with the panel scaling set up to source from the H/VDisplay
  215. * of the original mode.
  216. */
  217. intel_fixed_panel_mode(dev_priv->panel_fixed_mode, adjusted_mode);
  218. if (HAS_PCH_SPLIT(dev)) {
  219. intel_pch_panel_fitting(dev, intel_lvds->fitting_mode,
  220. mode, adjusted_mode);
  221. return true;
  222. }
  223. /* Make sure pre-965s set dither correctly */
  224. if (!IS_I965G(dev)) {
  225. if (dev_priv->panel_wants_dither || dev_priv->lvds_dither)
  226. pfit_control |= PANEL_8TO6_DITHER_ENABLE;
  227. }
  228. /* Native modes don't need fitting */
  229. if (adjusted_mode->hdisplay == mode->hdisplay &&
  230. adjusted_mode->vdisplay == mode->vdisplay)
  231. goto out;
  232. /* 965+ wants fuzzy fitting */
  233. if (IS_I965G(dev))
  234. pfit_control |= ((intel_crtc->pipe << PFIT_PIPE_SHIFT) |
  235. PFIT_FILTER_FUZZY);
  236. /*
  237. * Enable automatic panel scaling for non-native modes so that they fill
  238. * the screen. Should be enabled before the pipe is enabled, according
  239. * to register description and PRM.
  240. * Change the value here to see the borders for debugging
  241. */
  242. I915_WRITE(BCLRPAT_A, 0);
  243. I915_WRITE(BCLRPAT_B, 0);
  244. switch (intel_lvds->fitting_mode) {
  245. case DRM_MODE_SCALE_CENTER:
  246. /*
  247. * For centered modes, we have to calculate border widths &
  248. * heights and modify the values programmed into the CRTC.
  249. */
  250. centre_horizontally(adjusted_mode, mode->hdisplay);
  251. centre_vertically(adjusted_mode, mode->vdisplay);
  252. border = LVDS_BORDER_ENABLE;
  253. break;
  254. case DRM_MODE_SCALE_ASPECT:
  255. /* Scale but preserve the aspect ratio */
  256. if (IS_I965G(dev)) {
  257. u32 scaled_width = adjusted_mode->hdisplay * mode->vdisplay;
  258. u32 scaled_height = mode->hdisplay * adjusted_mode->vdisplay;
  259. pfit_control |= PFIT_ENABLE;
  260. /* 965+ is easy, it does everything in hw */
  261. if (scaled_width > scaled_height)
  262. pfit_control |= PFIT_SCALING_PILLAR;
  263. else if (scaled_width < scaled_height)
  264. pfit_control |= PFIT_SCALING_LETTER;
  265. else
  266. pfit_control |= PFIT_SCALING_AUTO;
  267. } else {
  268. u32 scaled_width = adjusted_mode->hdisplay * mode->vdisplay;
  269. u32 scaled_height = mode->hdisplay * adjusted_mode->vdisplay;
  270. /*
  271. * For earlier chips we have to calculate the scaling
  272. * ratio by hand and program it into the
  273. * PFIT_PGM_RATIO register
  274. */
  275. if (scaled_width > scaled_height) { /* pillar */
  276. centre_horizontally(adjusted_mode, scaled_height / mode->vdisplay);
  277. border = LVDS_BORDER_ENABLE;
  278. if (mode->vdisplay != adjusted_mode->vdisplay) {
  279. u32 bits = panel_fitter_scaling(mode->vdisplay, adjusted_mode->vdisplay);
  280. pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
  281. bits << PFIT_VERT_SCALE_SHIFT);
  282. pfit_control |= (PFIT_ENABLE |
  283. VERT_INTERP_BILINEAR |
  284. HORIZ_INTERP_BILINEAR);
  285. }
  286. } else if (scaled_width < scaled_height) { /* letter */
  287. centre_vertically(adjusted_mode, scaled_width / mode->hdisplay);
  288. border = LVDS_BORDER_ENABLE;
  289. if (mode->hdisplay != adjusted_mode->hdisplay) {
  290. u32 bits = panel_fitter_scaling(mode->hdisplay, adjusted_mode->hdisplay);
  291. pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
  292. bits << PFIT_VERT_SCALE_SHIFT);
  293. pfit_control |= (PFIT_ENABLE |
  294. VERT_INTERP_BILINEAR |
  295. HORIZ_INTERP_BILINEAR);
  296. }
  297. } else
  298. /* Aspects match, Let hw scale both directions */
  299. pfit_control |= (PFIT_ENABLE |
  300. VERT_AUTO_SCALE | HORIZ_AUTO_SCALE |
  301. VERT_INTERP_BILINEAR |
  302. HORIZ_INTERP_BILINEAR);
  303. }
  304. break;
  305. case DRM_MODE_SCALE_FULLSCREEN:
  306. /*
  307. * Full scaling, even if it changes the aspect ratio.
  308. * Fortunately this is all done for us in hw.
  309. */
  310. pfit_control |= PFIT_ENABLE;
  311. if (IS_I965G(dev))
  312. pfit_control |= PFIT_SCALING_AUTO;
  313. else
  314. pfit_control |= (VERT_AUTO_SCALE | HORIZ_AUTO_SCALE |
  315. VERT_INTERP_BILINEAR |
  316. HORIZ_INTERP_BILINEAR);
  317. break;
  318. default:
  319. break;
  320. }
  321. out:
  322. intel_lvds->pfit_control = pfit_control;
  323. intel_lvds->pfit_pgm_ratios = pfit_pgm_ratios;
  324. dev_priv->lvds_border_bits = border;
  325. /*
  326. * XXX: It would be nice to support lower refresh rates on the
  327. * panels to reduce power consumption, and perhaps match the
  328. * user's requested refresh rate.
  329. */
  330. return true;
  331. }
  332. static void intel_lvds_prepare(struct drm_encoder *encoder)
  333. {
  334. struct drm_device *dev = encoder->dev;
  335. struct drm_i915_private *dev_priv = dev->dev_private;
  336. u32 reg;
  337. if (HAS_PCH_SPLIT(dev))
  338. reg = BLC_PWM_CPU_CTL;
  339. else
  340. reg = BLC_PWM_CTL;
  341. dev_priv->saveBLC_PWM_CTL = I915_READ(reg);
  342. dev_priv->backlight_duty_cycle = (dev_priv->saveBLC_PWM_CTL &
  343. BACKLIGHT_DUTY_CYCLE_MASK);
  344. intel_lvds_set_power(dev, false);
  345. }
  346. static void intel_lvds_commit( struct drm_encoder *encoder)
  347. {
  348. struct drm_device *dev = encoder->dev;
  349. struct drm_i915_private *dev_priv = dev->dev_private;
  350. if (dev_priv->backlight_duty_cycle == 0)
  351. dev_priv->backlight_duty_cycle =
  352. intel_lvds_get_max_backlight(dev);
  353. intel_lvds_set_power(dev, true);
  354. }
  355. static void intel_lvds_mode_set(struct drm_encoder *encoder,
  356. struct drm_display_mode *mode,
  357. struct drm_display_mode *adjusted_mode)
  358. {
  359. struct drm_device *dev = encoder->dev;
  360. struct drm_i915_private *dev_priv = dev->dev_private;
  361. struct intel_lvds *intel_lvds = enc_to_intel_lvds(encoder);
  362. /*
  363. * The LVDS pin pair will already have been turned on in the
  364. * intel_crtc_mode_set since it has a large impact on the DPLL
  365. * settings.
  366. */
  367. if (HAS_PCH_SPLIT(dev))
  368. return;
  369. /*
  370. * Enable automatic panel scaling so that non-native modes fill the
  371. * screen. Should be enabled before the pipe is enabled, according to
  372. * register description and PRM.
  373. */
  374. I915_WRITE(PFIT_PGM_RATIOS, intel_lvds->pfit_pgm_ratios);
  375. I915_WRITE(PFIT_CONTROL, intel_lvds->pfit_control);
  376. }
  377. /**
  378. * Detect the LVDS connection.
  379. *
  380. * Since LVDS doesn't have hotlug, we use the lid as a proxy. Open means
  381. * connected and closed means disconnected. We also send hotplug events as
  382. * needed, using lid status notification from the input layer.
  383. */
  384. static enum drm_connector_status
  385. intel_lvds_detect(struct drm_connector *connector,
  386. bool nondestructive)
  387. {
  388. struct drm_device *dev = connector->dev;
  389. enum drm_connector_status status = connector_status_connected;
  390. /* ACPI lid methods were generally unreliable in this generation, so
  391. * don't even bother.
  392. */
  393. if (IS_GEN2(dev) || IS_GEN3(dev))
  394. return connector_status_connected;
  395. return status;
  396. }
  397. /**
  398. * Return the list of DDC modes if available, or the BIOS fixed mode otherwise.
  399. */
  400. static int intel_lvds_get_modes(struct drm_connector *connector)
  401. {
  402. struct drm_device *dev = connector->dev;
  403. struct drm_encoder *encoder = intel_attached_encoder(connector);
  404. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  405. struct drm_i915_private *dev_priv = dev->dev_private;
  406. int ret = 0;
  407. if (dev_priv->lvds_edid_good) {
  408. ret = intel_ddc_get_modes(connector, intel_encoder->ddc_bus);
  409. if (ret)
  410. return ret;
  411. }
  412. /* Didn't get an EDID, so
  413. * Set wide sync ranges so we get all modes
  414. * handed to valid_mode for checking
  415. */
  416. connector->display_info.min_vfreq = 0;
  417. connector->display_info.max_vfreq = 200;
  418. connector->display_info.min_hfreq = 0;
  419. connector->display_info.max_hfreq = 200;
  420. if (dev_priv->panel_fixed_mode != NULL) {
  421. struct drm_display_mode *mode;
  422. mode = drm_mode_duplicate(dev, dev_priv->panel_fixed_mode);
  423. drm_mode_probed_add(connector, mode);
  424. return 1;
  425. }
  426. return 0;
  427. }
  428. static int intel_no_modeset_on_lid_dmi_callback(const struct dmi_system_id *id)
  429. {
  430. DRM_DEBUG_KMS("Skipping forced modeset for %s\n", id->ident);
  431. return 1;
  432. }
  433. /* The GPU hangs up on these systems if modeset is performed on LID open */
  434. static const struct dmi_system_id intel_no_modeset_on_lid[] = {
  435. {
  436. .callback = intel_no_modeset_on_lid_dmi_callback,
  437. .ident = "Toshiba Tecra A11",
  438. .matches = {
  439. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  440. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A11"),
  441. },
  442. },
  443. { } /* terminating entry */
  444. };
  445. /*
  446. * Lid events. Note the use of 'modeset_on_lid':
  447. * - we set it on lid close, and reset it on open
  448. * - we use it as a "only once" bit (ie we ignore
  449. * duplicate events where it was already properly
  450. * set/reset)
  451. * - the suspend/resume paths will also set it to
  452. * zero, since they restore the mode ("lid open").
  453. */
  454. static int intel_lid_notify(struct notifier_block *nb, unsigned long val,
  455. void *unused)
  456. {
  457. struct drm_i915_private *dev_priv =
  458. container_of(nb, struct drm_i915_private, lid_notifier);
  459. struct drm_device *dev = dev_priv->dev;
  460. struct drm_connector *connector = dev_priv->int_lvds_connector;
  461. /*
  462. * check and update the status of LVDS connector after receiving
  463. * the LID nofication event.
  464. */
  465. if (connector)
  466. connector->status = connector->funcs->detect(connector,
  467. true);
  468. /* Don't force modeset on machines where it causes a GPU lockup */
  469. if (dmi_check_system(intel_no_modeset_on_lid))
  470. return NOTIFY_OK;
  471. if (!acpi_lid_open()) {
  472. dev_priv->modeset_on_lid = 1;
  473. return NOTIFY_OK;
  474. }
  475. if (!dev_priv->modeset_on_lid)
  476. return NOTIFY_OK;
  477. dev_priv->modeset_on_lid = 0;
  478. mutex_lock(&dev->mode_config.mutex);
  479. drm_helper_resume_force_mode(dev);
  480. mutex_unlock(&dev->mode_config.mutex);
  481. return NOTIFY_OK;
  482. }
  483. /**
  484. * intel_lvds_destroy - unregister and free LVDS structures
  485. * @connector: connector to free
  486. *
  487. * Unregister the DDC bus for this connector then free the driver private
  488. * structure.
  489. */
  490. static void intel_lvds_destroy(struct drm_connector *connector)
  491. {
  492. struct drm_device *dev = connector->dev;
  493. struct drm_i915_private *dev_priv = dev->dev_private;
  494. if (dev_priv->lid_notifier.notifier_call)
  495. acpi_lid_notifier_unregister(&dev_priv->lid_notifier);
  496. drm_sysfs_connector_remove(connector);
  497. drm_connector_cleanup(connector);
  498. kfree(connector);
  499. }
  500. static int intel_lvds_set_property(struct drm_connector *connector,
  501. struct drm_property *property,
  502. uint64_t value)
  503. {
  504. struct drm_device *dev = connector->dev;
  505. if (property == dev->mode_config.scaling_mode_property &&
  506. connector->encoder) {
  507. struct drm_crtc *crtc = connector->encoder->crtc;
  508. struct drm_encoder *encoder = connector->encoder;
  509. struct intel_lvds *intel_lvds = enc_to_intel_lvds(encoder);
  510. if (value == DRM_MODE_SCALE_NONE) {
  511. DRM_DEBUG_KMS("no scaling not supported\n");
  512. return 0;
  513. }
  514. if (intel_lvds->fitting_mode == value) {
  515. /* the LVDS scaling property is not changed */
  516. return 0;
  517. }
  518. intel_lvds->fitting_mode = value;
  519. if (crtc && crtc->enabled) {
  520. /*
  521. * If the CRTC is enabled, the display will be changed
  522. * according to the new panel fitting mode.
  523. */
  524. drm_crtc_helper_set_mode(crtc, &crtc->mode,
  525. crtc->x, crtc->y, crtc->fb);
  526. }
  527. }
  528. return 0;
  529. }
  530. static const struct drm_encoder_helper_funcs intel_lvds_helper_funcs = {
  531. .dpms = intel_lvds_dpms,
  532. .mode_fixup = intel_lvds_mode_fixup,
  533. .prepare = intel_lvds_prepare,
  534. .mode_set = intel_lvds_mode_set,
  535. .commit = intel_lvds_commit,
  536. };
  537. static const struct drm_connector_helper_funcs intel_lvds_connector_helper_funcs = {
  538. .get_modes = intel_lvds_get_modes,
  539. .mode_valid = intel_lvds_mode_valid,
  540. .best_encoder = intel_attached_encoder,
  541. };
  542. static const struct drm_connector_funcs intel_lvds_connector_funcs = {
  543. .dpms = drm_helper_connector_dpms,
  544. .detect = intel_lvds_detect,
  545. .fill_modes = drm_helper_probe_single_connector_modes,
  546. .set_property = intel_lvds_set_property,
  547. .destroy = intel_lvds_destroy,
  548. };
  549. static const struct drm_encoder_funcs intel_lvds_enc_funcs = {
  550. .destroy = intel_encoder_destroy,
  551. };
  552. static int __init intel_no_lvds_dmi_callback(const struct dmi_system_id *id)
  553. {
  554. DRM_DEBUG_KMS("Skipping LVDS initialization for %s\n", id->ident);
  555. return 1;
  556. }
  557. /* These systems claim to have LVDS, but really don't */
  558. static const struct dmi_system_id intel_no_lvds[] = {
  559. {
  560. .callback = intel_no_lvds_dmi_callback,
  561. .ident = "Apple Mac Mini (Core series)",
  562. .matches = {
  563. DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
  564. DMI_MATCH(DMI_PRODUCT_NAME, "Macmini1,1"),
  565. },
  566. },
  567. {
  568. .callback = intel_no_lvds_dmi_callback,
  569. .ident = "Apple Mac Mini (Core 2 series)",
  570. .matches = {
  571. DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
  572. DMI_MATCH(DMI_PRODUCT_NAME, "Macmini2,1"),
  573. },
  574. },
  575. {
  576. .callback = intel_no_lvds_dmi_callback,
  577. .ident = "MSI IM-945GSE-A",
  578. .matches = {
  579. DMI_MATCH(DMI_SYS_VENDOR, "MSI"),
  580. DMI_MATCH(DMI_PRODUCT_NAME, "A9830IMS"),
  581. },
  582. },
  583. {
  584. .callback = intel_no_lvds_dmi_callback,
  585. .ident = "Dell Studio Hybrid",
  586. .matches = {
  587. DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
  588. DMI_MATCH(DMI_PRODUCT_NAME, "Studio Hybrid 140g"),
  589. },
  590. },
  591. {
  592. .callback = intel_no_lvds_dmi_callback,
  593. .ident = "AOpen Mini PC",
  594. .matches = {
  595. DMI_MATCH(DMI_SYS_VENDOR, "AOpen"),
  596. DMI_MATCH(DMI_PRODUCT_NAME, "i965GMx-IF"),
  597. },
  598. },
  599. {
  600. .callback = intel_no_lvds_dmi_callback,
  601. .ident = "AOpen Mini PC MP915",
  602. .matches = {
  603. DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
  604. DMI_MATCH(DMI_BOARD_NAME, "i915GMx-F"),
  605. },
  606. },
  607. {
  608. .callback = intel_no_lvds_dmi_callback,
  609. .ident = "Aopen i945GTt-VFA",
  610. .matches = {
  611. DMI_MATCH(DMI_PRODUCT_VERSION, "AO00001JW"),
  612. },
  613. },
  614. {
  615. .callback = intel_no_lvds_dmi_callback,
  616. .ident = "Clientron U800",
  617. .matches = {
  618. DMI_MATCH(DMI_SYS_VENDOR, "Clientron"),
  619. DMI_MATCH(DMI_PRODUCT_NAME, "U800"),
  620. },
  621. },
  622. { } /* terminating entry */
  623. };
  624. /**
  625. * intel_find_lvds_downclock - find the reduced downclock for LVDS in EDID
  626. * @dev: drm device
  627. * @connector: LVDS connector
  628. *
  629. * Find the reduced downclock for LVDS in EDID.
  630. */
  631. static void intel_find_lvds_downclock(struct drm_device *dev,
  632. struct drm_connector *connector)
  633. {
  634. struct drm_i915_private *dev_priv = dev->dev_private;
  635. struct drm_display_mode *scan, *panel_fixed_mode;
  636. int temp_downclock;
  637. panel_fixed_mode = dev_priv->panel_fixed_mode;
  638. temp_downclock = panel_fixed_mode->clock;
  639. mutex_lock(&dev->mode_config.mutex);
  640. list_for_each_entry(scan, &connector->probed_modes, head) {
  641. /*
  642. * If one mode has the same resolution with the fixed_panel
  643. * mode while they have the different refresh rate, it means
  644. * that the reduced downclock is found for the LVDS. In such
  645. * case we can set the different FPx0/1 to dynamically select
  646. * between low and high frequency.
  647. */
  648. if (scan->hdisplay == panel_fixed_mode->hdisplay &&
  649. scan->hsync_start == panel_fixed_mode->hsync_start &&
  650. scan->hsync_end == panel_fixed_mode->hsync_end &&
  651. scan->htotal == panel_fixed_mode->htotal &&
  652. scan->vdisplay == panel_fixed_mode->vdisplay &&
  653. scan->vsync_start == panel_fixed_mode->vsync_start &&
  654. scan->vsync_end == panel_fixed_mode->vsync_end &&
  655. scan->vtotal == panel_fixed_mode->vtotal) {
  656. if (scan->clock < temp_downclock) {
  657. /*
  658. * The downclock is already found. But we
  659. * expect to find the lower downclock.
  660. */
  661. temp_downclock = scan->clock;
  662. }
  663. }
  664. }
  665. mutex_unlock(&dev->mode_config.mutex);
  666. if (temp_downclock < panel_fixed_mode->clock &&
  667. i915_lvds_downclock) {
  668. /* We found the downclock for LVDS. */
  669. dev_priv->lvds_downclock_avail = 1;
  670. dev_priv->lvds_downclock = temp_downclock;
  671. DRM_DEBUG_KMS("LVDS downclock is found in EDID. "
  672. "Normal clock %dKhz, downclock %dKhz\n",
  673. panel_fixed_mode->clock, temp_downclock);
  674. }
  675. return;
  676. }
  677. /*
  678. * Enumerate the child dev array parsed from VBT to check whether
  679. * the LVDS is present.
  680. * If it is present, return 1.
  681. * If it is not present, return false.
  682. * If no child dev is parsed from VBT, it assumes that the LVDS is present.
  683. * Note: The addin_offset should also be checked for LVDS panel.
  684. * Only when it is non-zero, it is assumed that it is present.
  685. */
  686. static int lvds_is_present_in_vbt(struct drm_device *dev)
  687. {
  688. struct drm_i915_private *dev_priv = dev->dev_private;
  689. struct child_device_config *p_child;
  690. int i, ret;
  691. if (!dev_priv->child_dev_num)
  692. return 1;
  693. ret = 0;
  694. for (i = 0; i < dev_priv->child_dev_num; i++) {
  695. p_child = dev_priv->child_dev + i;
  696. /*
  697. * If the device type is not LFP, continue.
  698. * If the device type is 0x22, it is also regarded as LFP.
  699. */
  700. if (p_child->device_type != DEVICE_TYPE_INT_LFP &&
  701. p_child->device_type != DEVICE_TYPE_LFP)
  702. continue;
  703. /* The addin_offset should be checked. Only when it is
  704. * non-zero, it is regarded as present.
  705. */
  706. if (p_child->addin_offset) {
  707. ret = 1;
  708. break;
  709. }
  710. }
  711. return ret;
  712. }
  713. /**
  714. * intel_lvds_init - setup LVDS connectors on this device
  715. * @dev: drm device
  716. *
  717. * Create the connector, register the LVDS DDC bus, and try to figure out what
  718. * modes we can display on the LVDS panel (if present).
  719. */
  720. void intel_lvds_init(struct drm_device *dev)
  721. {
  722. struct drm_i915_private *dev_priv = dev->dev_private;
  723. struct intel_lvds *intel_lvds;
  724. struct intel_encoder *intel_encoder;
  725. struct intel_connector *intel_connector;
  726. struct drm_connector *connector;
  727. struct drm_encoder *encoder;
  728. struct drm_display_mode *scan; /* *modes, *bios_mode; */
  729. struct drm_crtc *crtc;
  730. u32 lvds;
  731. int pipe, gpio = GPIOC;
  732. /* Skip init on machines we know falsely report LVDS */
  733. if (dmi_check_system(intel_no_lvds))
  734. return;
  735. if (!lvds_is_present_in_vbt(dev)) {
  736. DRM_DEBUG_KMS("LVDS is not present in VBT\n");
  737. return;
  738. }
  739. if (HAS_PCH_SPLIT(dev)) {
  740. if ((I915_READ(PCH_LVDS) & LVDS_DETECTED) == 0)
  741. return;
  742. if (dev_priv->edp_support) {
  743. DRM_DEBUG_KMS("disable LVDS for eDP support\n");
  744. return;
  745. }
  746. gpio = PCH_GPIOC;
  747. }
  748. intel_lvds = kzalloc(sizeof(struct intel_lvds), GFP_KERNEL);
  749. if (!intel_lvds) {
  750. return;
  751. }
  752. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  753. if (!intel_connector) {
  754. kfree(intel_lvds);
  755. return;
  756. }
  757. intel_encoder = &intel_lvds->base;
  758. encoder = &intel_encoder->enc;
  759. connector = &intel_connector->base;
  760. drm_connector_init(dev, &intel_connector->base, &intel_lvds_connector_funcs,
  761. DRM_MODE_CONNECTOR_LVDS);
  762. drm_encoder_init(dev, &intel_encoder->enc, &intel_lvds_enc_funcs,
  763. DRM_MODE_ENCODER_LVDS);
  764. drm_mode_connector_attach_encoder(&intel_connector->base, &intel_encoder->enc);
  765. intel_encoder->type = INTEL_OUTPUT_LVDS;
  766. intel_encoder->clone_mask = (1 << INTEL_LVDS_CLONE_BIT);
  767. intel_encoder->crtc_mask = (1 << 1);
  768. drm_encoder_helper_add(encoder, &intel_lvds_helper_funcs);
  769. drm_connector_helper_add(connector, &intel_lvds_connector_helper_funcs);
  770. connector->display_info.subpixel_order = SubPixelHorizontalRGB;
  771. connector->interlace_allowed = false;
  772. connector->doublescan_allowed = false;
  773. /* create the scaling mode property */
  774. drm_mode_create_scaling_mode_property(dev);
  775. /*
  776. * the initial panel fitting mode will be FULL_SCREEN.
  777. */
  778. drm_connector_attach_property(&intel_connector->base,
  779. dev->mode_config.scaling_mode_property,
  780. DRM_MODE_SCALE_ASPECT);
  781. intel_lvds->fitting_mode = DRM_MODE_SCALE_ASPECT;
  782. /*
  783. * LVDS discovery:
  784. * 1) check for EDID on DDC
  785. * 2) check for VBT data
  786. * 3) check to see if LVDS is already on
  787. * if none of the above, no panel
  788. * 4) make sure lid is open
  789. * if closed, act like it's not there for now
  790. */
  791. /* Set up the DDC bus. */
  792. intel_encoder->ddc_bus = intel_i2c_create(dev, gpio, "LVDSDDC_C");
  793. if (!intel_encoder->ddc_bus) {
  794. dev_printk(KERN_ERR, &dev->pdev->dev, "DDC bus registration "
  795. "failed.\n");
  796. goto failed;
  797. }
  798. /*
  799. * Attempt to get the fixed panel mode from DDC. Assume that the
  800. * preferred mode is the right one.
  801. */
  802. dev_priv->lvds_edid_good = true;
  803. if (!intel_ddc_get_modes(connector, intel_encoder->ddc_bus))
  804. dev_priv->lvds_edid_good = false;
  805. list_for_each_entry(scan, &connector->probed_modes, head) {
  806. mutex_lock(&dev->mode_config.mutex);
  807. if (scan->type & DRM_MODE_TYPE_PREFERRED) {
  808. dev_priv->panel_fixed_mode =
  809. drm_mode_duplicate(dev, scan);
  810. mutex_unlock(&dev->mode_config.mutex);
  811. intel_find_lvds_downclock(dev, connector);
  812. goto out;
  813. }
  814. mutex_unlock(&dev->mode_config.mutex);
  815. }
  816. /* Failed to get EDID, what about VBT? */
  817. if (dev_priv->lfp_lvds_vbt_mode) {
  818. mutex_lock(&dev->mode_config.mutex);
  819. dev_priv->panel_fixed_mode =
  820. drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
  821. mutex_unlock(&dev->mode_config.mutex);
  822. if (dev_priv->panel_fixed_mode) {
  823. dev_priv->panel_fixed_mode->type |=
  824. DRM_MODE_TYPE_PREFERRED;
  825. goto out;
  826. }
  827. }
  828. /*
  829. * If we didn't get EDID, try checking if the panel is already turned
  830. * on. If so, assume that whatever is currently programmed is the
  831. * correct mode.
  832. */
  833. /* Ironlake: FIXME if still fail, not try pipe mode now */
  834. if (HAS_PCH_SPLIT(dev))
  835. goto failed;
  836. lvds = I915_READ(LVDS);
  837. pipe = (lvds & LVDS_PIPEB_SELECT) ? 1 : 0;
  838. crtc = intel_get_crtc_from_pipe(dev, pipe);
  839. if (crtc && (lvds & LVDS_PORT_EN)) {
  840. dev_priv->panel_fixed_mode = intel_crtc_mode_get(dev, crtc);
  841. if (dev_priv->panel_fixed_mode) {
  842. dev_priv->panel_fixed_mode->type |=
  843. DRM_MODE_TYPE_PREFERRED;
  844. goto out;
  845. }
  846. }
  847. /* If we still don't have a mode after all that, give up. */
  848. if (!dev_priv->panel_fixed_mode)
  849. goto failed;
  850. out:
  851. if (HAS_PCH_SPLIT(dev)) {
  852. u32 pwm;
  853. /* make sure PWM is enabled */
  854. pwm = I915_READ(BLC_PWM_CPU_CTL2);
  855. pwm |= (PWM_ENABLE | PWM_PIPE_B);
  856. I915_WRITE(BLC_PWM_CPU_CTL2, pwm);
  857. pwm = I915_READ(BLC_PWM_PCH_CTL1);
  858. pwm |= PWM_PCH_ENABLE;
  859. I915_WRITE(BLC_PWM_PCH_CTL1, pwm);
  860. }
  861. dev_priv->lid_notifier.notifier_call = intel_lid_notify;
  862. if (acpi_lid_notifier_register(&dev_priv->lid_notifier)) {
  863. DRM_DEBUG_KMS("lid notifier registration failed\n");
  864. dev_priv->lid_notifier.notifier_call = NULL;
  865. }
  866. /* keep the LVDS connector */
  867. dev_priv->int_lvds_connector = connector;
  868. drm_sysfs_connector_add(connector);
  869. return;
  870. failed:
  871. DRM_DEBUG_KMS("No LVDS modes found, disabling.\n");
  872. if (intel_encoder->ddc_bus)
  873. intel_i2c_destroy(intel_encoder->ddc_bus);
  874. drm_connector_cleanup(connector);
  875. drm_encoder_cleanup(encoder);
  876. kfree(intel_lvds);
  877. kfree(intel_connector);
  878. }