s2io.c 213 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557
  1. /************************************************************************
  2. * s2io.c: A Linux PCI-X Ethernet driver for Neterion 10GbE Server NIC
  3. * Copyright(c) 2002-2005 Neterion Inc.
  4. * This software may be used and distributed according to the terms of
  5. * the GNU General Public License (GPL), incorporated herein by reference.
  6. * Drivers based on or derived from this code fall under the GPL and must
  7. * retain the authorship, copyright and license notice. This file is not
  8. * a complete program and may only be used when the entire operating
  9. * system is licensed under the GPL.
  10. * See the file COPYING in this distribution for more information.
  11. *
  12. * Credits:
  13. * Jeff Garzik : For pointing out the improper error condition
  14. * check in the s2io_xmit routine and also some
  15. * issues in the Tx watch dog function. Also for
  16. * patiently answering all those innumerable
  17. * questions regaring the 2.6 porting issues.
  18. * Stephen Hemminger : Providing proper 2.6 porting mechanism for some
  19. * macros available only in 2.6 Kernel.
  20. * Francois Romieu : For pointing out all code part that were
  21. * deprecated and also styling related comments.
  22. * Grant Grundler : For helping me get rid of some Architecture
  23. * dependent code.
  24. * Christopher Hellwig : Some more 2.6 specific issues in the driver.
  25. *
  26. * The module loadable parameters that are supported by the driver and a brief
  27. * explaination of all the variables.
  28. *
  29. * rx_ring_num : This can be used to program the number of receive rings used
  30. * in the driver.
  31. * rx_ring_sz: This defines the number of receive blocks each ring can have.
  32. * This is also an array of size 8.
  33. * rx_ring_mode: This defines the operation mode of all 8 rings. The valid
  34. * values are 1, 2 and 3.
  35. * tx_fifo_num: This defines the number of Tx FIFOs thats used int the driver.
  36. * tx_fifo_len: This too is an array of 8. Each element defines the number of
  37. * Tx descriptors that can be associated with each corresponding FIFO.
  38. * intr_type: This defines the type of interrupt. The values can be 0(INTA),
  39. * 1(MSI), 2(MSI_X). Default value is '0(INTA)'
  40. * lro: Specifies whether to enable Large Receive Offload (LRO) or not.
  41. * Possible values '1' for enable '0' for disable. Default is '0'
  42. * lro_max_pkts: This parameter defines maximum number of packets can be
  43. * aggregated as a single large packet
  44. ************************************************************************/
  45. #include <linux/config.h>
  46. #include <linux/module.h>
  47. #include <linux/types.h>
  48. #include <linux/errno.h>
  49. #include <linux/ioport.h>
  50. #include <linux/pci.h>
  51. #include <linux/dma-mapping.h>
  52. #include <linux/kernel.h>
  53. #include <linux/netdevice.h>
  54. #include <linux/etherdevice.h>
  55. #include <linux/skbuff.h>
  56. #include <linux/init.h>
  57. #include <linux/delay.h>
  58. #include <linux/stddef.h>
  59. #include <linux/ioctl.h>
  60. #include <linux/timex.h>
  61. #include <linux/sched.h>
  62. #include <linux/ethtool.h>
  63. #include <linux/workqueue.h>
  64. #include <linux/if_vlan.h>
  65. #include <linux/ip.h>
  66. #include <linux/tcp.h>
  67. #include <net/tcp.h>
  68. #include <asm/system.h>
  69. #include <asm/uaccess.h>
  70. #include <asm/io.h>
  71. #include <asm/div64.h>
  72. /* local include */
  73. #include "s2io.h"
  74. #include "s2io-regs.h"
  75. #define DRV_VERSION "2.0.14.2"
  76. /* S2io Driver name & version. */
  77. static char s2io_driver_name[] = "Neterion";
  78. static char s2io_driver_version[] = DRV_VERSION;
  79. static int rxd_size[4] = {32,48,48,64};
  80. static int rxd_count[4] = {127,85,85,63};
  81. static inline int RXD_IS_UP2DT(RxD_t *rxdp)
  82. {
  83. int ret;
  84. ret = ((!(rxdp->Control_1 & RXD_OWN_XENA)) &&
  85. (GET_RXD_MARKER(rxdp->Control_2) != THE_RXD_MARK));
  86. return ret;
  87. }
  88. /*
  89. * Cards with following subsystem_id have a link state indication
  90. * problem, 600B, 600C, 600D, 640B, 640C and 640D.
  91. * macro below identifies these cards given the subsystem_id.
  92. */
  93. #define CARDS_WITH_FAULTY_LINK_INDICATORS(dev_type, subid) \
  94. (dev_type == XFRAME_I_DEVICE) ? \
  95. ((((subid >= 0x600B) && (subid <= 0x600D)) || \
  96. ((subid >= 0x640B) && (subid <= 0x640D))) ? 1 : 0) : 0
  97. #define LINK_IS_UP(val64) (!(val64 & (ADAPTER_STATUS_RMAC_REMOTE_FAULT | \
  98. ADAPTER_STATUS_RMAC_LOCAL_FAULT)))
  99. #define TASKLET_IN_USE test_and_set_bit(0, (&sp->tasklet_status))
  100. #define PANIC 1
  101. #define LOW 2
  102. static inline int rx_buffer_level(nic_t * sp, int rxb_size, int ring)
  103. {
  104. mac_info_t *mac_control;
  105. mac_control = &sp->mac_control;
  106. if (rxb_size <= rxd_count[sp->rxd_mode])
  107. return PANIC;
  108. else if ((mac_control->rings[ring].pkt_cnt - rxb_size) > 16)
  109. return LOW;
  110. return 0;
  111. }
  112. /* Ethtool related variables and Macros. */
  113. static char s2io_gstrings[][ETH_GSTRING_LEN] = {
  114. "Register test\t(offline)",
  115. "Eeprom test\t(offline)",
  116. "Link test\t(online)",
  117. "RLDRAM test\t(offline)",
  118. "BIST Test\t(offline)"
  119. };
  120. static char ethtool_stats_keys[][ETH_GSTRING_LEN] = {
  121. {"tmac_frms"},
  122. {"tmac_data_octets"},
  123. {"tmac_drop_frms"},
  124. {"tmac_mcst_frms"},
  125. {"tmac_bcst_frms"},
  126. {"tmac_pause_ctrl_frms"},
  127. {"tmac_ttl_octets"},
  128. {"tmac_ucst_frms"},
  129. {"tmac_nucst_frms"},
  130. {"tmac_any_err_frms"},
  131. {"tmac_ttl_less_fb_octets"},
  132. {"tmac_vld_ip_octets"},
  133. {"tmac_vld_ip"},
  134. {"tmac_drop_ip"},
  135. {"tmac_icmp"},
  136. {"tmac_rst_tcp"},
  137. {"tmac_tcp"},
  138. {"tmac_udp"},
  139. {"rmac_vld_frms"},
  140. {"rmac_data_octets"},
  141. {"rmac_fcs_err_frms"},
  142. {"rmac_drop_frms"},
  143. {"rmac_vld_mcst_frms"},
  144. {"rmac_vld_bcst_frms"},
  145. {"rmac_in_rng_len_err_frms"},
  146. {"rmac_out_rng_len_err_frms"},
  147. {"rmac_long_frms"},
  148. {"rmac_pause_ctrl_frms"},
  149. {"rmac_unsup_ctrl_frms"},
  150. {"rmac_ttl_octets"},
  151. {"rmac_accepted_ucst_frms"},
  152. {"rmac_accepted_nucst_frms"},
  153. {"rmac_discarded_frms"},
  154. {"rmac_drop_events"},
  155. {"rmac_ttl_less_fb_octets"},
  156. {"rmac_ttl_frms"},
  157. {"rmac_usized_frms"},
  158. {"rmac_osized_frms"},
  159. {"rmac_frag_frms"},
  160. {"rmac_jabber_frms"},
  161. {"rmac_ttl_64_frms"},
  162. {"rmac_ttl_65_127_frms"},
  163. {"rmac_ttl_128_255_frms"},
  164. {"rmac_ttl_256_511_frms"},
  165. {"rmac_ttl_512_1023_frms"},
  166. {"rmac_ttl_1024_1518_frms"},
  167. {"rmac_ip"},
  168. {"rmac_ip_octets"},
  169. {"rmac_hdr_err_ip"},
  170. {"rmac_drop_ip"},
  171. {"rmac_icmp"},
  172. {"rmac_tcp"},
  173. {"rmac_udp"},
  174. {"rmac_err_drp_udp"},
  175. {"rmac_xgmii_err_sym"},
  176. {"rmac_frms_q0"},
  177. {"rmac_frms_q1"},
  178. {"rmac_frms_q2"},
  179. {"rmac_frms_q3"},
  180. {"rmac_frms_q4"},
  181. {"rmac_frms_q5"},
  182. {"rmac_frms_q6"},
  183. {"rmac_frms_q7"},
  184. {"rmac_full_q0"},
  185. {"rmac_full_q1"},
  186. {"rmac_full_q2"},
  187. {"rmac_full_q3"},
  188. {"rmac_full_q4"},
  189. {"rmac_full_q5"},
  190. {"rmac_full_q6"},
  191. {"rmac_full_q7"},
  192. {"rmac_pause_cnt"},
  193. {"rmac_xgmii_data_err_cnt"},
  194. {"rmac_xgmii_ctrl_err_cnt"},
  195. {"rmac_accepted_ip"},
  196. {"rmac_err_tcp"},
  197. {"rd_req_cnt"},
  198. {"new_rd_req_cnt"},
  199. {"new_rd_req_rtry_cnt"},
  200. {"rd_rtry_cnt"},
  201. {"wr_rtry_rd_ack_cnt"},
  202. {"wr_req_cnt"},
  203. {"new_wr_req_cnt"},
  204. {"new_wr_req_rtry_cnt"},
  205. {"wr_rtry_cnt"},
  206. {"wr_disc_cnt"},
  207. {"rd_rtry_wr_ack_cnt"},
  208. {"txp_wr_cnt"},
  209. {"txd_rd_cnt"},
  210. {"txd_wr_cnt"},
  211. {"rxd_rd_cnt"},
  212. {"rxd_wr_cnt"},
  213. {"txf_rd_cnt"},
  214. {"rxf_wr_cnt"},
  215. {"rmac_ttl_1519_4095_frms"},
  216. {"rmac_ttl_4096_8191_frms"},
  217. {"rmac_ttl_8192_max_frms"},
  218. {"rmac_ttl_gt_max_frms"},
  219. {"rmac_osized_alt_frms"},
  220. {"rmac_jabber_alt_frms"},
  221. {"rmac_gt_max_alt_frms"},
  222. {"rmac_vlan_frms"},
  223. {"rmac_len_discard"},
  224. {"rmac_fcs_discard"},
  225. {"rmac_pf_discard"},
  226. {"rmac_da_discard"},
  227. {"rmac_red_discard"},
  228. {"rmac_rts_discard"},
  229. {"rmac_ingm_full_discard"},
  230. {"link_fault_cnt"},
  231. {"\n DRIVER STATISTICS"},
  232. {"single_bit_ecc_errs"},
  233. {"double_bit_ecc_errs"},
  234. {"parity_err_cnt"},
  235. {"serious_err_cnt"},
  236. {"soft_reset_cnt"},
  237. {"fifo_full_cnt"},
  238. {"ring_full_cnt"},
  239. ("alarm_transceiver_temp_high"),
  240. ("alarm_transceiver_temp_low"),
  241. ("alarm_laser_bias_current_high"),
  242. ("alarm_laser_bias_current_low"),
  243. ("alarm_laser_output_power_high"),
  244. ("alarm_laser_output_power_low"),
  245. ("warn_transceiver_temp_high"),
  246. ("warn_transceiver_temp_low"),
  247. ("warn_laser_bias_current_high"),
  248. ("warn_laser_bias_current_low"),
  249. ("warn_laser_output_power_high"),
  250. ("warn_laser_output_power_low"),
  251. ("lro_aggregated_pkts"),
  252. ("lro_flush_both_count"),
  253. ("lro_out_of_sequence_pkts"),
  254. ("lro_flush_due_to_max_pkts"),
  255. ("lro_avg_aggr_pkts"),
  256. };
  257. #define S2IO_STAT_LEN sizeof(ethtool_stats_keys)/ ETH_GSTRING_LEN
  258. #define S2IO_STAT_STRINGS_LEN S2IO_STAT_LEN * ETH_GSTRING_LEN
  259. #define S2IO_TEST_LEN sizeof(s2io_gstrings) / ETH_GSTRING_LEN
  260. #define S2IO_STRINGS_LEN S2IO_TEST_LEN * ETH_GSTRING_LEN
  261. #define S2IO_TIMER_CONF(timer, handle, arg, exp) \
  262. init_timer(&timer); \
  263. timer.function = handle; \
  264. timer.data = (unsigned long) arg; \
  265. mod_timer(&timer, (jiffies + exp)) \
  266. /* Add the vlan */
  267. static void s2io_vlan_rx_register(struct net_device *dev,
  268. struct vlan_group *grp)
  269. {
  270. nic_t *nic = dev->priv;
  271. unsigned long flags;
  272. spin_lock_irqsave(&nic->tx_lock, flags);
  273. nic->vlgrp = grp;
  274. spin_unlock_irqrestore(&nic->tx_lock, flags);
  275. }
  276. /* Unregister the vlan */
  277. static void s2io_vlan_rx_kill_vid(struct net_device *dev, unsigned long vid)
  278. {
  279. nic_t *nic = dev->priv;
  280. unsigned long flags;
  281. spin_lock_irqsave(&nic->tx_lock, flags);
  282. if (nic->vlgrp)
  283. nic->vlgrp->vlan_devices[vid] = NULL;
  284. spin_unlock_irqrestore(&nic->tx_lock, flags);
  285. }
  286. /*
  287. * Constants to be programmed into the Xena's registers, to configure
  288. * the XAUI.
  289. */
  290. #define END_SIGN 0x0
  291. static const u64 herc_act_dtx_cfg[] = {
  292. /* Set address */
  293. 0x8000051536750000ULL, 0x80000515367500E0ULL,
  294. /* Write data */
  295. 0x8000051536750004ULL, 0x80000515367500E4ULL,
  296. /* Set address */
  297. 0x80010515003F0000ULL, 0x80010515003F00E0ULL,
  298. /* Write data */
  299. 0x80010515003F0004ULL, 0x80010515003F00E4ULL,
  300. /* Set address */
  301. 0x801205150D440000ULL, 0x801205150D4400E0ULL,
  302. /* Write data */
  303. 0x801205150D440004ULL, 0x801205150D4400E4ULL,
  304. /* Set address */
  305. 0x80020515F2100000ULL, 0x80020515F21000E0ULL,
  306. /* Write data */
  307. 0x80020515F2100004ULL, 0x80020515F21000E4ULL,
  308. /* Done */
  309. END_SIGN
  310. };
  311. static const u64 xena_dtx_cfg[] = {
  312. /* Set address */
  313. 0x8000051500000000ULL, 0x80000515000000E0ULL,
  314. /* Write data */
  315. 0x80000515D9350004ULL, 0x80000515D93500E4ULL,
  316. /* Set address */
  317. 0x8001051500000000ULL, 0x80010515000000E0ULL,
  318. /* Write data */
  319. 0x80010515001E0004ULL, 0x80010515001E00E4ULL,
  320. /* Set address */
  321. 0x8002051500000000ULL, 0x80020515000000E0ULL,
  322. /* Write data */
  323. 0x80020515F2100004ULL, 0x80020515F21000E4ULL,
  324. END_SIGN
  325. };
  326. /*
  327. * Constants for Fixing the MacAddress problem seen mostly on
  328. * Alpha machines.
  329. */
  330. static const u64 fix_mac[] = {
  331. 0x0060000000000000ULL, 0x0060600000000000ULL,
  332. 0x0040600000000000ULL, 0x0000600000000000ULL,
  333. 0x0020600000000000ULL, 0x0060600000000000ULL,
  334. 0x0020600000000000ULL, 0x0060600000000000ULL,
  335. 0x0020600000000000ULL, 0x0060600000000000ULL,
  336. 0x0020600000000000ULL, 0x0060600000000000ULL,
  337. 0x0020600000000000ULL, 0x0060600000000000ULL,
  338. 0x0020600000000000ULL, 0x0060600000000000ULL,
  339. 0x0020600000000000ULL, 0x0060600000000000ULL,
  340. 0x0020600000000000ULL, 0x0060600000000000ULL,
  341. 0x0020600000000000ULL, 0x0060600000000000ULL,
  342. 0x0020600000000000ULL, 0x0060600000000000ULL,
  343. 0x0020600000000000ULL, 0x0000600000000000ULL,
  344. 0x0040600000000000ULL, 0x0060600000000000ULL,
  345. END_SIGN
  346. };
  347. /* Module Loadable parameters. */
  348. static unsigned int tx_fifo_num = 1;
  349. static unsigned int tx_fifo_len[MAX_TX_FIFOS] =
  350. {DEFAULT_FIFO_0_LEN, [1 ...(MAX_TX_FIFOS - 1)] = DEFAULT_FIFO_1_7_LEN};
  351. static unsigned int rx_ring_num = 1;
  352. static unsigned int rx_ring_sz[MAX_RX_RINGS] =
  353. {[0 ...(MAX_RX_RINGS - 1)] = SMALL_BLK_CNT};
  354. static unsigned int rts_frm_len[MAX_RX_RINGS] =
  355. {[0 ...(MAX_RX_RINGS - 1)] = 0 };
  356. static unsigned int rx_ring_mode = 1;
  357. static unsigned int use_continuous_tx_intrs = 1;
  358. static unsigned int rmac_pause_time = 0x100;
  359. static unsigned int mc_pause_threshold_q0q3 = 187;
  360. static unsigned int mc_pause_threshold_q4q7 = 187;
  361. static unsigned int shared_splits;
  362. static unsigned int tmac_util_period = 5;
  363. static unsigned int rmac_util_period = 5;
  364. static unsigned int bimodal = 0;
  365. static unsigned int l3l4hdr_size = 128;
  366. #ifndef CONFIG_S2IO_NAPI
  367. static unsigned int indicate_max_pkts;
  368. #endif
  369. /* Frequency of Rx desc syncs expressed as power of 2 */
  370. static unsigned int rxsync_frequency = 3;
  371. /* Interrupt type. Values can be 0(INTA), 1(MSI), 2(MSI_X) */
  372. static unsigned int intr_type = 0;
  373. /* Large receive offload feature */
  374. static unsigned int lro = 0;
  375. /* Max pkts to be aggregated by LRO at one time. If not specified,
  376. * aggregation happens until we hit max IP pkt size(64K)
  377. */
  378. static unsigned int lro_max_pkts = 0xFFFF;
  379. /*
  380. * S2IO device table.
  381. * This table lists all the devices that this driver supports.
  382. */
  383. static struct pci_device_id s2io_tbl[] __devinitdata = {
  384. {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_S2IO_WIN,
  385. PCI_ANY_ID, PCI_ANY_ID},
  386. {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_S2IO_UNI,
  387. PCI_ANY_ID, PCI_ANY_ID},
  388. {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_HERC_WIN,
  389. PCI_ANY_ID, PCI_ANY_ID},
  390. {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_HERC_UNI,
  391. PCI_ANY_ID, PCI_ANY_ID},
  392. {0,}
  393. };
  394. MODULE_DEVICE_TABLE(pci, s2io_tbl);
  395. static struct pci_driver s2io_driver = {
  396. .name = "S2IO",
  397. .id_table = s2io_tbl,
  398. .probe = s2io_init_nic,
  399. .remove = __devexit_p(s2io_rem_nic),
  400. };
  401. /* A simplifier macro used both by init and free shared_mem Fns(). */
  402. #define TXD_MEM_PAGE_CNT(len, per_each) ((len+per_each - 1) / per_each)
  403. /**
  404. * init_shared_mem - Allocation and Initialization of Memory
  405. * @nic: Device private variable.
  406. * Description: The function allocates all the memory areas shared
  407. * between the NIC and the driver. This includes Tx descriptors,
  408. * Rx descriptors and the statistics block.
  409. */
  410. static int init_shared_mem(struct s2io_nic *nic)
  411. {
  412. u32 size;
  413. void *tmp_v_addr, *tmp_v_addr_next;
  414. dma_addr_t tmp_p_addr, tmp_p_addr_next;
  415. RxD_block_t *pre_rxd_blk = NULL;
  416. int i, j, blk_cnt, rx_sz, tx_sz;
  417. int lst_size, lst_per_page;
  418. struct net_device *dev = nic->dev;
  419. unsigned long tmp;
  420. buffAdd_t *ba;
  421. mac_info_t *mac_control;
  422. struct config_param *config;
  423. mac_control = &nic->mac_control;
  424. config = &nic->config;
  425. /* Allocation and initialization of TXDLs in FIOFs */
  426. size = 0;
  427. for (i = 0; i < config->tx_fifo_num; i++) {
  428. size += config->tx_cfg[i].fifo_len;
  429. }
  430. if (size > MAX_AVAILABLE_TXDS) {
  431. DBG_PRINT(ERR_DBG, "%s: Requested TxDs too high, ",
  432. __FUNCTION__);
  433. DBG_PRINT(ERR_DBG, "Requested: %d, max supported: 8192\n", size);
  434. return FAILURE;
  435. }
  436. lst_size = (sizeof(TxD_t) * config->max_txds);
  437. tx_sz = lst_size * size;
  438. lst_per_page = PAGE_SIZE / lst_size;
  439. for (i = 0; i < config->tx_fifo_num; i++) {
  440. int fifo_len = config->tx_cfg[i].fifo_len;
  441. int list_holder_size = fifo_len * sizeof(list_info_hold_t);
  442. mac_control->fifos[i].list_info = kmalloc(list_holder_size,
  443. GFP_KERNEL);
  444. if (!mac_control->fifos[i].list_info) {
  445. DBG_PRINT(ERR_DBG,
  446. "Malloc failed for list_info\n");
  447. return -ENOMEM;
  448. }
  449. memset(mac_control->fifos[i].list_info, 0, list_holder_size);
  450. }
  451. for (i = 0; i < config->tx_fifo_num; i++) {
  452. int page_num = TXD_MEM_PAGE_CNT(config->tx_cfg[i].fifo_len,
  453. lst_per_page);
  454. mac_control->fifos[i].tx_curr_put_info.offset = 0;
  455. mac_control->fifos[i].tx_curr_put_info.fifo_len =
  456. config->tx_cfg[i].fifo_len - 1;
  457. mac_control->fifos[i].tx_curr_get_info.offset = 0;
  458. mac_control->fifos[i].tx_curr_get_info.fifo_len =
  459. config->tx_cfg[i].fifo_len - 1;
  460. mac_control->fifos[i].fifo_no = i;
  461. mac_control->fifos[i].nic = nic;
  462. mac_control->fifos[i].max_txds = MAX_SKB_FRAGS + 2;
  463. for (j = 0; j < page_num; j++) {
  464. int k = 0;
  465. dma_addr_t tmp_p;
  466. void *tmp_v;
  467. tmp_v = pci_alloc_consistent(nic->pdev,
  468. PAGE_SIZE, &tmp_p);
  469. if (!tmp_v) {
  470. DBG_PRINT(ERR_DBG,
  471. "pci_alloc_consistent ");
  472. DBG_PRINT(ERR_DBG, "failed for TxDL\n");
  473. return -ENOMEM;
  474. }
  475. /* If we got a zero DMA address(can happen on
  476. * certain platforms like PPC), reallocate.
  477. * Store virtual address of page we don't want,
  478. * to be freed later.
  479. */
  480. if (!tmp_p) {
  481. mac_control->zerodma_virt_addr = tmp_v;
  482. DBG_PRINT(INIT_DBG,
  483. "%s: Zero DMA address for TxDL. ", dev->name);
  484. DBG_PRINT(INIT_DBG,
  485. "Virtual address %p\n", tmp_v);
  486. tmp_v = pci_alloc_consistent(nic->pdev,
  487. PAGE_SIZE, &tmp_p);
  488. if (!tmp_v) {
  489. DBG_PRINT(ERR_DBG,
  490. "pci_alloc_consistent ");
  491. DBG_PRINT(ERR_DBG, "failed for TxDL\n");
  492. return -ENOMEM;
  493. }
  494. }
  495. while (k < lst_per_page) {
  496. int l = (j * lst_per_page) + k;
  497. if (l == config->tx_cfg[i].fifo_len)
  498. break;
  499. mac_control->fifos[i].list_info[l].list_virt_addr =
  500. tmp_v + (k * lst_size);
  501. mac_control->fifos[i].list_info[l].list_phy_addr =
  502. tmp_p + (k * lst_size);
  503. k++;
  504. }
  505. }
  506. }
  507. nic->ufo_in_band_v = kmalloc((sizeof(u64) * size), GFP_KERNEL);
  508. if (!nic->ufo_in_band_v)
  509. return -ENOMEM;
  510. /* Allocation and initialization of RXDs in Rings */
  511. size = 0;
  512. for (i = 0; i < config->rx_ring_num; i++) {
  513. if (config->rx_cfg[i].num_rxd %
  514. (rxd_count[nic->rxd_mode] + 1)) {
  515. DBG_PRINT(ERR_DBG, "%s: RxD count of ", dev->name);
  516. DBG_PRINT(ERR_DBG, "Ring%d is not a multiple of ",
  517. i);
  518. DBG_PRINT(ERR_DBG, "RxDs per Block");
  519. return FAILURE;
  520. }
  521. size += config->rx_cfg[i].num_rxd;
  522. mac_control->rings[i].block_count =
  523. config->rx_cfg[i].num_rxd /
  524. (rxd_count[nic->rxd_mode] + 1 );
  525. mac_control->rings[i].pkt_cnt = config->rx_cfg[i].num_rxd -
  526. mac_control->rings[i].block_count;
  527. }
  528. if (nic->rxd_mode == RXD_MODE_1)
  529. size = (size * (sizeof(RxD1_t)));
  530. else
  531. size = (size * (sizeof(RxD3_t)));
  532. rx_sz = size;
  533. for (i = 0; i < config->rx_ring_num; i++) {
  534. mac_control->rings[i].rx_curr_get_info.block_index = 0;
  535. mac_control->rings[i].rx_curr_get_info.offset = 0;
  536. mac_control->rings[i].rx_curr_get_info.ring_len =
  537. config->rx_cfg[i].num_rxd - 1;
  538. mac_control->rings[i].rx_curr_put_info.block_index = 0;
  539. mac_control->rings[i].rx_curr_put_info.offset = 0;
  540. mac_control->rings[i].rx_curr_put_info.ring_len =
  541. config->rx_cfg[i].num_rxd - 1;
  542. mac_control->rings[i].nic = nic;
  543. mac_control->rings[i].ring_no = i;
  544. blk_cnt = config->rx_cfg[i].num_rxd /
  545. (rxd_count[nic->rxd_mode] + 1);
  546. /* Allocating all the Rx blocks */
  547. for (j = 0; j < blk_cnt; j++) {
  548. rx_block_info_t *rx_blocks;
  549. int l;
  550. rx_blocks = &mac_control->rings[i].rx_blocks[j];
  551. size = SIZE_OF_BLOCK; //size is always page size
  552. tmp_v_addr = pci_alloc_consistent(nic->pdev, size,
  553. &tmp_p_addr);
  554. if (tmp_v_addr == NULL) {
  555. /*
  556. * In case of failure, free_shared_mem()
  557. * is called, which should free any
  558. * memory that was alloced till the
  559. * failure happened.
  560. */
  561. rx_blocks->block_virt_addr = tmp_v_addr;
  562. return -ENOMEM;
  563. }
  564. memset(tmp_v_addr, 0, size);
  565. rx_blocks->block_virt_addr = tmp_v_addr;
  566. rx_blocks->block_dma_addr = tmp_p_addr;
  567. rx_blocks->rxds = kmalloc(sizeof(rxd_info_t)*
  568. rxd_count[nic->rxd_mode],
  569. GFP_KERNEL);
  570. for (l=0; l<rxd_count[nic->rxd_mode];l++) {
  571. rx_blocks->rxds[l].virt_addr =
  572. rx_blocks->block_virt_addr +
  573. (rxd_size[nic->rxd_mode] * l);
  574. rx_blocks->rxds[l].dma_addr =
  575. rx_blocks->block_dma_addr +
  576. (rxd_size[nic->rxd_mode] * l);
  577. }
  578. }
  579. /* Interlinking all Rx Blocks */
  580. for (j = 0; j < blk_cnt; j++) {
  581. tmp_v_addr =
  582. mac_control->rings[i].rx_blocks[j].block_virt_addr;
  583. tmp_v_addr_next =
  584. mac_control->rings[i].rx_blocks[(j + 1) %
  585. blk_cnt].block_virt_addr;
  586. tmp_p_addr =
  587. mac_control->rings[i].rx_blocks[j].block_dma_addr;
  588. tmp_p_addr_next =
  589. mac_control->rings[i].rx_blocks[(j + 1) %
  590. blk_cnt].block_dma_addr;
  591. pre_rxd_blk = (RxD_block_t *) tmp_v_addr;
  592. pre_rxd_blk->reserved_2_pNext_RxD_block =
  593. (unsigned long) tmp_v_addr_next;
  594. pre_rxd_blk->pNext_RxD_Blk_physical =
  595. (u64) tmp_p_addr_next;
  596. }
  597. }
  598. if (nic->rxd_mode >= RXD_MODE_3A) {
  599. /*
  600. * Allocation of Storages for buffer addresses in 2BUFF mode
  601. * and the buffers as well.
  602. */
  603. for (i = 0; i < config->rx_ring_num; i++) {
  604. blk_cnt = config->rx_cfg[i].num_rxd /
  605. (rxd_count[nic->rxd_mode]+ 1);
  606. mac_control->rings[i].ba =
  607. kmalloc((sizeof(buffAdd_t *) * blk_cnt),
  608. GFP_KERNEL);
  609. if (!mac_control->rings[i].ba)
  610. return -ENOMEM;
  611. for (j = 0; j < blk_cnt; j++) {
  612. int k = 0;
  613. mac_control->rings[i].ba[j] =
  614. kmalloc((sizeof(buffAdd_t) *
  615. (rxd_count[nic->rxd_mode] + 1)),
  616. GFP_KERNEL);
  617. if (!mac_control->rings[i].ba[j])
  618. return -ENOMEM;
  619. while (k != rxd_count[nic->rxd_mode]) {
  620. ba = &mac_control->rings[i].ba[j][k];
  621. ba->ba_0_org = (void *) kmalloc
  622. (BUF0_LEN + ALIGN_SIZE, GFP_KERNEL);
  623. if (!ba->ba_0_org)
  624. return -ENOMEM;
  625. tmp = (unsigned long)ba->ba_0_org;
  626. tmp += ALIGN_SIZE;
  627. tmp &= ~((unsigned long) ALIGN_SIZE);
  628. ba->ba_0 = (void *) tmp;
  629. ba->ba_1_org = (void *) kmalloc
  630. (BUF1_LEN + ALIGN_SIZE, GFP_KERNEL);
  631. if (!ba->ba_1_org)
  632. return -ENOMEM;
  633. tmp = (unsigned long) ba->ba_1_org;
  634. tmp += ALIGN_SIZE;
  635. tmp &= ~((unsigned long) ALIGN_SIZE);
  636. ba->ba_1 = (void *) tmp;
  637. k++;
  638. }
  639. }
  640. }
  641. }
  642. /* Allocation and initialization of Statistics block */
  643. size = sizeof(StatInfo_t);
  644. mac_control->stats_mem = pci_alloc_consistent
  645. (nic->pdev, size, &mac_control->stats_mem_phy);
  646. if (!mac_control->stats_mem) {
  647. /*
  648. * In case of failure, free_shared_mem() is called, which
  649. * should free any memory that was alloced till the
  650. * failure happened.
  651. */
  652. return -ENOMEM;
  653. }
  654. mac_control->stats_mem_sz = size;
  655. tmp_v_addr = mac_control->stats_mem;
  656. mac_control->stats_info = (StatInfo_t *) tmp_v_addr;
  657. memset(tmp_v_addr, 0, size);
  658. DBG_PRINT(INIT_DBG, "%s:Ring Mem PHY: 0x%llx\n", dev->name,
  659. (unsigned long long) tmp_p_addr);
  660. return SUCCESS;
  661. }
  662. /**
  663. * free_shared_mem - Free the allocated Memory
  664. * @nic: Device private variable.
  665. * Description: This function is to free all memory locations allocated by
  666. * the init_shared_mem() function and return it to the kernel.
  667. */
  668. static void free_shared_mem(struct s2io_nic *nic)
  669. {
  670. int i, j, blk_cnt, size;
  671. void *tmp_v_addr;
  672. dma_addr_t tmp_p_addr;
  673. mac_info_t *mac_control;
  674. struct config_param *config;
  675. int lst_size, lst_per_page;
  676. struct net_device *dev = nic->dev;
  677. if (!nic)
  678. return;
  679. mac_control = &nic->mac_control;
  680. config = &nic->config;
  681. lst_size = (sizeof(TxD_t) * config->max_txds);
  682. lst_per_page = PAGE_SIZE / lst_size;
  683. for (i = 0; i < config->tx_fifo_num; i++) {
  684. int page_num = TXD_MEM_PAGE_CNT(config->tx_cfg[i].fifo_len,
  685. lst_per_page);
  686. for (j = 0; j < page_num; j++) {
  687. int mem_blks = (j * lst_per_page);
  688. if (!mac_control->fifos[i].list_info)
  689. return;
  690. if (!mac_control->fifos[i].list_info[mem_blks].
  691. list_virt_addr)
  692. break;
  693. pci_free_consistent(nic->pdev, PAGE_SIZE,
  694. mac_control->fifos[i].
  695. list_info[mem_blks].
  696. list_virt_addr,
  697. mac_control->fifos[i].
  698. list_info[mem_blks].
  699. list_phy_addr);
  700. }
  701. /* If we got a zero DMA address during allocation,
  702. * free the page now
  703. */
  704. if (mac_control->zerodma_virt_addr) {
  705. pci_free_consistent(nic->pdev, PAGE_SIZE,
  706. mac_control->zerodma_virt_addr,
  707. (dma_addr_t)0);
  708. DBG_PRINT(INIT_DBG,
  709. "%s: Freeing TxDL with zero DMA addr. ",
  710. dev->name);
  711. DBG_PRINT(INIT_DBG, "Virtual address %p\n",
  712. mac_control->zerodma_virt_addr);
  713. }
  714. kfree(mac_control->fifos[i].list_info);
  715. }
  716. size = SIZE_OF_BLOCK;
  717. for (i = 0; i < config->rx_ring_num; i++) {
  718. blk_cnt = mac_control->rings[i].block_count;
  719. for (j = 0; j < blk_cnt; j++) {
  720. tmp_v_addr = mac_control->rings[i].rx_blocks[j].
  721. block_virt_addr;
  722. tmp_p_addr = mac_control->rings[i].rx_blocks[j].
  723. block_dma_addr;
  724. if (tmp_v_addr == NULL)
  725. break;
  726. pci_free_consistent(nic->pdev, size,
  727. tmp_v_addr, tmp_p_addr);
  728. kfree(mac_control->rings[i].rx_blocks[j].rxds);
  729. }
  730. }
  731. if (nic->rxd_mode >= RXD_MODE_3A) {
  732. /* Freeing buffer storage addresses in 2BUFF mode. */
  733. for (i = 0; i < config->rx_ring_num; i++) {
  734. blk_cnt = config->rx_cfg[i].num_rxd /
  735. (rxd_count[nic->rxd_mode] + 1);
  736. for (j = 0; j < blk_cnt; j++) {
  737. int k = 0;
  738. if (!mac_control->rings[i].ba[j])
  739. continue;
  740. while (k != rxd_count[nic->rxd_mode]) {
  741. buffAdd_t *ba =
  742. &mac_control->rings[i].ba[j][k];
  743. kfree(ba->ba_0_org);
  744. kfree(ba->ba_1_org);
  745. k++;
  746. }
  747. kfree(mac_control->rings[i].ba[j]);
  748. }
  749. kfree(mac_control->rings[i].ba);
  750. }
  751. }
  752. if (mac_control->stats_mem) {
  753. pci_free_consistent(nic->pdev,
  754. mac_control->stats_mem_sz,
  755. mac_control->stats_mem,
  756. mac_control->stats_mem_phy);
  757. }
  758. if (nic->ufo_in_band_v)
  759. kfree(nic->ufo_in_band_v);
  760. }
  761. /**
  762. * s2io_verify_pci_mode -
  763. */
  764. static int s2io_verify_pci_mode(nic_t *nic)
  765. {
  766. XENA_dev_config_t __iomem *bar0 = nic->bar0;
  767. register u64 val64 = 0;
  768. int mode;
  769. val64 = readq(&bar0->pci_mode);
  770. mode = (u8)GET_PCI_MODE(val64);
  771. if ( val64 & PCI_MODE_UNKNOWN_MODE)
  772. return -1; /* Unknown PCI mode */
  773. return mode;
  774. }
  775. #define NEC_VENID 0x1033
  776. #define NEC_DEVID 0x0125
  777. static int s2io_on_nec_bridge(struct pci_dev *s2io_pdev)
  778. {
  779. struct pci_dev *tdev = NULL;
  780. while ((tdev = pci_find_device(PCI_ANY_ID, PCI_ANY_ID, tdev)) != NULL) {
  781. if ((tdev->vendor == NEC_VENID) && (tdev->device == NEC_DEVID)){
  782. if (tdev->bus == s2io_pdev->bus->parent)
  783. return 1;
  784. }
  785. }
  786. return 0;
  787. }
  788. static int bus_speed[8] = {33, 133, 133, 200, 266, 133, 200, 266};
  789. /**
  790. * s2io_print_pci_mode -
  791. */
  792. static int s2io_print_pci_mode(nic_t *nic)
  793. {
  794. XENA_dev_config_t __iomem *bar0 = nic->bar0;
  795. register u64 val64 = 0;
  796. int mode;
  797. struct config_param *config = &nic->config;
  798. val64 = readq(&bar0->pci_mode);
  799. mode = (u8)GET_PCI_MODE(val64);
  800. if ( val64 & PCI_MODE_UNKNOWN_MODE)
  801. return -1; /* Unknown PCI mode */
  802. config->bus_speed = bus_speed[mode];
  803. if (s2io_on_nec_bridge(nic->pdev)) {
  804. DBG_PRINT(ERR_DBG, "%s: Device is on PCI-E bus\n",
  805. nic->dev->name);
  806. return mode;
  807. }
  808. if (val64 & PCI_MODE_32_BITS) {
  809. DBG_PRINT(ERR_DBG, "%s: Device is on 32 bit ", nic->dev->name);
  810. } else {
  811. DBG_PRINT(ERR_DBG, "%s: Device is on 64 bit ", nic->dev->name);
  812. }
  813. switch(mode) {
  814. case PCI_MODE_PCI_33:
  815. DBG_PRINT(ERR_DBG, "33MHz PCI bus\n");
  816. break;
  817. case PCI_MODE_PCI_66:
  818. DBG_PRINT(ERR_DBG, "66MHz PCI bus\n");
  819. break;
  820. case PCI_MODE_PCIX_M1_66:
  821. DBG_PRINT(ERR_DBG, "66MHz PCIX(M1) bus\n");
  822. break;
  823. case PCI_MODE_PCIX_M1_100:
  824. DBG_PRINT(ERR_DBG, "100MHz PCIX(M1) bus\n");
  825. break;
  826. case PCI_MODE_PCIX_M1_133:
  827. DBG_PRINT(ERR_DBG, "133MHz PCIX(M1) bus\n");
  828. break;
  829. case PCI_MODE_PCIX_M2_66:
  830. DBG_PRINT(ERR_DBG, "133MHz PCIX(M2) bus\n");
  831. break;
  832. case PCI_MODE_PCIX_M2_100:
  833. DBG_PRINT(ERR_DBG, "200MHz PCIX(M2) bus\n");
  834. break;
  835. case PCI_MODE_PCIX_M2_133:
  836. DBG_PRINT(ERR_DBG, "266MHz PCIX(M2) bus\n");
  837. break;
  838. default:
  839. return -1; /* Unsupported bus speed */
  840. }
  841. return mode;
  842. }
  843. /**
  844. * init_nic - Initialization of hardware
  845. * @nic: device peivate variable
  846. * Description: The function sequentially configures every block
  847. * of the H/W from their reset values.
  848. * Return Value: SUCCESS on success and
  849. * '-1' on failure (endian settings incorrect).
  850. */
  851. static int init_nic(struct s2io_nic *nic)
  852. {
  853. XENA_dev_config_t __iomem *bar0 = nic->bar0;
  854. struct net_device *dev = nic->dev;
  855. register u64 val64 = 0;
  856. void __iomem *add;
  857. u32 time;
  858. int i, j;
  859. mac_info_t *mac_control;
  860. struct config_param *config;
  861. int dtx_cnt = 0;
  862. unsigned long long mem_share;
  863. int mem_size;
  864. mac_control = &nic->mac_control;
  865. config = &nic->config;
  866. /* to set the swapper controle on the card */
  867. if(s2io_set_swapper(nic)) {
  868. DBG_PRINT(ERR_DBG,"ERROR: Setting Swapper failed\n");
  869. return -1;
  870. }
  871. /*
  872. * Herc requires EOI to be removed from reset before XGXS, so..
  873. */
  874. if (nic->device_type & XFRAME_II_DEVICE) {
  875. val64 = 0xA500000000ULL;
  876. writeq(val64, &bar0->sw_reset);
  877. msleep(500);
  878. val64 = readq(&bar0->sw_reset);
  879. }
  880. /* Remove XGXS from reset state */
  881. val64 = 0;
  882. writeq(val64, &bar0->sw_reset);
  883. msleep(500);
  884. val64 = readq(&bar0->sw_reset);
  885. /* Enable Receiving broadcasts */
  886. add = &bar0->mac_cfg;
  887. val64 = readq(&bar0->mac_cfg);
  888. val64 |= MAC_RMAC_BCAST_ENABLE;
  889. writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
  890. writel((u32) val64, add);
  891. writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
  892. writel((u32) (val64 >> 32), (add + 4));
  893. /* Read registers in all blocks */
  894. val64 = readq(&bar0->mac_int_mask);
  895. val64 = readq(&bar0->mc_int_mask);
  896. val64 = readq(&bar0->xgxs_int_mask);
  897. /* Set MTU */
  898. val64 = dev->mtu;
  899. writeq(vBIT(val64, 2, 14), &bar0->rmac_max_pyld_len);
  900. if (nic->device_type & XFRAME_II_DEVICE) {
  901. while (herc_act_dtx_cfg[dtx_cnt] != END_SIGN) {
  902. SPECIAL_REG_WRITE(herc_act_dtx_cfg[dtx_cnt],
  903. &bar0->dtx_control, UF);
  904. if (dtx_cnt & 0x1)
  905. msleep(1); /* Necessary!! */
  906. dtx_cnt++;
  907. }
  908. } else {
  909. while (xena_dtx_cfg[dtx_cnt] != END_SIGN) {
  910. SPECIAL_REG_WRITE(xena_dtx_cfg[dtx_cnt],
  911. &bar0->dtx_control, UF);
  912. val64 = readq(&bar0->dtx_control);
  913. dtx_cnt++;
  914. }
  915. }
  916. /* Tx DMA Initialization */
  917. val64 = 0;
  918. writeq(val64, &bar0->tx_fifo_partition_0);
  919. writeq(val64, &bar0->tx_fifo_partition_1);
  920. writeq(val64, &bar0->tx_fifo_partition_2);
  921. writeq(val64, &bar0->tx_fifo_partition_3);
  922. for (i = 0, j = 0; i < config->tx_fifo_num; i++) {
  923. val64 |=
  924. vBIT(config->tx_cfg[i].fifo_len - 1, ((i * 32) + 19),
  925. 13) | vBIT(config->tx_cfg[i].fifo_priority,
  926. ((i * 32) + 5), 3);
  927. if (i == (config->tx_fifo_num - 1)) {
  928. if (i % 2 == 0)
  929. i++;
  930. }
  931. switch (i) {
  932. case 1:
  933. writeq(val64, &bar0->tx_fifo_partition_0);
  934. val64 = 0;
  935. break;
  936. case 3:
  937. writeq(val64, &bar0->tx_fifo_partition_1);
  938. val64 = 0;
  939. break;
  940. case 5:
  941. writeq(val64, &bar0->tx_fifo_partition_2);
  942. val64 = 0;
  943. break;
  944. case 7:
  945. writeq(val64, &bar0->tx_fifo_partition_3);
  946. break;
  947. }
  948. }
  949. /*
  950. * Disable 4 PCCs for Xena1, 2 and 3 as per H/W bug
  951. * SXE-008 TRANSMIT DMA ARBITRATION ISSUE.
  952. */
  953. if ((nic->device_type == XFRAME_I_DEVICE) &&
  954. (get_xena_rev_id(nic->pdev) < 4))
  955. writeq(PCC_ENABLE_FOUR, &bar0->pcc_enable);
  956. val64 = readq(&bar0->tx_fifo_partition_0);
  957. DBG_PRINT(INIT_DBG, "Fifo partition at: 0x%p is: 0x%llx\n",
  958. &bar0->tx_fifo_partition_0, (unsigned long long) val64);
  959. /*
  960. * Initialization of Tx_PA_CONFIG register to ignore packet
  961. * integrity checking.
  962. */
  963. val64 = readq(&bar0->tx_pa_cfg);
  964. val64 |= TX_PA_CFG_IGNORE_FRM_ERR | TX_PA_CFG_IGNORE_SNAP_OUI |
  965. TX_PA_CFG_IGNORE_LLC_CTRL | TX_PA_CFG_IGNORE_L2_ERR;
  966. writeq(val64, &bar0->tx_pa_cfg);
  967. /* Rx DMA intialization. */
  968. val64 = 0;
  969. for (i = 0; i < config->rx_ring_num; i++) {
  970. val64 |=
  971. vBIT(config->rx_cfg[i].ring_priority, (5 + (i * 8)),
  972. 3);
  973. }
  974. writeq(val64, &bar0->rx_queue_priority);
  975. /*
  976. * Allocating equal share of memory to all the
  977. * configured Rings.
  978. */
  979. val64 = 0;
  980. if (nic->device_type & XFRAME_II_DEVICE)
  981. mem_size = 32;
  982. else
  983. mem_size = 64;
  984. for (i = 0; i < config->rx_ring_num; i++) {
  985. switch (i) {
  986. case 0:
  987. mem_share = (mem_size / config->rx_ring_num +
  988. mem_size % config->rx_ring_num);
  989. val64 |= RX_QUEUE_CFG_Q0_SZ(mem_share);
  990. continue;
  991. case 1:
  992. mem_share = (mem_size / config->rx_ring_num);
  993. val64 |= RX_QUEUE_CFG_Q1_SZ(mem_share);
  994. continue;
  995. case 2:
  996. mem_share = (mem_size / config->rx_ring_num);
  997. val64 |= RX_QUEUE_CFG_Q2_SZ(mem_share);
  998. continue;
  999. case 3:
  1000. mem_share = (mem_size / config->rx_ring_num);
  1001. val64 |= RX_QUEUE_CFG_Q3_SZ(mem_share);
  1002. continue;
  1003. case 4:
  1004. mem_share = (mem_size / config->rx_ring_num);
  1005. val64 |= RX_QUEUE_CFG_Q4_SZ(mem_share);
  1006. continue;
  1007. case 5:
  1008. mem_share = (mem_size / config->rx_ring_num);
  1009. val64 |= RX_QUEUE_CFG_Q5_SZ(mem_share);
  1010. continue;
  1011. case 6:
  1012. mem_share = (mem_size / config->rx_ring_num);
  1013. val64 |= RX_QUEUE_CFG_Q6_SZ(mem_share);
  1014. continue;
  1015. case 7:
  1016. mem_share = (mem_size / config->rx_ring_num);
  1017. val64 |= RX_QUEUE_CFG_Q7_SZ(mem_share);
  1018. continue;
  1019. }
  1020. }
  1021. writeq(val64, &bar0->rx_queue_cfg);
  1022. /*
  1023. * Filling Tx round robin registers
  1024. * as per the number of FIFOs
  1025. */
  1026. switch (config->tx_fifo_num) {
  1027. case 1:
  1028. val64 = 0x0000000000000000ULL;
  1029. writeq(val64, &bar0->tx_w_round_robin_0);
  1030. writeq(val64, &bar0->tx_w_round_robin_1);
  1031. writeq(val64, &bar0->tx_w_round_robin_2);
  1032. writeq(val64, &bar0->tx_w_round_robin_3);
  1033. writeq(val64, &bar0->tx_w_round_robin_4);
  1034. break;
  1035. case 2:
  1036. val64 = 0x0000010000010000ULL;
  1037. writeq(val64, &bar0->tx_w_round_robin_0);
  1038. val64 = 0x0100000100000100ULL;
  1039. writeq(val64, &bar0->tx_w_round_robin_1);
  1040. val64 = 0x0001000001000001ULL;
  1041. writeq(val64, &bar0->tx_w_round_robin_2);
  1042. val64 = 0x0000010000010000ULL;
  1043. writeq(val64, &bar0->tx_w_round_robin_3);
  1044. val64 = 0x0100000000000000ULL;
  1045. writeq(val64, &bar0->tx_w_round_robin_4);
  1046. break;
  1047. case 3:
  1048. val64 = 0x0001000102000001ULL;
  1049. writeq(val64, &bar0->tx_w_round_robin_0);
  1050. val64 = 0x0001020000010001ULL;
  1051. writeq(val64, &bar0->tx_w_round_robin_1);
  1052. val64 = 0x0200000100010200ULL;
  1053. writeq(val64, &bar0->tx_w_round_robin_2);
  1054. val64 = 0x0001000102000001ULL;
  1055. writeq(val64, &bar0->tx_w_round_robin_3);
  1056. val64 = 0x0001020000000000ULL;
  1057. writeq(val64, &bar0->tx_w_round_robin_4);
  1058. break;
  1059. case 4:
  1060. val64 = 0x0001020300010200ULL;
  1061. writeq(val64, &bar0->tx_w_round_robin_0);
  1062. val64 = 0x0100000102030001ULL;
  1063. writeq(val64, &bar0->tx_w_round_robin_1);
  1064. val64 = 0x0200010000010203ULL;
  1065. writeq(val64, &bar0->tx_w_round_robin_2);
  1066. val64 = 0x0001020001000001ULL;
  1067. writeq(val64, &bar0->tx_w_round_robin_3);
  1068. val64 = 0x0203000100000000ULL;
  1069. writeq(val64, &bar0->tx_w_round_robin_4);
  1070. break;
  1071. case 5:
  1072. val64 = 0x0001000203000102ULL;
  1073. writeq(val64, &bar0->tx_w_round_robin_0);
  1074. val64 = 0x0001020001030004ULL;
  1075. writeq(val64, &bar0->tx_w_round_robin_1);
  1076. val64 = 0x0001000203000102ULL;
  1077. writeq(val64, &bar0->tx_w_round_robin_2);
  1078. val64 = 0x0001020001030004ULL;
  1079. writeq(val64, &bar0->tx_w_round_robin_3);
  1080. val64 = 0x0001000000000000ULL;
  1081. writeq(val64, &bar0->tx_w_round_robin_4);
  1082. break;
  1083. case 6:
  1084. val64 = 0x0001020304000102ULL;
  1085. writeq(val64, &bar0->tx_w_round_robin_0);
  1086. val64 = 0x0304050001020001ULL;
  1087. writeq(val64, &bar0->tx_w_round_robin_1);
  1088. val64 = 0x0203000100000102ULL;
  1089. writeq(val64, &bar0->tx_w_round_robin_2);
  1090. val64 = 0x0304000102030405ULL;
  1091. writeq(val64, &bar0->tx_w_round_robin_3);
  1092. val64 = 0x0001000200000000ULL;
  1093. writeq(val64, &bar0->tx_w_round_robin_4);
  1094. break;
  1095. case 7:
  1096. val64 = 0x0001020001020300ULL;
  1097. writeq(val64, &bar0->tx_w_round_robin_0);
  1098. val64 = 0x0102030400010203ULL;
  1099. writeq(val64, &bar0->tx_w_round_robin_1);
  1100. val64 = 0x0405060001020001ULL;
  1101. writeq(val64, &bar0->tx_w_round_robin_2);
  1102. val64 = 0x0304050000010200ULL;
  1103. writeq(val64, &bar0->tx_w_round_robin_3);
  1104. val64 = 0x0102030000000000ULL;
  1105. writeq(val64, &bar0->tx_w_round_robin_4);
  1106. break;
  1107. case 8:
  1108. val64 = 0x0001020300040105ULL;
  1109. writeq(val64, &bar0->tx_w_round_robin_0);
  1110. val64 = 0x0200030106000204ULL;
  1111. writeq(val64, &bar0->tx_w_round_robin_1);
  1112. val64 = 0x0103000502010007ULL;
  1113. writeq(val64, &bar0->tx_w_round_robin_2);
  1114. val64 = 0x0304010002060500ULL;
  1115. writeq(val64, &bar0->tx_w_round_robin_3);
  1116. val64 = 0x0103020400000000ULL;
  1117. writeq(val64, &bar0->tx_w_round_robin_4);
  1118. break;
  1119. }
  1120. /* Enable Tx FIFO partition 0. */
  1121. val64 = readq(&bar0->tx_fifo_partition_0);
  1122. val64 |= (TX_FIFO_PARTITION_EN);
  1123. writeq(val64, &bar0->tx_fifo_partition_0);
  1124. /* Filling the Rx round robin registers as per the
  1125. * number of Rings and steering based on QoS.
  1126. */
  1127. switch (config->rx_ring_num) {
  1128. case 1:
  1129. val64 = 0x8080808080808080ULL;
  1130. writeq(val64, &bar0->rts_qos_steering);
  1131. break;
  1132. case 2:
  1133. val64 = 0x0000010000010000ULL;
  1134. writeq(val64, &bar0->rx_w_round_robin_0);
  1135. val64 = 0x0100000100000100ULL;
  1136. writeq(val64, &bar0->rx_w_round_robin_1);
  1137. val64 = 0x0001000001000001ULL;
  1138. writeq(val64, &bar0->rx_w_round_robin_2);
  1139. val64 = 0x0000010000010000ULL;
  1140. writeq(val64, &bar0->rx_w_round_robin_3);
  1141. val64 = 0x0100000000000000ULL;
  1142. writeq(val64, &bar0->rx_w_round_robin_4);
  1143. val64 = 0x8080808040404040ULL;
  1144. writeq(val64, &bar0->rts_qos_steering);
  1145. break;
  1146. case 3:
  1147. val64 = 0x0001000102000001ULL;
  1148. writeq(val64, &bar0->rx_w_round_robin_0);
  1149. val64 = 0x0001020000010001ULL;
  1150. writeq(val64, &bar0->rx_w_round_robin_1);
  1151. val64 = 0x0200000100010200ULL;
  1152. writeq(val64, &bar0->rx_w_round_robin_2);
  1153. val64 = 0x0001000102000001ULL;
  1154. writeq(val64, &bar0->rx_w_round_robin_3);
  1155. val64 = 0x0001020000000000ULL;
  1156. writeq(val64, &bar0->rx_w_round_robin_4);
  1157. val64 = 0x8080804040402020ULL;
  1158. writeq(val64, &bar0->rts_qos_steering);
  1159. break;
  1160. case 4:
  1161. val64 = 0x0001020300010200ULL;
  1162. writeq(val64, &bar0->rx_w_round_robin_0);
  1163. val64 = 0x0100000102030001ULL;
  1164. writeq(val64, &bar0->rx_w_round_robin_1);
  1165. val64 = 0x0200010000010203ULL;
  1166. writeq(val64, &bar0->rx_w_round_robin_2);
  1167. val64 = 0x0001020001000001ULL;
  1168. writeq(val64, &bar0->rx_w_round_robin_3);
  1169. val64 = 0x0203000100000000ULL;
  1170. writeq(val64, &bar0->rx_w_round_robin_4);
  1171. val64 = 0x8080404020201010ULL;
  1172. writeq(val64, &bar0->rts_qos_steering);
  1173. break;
  1174. case 5:
  1175. val64 = 0x0001000203000102ULL;
  1176. writeq(val64, &bar0->rx_w_round_robin_0);
  1177. val64 = 0x0001020001030004ULL;
  1178. writeq(val64, &bar0->rx_w_round_robin_1);
  1179. val64 = 0x0001000203000102ULL;
  1180. writeq(val64, &bar0->rx_w_round_robin_2);
  1181. val64 = 0x0001020001030004ULL;
  1182. writeq(val64, &bar0->rx_w_round_robin_3);
  1183. val64 = 0x0001000000000000ULL;
  1184. writeq(val64, &bar0->rx_w_round_robin_4);
  1185. val64 = 0x8080404020201008ULL;
  1186. writeq(val64, &bar0->rts_qos_steering);
  1187. break;
  1188. case 6:
  1189. val64 = 0x0001020304000102ULL;
  1190. writeq(val64, &bar0->rx_w_round_robin_0);
  1191. val64 = 0x0304050001020001ULL;
  1192. writeq(val64, &bar0->rx_w_round_robin_1);
  1193. val64 = 0x0203000100000102ULL;
  1194. writeq(val64, &bar0->rx_w_round_robin_2);
  1195. val64 = 0x0304000102030405ULL;
  1196. writeq(val64, &bar0->rx_w_round_robin_3);
  1197. val64 = 0x0001000200000000ULL;
  1198. writeq(val64, &bar0->rx_w_round_robin_4);
  1199. val64 = 0x8080404020100804ULL;
  1200. writeq(val64, &bar0->rts_qos_steering);
  1201. break;
  1202. case 7:
  1203. val64 = 0x0001020001020300ULL;
  1204. writeq(val64, &bar0->rx_w_round_robin_0);
  1205. val64 = 0x0102030400010203ULL;
  1206. writeq(val64, &bar0->rx_w_round_robin_1);
  1207. val64 = 0x0405060001020001ULL;
  1208. writeq(val64, &bar0->rx_w_round_robin_2);
  1209. val64 = 0x0304050000010200ULL;
  1210. writeq(val64, &bar0->rx_w_round_robin_3);
  1211. val64 = 0x0102030000000000ULL;
  1212. writeq(val64, &bar0->rx_w_round_robin_4);
  1213. val64 = 0x8080402010080402ULL;
  1214. writeq(val64, &bar0->rts_qos_steering);
  1215. break;
  1216. case 8:
  1217. val64 = 0x0001020300040105ULL;
  1218. writeq(val64, &bar0->rx_w_round_robin_0);
  1219. val64 = 0x0200030106000204ULL;
  1220. writeq(val64, &bar0->rx_w_round_robin_1);
  1221. val64 = 0x0103000502010007ULL;
  1222. writeq(val64, &bar0->rx_w_round_robin_2);
  1223. val64 = 0x0304010002060500ULL;
  1224. writeq(val64, &bar0->rx_w_round_robin_3);
  1225. val64 = 0x0103020400000000ULL;
  1226. writeq(val64, &bar0->rx_w_round_robin_4);
  1227. val64 = 0x8040201008040201ULL;
  1228. writeq(val64, &bar0->rts_qos_steering);
  1229. break;
  1230. }
  1231. /* UDP Fix */
  1232. val64 = 0;
  1233. for (i = 0; i < 8; i++)
  1234. writeq(val64, &bar0->rts_frm_len_n[i]);
  1235. /* Set the default rts frame length for the rings configured */
  1236. val64 = MAC_RTS_FRM_LEN_SET(dev->mtu+22);
  1237. for (i = 0 ; i < config->rx_ring_num ; i++)
  1238. writeq(val64, &bar0->rts_frm_len_n[i]);
  1239. /* Set the frame length for the configured rings
  1240. * desired by the user
  1241. */
  1242. for (i = 0; i < config->rx_ring_num; i++) {
  1243. /* If rts_frm_len[i] == 0 then it is assumed that user not
  1244. * specified frame length steering.
  1245. * If the user provides the frame length then program
  1246. * the rts_frm_len register for those values or else
  1247. * leave it as it is.
  1248. */
  1249. if (rts_frm_len[i] != 0) {
  1250. writeq(MAC_RTS_FRM_LEN_SET(rts_frm_len[i]),
  1251. &bar0->rts_frm_len_n[i]);
  1252. }
  1253. }
  1254. /* Program statistics memory */
  1255. writeq(mac_control->stats_mem_phy, &bar0->stat_addr);
  1256. if (nic->device_type == XFRAME_II_DEVICE) {
  1257. val64 = STAT_BC(0x320);
  1258. writeq(val64, &bar0->stat_byte_cnt);
  1259. }
  1260. /*
  1261. * Initializing the sampling rate for the device to calculate the
  1262. * bandwidth utilization.
  1263. */
  1264. val64 = MAC_TX_LINK_UTIL_VAL(tmac_util_period) |
  1265. MAC_RX_LINK_UTIL_VAL(rmac_util_period);
  1266. writeq(val64, &bar0->mac_link_util);
  1267. /*
  1268. * Initializing the Transmit and Receive Traffic Interrupt
  1269. * Scheme.
  1270. */
  1271. /*
  1272. * TTI Initialization. Default Tx timer gets us about
  1273. * 250 interrupts per sec. Continuous interrupts are enabled
  1274. * by default.
  1275. */
  1276. if (nic->device_type == XFRAME_II_DEVICE) {
  1277. int count = (nic->config.bus_speed * 125)/2;
  1278. val64 = TTI_DATA1_MEM_TX_TIMER_VAL(count);
  1279. } else {
  1280. val64 = TTI_DATA1_MEM_TX_TIMER_VAL(0x2078);
  1281. }
  1282. val64 |= TTI_DATA1_MEM_TX_URNG_A(0xA) |
  1283. TTI_DATA1_MEM_TX_URNG_B(0x10) |
  1284. TTI_DATA1_MEM_TX_URNG_C(0x30) | TTI_DATA1_MEM_TX_TIMER_AC_EN;
  1285. if (use_continuous_tx_intrs)
  1286. val64 |= TTI_DATA1_MEM_TX_TIMER_CI_EN;
  1287. writeq(val64, &bar0->tti_data1_mem);
  1288. val64 = TTI_DATA2_MEM_TX_UFC_A(0x10) |
  1289. TTI_DATA2_MEM_TX_UFC_B(0x20) |
  1290. TTI_DATA2_MEM_TX_UFC_C(0x70) | TTI_DATA2_MEM_TX_UFC_D(0x80);
  1291. writeq(val64, &bar0->tti_data2_mem);
  1292. val64 = TTI_CMD_MEM_WE | TTI_CMD_MEM_STROBE_NEW_CMD;
  1293. writeq(val64, &bar0->tti_command_mem);
  1294. /*
  1295. * Once the operation completes, the Strobe bit of the command
  1296. * register will be reset. We poll for this particular condition
  1297. * We wait for a maximum of 500ms for the operation to complete,
  1298. * if it's not complete by then we return error.
  1299. */
  1300. time = 0;
  1301. while (TRUE) {
  1302. val64 = readq(&bar0->tti_command_mem);
  1303. if (!(val64 & TTI_CMD_MEM_STROBE_NEW_CMD)) {
  1304. break;
  1305. }
  1306. if (time > 10) {
  1307. DBG_PRINT(ERR_DBG, "%s: TTI init Failed\n",
  1308. dev->name);
  1309. return -1;
  1310. }
  1311. msleep(50);
  1312. time++;
  1313. }
  1314. if (nic->config.bimodal) {
  1315. int k = 0;
  1316. for (k = 0; k < config->rx_ring_num; k++) {
  1317. val64 = TTI_CMD_MEM_WE | TTI_CMD_MEM_STROBE_NEW_CMD;
  1318. val64 |= TTI_CMD_MEM_OFFSET(0x38+k);
  1319. writeq(val64, &bar0->tti_command_mem);
  1320. /*
  1321. * Once the operation completes, the Strobe bit of the command
  1322. * register will be reset. We poll for this particular condition
  1323. * We wait for a maximum of 500ms for the operation to complete,
  1324. * if it's not complete by then we return error.
  1325. */
  1326. time = 0;
  1327. while (TRUE) {
  1328. val64 = readq(&bar0->tti_command_mem);
  1329. if (!(val64 & TTI_CMD_MEM_STROBE_NEW_CMD)) {
  1330. break;
  1331. }
  1332. if (time > 10) {
  1333. DBG_PRINT(ERR_DBG,
  1334. "%s: TTI init Failed\n",
  1335. dev->name);
  1336. return -1;
  1337. }
  1338. time++;
  1339. msleep(50);
  1340. }
  1341. }
  1342. } else {
  1343. /* RTI Initialization */
  1344. if (nic->device_type == XFRAME_II_DEVICE) {
  1345. /*
  1346. * Programmed to generate Apprx 500 Intrs per
  1347. * second
  1348. */
  1349. int count = (nic->config.bus_speed * 125)/4;
  1350. val64 = RTI_DATA1_MEM_RX_TIMER_VAL(count);
  1351. } else {
  1352. val64 = RTI_DATA1_MEM_RX_TIMER_VAL(0xFFF);
  1353. }
  1354. val64 |= RTI_DATA1_MEM_RX_URNG_A(0xA) |
  1355. RTI_DATA1_MEM_RX_URNG_B(0x10) |
  1356. RTI_DATA1_MEM_RX_URNG_C(0x30) | RTI_DATA1_MEM_RX_TIMER_AC_EN;
  1357. writeq(val64, &bar0->rti_data1_mem);
  1358. val64 = RTI_DATA2_MEM_RX_UFC_A(0x1) |
  1359. RTI_DATA2_MEM_RX_UFC_B(0x2) ;
  1360. if (nic->intr_type == MSI_X)
  1361. val64 |= (RTI_DATA2_MEM_RX_UFC_C(0x20) | \
  1362. RTI_DATA2_MEM_RX_UFC_D(0x40));
  1363. else
  1364. val64 |= (RTI_DATA2_MEM_RX_UFC_C(0x40) | \
  1365. RTI_DATA2_MEM_RX_UFC_D(0x80));
  1366. writeq(val64, &bar0->rti_data2_mem);
  1367. for (i = 0; i < config->rx_ring_num; i++) {
  1368. val64 = RTI_CMD_MEM_WE | RTI_CMD_MEM_STROBE_NEW_CMD
  1369. | RTI_CMD_MEM_OFFSET(i);
  1370. writeq(val64, &bar0->rti_command_mem);
  1371. /*
  1372. * Once the operation completes, the Strobe bit of the
  1373. * command register will be reset. We poll for this
  1374. * particular condition. We wait for a maximum of 500ms
  1375. * for the operation to complete, if it's not complete
  1376. * by then we return error.
  1377. */
  1378. time = 0;
  1379. while (TRUE) {
  1380. val64 = readq(&bar0->rti_command_mem);
  1381. if (!(val64 & RTI_CMD_MEM_STROBE_NEW_CMD)) {
  1382. break;
  1383. }
  1384. if (time > 10) {
  1385. DBG_PRINT(ERR_DBG, "%s: RTI init Failed\n",
  1386. dev->name);
  1387. return -1;
  1388. }
  1389. time++;
  1390. msleep(50);
  1391. }
  1392. }
  1393. }
  1394. /*
  1395. * Initializing proper values as Pause threshold into all
  1396. * the 8 Queues on Rx side.
  1397. */
  1398. writeq(0xffbbffbbffbbffbbULL, &bar0->mc_pause_thresh_q0q3);
  1399. writeq(0xffbbffbbffbbffbbULL, &bar0->mc_pause_thresh_q4q7);
  1400. /* Disable RMAC PAD STRIPPING */
  1401. add = &bar0->mac_cfg;
  1402. val64 = readq(&bar0->mac_cfg);
  1403. val64 &= ~(MAC_CFG_RMAC_STRIP_PAD);
  1404. writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
  1405. writel((u32) (val64), add);
  1406. writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
  1407. writel((u32) (val64 >> 32), (add + 4));
  1408. val64 = readq(&bar0->mac_cfg);
  1409. /* Enable FCS stripping by adapter */
  1410. add = &bar0->mac_cfg;
  1411. val64 = readq(&bar0->mac_cfg);
  1412. val64 |= MAC_CFG_RMAC_STRIP_FCS;
  1413. if (nic->device_type == XFRAME_II_DEVICE)
  1414. writeq(val64, &bar0->mac_cfg);
  1415. else {
  1416. writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
  1417. writel((u32) (val64), add);
  1418. writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
  1419. writel((u32) (val64 >> 32), (add + 4));
  1420. }
  1421. /*
  1422. * Set the time value to be inserted in the pause frame
  1423. * generated by xena.
  1424. */
  1425. val64 = readq(&bar0->rmac_pause_cfg);
  1426. val64 &= ~(RMAC_PAUSE_HG_PTIME(0xffff));
  1427. val64 |= RMAC_PAUSE_HG_PTIME(nic->mac_control.rmac_pause_time);
  1428. writeq(val64, &bar0->rmac_pause_cfg);
  1429. /*
  1430. * Set the Threshold Limit for Generating the pause frame
  1431. * If the amount of data in any Queue exceeds ratio of
  1432. * (mac_control.mc_pause_threshold_q0q3 or q4q7)/256
  1433. * pause frame is generated
  1434. */
  1435. val64 = 0;
  1436. for (i = 0; i < 4; i++) {
  1437. val64 |=
  1438. (((u64) 0xFF00 | nic->mac_control.
  1439. mc_pause_threshold_q0q3)
  1440. << (i * 2 * 8));
  1441. }
  1442. writeq(val64, &bar0->mc_pause_thresh_q0q3);
  1443. val64 = 0;
  1444. for (i = 0; i < 4; i++) {
  1445. val64 |=
  1446. (((u64) 0xFF00 | nic->mac_control.
  1447. mc_pause_threshold_q4q7)
  1448. << (i * 2 * 8));
  1449. }
  1450. writeq(val64, &bar0->mc_pause_thresh_q4q7);
  1451. /*
  1452. * TxDMA will stop Read request if the number of read split has
  1453. * exceeded the limit pointed by shared_splits
  1454. */
  1455. val64 = readq(&bar0->pic_control);
  1456. val64 |= PIC_CNTL_SHARED_SPLITS(shared_splits);
  1457. writeq(val64, &bar0->pic_control);
  1458. if (nic->config.bus_speed == 266) {
  1459. writeq(TXREQTO_VAL(0x7f) | TXREQTO_EN, &bar0->txreqtimeout);
  1460. writeq(0x0, &bar0->read_retry_delay);
  1461. writeq(0x0, &bar0->write_retry_delay);
  1462. }
  1463. /*
  1464. * Programming the Herc to split every write transaction
  1465. * that does not start on an ADB to reduce disconnects.
  1466. */
  1467. if (nic->device_type == XFRAME_II_DEVICE) {
  1468. val64 = EXT_REQ_EN | MISC_LINK_STABILITY_PRD(3);
  1469. writeq(val64, &bar0->misc_control);
  1470. val64 = readq(&bar0->pic_control2);
  1471. val64 &= ~(BIT(13)|BIT(14)|BIT(15));
  1472. writeq(val64, &bar0->pic_control2);
  1473. }
  1474. if (strstr(nic->product_name, "CX4")) {
  1475. val64 = TMAC_AVG_IPG(0x17);
  1476. writeq(val64, &bar0->tmac_avg_ipg);
  1477. }
  1478. return SUCCESS;
  1479. }
  1480. #define LINK_UP_DOWN_INTERRUPT 1
  1481. #define MAC_RMAC_ERR_TIMER 2
  1482. static int s2io_link_fault_indication(nic_t *nic)
  1483. {
  1484. if (nic->intr_type != INTA)
  1485. return MAC_RMAC_ERR_TIMER;
  1486. if (nic->device_type == XFRAME_II_DEVICE)
  1487. return LINK_UP_DOWN_INTERRUPT;
  1488. else
  1489. return MAC_RMAC_ERR_TIMER;
  1490. }
  1491. /**
  1492. * en_dis_able_nic_intrs - Enable or Disable the interrupts
  1493. * @nic: device private variable,
  1494. * @mask: A mask indicating which Intr block must be modified and,
  1495. * @flag: A flag indicating whether to enable or disable the Intrs.
  1496. * Description: This function will either disable or enable the interrupts
  1497. * depending on the flag argument. The mask argument can be used to
  1498. * enable/disable any Intr block.
  1499. * Return Value: NONE.
  1500. */
  1501. static void en_dis_able_nic_intrs(struct s2io_nic *nic, u16 mask, int flag)
  1502. {
  1503. XENA_dev_config_t __iomem *bar0 = nic->bar0;
  1504. register u64 val64 = 0, temp64 = 0;
  1505. /* Top level interrupt classification */
  1506. /* PIC Interrupts */
  1507. if ((mask & (TX_PIC_INTR | RX_PIC_INTR))) {
  1508. /* Enable PIC Intrs in the general intr mask register */
  1509. val64 = TXPIC_INT_M | PIC_RX_INT_M;
  1510. if (flag == ENABLE_INTRS) {
  1511. temp64 = readq(&bar0->general_int_mask);
  1512. temp64 &= ~((u64) val64);
  1513. writeq(temp64, &bar0->general_int_mask);
  1514. /*
  1515. * If Hercules adapter enable GPIO otherwise
  1516. * disabled all PCIX, Flash, MDIO, IIC and GPIO
  1517. * interrupts for now.
  1518. * TODO
  1519. */
  1520. if (s2io_link_fault_indication(nic) ==
  1521. LINK_UP_DOWN_INTERRUPT ) {
  1522. temp64 = readq(&bar0->pic_int_mask);
  1523. temp64 &= ~((u64) PIC_INT_GPIO);
  1524. writeq(temp64, &bar0->pic_int_mask);
  1525. temp64 = readq(&bar0->gpio_int_mask);
  1526. temp64 &= ~((u64) GPIO_INT_MASK_LINK_UP);
  1527. writeq(temp64, &bar0->gpio_int_mask);
  1528. } else {
  1529. writeq(DISABLE_ALL_INTRS, &bar0->pic_int_mask);
  1530. }
  1531. /*
  1532. * No MSI Support is available presently, so TTI and
  1533. * RTI interrupts are also disabled.
  1534. */
  1535. } else if (flag == DISABLE_INTRS) {
  1536. /*
  1537. * Disable PIC Intrs in the general
  1538. * intr mask register
  1539. */
  1540. writeq(DISABLE_ALL_INTRS, &bar0->pic_int_mask);
  1541. temp64 = readq(&bar0->general_int_mask);
  1542. val64 |= temp64;
  1543. writeq(val64, &bar0->general_int_mask);
  1544. }
  1545. }
  1546. /* DMA Interrupts */
  1547. /* Enabling/Disabling Tx DMA interrupts */
  1548. if (mask & TX_DMA_INTR) {
  1549. /* Enable TxDMA Intrs in the general intr mask register */
  1550. val64 = TXDMA_INT_M;
  1551. if (flag == ENABLE_INTRS) {
  1552. temp64 = readq(&bar0->general_int_mask);
  1553. temp64 &= ~((u64) val64);
  1554. writeq(temp64, &bar0->general_int_mask);
  1555. /*
  1556. * Keep all interrupts other than PFC interrupt
  1557. * and PCC interrupt disabled in DMA level.
  1558. */
  1559. val64 = DISABLE_ALL_INTRS & ~(TXDMA_PFC_INT_M |
  1560. TXDMA_PCC_INT_M);
  1561. writeq(val64, &bar0->txdma_int_mask);
  1562. /*
  1563. * Enable only the MISC error 1 interrupt in PFC block
  1564. */
  1565. val64 = DISABLE_ALL_INTRS & (~PFC_MISC_ERR_1);
  1566. writeq(val64, &bar0->pfc_err_mask);
  1567. /*
  1568. * Enable only the FB_ECC error interrupt in PCC block
  1569. */
  1570. val64 = DISABLE_ALL_INTRS & (~PCC_FB_ECC_ERR);
  1571. writeq(val64, &bar0->pcc_err_mask);
  1572. } else if (flag == DISABLE_INTRS) {
  1573. /*
  1574. * Disable TxDMA Intrs in the general intr mask
  1575. * register
  1576. */
  1577. writeq(DISABLE_ALL_INTRS, &bar0->txdma_int_mask);
  1578. writeq(DISABLE_ALL_INTRS, &bar0->pfc_err_mask);
  1579. temp64 = readq(&bar0->general_int_mask);
  1580. val64 |= temp64;
  1581. writeq(val64, &bar0->general_int_mask);
  1582. }
  1583. }
  1584. /* Enabling/Disabling Rx DMA interrupts */
  1585. if (mask & RX_DMA_INTR) {
  1586. /* Enable RxDMA Intrs in the general intr mask register */
  1587. val64 = RXDMA_INT_M;
  1588. if (flag == ENABLE_INTRS) {
  1589. temp64 = readq(&bar0->general_int_mask);
  1590. temp64 &= ~((u64) val64);
  1591. writeq(temp64, &bar0->general_int_mask);
  1592. /*
  1593. * All RxDMA block interrupts are disabled for now
  1594. * TODO
  1595. */
  1596. writeq(DISABLE_ALL_INTRS, &bar0->rxdma_int_mask);
  1597. } else if (flag == DISABLE_INTRS) {
  1598. /*
  1599. * Disable RxDMA Intrs in the general intr mask
  1600. * register
  1601. */
  1602. writeq(DISABLE_ALL_INTRS, &bar0->rxdma_int_mask);
  1603. temp64 = readq(&bar0->general_int_mask);
  1604. val64 |= temp64;
  1605. writeq(val64, &bar0->general_int_mask);
  1606. }
  1607. }
  1608. /* MAC Interrupts */
  1609. /* Enabling/Disabling MAC interrupts */
  1610. if (mask & (TX_MAC_INTR | RX_MAC_INTR)) {
  1611. val64 = TXMAC_INT_M | RXMAC_INT_M;
  1612. if (flag == ENABLE_INTRS) {
  1613. temp64 = readq(&bar0->general_int_mask);
  1614. temp64 &= ~((u64) val64);
  1615. writeq(temp64, &bar0->general_int_mask);
  1616. /*
  1617. * All MAC block error interrupts are disabled for now
  1618. * TODO
  1619. */
  1620. } else if (flag == DISABLE_INTRS) {
  1621. /*
  1622. * Disable MAC Intrs in the general intr mask register
  1623. */
  1624. writeq(DISABLE_ALL_INTRS, &bar0->mac_int_mask);
  1625. writeq(DISABLE_ALL_INTRS,
  1626. &bar0->mac_rmac_err_mask);
  1627. temp64 = readq(&bar0->general_int_mask);
  1628. val64 |= temp64;
  1629. writeq(val64, &bar0->general_int_mask);
  1630. }
  1631. }
  1632. /* XGXS Interrupts */
  1633. if (mask & (TX_XGXS_INTR | RX_XGXS_INTR)) {
  1634. val64 = TXXGXS_INT_M | RXXGXS_INT_M;
  1635. if (flag == ENABLE_INTRS) {
  1636. temp64 = readq(&bar0->general_int_mask);
  1637. temp64 &= ~((u64) val64);
  1638. writeq(temp64, &bar0->general_int_mask);
  1639. /*
  1640. * All XGXS block error interrupts are disabled for now
  1641. * TODO
  1642. */
  1643. writeq(DISABLE_ALL_INTRS, &bar0->xgxs_int_mask);
  1644. } else if (flag == DISABLE_INTRS) {
  1645. /*
  1646. * Disable MC Intrs in the general intr mask register
  1647. */
  1648. writeq(DISABLE_ALL_INTRS, &bar0->xgxs_int_mask);
  1649. temp64 = readq(&bar0->general_int_mask);
  1650. val64 |= temp64;
  1651. writeq(val64, &bar0->general_int_mask);
  1652. }
  1653. }
  1654. /* Memory Controller(MC) interrupts */
  1655. if (mask & MC_INTR) {
  1656. val64 = MC_INT_M;
  1657. if (flag == ENABLE_INTRS) {
  1658. temp64 = readq(&bar0->general_int_mask);
  1659. temp64 &= ~((u64) val64);
  1660. writeq(temp64, &bar0->general_int_mask);
  1661. /*
  1662. * Enable all MC Intrs.
  1663. */
  1664. writeq(0x0, &bar0->mc_int_mask);
  1665. writeq(0x0, &bar0->mc_err_mask);
  1666. } else if (flag == DISABLE_INTRS) {
  1667. /*
  1668. * Disable MC Intrs in the general intr mask register
  1669. */
  1670. writeq(DISABLE_ALL_INTRS, &bar0->mc_int_mask);
  1671. temp64 = readq(&bar0->general_int_mask);
  1672. val64 |= temp64;
  1673. writeq(val64, &bar0->general_int_mask);
  1674. }
  1675. }
  1676. /* Tx traffic interrupts */
  1677. if (mask & TX_TRAFFIC_INTR) {
  1678. val64 = TXTRAFFIC_INT_M;
  1679. if (flag == ENABLE_INTRS) {
  1680. temp64 = readq(&bar0->general_int_mask);
  1681. temp64 &= ~((u64) val64);
  1682. writeq(temp64, &bar0->general_int_mask);
  1683. /*
  1684. * Enable all the Tx side interrupts
  1685. * writing 0 Enables all 64 TX interrupt levels
  1686. */
  1687. writeq(0x0, &bar0->tx_traffic_mask);
  1688. } else if (flag == DISABLE_INTRS) {
  1689. /*
  1690. * Disable Tx Traffic Intrs in the general intr mask
  1691. * register.
  1692. */
  1693. writeq(DISABLE_ALL_INTRS, &bar0->tx_traffic_mask);
  1694. temp64 = readq(&bar0->general_int_mask);
  1695. val64 |= temp64;
  1696. writeq(val64, &bar0->general_int_mask);
  1697. }
  1698. }
  1699. /* Rx traffic interrupts */
  1700. if (mask & RX_TRAFFIC_INTR) {
  1701. val64 = RXTRAFFIC_INT_M;
  1702. if (flag == ENABLE_INTRS) {
  1703. temp64 = readq(&bar0->general_int_mask);
  1704. temp64 &= ~((u64) val64);
  1705. writeq(temp64, &bar0->general_int_mask);
  1706. /* writing 0 Enables all 8 RX interrupt levels */
  1707. writeq(0x0, &bar0->rx_traffic_mask);
  1708. } else if (flag == DISABLE_INTRS) {
  1709. /*
  1710. * Disable Rx Traffic Intrs in the general intr mask
  1711. * register.
  1712. */
  1713. writeq(DISABLE_ALL_INTRS, &bar0->rx_traffic_mask);
  1714. temp64 = readq(&bar0->general_int_mask);
  1715. val64 |= temp64;
  1716. writeq(val64, &bar0->general_int_mask);
  1717. }
  1718. }
  1719. }
  1720. static int check_prc_pcc_state(u64 val64, int flag, int rev_id, int herc)
  1721. {
  1722. int ret = 0;
  1723. if (flag == FALSE) {
  1724. if ((!herc && (rev_id >= 4)) || herc) {
  1725. if (!(val64 & ADAPTER_STATUS_RMAC_PCC_IDLE) &&
  1726. ((val64 & ADAPTER_STATUS_RC_PRC_QUIESCENT) ==
  1727. ADAPTER_STATUS_RC_PRC_QUIESCENT)) {
  1728. ret = 1;
  1729. }
  1730. }else {
  1731. if (!(val64 & ADAPTER_STATUS_RMAC_PCC_FOUR_IDLE) &&
  1732. ((val64 & ADAPTER_STATUS_RC_PRC_QUIESCENT) ==
  1733. ADAPTER_STATUS_RC_PRC_QUIESCENT)) {
  1734. ret = 1;
  1735. }
  1736. }
  1737. } else {
  1738. if ((!herc && (rev_id >= 4)) || herc) {
  1739. if (((val64 & ADAPTER_STATUS_RMAC_PCC_IDLE) ==
  1740. ADAPTER_STATUS_RMAC_PCC_IDLE) &&
  1741. (!(val64 & ADAPTER_STATUS_RC_PRC_QUIESCENT) ||
  1742. ((val64 & ADAPTER_STATUS_RC_PRC_QUIESCENT) ==
  1743. ADAPTER_STATUS_RC_PRC_QUIESCENT))) {
  1744. ret = 1;
  1745. }
  1746. } else {
  1747. if (((val64 & ADAPTER_STATUS_RMAC_PCC_FOUR_IDLE) ==
  1748. ADAPTER_STATUS_RMAC_PCC_FOUR_IDLE) &&
  1749. (!(val64 & ADAPTER_STATUS_RC_PRC_QUIESCENT) ||
  1750. ((val64 & ADAPTER_STATUS_RC_PRC_QUIESCENT) ==
  1751. ADAPTER_STATUS_RC_PRC_QUIESCENT))) {
  1752. ret = 1;
  1753. }
  1754. }
  1755. }
  1756. return ret;
  1757. }
  1758. /**
  1759. * verify_xena_quiescence - Checks whether the H/W is ready
  1760. * @val64 : Value read from adapter status register.
  1761. * @flag : indicates if the adapter enable bit was ever written once
  1762. * before.
  1763. * Description: Returns whether the H/W is ready to go or not. Depending
  1764. * on whether adapter enable bit was written or not the comparison
  1765. * differs and the calling function passes the input argument flag to
  1766. * indicate this.
  1767. * Return: 1 If xena is quiescence
  1768. * 0 If Xena is not quiescence
  1769. */
  1770. static int verify_xena_quiescence(nic_t *sp, u64 val64, int flag)
  1771. {
  1772. int ret = 0, herc;
  1773. u64 tmp64 = ~((u64) val64);
  1774. int rev_id = get_xena_rev_id(sp->pdev);
  1775. herc = (sp->device_type == XFRAME_II_DEVICE);
  1776. if (!
  1777. (tmp64 &
  1778. (ADAPTER_STATUS_TDMA_READY | ADAPTER_STATUS_RDMA_READY |
  1779. ADAPTER_STATUS_PFC_READY | ADAPTER_STATUS_TMAC_BUF_EMPTY |
  1780. ADAPTER_STATUS_PIC_QUIESCENT | ADAPTER_STATUS_MC_DRAM_READY |
  1781. ADAPTER_STATUS_MC_QUEUES_READY | ADAPTER_STATUS_M_PLL_LOCK |
  1782. ADAPTER_STATUS_P_PLL_LOCK))) {
  1783. ret = check_prc_pcc_state(val64, flag, rev_id, herc);
  1784. }
  1785. return ret;
  1786. }
  1787. /**
  1788. * fix_mac_address - Fix for Mac addr problem on Alpha platforms
  1789. * @sp: Pointer to device specifc structure
  1790. * Description :
  1791. * New procedure to clear mac address reading problems on Alpha platforms
  1792. *
  1793. */
  1794. static void fix_mac_address(nic_t * sp)
  1795. {
  1796. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  1797. u64 val64;
  1798. int i = 0;
  1799. while (fix_mac[i] != END_SIGN) {
  1800. writeq(fix_mac[i++], &bar0->gpio_control);
  1801. udelay(10);
  1802. val64 = readq(&bar0->gpio_control);
  1803. }
  1804. }
  1805. /**
  1806. * start_nic - Turns the device on
  1807. * @nic : device private variable.
  1808. * Description:
  1809. * This function actually turns the device on. Before this function is
  1810. * called,all Registers are configured from their reset states
  1811. * and shared memory is allocated but the NIC is still quiescent. On
  1812. * calling this function, the device interrupts are cleared and the NIC is
  1813. * literally switched on by writing into the adapter control register.
  1814. * Return Value:
  1815. * SUCCESS on success and -1 on failure.
  1816. */
  1817. static int start_nic(struct s2io_nic *nic)
  1818. {
  1819. XENA_dev_config_t __iomem *bar0 = nic->bar0;
  1820. struct net_device *dev = nic->dev;
  1821. register u64 val64 = 0;
  1822. u16 interruptible;
  1823. u16 subid, i;
  1824. mac_info_t *mac_control;
  1825. struct config_param *config;
  1826. mac_control = &nic->mac_control;
  1827. config = &nic->config;
  1828. /* PRC Initialization and configuration */
  1829. for (i = 0; i < config->rx_ring_num; i++) {
  1830. writeq((u64) mac_control->rings[i].rx_blocks[0].block_dma_addr,
  1831. &bar0->prc_rxd0_n[i]);
  1832. val64 = readq(&bar0->prc_ctrl_n[i]);
  1833. if (nic->config.bimodal)
  1834. val64 |= PRC_CTRL_BIMODAL_INTERRUPT;
  1835. if (nic->rxd_mode == RXD_MODE_1)
  1836. val64 |= PRC_CTRL_RC_ENABLED;
  1837. else
  1838. val64 |= PRC_CTRL_RC_ENABLED | PRC_CTRL_RING_MODE_3;
  1839. if (nic->device_type == XFRAME_II_DEVICE)
  1840. val64 |= PRC_CTRL_GROUP_READS;
  1841. val64 &= ~PRC_CTRL_RXD_BACKOFF_INTERVAL(0xFFFFFF);
  1842. val64 |= PRC_CTRL_RXD_BACKOFF_INTERVAL(0x1000);
  1843. writeq(val64, &bar0->prc_ctrl_n[i]);
  1844. }
  1845. if (nic->rxd_mode == RXD_MODE_3B) {
  1846. /* Enabling 2 buffer mode by writing into Rx_pa_cfg reg. */
  1847. val64 = readq(&bar0->rx_pa_cfg);
  1848. val64 |= RX_PA_CFG_IGNORE_L2_ERR;
  1849. writeq(val64, &bar0->rx_pa_cfg);
  1850. }
  1851. /*
  1852. * Enabling MC-RLDRAM. After enabling the device, we timeout
  1853. * for around 100ms, which is approximately the time required
  1854. * for the device to be ready for operation.
  1855. */
  1856. val64 = readq(&bar0->mc_rldram_mrs);
  1857. val64 |= MC_RLDRAM_QUEUE_SIZE_ENABLE | MC_RLDRAM_MRS_ENABLE;
  1858. SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_mrs, UF);
  1859. val64 = readq(&bar0->mc_rldram_mrs);
  1860. msleep(100); /* Delay by around 100 ms. */
  1861. /* Enabling ECC Protection. */
  1862. val64 = readq(&bar0->adapter_control);
  1863. val64 &= ~ADAPTER_ECC_EN;
  1864. writeq(val64, &bar0->adapter_control);
  1865. /*
  1866. * Clearing any possible Link state change interrupts that
  1867. * could have popped up just before Enabling the card.
  1868. */
  1869. val64 = readq(&bar0->mac_rmac_err_reg);
  1870. if (val64)
  1871. writeq(val64, &bar0->mac_rmac_err_reg);
  1872. /*
  1873. * Verify if the device is ready to be enabled, if so enable
  1874. * it.
  1875. */
  1876. val64 = readq(&bar0->adapter_status);
  1877. if (!verify_xena_quiescence(nic, val64, nic->device_enabled_once)) {
  1878. DBG_PRINT(ERR_DBG, "%s: device is not ready, ", dev->name);
  1879. DBG_PRINT(ERR_DBG, "Adapter status reads: 0x%llx\n",
  1880. (unsigned long long) val64);
  1881. return FAILURE;
  1882. }
  1883. /* Enable select interrupts */
  1884. if (nic->intr_type != INTA)
  1885. en_dis_able_nic_intrs(nic, ENA_ALL_INTRS, DISABLE_INTRS);
  1886. else {
  1887. interruptible = TX_TRAFFIC_INTR | RX_TRAFFIC_INTR;
  1888. interruptible |= TX_PIC_INTR | RX_PIC_INTR;
  1889. interruptible |= TX_MAC_INTR | RX_MAC_INTR;
  1890. en_dis_able_nic_intrs(nic, interruptible, ENABLE_INTRS);
  1891. }
  1892. /*
  1893. * With some switches, link might be already up at this point.
  1894. * Because of this weird behavior, when we enable laser,
  1895. * we may not get link. We need to handle this. We cannot
  1896. * figure out which switch is misbehaving. So we are forced to
  1897. * make a global change.
  1898. */
  1899. /* Enabling Laser. */
  1900. val64 = readq(&bar0->adapter_control);
  1901. val64 |= ADAPTER_EOI_TX_ON;
  1902. writeq(val64, &bar0->adapter_control);
  1903. if (s2io_link_fault_indication(nic) == MAC_RMAC_ERR_TIMER) {
  1904. /*
  1905. * Dont see link state interrupts initally on some switches,
  1906. * so directly scheduling the link state task here.
  1907. */
  1908. schedule_work(&nic->set_link_task);
  1909. }
  1910. /* SXE-002: Initialize link and activity LED */
  1911. subid = nic->pdev->subsystem_device;
  1912. if (((subid & 0xFF) >= 0x07) &&
  1913. (nic->device_type == XFRAME_I_DEVICE)) {
  1914. val64 = readq(&bar0->gpio_control);
  1915. val64 |= 0x0000800000000000ULL;
  1916. writeq(val64, &bar0->gpio_control);
  1917. val64 = 0x0411040400000000ULL;
  1918. writeq(val64, (void __iomem *)bar0 + 0x2700);
  1919. }
  1920. return SUCCESS;
  1921. }
  1922. /**
  1923. * s2io_txdl_getskb - Get the skb from txdl, unmap and return skb
  1924. */
  1925. static struct sk_buff *s2io_txdl_getskb(fifo_info_t *fifo_data, TxD_t *txdlp, int get_off)
  1926. {
  1927. nic_t *nic = fifo_data->nic;
  1928. struct sk_buff *skb;
  1929. TxD_t *txds;
  1930. u16 j, frg_cnt;
  1931. txds = txdlp;
  1932. if (txds->Host_Control == (u64)(long)nic->ufo_in_band_v) {
  1933. pci_unmap_single(nic->pdev, (dma_addr_t)
  1934. txds->Buffer_Pointer, sizeof(u64),
  1935. PCI_DMA_TODEVICE);
  1936. txds++;
  1937. }
  1938. skb = (struct sk_buff *) ((unsigned long)
  1939. txds->Host_Control);
  1940. if (!skb) {
  1941. memset(txdlp, 0, (sizeof(TxD_t) * fifo_data->max_txds));
  1942. return NULL;
  1943. }
  1944. pci_unmap_single(nic->pdev, (dma_addr_t)
  1945. txds->Buffer_Pointer,
  1946. skb->len - skb->data_len,
  1947. PCI_DMA_TODEVICE);
  1948. frg_cnt = skb_shinfo(skb)->nr_frags;
  1949. if (frg_cnt) {
  1950. txds++;
  1951. for (j = 0; j < frg_cnt; j++, txds++) {
  1952. skb_frag_t *frag = &skb_shinfo(skb)->frags[j];
  1953. if (!txds->Buffer_Pointer)
  1954. break;
  1955. pci_unmap_page(nic->pdev, (dma_addr_t)
  1956. txds->Buffer_Pointer,
  1957. frag->size, PCI_DMA_TODEVICE);
  1958. }
  1959. }
  1960. txdlp->Host_Control = 0;
  1961. return(skb);
  1962. }
  1963. /**
  1964. * free_tx_buffers - Free all queued Tx buffers
  1965. * @nic : device private variable.
  1966. * Description:
  1967. * Free all queued Tx buffers.
  1968. * Return Value: void
  1969. */
  1970. static void free_tx_buffers(struct s2io_nic *nic)
  1971. {
  1972. struct net_device *dev = nic->dev;
  1973. struct sk_buff *skb;
  1974. TxD_t *txdp;
  1975. int i, j;
  1976. mac_info_t *mac_control;
  1977. struct config_param *config;
  1978. int cnt = 0;
  1979. mac_control = &nic->mac_control;
  1980. config = &nic->config;
  1981. for (i = 0; i < config->tx_fifo_num; i++) {
  1982. for (j = 0; j < config->tx_cfg[i].fifo_len - 1; j++) {
  1983. txdp = (TxD_t *) mac_control->fifos[i].list_info[j].
  1984. list_virt_addr;
  1985. skb = s2io_txdl_getskb(&mac_control->fifos[i], txdp, j);
  1986. if (skb) {
  1987. dev_kfree_skb(skb);
  1988. cnt++;
  1989. }
  1990. }
  1991. DBG_PRINT(INTR_DBG,
  1992. "%s:forcibly freeing %d skbs on FIFO%d\n",
  1993. dev->name, cnt, i);
  1994. mac_control->fifos[i].tx_curr_get_info.offset = 0;
  1995. mac_control->fifos[i].tx_curr_put_info.offset = 0;
  1996. }
  1997. }
  1998. /**
  1999. * stop_nic - To stop the nic
  2000. * @nic ; device private variable.
  2001. * Description:
  2002. * This function does exactly the opposite of what the start_nic()
  2003. * function does. This function is called to stop the device.
  2004. * Return Value:
  2005. * void.
  2006. */
  2007. static void stop_nic(struct s2io_nic *nic)
  2008. {
  2009. XENA_dev_config_t __iomem *bar0 = nic->bar0;
  2010. register u64 val64 = 0;
  2011. u16 interruptible;
  2012. mac_info_t *mac_control;
  2013. struct config_param *config;
  2014. mac_control = &nic->mac_control;
  2015. config = &nic->config;
  2016. /* Disable all interrupts */
  2017. interruptible = TX_TRAFFIC_INTR | RX_TRAFFIC_INTR;
  2018. interruptible |= TX_PIC_INTR | RX_PIC_INTR;
  2019. interruptible |= TX_MAC_INTR | RX_MAC_INTR;
  2020. en_dis_able_nic_intrs(nic, interruptible, DISABLE_INTRS);
  2021. /* Clearing Adapter_En bit of ADAPTER_CONTROL Register */
  2022. val64 = readq(&bar0->adapter_control);
  2023. val64 &= ~(ADAPTER_CNTL_EN);
  2024. writeq(val64, &bar0->adapter_control);
  2025. }
  2026. static int fill_rxd_3buf(nic_t *nic, RxD_t *rxdp, struct sk_buff *skb)
  2027. {
  2028. struct net_device *dev = nic->dev;
  2029. struct sk_buff *frag_list;
  2030. void *tmp;
  2031. /* Buffer-1 receives L3/L4 headers */
  2032. ((RxD3_t*)rxdp)->Buffer1_ptr = pci_map_single
  2033. (nic->pdev, skb->data, l3l4hdr_size + 4,
  2034. PCI_DMA_FROMDEVICE);
  2035. /* skb_shinfo(skb)->frag_list will have L4 data payload */
  2036. skb_shinfo(skb)->frag_list = dev_alloc_skb(dev->mtu + ALIGN_SIZE);
  2037. if (skb_shinfo(skb)->frag_list == NULL) {
  2038. DBG_PRINT(ERR_DBG, "%s: dev_alloc_skb failed\n ", dev->name);
  2039. return -ENOMEM ;
  2040. }
  2041. frag_list = skb_shinfo(skb)->frag_list;
  2042. frag_list->next = NULL;
  2043. tmp = (void *)ALIGN((long)frag_list->data, ALIGN_SIZE + 1);
  2044. frag_list->data = tmp;
  2045. frag_list->tail = tmp;
  2046. /* Buffer-2 receives L4 data payload */
  2047. ((RxD3_t*)rxdp)->Buffer2_ptr = pci_map_single(nic->pdev,
  2048. frag_list->data, dev->mtu,
  2049. PCI_DMA_FROMDEVICE);
  2050. rxdp->Control_2 |= SET_BUFFER1_SIZE_3(l3l4hdr_size + 4);
  2051. rxdp->Control_2 |= SET_BUFFER2_SIZE_3(dev->mtu);
  2052. return SUCCESS;
  2053. }
  2054. /**
  2055. * fill_rx_buffers - Allocates the Rx side skbs
  2056. * @nic: device private variable
  2057. * @ring_no: ring number
  2058. * Description:
  2059. * The function allocates Rx side skbs and puts the physical
  2060. * address of these buffers into the RxD buffer pointers, so that the NIC
  2061. * can DMA the received frame into these locations.
  2062. * The NIC supports 3 receive modes, viz
  2063. * 1. single buffer,
  2064. * 2. three buffer and
  2065. * 3. Five buffer modes.
  2066. * Each mode defines how many fragments the received frame will be split
  2067. * up into by the NIC. The frame is split into L3 header, L4 Header,
  2068. * L4 payload in three buffer mode and in 5 buffer mode, L4 payload itself
  2069. * is split into 3 fragments. As of now only single buffer mode is
  2070. * supported.
  2071. * Return Value:
  2072. * SUCCESS on success or an appropriate -ve value on failure.
  2073. */
  2074. static int fill_rx_buffers(struct s2io_nic *nic, int ring_no)
  2075. {
  2076. struct net_device *dev = nic->dev;
  2077. struct sk_buff *skb;
  2078. RxD_t *rxdp;
  2079. int off, off1, size, block_no, block_no1;
  2080. u32 alloc_tab = 0;
  2081. u32 alloc_cnt;
  2082. mac_info_t *mac_control;
  2083. struct config_param *config;
  2084. u64 tmp;
  2085. buffAdd_t *ba;
  2086. #ifndef CONFIG_S2IO_NAPI
  2087. unsigned long flags;
  2088. #endif
  2089. RxD_t *first_rxdp = NULL;
  2090. mac_control = &nic->mac_control;
  2091. config = &nic->config;
  2092. alloc_cnt = mac_control->rings[ring_no].pkt_cnt -
  2093. atomic_read(&nic->rx_bufs_left[ring_no]);
  2094. block_no1 = mac_control->rings[ring_no].rx_curr_get_info.block_index;
  2095. off1 = mac_control->rings[ring_no].rx_curr_get_info.offset;
  2096. while (alloc_tab < alloc_cnt) {
  2097. block_no = mac_control->rings[ring_no].rx_curr_put_info.
  2098. block_index;
  2099. off = mac_control->rings[ring_no].rx_curr_put_info.offset;
  2100. rxdp = mac_control->rings[ring_no].
  2101. rx_blocks[block_no].rxds[off].virt_addr;
  2102. if ((block_no == block_no1) && (off == off1) &&
  2103. (rxdp->Host_Control)) {
  2104. DBG_PRINT(INTR_DBG, "%s: Get and Put",
  2105. dev->name);
  2106. DBG_PRINT(INTR_DBG, " info equated\n");
  2107. goto end;
  2108. }
  2109. if (off && (off == rxd_count[nic->rxd_mode])) {
  2110. mac_control->rings[ring_no].rx_curr_put_info.
  2111. block_index++;
  2112. if (mac_control->rings[ring_no].rx_curr_put_info.
  2113. block_index == mac_control->rings[ring_no].
  2114. block_count)
  2115. mac_control->rings[ring_no].rx_curr_put_info.
  2116. block_index = 0;
  2117. block_no = mac_control->rings[ring_no].
  2118. rx_curr_put_info.block_index;
  2119. if (off == rxd_count[nic->rxd_mode])
  2120. off = 0;
  2121. mac_control->rings[ring_no].rx_curr_put_info.
  2122. offset = off;
  2123. rxdp = mac_control->rings[ring_no].
  2124. rx_blocks[block_no].block_virt_addr;
  2125. DBG_PRINT(INTR_DBG, "%s: Next block at: %p\n",
  2126. dev->name, rxdp);
  2127. }
  2128. #ifndef CONFIG_S2IO_NAPI
  2129. spin_lock_irqsave(&nic->put_lock, flags);
  2130. mac_control->rings[ring_no].put_pos =
  2131. (block_no * (rxd_count[nic->rxd_mode] + 1)) + off;
  2132. spin_unlock_irqrestore(&nic->put_lock, flags);
  2133. #endif
  2134. if ((rxdp->Control_1 & RXD_OWN_XENA) &&
  2135. ((nic->rxd_mode >= RXD_MODE_3A) &&
  2136. (rxdp->Control_2 & BIT(0)))) {
  2137. mac_control->rings[ring_no].rx_curr_put_info.
  2138. offset = off;
  2139. goto end;
  2140. }
  2141. /* calculate size of skb based on ring mode */
  2142. size = dev->mtu + HEADER_ETHERNET_II_802_3_SIZE +
  2143. HEADER_802_2_SIZE + HEADER_SNAP_SIZE;
  2144. if (nic->rxd_mode == RXD_MODE_1)
  2145. size += NET_IP_ALIGN;
  2146. else if (nic->rxd_mode == RXD_MODE_3B)
  2147. size = dev->mtu + ALIGN_SIZE + BUF0_LEN + 4;
  2148. else
  2149. size = l3l4hdr_size + ALIGN_SIZE + BUF0_LEN + 4;
  2150. /* allocate skb */
  2151. skb = dev_alloc_skb(size);
  2152. if(!skb) {
  2153. DBG_PRINT(ERR_DBG, "%s: Out of ", dev->name);
  2154. DBG_PRINT(ERR_DBG, "memory to allocate SKBs\n");
  2155. if (first_rxdp) {
  2156. wmb();
  2157. first_rxdp->Control_1 |= RXD_OWN_XENA;
  2158. }
  2159. return -ENOMEM ;
  2160. }
  2161. if (nic->rxd_mode == RXD_MODE_1) {
  2162. /* 1 buffer mode - normal operation mode */
  2163. memset(rxdp, 0, sizeof(RxD1_t));
  2164. skb_reserve(skb, NET_IP_ALIGN);
  2165. ((RxD1_t*)rxdp)->Buffer0_ptr = pci_map_single
  2166. (nic->pdev, skb->data, size - NET_IP_ALIGN,
  2167. PCI_DMA_FROMDEVICE);
  2168. rxdp->Control_2 = SET_BUFFER0_SIZE_1(size - NET_IP_ALIGN);
  2169. } else if (nic->rxd_mode >= RXD_MODE_3A) {
  2170. /*
  2171. * 2 or 3 buffer mode -
  2172. * Both 2 buffer mode and 3 buffer mode provides 128
  2173. * byte aligned receive buffers.
  2174. *
  2175. * 3 buffer mode provides header separation where in
  2176. * skb->data will have L3/L4 headers where as
  2177. * skb_shinfo(skb)->frag_list will have the L4 data
  2178. * payload
  2179. */
  2180. memset(rxdp, 0, sizeof(RxD3_t));
  2181. ba = &mac_control->rings[ring_no].ba[block_no][off];
  2182. skb_reserve(skb, BUF0_LEN);
  2183. tmp = (u64)(unsigned long) skb->data;
  2184. tmp += ALIGN_SIZE;
  2185. tmp &= ~ALIGN_SIZE;
  2186. skb->data = (void *) (unsigned long)tmp;
  2187. skb->tail = (void *) (unsigned long)tmp;
  2188. ((RxD3_t*)rxdp)->Buffer0_ptr =
  2189. pci_map_single(nic->pdev, ba->ba_0, BUF0_LEN,
  2190. PCI_DMA_FROMDEVICE);
  2191. rxdp->Control_2 = SET_BUFFER0_SIZE_3(BUF0_LEN);
  2192. if (nic->rxd_mode == RXD_MODE_3B) {
  2193. /* Two buffer mode */
  2194. /*
  2195. * Buffer2 will have L3/L4 header plus
  2196. * L4 payload
  2197. */
  2198. ((RxD3_t*)rxdp)->Buffer2_ptr = pci_map_single
  2199. (nic->pdev, skb->data, dev->mtu + 4,
  2200. PCI_DMA_FROMDEVICE);
  2201. /* Buffer-1 will be dummy buffer not used */
  2202. ((RxD3_t*)rxdp)->Buffer1_ptr =
  2203. pci_map_single(nic->pdev, ba->ba_1, BUF1_LEN,
  2204. PCI_DMA_FROMDEVICE);
  2205. rxdp->Control_2 |= SET_BUFFER1_SIZE_3(1);
  2206. rxdp->Control_2 |= SET_BUFFER2_SIZE_3
  2207. (dev->mtu + 4);
  2208. } else {
  2209. /* 3 buffer mode */
  2210. if (fill_rxd_3buf(nic, rxdp, skb) == -ENOMEM) {
  2211. dev_kfree_skb_irq(skb);
  2212. if (first_rxdp) {
  2213. wmb();
  2214. first_rxdp->Control_1 |=
  2215. RXD_OWN_XENA;
  2216. }
  2217. return -ENOMEM ;
  2218. }
  2219. }
  2220. rxdp->Control_2 |= BIT(0);
  2221. }
  2222. rxdp->Host_Control = (unsigned long) (skb);
  2223. if (alloc_tab & ((1 << rxsync_frequency) - 1))
  2224. rxdp->Control_1 |= RXD_OWN_XENA;
  2225. off++;
  2226. if (off == (rxd_count[nic->rxd_mode] + 1))
  2227. off = 0;
  2228. mac_control->rings[ring_no].rx_curr_put_info.offset = off;
  2229. rxdp->Control_2 |= SET_RXD_MARKER;
  2230. if (!(alloc_tab & ((1 << rxsync_frequency) - 1))) {
  2231. if (first_rxdp) {
  2232. wmb();
  2233. first_rxdp->Control_1 |= RXD_OWN_XENA;
  2234. }
  2235. first_rxdp = rxdp;
  2236. }
  2237. atomic_inc(&nic->rx_bufs_left[ring_no]);
  2238. alloc_tab++;
  2239. }
  2240. end:
  2241. /* Transfer ownership of first descriptor to adapter just before
  2242. * exiting. Before that, use memory barrier so that ownership
  2243. * and other fields are seen by adapter correctly.
  2244. */
  2245. if (first_rxdp) {
  2246. wmb();
  2247. first_rxdp->Control_1 |= RXD_OWN_XENA;
  2248. }
  2249. return SUCCESS;
  2250. }
  2251. static void free_rxd_blk(struct s2io_nic *sp, int ring_no, int blk)
  2252. {
  2253. struct net_device *dev = sp->dev;
  2254. int j;
  2255. struct sk_buff *skb;
  2256. RxD_t *rxdp;
  2257. mac_info_t *mac_control;
  2258. buffAdd_t *ba;
  2259. mac_control = &sp->mac_control;
  2260. for (j = 0 ; j < rxd_count[sp->rxd_mode]; j++) {
  2261. rxdp = mac_control->rings[ring_no].
  2262. rx_blocks[blk].rxds[j].virt_addr;
  2263. skb = (struct sk_buff *)
  2264. ((unsigned long) rxdp->Host_Control);
  2265. if (!skb) {
  2266. continue;
  2267. }
  2268. if (sp->rxd_mode == RXD_MODE_1) {
  2269. pci_unmap_single(sp->pdev, (dma_addr_t)
  2270. ((RxD1_t*)rxdp)->Buffer0_ptr,
  2271. dev->mtu +
  2272. HEADER_ETHERNET_II_802_3_SIZE
  2273. + HEADER_802_2_SIZE +
  2274. HEADER_SNAP_SIZE,
  2275. PCI_DMA_FROMDEVICE);
  2276. memset(rxdp, 0, sizeof(RxD1_t));
  2277. } else if(sp->rxd_mode == RXD_MODE_3B) {
  2278. ba = &mac_control->rings[ring_no].
  2279. ba[blk][j];
  2280. pci_unmap_single(sp->pdev, (dma_addr_t)
  2281. ((RxD3_t*)rxdp)->Buffer0_ptr,
  2282. BUF0_LEN,
  2283. PCI_DMA_FROMDEVICE);
  2284. pci_unmap_single(sp->pdev, (dma_addr_t)
  2285. ((RxD3_t*)rxdp)->Buffer1_ptr,
  2286. BUF1_LEN,
  2287. PCI_DMA_FROMDEVICE);
  2288. pci_unmap_single(sp->pdev, (dma_addr_t)
  2289. ((RxD3_t*)rxdp)->Buffer2_ptr,
  2290. dev->mtu + 4,
  2291. PCI_DMA_FROMDEVICE);
  2292. memset(rxdp, 0, sizeof(RxD3_t));
  2293. } else {
  2294. pci_unmap_single(sp->pdev, (dma_addr_t)
  2295. ((RxD3_t*)rxdp)->Buffer0_ptr, BUF0_LEN,
  2296. PCI_DMA_FROMDEVICE);
  2297. pci_unmap_single(sp->pdev, (dma_addr_t)
  2298. ((RxD3_t*)rxdp)->Buffer1_ptr,
  2299. l3l4hdr_size + 4,
  2300. PCI_DMA_FROMDEVICE);
  2301. pci_unmap_single(sp->pdev, (dma_addr_t)
  2302. ((RxD3_t*)rxdp)->Buffer2_ptr, dev->mtu,
  2303. PCI_DMA_FROMDEVICE);
  2304. memset(rxdp, 0, sizeof(RxD3_t));
  2305. }
  2306. dev_kfree_skb(skb);
  2307. atomic_dec(&sp->rx_bufs_left[ring_no]);
  2308. }
  2309. }
  2310. /**
  2311. * free_rx_buffers - Frees all Rx buffers
  2312. * @sp: device private variable.
  2313. * Description:
  2314. * This function will free all Rx buffers allocated by host.
  2315. * Return Value:
  2316. * NONE.
  2317. */
  2318. static void free_rx_buffers(struct s2io_nic *sp)
  2319. {
  2320. struct net_device *dev = sp->dev;
  2321. int i, blk = 0, buf_cnt = 0;
  2322. mac_info_t *mac_control;
  2323. struct config_param *config;
  2324. mac_control = &sp->mac_control;
  2325. config = &sp->config;
  2326. for (i = 0; i < config->rx_ring_num; i++) {
  2327. for (blk = 0; blk < rx_ring_sz[i]; blk++)
  2328. free_rxd_blk(sp,i,blk);
  2329. mac_control->rings[i].rx_curr_put_info.block_index = 0;
  2330. mac_control->rings[i].rx_curr_get_info.block_index = 0;
  2331. mac_control->rings[i].rx_curr_put_info.offset = 0;
  2332. mac_control->rings[i].rx_curr_get_info.offset = 0;
  2333. atomic_set(&sp->rx_bufs_left[i], 0);
  2334. DBG_PRINT(INIT_DBG, "%s:Freed 0x%x Rx Buffers on ring%d\n",
  2335. dev->name, buf_cnt, i);
  2336. }
  2337. }
  2338. /**
  2339. * s2io_poll - Rx interrupt handler for NAPI support
  2340. * @dev : pointer to the device structure.
  2341. * @budget : The number of packets that were budgeted to be processed
  2342. * during one pass through the 'Poll" function.
  2343. * Description:
  2344. * Comes into picture only if NAPI support has been incorporated. It does
  2345. * the same thing that rx_intr_handler does, but not in a interrupt context
  2346. * also It will process only a given number of packets.
  2347. * Return value:
  2348. * 0 on success and 1 if there are No Rx packets to be processed.
  2349. */
  2350. #if defined(CONFIG_S2IO_NAPI)
  2351. static int s2io_poll(struct net_device *dev, int *budget)
  2352. {
  2353. nic_t *nic = dev->priv;
  2354. int pkt_cnt = 0, org_pkts_to_process;
  2355. mac_info_t *mac_control;
  2356. struct config_param *config;
  2357. XENA_dev_config_t __iomem *bar0 = nic->bar0;
  2358. u64 val64 = 0xFFFFFFFFFFFFFFFFULL;
  2359. int i;
  2360. atomic_inc(&nic->isr_cnt);
  2361. mac_control = &nic->mac_control;
  2362. config = &nic->config;
  2363. nic->pkts_to_process = *budget;
  2364. if (nic->pkts_to_process > dev->quota)
  2365. nic->pkts_to_process = dev->quota;
  2366. org_pkts_to_process = nic->pkts_to_process;
  2367. writeq(val64, &bar0->rx_traffic_int);
  2368. val64 = readl(&bar0->rx_traffic_int);
  2369. for (i = 0; i < config->rx_ring_num; i++) {
  2370. rx_intr_handler(&mac_control->rings[i]);
  2371. pkt_cnt = org_pkts_to_process - nic->pkts_to_process;
  2372. if (!nic->pkts_to_process) {
  2373. /* Quota for the current iteration has been met */
  2374. goto no_rx;
  2375. }
  2376. }
  2377. if (!pkt_cnt)
  2378. pkt_cnt = 1;
  2379. dev->quota -= pkt_cnt;
  2380. *budget -= pkt_cnt;
  2381. netif_rx_complete(dev);
  2382. for (i = 0; i < config->rx_ring_num; i++) {
  2383. if (fill_rx_buffers(nic, i) == -ENOMEM) {
  2384. DBG_PRINT(ERR_DBG, "%s:Out of memory", dev->name);
  2385. DBG_PRINT(ERR_DBG, " in Rx Poll!!\n");
  2386. break;
  2387. }
  2388. }
  2389. /* Re enable the Rx interrupts. */
  2390. writeq(0x0, &bar0->rx_traffic_mask);
  2391. val64 = readl(&bar0->rx_traffic_mask);
  2392. atomic_dec(&nic->isr_cnt);
  2393. return 0;
  2394. no_rx:
  2395. dev->quota -= pkt_cnt;
  2396. *budget -= pkt_cnt;
  2397. for (i = 0; i < config->rx_ring_num; i++) {
  2398. if (fill_rx_buffers(nic, i) == -ENOMEM) {
  2399. DBG_PRINT(ERR_DBG, "%s:Out of memory", dev->name);
  2400. DBG_PRINT(ERR_DBG, " in Rx Poll!!\n");
  2401. break;
  2402. }
  2403. }
  2404. atomic_dec(&nic->isr_cnt);
  2405. return 1;
  2406. }
  2407. #endif
  2408. /**
  2409. * rx_intr_handler - Rx interrupt handler
  2410. * @nic: device private variable.
  2411. * Description:
  2412. * If the interrupt is because of a received frame or if the
  2413. * receive ring contains fresh as yet un-processed frames,this function is
  2414. * called. It picks out the RxD at which place the last Rx processing had
  2415. * stopped and sends the skb to the OSM's Rx handler and then increments
  2416. * the offset.
  2417. * Return Value:
  2418. * NONE.
  2419. */
  2420. static void rx_intr_handler(ring_info_t *ring_data)
  2421. {
  2422. nic_t *nic = ring_data->nic;
  2423. struct net_device *dev = (struct net_device *) nic->dev;
  2424. int get_block, put_block, put_offset;
  2425. rx_curr_get_info_t get_info, put_info;
  2426. RxD_t *rxdp;
  2427. struct sk_buff *skb;
  2428. #ifndef CONFIG_S2IO_NAPI
  2429. int pkt_cnt = 0;
  2430. #endif
  2431. int i;
  2432. spin_lock(&nic->rx_lock);
  2433. if (atomic_read(&nic->card_state) == CARD_DOWN) {
  2434. DBG_PRINT(INTR_DBG, "%s: %s going down for reset\n",
  2435. __FUNCTION__, dev->name);
  2436. spin_unlock(&nic->rx_lock);
  2437. return;
  2438. }
  2439. get_info = ring_data->rx_curr_get_info;
  2440. get_block = get_info.block_index;
  2441. put_info = ring_data->rx_curr_put_info;
  2442. put_block = put_info.block_index;
  2443. rxdp = ring_data->rx_blocks[get_block].rxds[get_info.offset].virt_addr;
  2444. #ifndef CONFIG_S2IO_NAPI
  2445. spin_lock(&nic->put_lock);
  2446. put_offset = ring_data->put_pos;
  2447. spin_unlock(&nic->put_lock);
  2448. #else
  2449. put_offset = (put_block * (rxd_count[nic->rxd_mode] + 1)) +
  2450. put_info.offset;
  2451. #endif
  2452. while (RXD_IS_UP2DT(rxdp)) {
  2453. /* If your are next to put index then it's FIFO full condition */
  2454. if ((get_block == put_block) &&
  2455. (get_info.offset + 1) == put_info.offset) {
  2456. DBG_PRINT(ERR_DBG, "%s: Ring Full\n",dev->name);
  2457. break;
  2458. }
  2459. skb = (struct sk_buff *) ((unsigned long)rxdp->Host_Control);
  2460. if (skb == NULL) {
  2461. DBG_PRINT(ERR_DBG, "%s: The skb is ",
  2462. dev->name);
  2463. DBG_PRINT(ERR_DBG, "Null in Rx Intr\n");
  2464. spin_unlock(&nic->rx_lock);
  2465. return;
  2466. }
  2467. if (nic->rxd_mode == RXD_MODE_1) {
  2468. pci_unmap_single(nic->pdev, (dma_addr_t)
  2469. ((RxD1_t*)rxdp)->Buffer0_ptr,
  2470. dev->mtu +
  2471. HEADER_ETHERNET_II_802_3_SIZE +
  2472. HEADER_802_2_SIZE +
  2473. HEADER_SNAP_SIZE,
  2474. PCI_DMA_FROMDEVICE);
  2475. } else if (nic->rxd_mode == RXD_MODE_3B) {
  2476. pci_unmap_single(nic->pdev, (dma_addr_t)
  2477. ((RxD3_t*)rxdp)->Buffer0_ptr,
  2478. BUF0_LEN, PCI_DMA_FROMDEVICE);
  2479. pci_unmap_single(nic->pdev, (dma_addr_t)
  2480. ((RxD3_t*)rxdp)->Buffer1_ptr,
  2481. BUF1_LEN, PCI_DMA_FROMDEVICE);
  2482. pci_unmap_single(nic->pdev, (dma_addr_t)
  2483. ((RxD3_t*)rxdp)->Buffer2_ptr,
  2484. dev->mtu + 4,
  2485. PCI_DMA_FROMDEVICE);
  2486. } else {
  2487. pci_unmap_single(nic->pdev, (dma_addr_t)
  2488. ((RxD3_t*)rxdp)->Buffer0_ptr, BUF0_LEN,
  2489. PCI_DMA_FROMDEVICE);
  2490. pci_unmap_single(nic->pdev, (dma_addr_t)
  2491. ((RxD3_t*)rxdp)->Buffer1_ptr,
  2492. l3l4hdr_size + 4,
  2493. PCI_DMA_FROMDEVICE);
  2494. pci_unmap_single(nic->pdev, (dma_addr_t)
  2495. ((RxD3_t*)rxdp)->Buffer2_ptr,
  2496. dev->mtu, PCI_DMA_FROMDEVICE);
  2497. }
  2498. prefetch(skb->data);
  2499. rx_osm_handler(ring_data, rxdp);
  2500. get_info.offset++;
  2501. ring_data->rx_curr_get_info.offset = get_info.offset;
  2502. rxdp = ring_data->rx_blocks[get_block].
  2503. rxds[get_info.offset].virt_addr;
  2504. if (get_info.offset == rxd_count[nic->rxd_mode]) {
  2505. get_info.offset = 0;
  2506. ring_data->rx_curr_get_info.offset = get_info.offset;
  2507. get_block++;
  2508. if (get_block == ring_data->block_count)
  2509. get_block = 0;
  2510. ring_data->rx_curr_get_info.block_index = get_block;
  2511. rxdp = ring_data->rx_blocks[get_block].block_virt_addr;
  2512. }
  2513. #ifdef CONFIG_S2IO_NAPI
  2514. nic->pkts_to_process -= 1;
  2515. if (!nic->pkts_to_process)
  2516. break;
  2517. #else
  2518. pkt_cnt++;
  2519. if ((indicate_max_pkts) && (pkt_cnt > indicate_max_pkts))
  2520. break;
  2521. #endif
  2522. }
  2523. if (nic->lro) {
  2524. /* Clear all LRO sessions before exiting */
  2525. for (i=0; i<MAX_LRO_SESSIONS; i++) {
  2526. lro_t *lro = &nic->lro0_n[i];
  2527. if (lro->in_use) {
  2528. update_L3L4_header(nic, lro);
  2529. queue_rx_frame(lro->parent);
  2530. clear_lro_session(lro);
  2531. }
  2532. }
  2533. }
  2534. spin_unlock(&nic->rx_lock);
  2535. }
  2536. /**
  2537. * tx_intr_handler - Transmit interrupt handler
  2538. * @nic : device private variable
  2539. * Description:
  2540. * If an interrupt was raised to indicate DMA complete of the
  2541. * Tx packet, this function is called. It identifies the last TxD
  2542. * whose buffer was freed and frees all skbs whose data have already
  2543. * DMA'ed into the NICs internal memory.
  2544. * Return Value:
  2545. * NONE
  2546. */
  2547. static void tx_intr_handler(fifo_info_t *fifo_data)
  2548. {
  2549. nic_t *nic = fifo_data->nic;
  2550. struct net_device *dev = (struct net_device *) nic->dev;
  2551. tx_curr_get_info_t get_info, put_info;
  2552. struct sk_buff *skb;
  2553. TxD_t *txdlp;
  2554. get_info = fifo_data->tx_curr_get_info;
  2555. put_info = fifo_data->tx_curr_put_info;
  2556. txdlp = (TxD_t *) fifo_data->list_info[get_info.offset].
  2557. list_virt_addr;
  2558. while ((!(txdlp->Control_1 & TXD_LIST_OWN_XENA)) &&
  2559. (get_info.offset != put_info.offset) &&
  2560. (txdlp->Host_Control)) {
  2561. /* Check for TxD errors */
  2562. if (txdlp->Control_1 & TXD_T_CODE) {
  2563. unsigned long long err;
  2564. err = txdlp->Control_1 & TXD_T_CODE;
  2565. if (err & 0x1) {
  2566. nic->mac_control.stats_info->sw_stat.
  2567. parity_err_cnt++;
  2568. }
  2569. if ((err >> 48) == 0xA) {
  2570. DBG_PRINT(TX_DBG, "TxD returned due \
  2571. to loss of link\n");
  2572. }
  2573. else {
  2574. DBG_PRINT(ERR_DBG, "***TxD error \
  2575. %llx\n", err);
  2576. }
  2577. }
  2578. skb = s2io_txdl_getskb(fifo_data, txdlp, get_info.offset);
  2579. if (skb == NULL) {
  2580. DBG_PRINT(ERR_DBG, "%s: Null skb ",
  2581. __FUNCTION__);
  2582. DBG_PRINT(ERR_DBG, "in Tx Free Intr\n");
  2583. return;
  2584. }
  2585. /* Updating the statistics block */
  2586. nic->stats.tx_bytes += skb->len;
  2587. dev_kfree_skb_irq(skb);
  2588. get_info.offset++;
  2589. if (get_info.offset == get_info.fifo_len + 1)
  2590. get_info.offset = 0;
  2591. txdlp = (TxD_t *) fifo_data->list_info
  2592. [get_info.offset].list_virt_addr;
  2593. fifo_data->tx_curr_get_info.offset =
  2594. get_info.offset;
  2595. }
  2596. spin_lock(&nic->tx_lock);
  2597. if (netif_queue_stopped(dev))
  2598. netif_wake_queue(dev);
  2599. spin_unlock(&nic->tx_lock);
  2600. }
  2601. /**
  2602. * s2io_mdio_write - Function to write in to MDIO registers
  2603. * @mmd_type : MMD type value (PMA/PMD/WIS/PCS/PHYXS)
  2604. * @addr : address value
  2605. * @value : data value
  2606. * @dev : pointer to net_device structure
  2607. * Description:
  2608. * This function is used to write values to the MDIO registers
  2609. * NONE
  2610. */
  2611. static void s2io_mdio_write(u32 mmd_type, u64 addr, u16 value, struct net_device *dev)
  2612. {
  2613. u64 val64 = 0x0;
  2614. nic_t *sp = dev->priv;
  2615. XENA_dev_config_t *bar0 = (XENA_dev_config_t *)sp->bar0;
  2616. //address transaction
  2617. val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
  2618. | MDIO_MMD_DEV_ADDR(mmd_type)
  2619. | MDIO_MMS_PRT_ADDR(0x0);
  2620. writeq(val64, &bar0->mdio_control);
  2621. val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
  2622. writeq(val64, &bar0->mdio_control);
  2623. udelay(100);
  2624. //Data transaction
  2625. val64 = 0x0;
  2626. val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
  2627. | MDIO_MMD_DEV_ADDR(mmd_type)
  2628. | MDIO_MMS_PRT_ADDR(0x0)
  2629. | MDIO_MDIO_DATA(value)
  2630. | MDIO_OP(MDIO_OP_WRITE_TRANS);
  2631. writeq(val64, &bar0->mdio_control);
  2632. val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
  2633. writeq(val64, &bar0->mdio_control);
  2634. udelay(100);
  2635. val64 = 0x0;
  2636. val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
  2637. | MDIO_MMD_DEV_ADDR(mmd_type)
  2638. | MDIO_MMS_PRT_ADDR(0x0)
  2639. | MDIO_OP(MDIO_OP_READ_TRANS);
  2640. writeq(val64, &bar0->mdio_control);
  2641. val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
  2642. writeq(val64, &bar0->mdio_control);
  2643. udelay(100);
  2644. }
  2645. /**
  2646. * s2io_mdio_read - Function to write in to MDIO registers
  2647. * @mmd_type : MMD type value (PMA/PMD/WIS/PCS/PHYXS)
  2648. * @addr : address value
  2649. * @dev : pointer to net_device structure
  2650. * Description:
  2651. * This function is used to read values to the MDIO registers
  2652. * NONE
  2653. */
  2654. static u64 s2io_mdio_read(u32 mmd_type, u64 addr, struct net_device *dev)
  2655. {
  2656. u64 val64 = 0x0;
  2657. u64 rval64 = 0x0;
  2658. nic_t *sp = dev->priv;
  2659. XENA_dev_config_t *bar0 = (XENA_dev_config_t *)sp->bar0;
  2660. /* address transaction */
  2661. val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
  2662. | MDIO_MMD_DEV_ADDR(mmd_type)
  2663. | MDIO_MMS_PRT_ADDR(0x0);
  2664. writeq(val64, &bar0->mdio_control);
  2665. val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
  2666. writeq(val64, &bar0->mdio_control);
  2667. udelay(100);
  2668. /* Data transaction */
  2669. val64 = 0x0;
  2670. val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
  2671. | MDIO_MMD_DEV_ADDR(mmd_type)
  2672. | MDIO_MMS_PRT_ADDR(0x0)
  2673. | MDIO_OP(MDIO_OP_READ_TRANS);
  2674. writeq(val64, &bar0->mdio_control);
  2675. val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
  2676. writeq(val64, &bar0->mdio_control);
  2677. udelay(100);
  2678. /* Read the value from regs */
  2679. rval64 = readq(&bar0->mdio_control);
  2680. rval64 = rval64 & 0xFFFF0000;
  2681. rval64 = rval64 >> 16;
  2682. return rval64;
  2683. }
  2684. /**
  2685. * s2io_chk_xpak_counter - Function to check the status of the xpak counters
  2686. * @counter : couter value to be updated
  2687. * @flag : flag to indicate the status
  2688. * @type : counter type
  2689. * Description:
  2690. * This function is to check the status of the xpak counters value
  2691. * NONE
  2692. */
  2693. static void s2io_chk_xpak_counter(u64 *counter, u64 * regs_stat, u32 index, u16 flag, u16 type)
  2694. {
  2695. u64 mask = 0x3;
  2696. u64 val64;
  2697. int i;
  2698. for(i = 0; i <index; i++)
  2699. mask = mask << 0x2;
  2700. if(flag > 0)
  2701. {
  2702. *counter = *counter + 1;
  2703. val64 = *regs_stat & mask;
  2704. val64 = val64 >> (index * 0x2);
  2705. val64 = val64 + 1;
  2706. if(val64 == 3)
  2707. {
  2708. switch(type)
  2709. {
  2710. case 1:
  2711. DBG_PRINT(ERR_DBG, "Take Xframe NIC out of "
  2712. "service. Excessive temperatures may "
  2713. "result in premature transceiver "
  2714. "failure \n");
  2715. break;
  2716. case 2:
  2717. DBG_PRINT(ERR_DBG, "Take Xframe NIC out of "
  2718. "service Excessive bias currents may "
  2719. "indicate imminent laser diode "
  2720. "failure \n");
  2721. break;
  2722. case 3:
  2723. DBG_PRINT(ERR_DBG, "Take Xframe NIC out of "
  2724. "service Excessive laser output "
  2725. "power may saturate far-end "
  2726. "receiver\n");
  2727. break;
  2728. default:
  2729. DBG_PRINT(ERR_DBG, "Incorrect XPAK Alarm "
  2730. "type \n");
  2731. }
  2732. val64 = 0x0;
  2733. }
  2734. val64 = val64 << (index * 0x2);
  2735. *regs_stat = (*regs_stat & (~mask)) | (val64);
  2736. } else {
  2737. *regs_stat = *regs_stat & (~mask);
  2738. }
  2739. }
  2740. /**
  2741. * s2io_updt_xpak_counter - Function to update the xpak counters
  2742. * @dev : pointer to net_device struct
  2743. * Description:
  2744. * This function is to upate the status of the xpak counters value
  2745. * NONE
  2746. */
  2747. static void s2io_updt_xpak_counter(struct net_device *dev)
  2748. {
  2749. u16 flag = 0x0;
  2750. u16 type = 0x0;
  2751. u16 val16 = 0x0;
  2752. u64 val64 = 0x0;
  2753. u64 addr = 0x0;
  2754. nic_t *sp = dev->priv;
  2755. StatInfo_t *stat_info = sp->mac_control.stats_info;
  2756. /* Check the communication with the MDIO slave */
  2757. addr = 0x0000;
  2758. val64 = 0x0;
  2759. val64 = s2io_mdio_read(MDIO_MMD_PMA_DEV_ADDR, addr, dev);
  2760. if((val64 == 0xFFFF) || (val64 == 0x0000))
  2761. {
  2762. DBG_PRINT(ERR_DBG, "ERR: MDIO slave access failed - "
  2763. "Returned %llx\n", (unsigned long long)val64);
  2764. return;
  2765. }
  2766. /* Check for the expecte value of 2040 at PMA address 0x0000 */
  2767. if(val64 != 0x2040)
  2768. {
  2769. DBG_PRINT(ERR_DBG, "Incorrect value at PMA address 0x0000 - ");
  2770. DBG_PRINT(ERR_DBG, "Returned: %llx- Expected: 0x2040\n",
  2771. (unsigned long long)val64);
  2772. return;
  2773. }
  2774. /* Loading the DOM register to MDIO register */
  2775. addr = 0xA100;
  2776. s2io_mdio_write(MDIO_MMD_PMA_DEV_ADDR, addr, val16, dev);
  2777. val64 = s2io_mdio_read(MDIO_MMD_PMA_DEV_ADDR, addr, dev);
  2778. /* Reading the Alarm flags */
  2779. addr = 0xA070;
  2780. val64 = 0x0;
  2781. val64 = s2io_mdio_read(MDIO_MMD_PMA_DEV_ADDR, addr, dev);
  2782. flag = CHECKBIT(val64, 0x7);
  2783. type = 1;
  2784. s2io_chk_xpak_counter(&stat_info->xpak_stat.alarm_transceiver_temp_high,
  2785. &stat_info->xpak_stat.xpak_regs_stat,
  2786. 0x0, flag, type);
  2787. if(CHECKBIT(val64, 0x6))
  2788. stat_info->xpak_stat.alarm_transceiver_temp_low++;
  2789. flag = CHECKBIT(val64, 0x3);
  2790. type = 2;
  2791. s2io_chk_xpak_counter(&stat_info->xpak_stat.alarm_laser_bias_current_high,
  2792. &stat_info->xpak_stat.xpak_regs_stat,
  2793. 0x2, flag, type);
  2794. if(CHECKBIT(val64, 0x2))
  2795. stat_info->xpak_stat.alarm_laser_bias_current_low++;
  2796. flag = CHECKBIT(val64, 0x1);
  2797. type = 3;
  2798. s2io_chk_xpak_counter(&stat_info->xpak_stat.alarm_laser_output_power_high,
  2799. &stat_info->xpak_stat.xpak_regs_stat,
  2800. 0x4, flag, type);
  2801. if(CHECKBIT(val64, 0x0))
  2802. stat_info->xpak_stat.alarm_laser_output_power_low++;
  2803. /* Reading the Warning flags */
  2804. addr = 0xA074;
  2805. val64 = 0x0;
  2806. val64 = s2io_mdio_read(MDIO_MMD_PMA_DEV_ADDR, addr, dev);
  2807. if(CHECKBIT(val64, 0x7))
  2808. stat_info->xpak_stat.warn_transceiver_temp_high++;
  2809. if(CHECKBIT(val64, 0x6))
  2810. stat_info->xpak_stat.warn_transceiver_temp_low++;
  2811. if(CHECKBIT(val64, 0x3))
  2812. stat_info->xpak_stat.warn_laser_bias_current_high++;
  2813. if(CHECKBIT(val64, 0x2))
  2814. stat_info->xpak_stat.warn_laser_bias_current_low++;
  2815. if(CHECKBIT(val64, 0x1))
  2816. stat_info->xpak_stat.warn_laser_output_power_high++;
  2817. if(CHECKBIT(val64, 0x0))
  2818. stat_info->xpak_stat.warn_laser_output_power_low++;
  2819. }
  2820. /**
  2821. * alarm_intr_handler - Alarm Interrrupt handler
  2822. * @nic: device private variable
  2823. * Description: If the interrupt was neither because of Rx packet or Tx
  2824. * complete, this function is called. If the interrupt was to indicate
  2825. * a loss of link, the OSM link status handler is invoked for any other
  2826. * alarm interrupt the block that raised the interrupt is displayed
  2827. * and a H/W reset is issued.
  2828. * Return Value:
  2829. * NONE
  2830. */
  2831. static void alarm_intr_handler(struct s2io_nic *nic)
  2832. {
  2833. struct net_device *dev = (struct net_device *) nic->dev;
  2834. XENA_dev_config_t __iomem *bar0 = nic->bar0;
  2835. register u64 val64 = 0, err_reg = 0;
  2836. u64 cnt;
  2837. int i;
  2838. nic->mac_control.stats_info->sw_stat.ring_full_cnt = 0;
  2839. /* Handling the XPAK counters update */
  2840. if(nic->mac_control.stats_info->xpak_stat.xpak_timer_count < 72000) {
  2841. /* waiting for an hour */
  2842. nic->mac_control.stats_info->xpak_stat.xpak_timer_count++;
  2843. } else {
  2844. s2io_updt_xpak_counter(dev);
  2845. /* reset the count to zero */
  2846. nic->mac_control.stats_info->xpak_stat.xpak_timer_count = 0;
  2847. }
  2848. /* Handling link status change error Intr */
  2849. if (s2io_link_fault_indication(nic) == MAC_RMAC_ERR_TIMER) {
  2850. err_reg = readq(&bar0->mac_rmac_err_reg);
  2851. writeq(err_reg, &bar0->mac_rmac_err_reg);
  2852. if (err_reg & RMAC_LINK_STATE_CHANGE_INT) {
  2853. schedule_work(&nic->set_link_task);
  2854. }
  2855. }
  2856. /* Handling Ecc errors */
  2857. val64 = readq(&bar0->mc_err_reg);
  2858. writeq(val64, &bar0->mc_err_reg);
  2859. if (val64 & (MC_ERR_REG_ECC_ALL_SNG | MC_ERR_REG_ECC_ALL_DBL)) {
  2860. if (val64 & MC_ERR_REG_ECC_ALL_DBL) {
  2861. nic->mac_control.stats_info->sw_stat.
  2862. double_ecc_errs++;
  2863. DBG_PRINT(INIT_DBG, "%s: Device indicates ",
  2864. dev->name);
  2865. DBG_PRINT(INIT_DBG, "double ECC error!!\n");
  2866. if (nic->device_type != XFRAME_II_DEVICE) {
  2867. /* Reset XframeI only if critical error */
  2868. if (val64 & (MC_ERR_REG_MIRI_ECC_DB_ERR_0 |
  2869. MC_ERR_REG_MIRI_ECC_DB_ERR_1)) {
  2870. netif_stop_queue(dev);
  2871. schedule_work(&nic->rst_timer_task);
  2872. nic->mac_control.stats_info->sw_stat.
  2873. soft_reset_cnt++;
  2874. }
  2875. }
  2876. } else {
  2877. nic->mac_control.stats_info->sw_stat.
  2878. single_ecc_errs++;
  2879. }
  2880. }
  2881. /* In case of a serious error, the device will be Reset. */
  2882. val64 = readq(&bar0->serr_source);
  2883. if (val64 & SERR_SOURCE_ANY) {
  2884. nic->mac_control.stats_info->sw_stat.serious_err_cnt++;
  2885. DBG_PRINT(ERR_DBG, "%s: Device indicates ", dev->name);
  2886. DBG_PRINT(ERR_DBG, "serious error %llx!!\n",
  2887. (unsigned long long)val64);
  2888. netif_stop_queue(dev);
  2889. schedule_work(&nic->rst_timer_task);
  2890. nic->mac_control.stats_info->sw_stat.soft_reset_cnt++;
  2891. }
  2892. /*
  2893. * Also as mentioned in the latest Errata sheets if the PCC_FB_ECC
  2894. * Error occurs, the adapter will be recycled by disabling the
  2895. * adapter enable bit and enabling it again after the device
  2896. * becomes Quiescent.
  2897. */
  2898. val64 = readq(&bar0->pcc_err_reg);
  2899. writeq(val64, &bar0->pcc_err_reg);
  2900. if (val64 & PCC_FB_ECC_DB_ERR) {
  2901. u64 ac = readq(&bar0->adapter_control);
  2902. ac &= ~(ADAPTER_CNTL_EN);
  2903. writeq(ac, &bar0->adapter_control);
  2904. ac = readq(&bar0->adapter_control);
  2905. schedule_work(&nic->set_link_task);
  2906. }
  2907. /* Check for data parity error */
  2908. val64 = readq(&bar0->pic_int_status);
  2909. if (val64 & PIC_INT_GPIO) {
  2910. val64 = readq(&bar0->gpio_int_reg);
  2911. if (val64 & GPIO_INT_REG_DP_ERR_INT) {
  2912. nic->mac_control.stats_info->sw_stat.parity_err_cnt++;
  2913. schedule_work(&nic->rst_timer_task);
  2914. nic->mac_control.stats_info->sw_stat.soft_reset_cnt++;
  2915. }
  2916. }
  2917. /* Check for ring full counter */
  2918. if (nic->device_type & XFRAME_II_DEVICE) {
  2919. val64 = readq(&bar0->ring_bump_counter1);
  2920. for (i=0; i<4; i++) {
  2921. cnt = ( val64 & vBIT(0xFFFF,(i*16),16));
  2922. cnt >>= 64 - ((i+1)*16);
  2923. nic->mac_control.stats_info->sw_stat.ring_full_cnt
  2924. += cnt;
  2925. }
  2926. val64 = readq(&bar0->ring_bump_counter2);
  2927. for (i=0; i<4; i++) {
  2928. cnt = ( val64 & vBIT(0xFFFF,(i*16),16));
  2929. cnt >>= 64 - ((i+1)*16);
  2930. nic->mac_control.stats_info->sw_stat.ring_full_cnt
  2931. += cnt;
  2932. }
  2933. }
  2934. /* Other type of interrupts are not being handled now, TODO */
  2935. }
  2936. /**
  2937. * wait_for_cmd_complete - waits for a command to complete.
  2938. * @sp : private member of the device structure, which is a pointer to the
  2939. * s2io_nic structure.
  2940. * Description: Function that waits for a command to Write into RMAC
  2941. * ADDR DATA registers to be completed and returns either success or
  2942. * error depending on whether the command was complete or not.
  2943. * Return value:
  2944. * SUCCESS on success and FAILURE on failure.
  2945. */
  2946. static int wait_for_cmd_complete(void *addr, u64 busy_bit)
  2947. {
  2948. int ret = FAILURE, cnt = 0;
  2949. u64 val64;
  2950. while (TRUE) {
  2951. val64 = readq(addr);
  2952. if (!(val64 & busy_bit)) {
  2953. ret = SUCCESS;
  2954. break;
  2955. }
  2956. if(in_interrupt())
  2957. mdelay(50);
  2958. else
  2959. msleep(50);
  2960. if (cnt++ > 10)
  2961. break;
  2962. }
  2963. return ret;
  2964. }
  2965. /**
  2966. * s2io_reset - Resets the card.
  2967. * @sp : private member of the device structure.
  2968. * Description: Function to Reset the card. This function then also
  2969. * restores the previously saved PCI configuration space registers as
  2970. * the card reset also resets the configuration space.
  2971. * Return value:
  2972. * void.
  2973. */
  2974. static void s2io_reset(nic_t * sp)
  2975. {
  2976. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  2977. u64 val64;
  2978. u16 subid, pci_cmd;
  2979. /* Back up the PCI-X CMD reg, dont want to lose MMRBC, OST settings */
  2980. pci_read_config_word(sp->pdev, PCIX_COMMAND_REGISTER, &(pci_cmd));
  2981. val64 = SW_RESET_ALL;
  2982. writeq(val64, &bar0->sw_reset);
  2983. /*
  2984. * At this stage, if the PCI write is indeed completed, the
  2985. * card is reset and so is the PCI Config space of the device.
  2986. * So a read cannot be issued at this stage on any of the
  2987. * registers to ensure the write into "sw_reset" register
  2988. * has gone through.
  2989. * Question: Is there any system call that will explicitly force
  2990. * all the write commands still pending on the bus to be pushed
  2991. * through?
  2992. * As of now I'am just giving a 250ms delay and hoping that the
  2993. * PCI write to sw_reset register is done by this time.
  2994. */
  2995. msleep(250);
  2996. if (strstr(sp->product_name, "CX4")) {
  2997. msleep(750);
  2998. }
  2999. /* Restore the PCI state saved during initialization. */
  3000. pci_restore_state(sp->pdev);
  3001. pci_write_config_word(sp->pdev, PCIX_COMMAND_REGISTER,
  3002. pci_cmd);
  3003. s2io_init_pci(sp);
  3004. msleep(250);
  3005. /* Set swapper to enable I/O register access */
  3006. s2io_set_swapper(sp);
  3007. /* Restore the MSIX table entries from local variables */
  3008. restore_xmsi_data(sp);
  3009. /* Clear certain PCI/PCI-X fields after reset */
  3010. if (sp->device_type == XFRAME_II_DEVICE) {
  3011. /* Clear parity err detect bit */
  3012. pci_write_config_word(sp->pdev, PCI_STATUS, 0x8000);
  3013. /* Clearing PCIX Ecc status register */
  3014. pci_write_config_dword(sp->pdev, 0x68, 0x7C);
  3015. /* Clearing PCI_STATUS error reflected here */
  3016. writeq(BIT(62), &bar0->txpic_int_reg);
  3017. }
  3018. /* Reset device statistics maintained by OS */
  3019. memset(&sp->stats, 0, sizeof (struct net_device_stats));
  3020. /* SXE-002: Configure link and activity LED to turn it off */
  3021. subid = sp->pdev->subsystem_device;
  3022. if (((subid & 0xFF) >= 0x07) &&
  3023. (sp->device_type == XFRAME_I_DEVICE)) {
  3024. val64 = readq(&bar0->gpio_control);
  3025. val64 |= 0x0000800000000000ULL;
  3026. writeq(val64, &bar0->gpio_control);
  3027. val64 = 0x0411040400000000ULL;
  3028. writeq(val64, (void __iomem *)bar0 + 0x2700);
  3029. }
  3030. /*
  3031. * Clear spurious ECC interrupts that would have occured on
  3032. * XFRAME II cards after reset.
  3033. */
  3034. if (sp->device_type == XFRAME_II_DEVICE) {
  3035. val64 = readq(&bar0->pcc_err_reg);
  3036. writeq(val64, &bar0->pcc_err_reg);
  3037. }
  3038. sp->device_enabled_once = FALSE;
  3039. }
  3040. /**
  3041. * s2io_set_swapper - to set the swapper controle on the card
  3042. * @sp : private member of the device structure,
  3043. * pointer to the s2io_nic structure.
  3044. * Description: Function to set the swapper control on the card
  3045. * correctly depending on the 'endianness' of the system.
  3046. * Return value:
  3047. * SUCCESS on success and FAILURE on failure.
  3048. */
  3049. static int s2io_set_swapper(nic_t * sp)
  3050. {
  3051. struct net_device *dev = sp->dev;
  3052. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  3053. u64 val64, valt, valr;
  3054. /*
  3055. * Set proper endian settings and verify the same by reading
  3056. * the PIF Feed-back register.
  3057. */
  3058. val64 = readq(&bar0->pif_rd_swapper_fb);
  3059. if (val64 != 0x0123456789ABCDEFULL) {
  3060. int i = 0;
  3061. u64 value[] = { 0xC30000C3C30000C3ULL, /* FE=1, SE=1 */
  3062. 0x8100008181000081ULL, /* FE=1, SE=0 */
  3063. 0x4200004242000042ULL, /* FE=0, SE=1 */
  3064. 0}; /* FE=0, SE=0 */
  3065. while(i<4) {
  3066. writeq(value[i], &bar0->swapper_ctrl);
  3067. val64 = readq(&bar0->pif_rd_swapper_fb);
  3068. if (val64 == 0x0123456789ABCDEFULL)
  3069. break;
  3070. i++;
  3071. }
  3072. if (i == 4) {
  3073. DBG_PRINT(ERR_DBG, "%s: Endian settings are wrong, ",
  3074. dev->name);
  3075. DBG_PRINT(ERR_DBG, "feedback read %llx\n",
  3076. (unsigned long long) val64);
  3077. return FAILURE;
  3078. }
  3079. valr = value[i];
  3080. } else {
  3081. valr = readq(&bar0->swapper_ctrl);
  3082. }
  3083. valt = 0x0123456789ABCDEFULL;
  3084. writeq(valt, &bar0->xmsi_address);
  3085. val64 = readq(&bar0->xmsi_address);
  3086. if(val64 != valt) {
  3087. int i = 0;
  3088. u64 value[] = { 0x00C3C30000C3C300ULL, /* FE=1, SE=1 */
  3089. 0x0081810000818100ULL, /* FE=1, SE=0 */
  3090. 0x0042420000424200ULL, /* FE=0, SE=1 */
  3091. 0}; /* FE=0, SE=0 */
  3092. while(i<4) {
  3093. writeq((value[i] | valr), &bar0->swapper_ctrl);
  3094. writeq(valt, &bar0->xmsi_address);
  3095. val64 = readq(&bar0->xmsi_address);
  3096. if(val64 == valt)
  3097. break;
  3098. i++;
  3099. }
  3100. if(i == 4) {
  3101. unsigned long long x = val64;
  3102. DBG_PRINT(ERR_DBG, "Write failed, Xmsi_addr ");
  3103. DBG_PRINT(ERR_DBG, "reads:0x%llx\n", x);
  3104. return FAILURE;
  3105. }
  3106. }
  3107. val64 = readq(&bar0->swapper_ctrl);
  3108. val64 &= 0xFFFF000000000000ULL;
  3109. #ifdef __BIG_ENDIAN
  3110. /*
  3111. * The device by default set to a big endian format, so a
  3112. * big endian driver need not set anything.
  3113. */
  3114. val64 |= (SWAPPER_CTRL_TXP_FE |
  3115. SWAPPER_CTRL_TXP_SE |
  3116. SWAPPER_CTRL_TXD_R_FE |
  3117. SWAPPER_CTRL_TXD_W_FE |
  3118. SWAPPER_CTRL_TXF_R_FE |
  3119. SWAPPER_CTRL_RXD_R_FE |
  3120. SWAPPER_CTRL_RXD_W_FE |
  3121. SWAPPER_CTRL_RXF_W_FE |
  3122. SWAPPER_CTRL_XMSI_FE |
  3123. SWAPPER_CTRL_STATS_FE | SWAPPER_CTRL_STATS_SE);
  3124. if (sp->intr_type == INTA)
  3125. val64 |= SWAPPER_CTRL_XMSI_SE;
  3126. writeq(val64, &bar0->swapper_ctrl);
  3127. #else
  3128. /*
  3129. * Initially we enable all bits to make it accessible by the
  3130. * driver, then we selectively enable only those bits that
  3131. * we want to set.
  3132. */
  3133. val64 |= (SWAPPER_CTRL_TXP_FE |
  3134. SWAPPER_CTRL_TXP_SE |
  3135. SWAPPER_CTRL_TXD_R_FE |
  3136. SWAPPER_CTRL_TXD_R_SE |
  3137. SWAPPER_CTRL_TXD_W_FE |
  3138. SWAPPER_CTRL_TXD_W_SE |
  3139. SWAPPER_CTRL_TXF_R_FE |
  3140. SWAPPER_CTRL_RXD_R_FE |
  3141. SWAPPER_CTRL_RXD_R_SE |
  3142. SWAPPER_CTRL_RXD_W_FE |
  3143. SWAPPER_CTRL_RXD_W_SE |
  3144. SWAPPER_CTRL_RXF_W_FE |
  3145. SWAPPER_CTRL_XMSI_FE |
  3146. SWAPPER_CTRL_STATS_FE | SWAPPER_CTRL_STATS_SE);
  3147. if (sp->intr_type == INTA)
  3148. val64 |= SWAPPER_CTRL_XMSI_SE;
  3149. writeq(val64, &bar0->swapper_ctrl);
  3150. #endif
  3151. val64 = readq(&bar0->swapper_ctrl);
  3152. /*
  3153. * Verifying if endian settings are accurate by reading a
  3154. * feedback register.
  3155. */
  3156. val64 = readq(&bar0->pif_rd_swapper_fb);
  3157. if (val64 != 0x0123456789ABCDEFULL) {
  3158. /* Endian settings are incorrect, calls for another dekko. */
  3159. DBG_PRINT(ERR_DBG, "%s: Endian settings are wrong, ",
  3160. dev->name);
  3161. DBG_PRINT(ERR_DBG, "feedback read %llx\n",
  3162. (unsigned long long) val64);
  3163. return FAILURE;
  3164. }
  3165. return SUCCESS;
  3166. }
  3167. static int wait_for_msix_trans(nic_t *nic, int i)
  3168. {
  3169. XENA_dev_config_t __iomem *bar0 = nic->bar0;
  3170. u64 val64;
  3171. int ret = 0, cnt = 0;
  3172. do {
  3173. val64 = readq(&bar0->xmsi_access);
  3174. if (!(val64 & BIT(15)))
  3175. break;
  3176. mdelay(1);
  3177. cnt++;
  3178. } while(cnt < 5);
  3179. if (cnt == 5) {
  3180. DBG_PRINT(ERR_DBG, "XMSI # %d Access failed\n", i);
  3181. ret = 1;
  3182. }
  3183. return ret;
  3184. }
  3185. static void restore_xmsi_data(nic_t *nic)
  3186. {
  3187. XENA_dev_config_t __iomem *bar0 = nic->bar0;
  3188. u64 val64;
  3189. int i;
  3190. for (i=0; i< nic->avail_msix_vectors; i++) {
  3191. writeq(nic->msix_info[i].addr, &bar0->xmsi_address);
  3192. writeq(nic->msix_info[i].data, &bar0->xmsi_data);
  3193. val64 = (BIT(7) | BIT(15) | vBIT(i, 26, 6));
  3194. writeq(val64, &bar0->xmsi_access);
  3195. if (wait_for_msix_trans(nic, i)) {
  3196. DBG_PRINT(ERR_DBG, "failed in %s\n", __FUNCTION__);
  3197. continue;
  3198. }
  3199. }
  3200. }
  3201. static void store_xmsi_data(nic_t *nic)
  3202. {
  3203. XENA_dev_config_t __iomem *bar0 = nic->bar0;
  3204. u64 val64, addr, data;
  3205. int i;
  3206. /* Store and display */
  3207. for (i=0; i< nic->avail_msix_vectors; i++) {
  3208. val64 = (BIT(15) | vBIT(i, 26, 6));
  3209. writeq(val64, &bar0->xmsi_access);
  3210. if (wait_for_msix_trans(nic, i)) {
  3211. DBG_PRINT(ERR_DBG, "failed in %s\n", __FUNCTION__);
  3212. continue;
  3213. }
  3214. addr = readq(&bar0->xmsi_address);
  3215. data = readq(&bar0->xmsi_data);
  3216. if (addr && data) {
  3217. nic->msix_info[i].addr = addr;
  3218. nic->msix_info[i].data = data;
  3219. }
  3220. }
  3221. }
  3222. int s2io_enable_msi(nic_t *nic)
  3223. {
  3224. XENA_dev_config_t __iomem *bar0 = nic->bar0;
  3225. u16 msi_ctrl, msg_val;
  3226. struct config_param *config = &nic->config;
  3227. struct net_device *dev = nic->dev;
  3228. u64 val64, tx_mat, rx_mat;
  3229. int i, err;
  3230. val64 = readq(&bar0->pic_control);
  3231. val64 &= ~BIT(1);
  3232. writeq(val64, &bar0->pic_control);
  3233. err = pci_enable_msi(nic->pdev);
  3234. if (err) {
  3235. DBG_PRINT(ERR_DBG, "%s: enabling MSI failed\n",
  3236. nic->dev->name);
  3237. return err;
  3238. }
  3239. /*
  3240. * Enable MSI and use MSI-1 in stead of the standard MSI-0
  3241. * for interrupt handling.
  3242. */
  3243. pci_read_config_word(nic->pdev, 0x4c, &msg_val);
  3244. msg_val ^= 0x1;
  3245. pci_write_config_word(nic->pdev, 0x4c, msg_val);
  3246. pci_read_config_word(nic->pdev, 0x4c, &msg_val);
  3247. pci_read_config_word(nic->pdev, 0x42, &msi_ctrl);
  3248. msi_ctrl |= 0x10;
  3249. pci_write_config_word(nic->pdev, 0x42, msi_ctrl);
  3250. /* program MSI-1 into all usable Tx_Mat and Rx_Mat fields */
  3251. tx_mat = readq(&bar0->tx_mat0_n[0]);
  3252. for (i=0; i<config->tx_fifo_num; i++) {
  3253. tx_mat |= TX_MAT_SET(i, 1);
  3254. }
  3255. writeq(tx_mat, &bar0->tx_mat0_n[0]);
  3256. rx_mat = readq(&bar0->rx_mat);
  3257. for (i=0; i<config->rx_ring_num; i++) {
  3258. rx_mat |= RX_MAT_SET(i, 1);
  3259. }
  3260. writeq(rx_mat, &bar0->rx_mat);
  3261. dev->irq = nic->pdev->irq;
  3262. return 0;
  3263. }
  3264. static int s2io_enable_msi_x(nic_t *nic)
  3265. {
  3266. XENA_dev_config_t __iomem *bar0 = nic->bar0;
  3267. u64 tx_mat, rx_mat;
  3268. u16 msi_control; /* Temp variable */
  3269. int ret, i, j, msix_indx = 1;
  3270. nic->entries = kmalloc(MAX_REQUESTED_MSI_X * sizeof(struct msix_entry),
  3271. GFP_KERNEL);
  3272. if (nic->entries == NULL) {
  3273. DBG_PRINT(ERR_DBG, "%s: Memory allocation failed\n", __FUNCTION__);
  3274. return -ENOMEM;
  3275. }
  3276. memset(nic->entries, 0, MAX_REQUESTED_MSI_X * sizeof(struct msix_entry));
  3277. nic->s2io_entries =
  3278. kmalloc(MAX_REQUESTED_MSI_X * sizeof(struct s2io_msix_entry),
  3279. GFP_KERNEL);
  3280. if (nic->s2io_entries == NULL) {
  3281. DBG_PRINT(ERR_DBG, "%s: Memory allocation failed\n", __FUNCTION__);
  3282. kfree(nic->entries);
  3283. return -ENOMEM;
  3284. }
  3285. memset(nic->s2io_entries, 0,
  3286. MAX_REQUESTED_MSI_X * sizeof(struct s2io_msix_entry));
  3287. for (i=0; i< MAX_REQUESTED_MSI_X; i++) {
  3288. nic->entries[i].entry = i;
  3289. nic->s2io_entries[i].entry = i;
  3290. nic->s2io_entries[i].arg = NULL;
  3291. nic->s2io_entries[i].in_use = 0;
  3292. }
  3293. tx_mat = readq(&bar0->tx_mat0_n[0]);
  3294. for (i=0; i<nic->config.tx_fifo_num; i++, msix_indx++) {
  3295. tx_mat |= TX_MAT_SET(i, msix_indx);
  3296. nic->s2io_entries[msix_indx].arg = &nic->mac_control.fifos[i];
  3297. nic->s2io_entries[msix_indx].type = MSIX_FIFO_TYPE;
  3298. nic->s2io_entries[msix_indx].in_use = MSIX_FLG;
  3299. }
  3300. writeq(tx_mat, &bar0->tx_mat0_n[0]);
  3301. if (!nic->config.bimodal) {
  3302. rx_mat = readq(&bar0->rx_mat);
  3303. for (j=0; j<nic->config.rx_ring_num; j++, msix_indx++) {
  3304. rx_mat |= RX_MAT_SET(j, msix_indx);
  3305. nic->s2io_entries[msix_indx].arg = &nic->mac_control.rings[j];
  3306. nic->s2io_entries[msix_indx].type = MSIX_RING_TYPE;
  3307. nic->s2io_entries[msix_indx].in_use = MSIX_FLG;
  3308. }
  3309. writeq(rx_mat, &bar0->rx_mat);
  3310. } else {
  3311. tx_mat = readq(&bar0->tx_mat0_n[7]);
  3312. for (j=0; j<nic->config.rx_ring_num; j++, msix_indx++) {
  3313. tx_mat |= TX_MAT_SET(i, msix_indx);
  3314. nic->s2io_entries[msix_indx].arg = &nic->mac_control.rings[j];
  3315. nic->s2io_entries[msix_indx].type = MSIX_RING_TYPE;
  3316. nic->s2io_entries[msix_indx].in_use = MSIX_FLG;
  3317. }
  3318. writeq(tx_mat, &bar0->tx_mat0_n[7]);
  3319. }
  3320. nic->avail_msix_vectors = 0;
  3321. ret = pci_enable_msix(nic->pdev, nic->entries, MAX_REQUESTED_MSI_X);
  3322. /* We fail init if error or we get less vectors than min required */
  3323. if (ret >= (nic->config.tx_fifo_num + nic->config.rx_ring_num + 1)) {
  3324. nic->avail_msix_vectors = ret;
  3325. ret = pci_enable_msix(nic->pdev, nic->entries, ret);
  3326. }
  3327. if (ret) {
  3328. DBG_PRINT(ERR_DBG, "%s: Enabling MSIX failed\n", nic->dev->name);
  3329. kfree(nic->entries);
  3330. kfree(nic->s2io_entries);
  3331. nic->entries = NULL;
  3332. nic->s2io_entries = NULL;
  3333. nic->avail_msix_vectors = 0;
  3334. return -ENOMEM;
  3335. }
  3336. if (!nic->avail_msix_vectors)
  3337. nic->avail_msix_vectors = MAX_REQUESTED_MSI_X;
  3338. /*
  3339. * To enable MSI-X, MSI also needs to be enabled, due to a bug
  3340. * in the herc NIC. (Temp change, needs to be removed later)
  3341. */
  3342. pci_read_config_word(nic->pdev, 0x42, &msi_control);
  3343. msi_control |= 0x1; /* Enable MSI */
  3344. pci_write_config_word(nic->pdev, 0x42, msi_control);
  3345. return 0;
  3346. }
  3347. /* ********************************************************* *
  3348. * Functions defined below concern the OS part of the driver *
  3349. * ********************************************************* */
  3350. /**
  3351. * s2io_open - open entry point of the driver
  3352. * @dev : pointer to the device structure.
  3353. * Description:
  3354. * This function is the open entry point of the driver. It mainly calls a
  3355. * function to allocate Rx buffers and inserts them into the buffer
  3356. * descriptors and then enables the Rx part of the NIC.
  3357. * Return value:
  3358. * 0 on success and an appropriate (-)ve integer as defined in errno.h
  3359. * file on failure.
  3360. */
  3361. static int s2io_open(struct net_device *dev)
  3362. {
  3363. nic_t *sp = dev->priv;
  3364. int err = 0;
  3365. /*
  3366. * Make sure you have link off by default every time
  3367. * Nic is initialized
  3368. */
  3369. netif_carrier_off(dev);
  3370. sp->last_link_state = 0;
  3371. /* Initialize H/W and enable interrupts */
  3372. err = s2io_card_up(sp);
  3373. if (err) {
  3374. DBG_PRINT(ERR_DBG, "%s: H/W initialization failed\n",
  3375. dev->name);
  3376. if (err == -ENODEV)
  3377. goto hw_init_failed;
  3378. else
  3379. goto hw_enable_failed;
  3380. }
  3381. /* Store the values of the MSIX table in the nic_t structure */
  3382. store_xmsi_data(sp);
  3383. /* After proper initialization of H/W, register ISR */
  3384. if (sp->intr_type == MSI) {
  3385. err = request_irq((int) sp->pdev->irq, s2io_msi_handle,
  3386. SA_SHIRQ, sp->name, dev);
  3387. if (err) {
  3388. DBG_PRINT(ERR_DBG, "%s: MSI registration \
  3389. failed\n", dev->name);
  3390. goto isr_registration_failed;
  3391. }
  3392. }
  3393. if (sp->intr_type == MSI_X) {
  3394. int i;
  3395. for (i=1; (sp->s2io_entries[i].in_use == MSIX_FLG); i++) {
  3396. if (sp->s2io_entries[i].type == MSIX_FIFO_TYPE) {
  3397. sprintf(sp->desc1, "%s:MSI-X-%d-TX",
  3398. dev->name, i);
  3399. err = request_irq(sp->entries[i].vector,
  3400. s2io_msix_fifo_handle, 0, sp->desc1,
  3401. sp->s2io_entries[i].arg);
  3402. DBG_PRINT(ERR_DBG, "%s @ 0x%llx\n", sp->desc1,
  3403. (unsigned long long)sp->msix_info[i].addr);
  3404. } else {
  3405. sprintf(sp->desc2, "%s:MSI-X-%d-RX",
  3406. dev->name, i);
  3407. err = request_irq(sp->entries[i].vector,
  3408. s2io_msix_ring_handle, 0, sp->desc2,
  3409. sp->s2io_entries[i].arg);
  3410. DBG_PRINT(ERR_DBG, "%s @ 0x%llx\n", sp->desc2,
  3411. (unsigned long long)sp->msix_info[i].addr);
  3412. }
  3413. if (err) {
  3414. DBG_PRINT(ERR_DBG, "%s: MSI-X-%d registration \
  3415. failed\n", dev->name, i);
  3416. DBG_PRINT(ERR_DBG, "Returned: %d\n", err);
  3417. goto isr_registration_failed;
  3418. }
  3419. sp->s2io_entries[i].in_use = MSIX_REGISTERED_SUCCESS;
  3420. }
  3421. }
  3422. if (sp->intr_type == INTA) {
  3423. err = request_irq((int) sp->pdev->irq, s2io_isr, SA_SHIRQ,
  3424. sp->name, dev);
  3425. if (err) {
  3426. DBG_PRINT(ERR_DBG, "%s: ISR registration failed\n",
  3427. dev->name);
  3428. goto isr_registration_failed;
  3429. }
  3430. }
  3431. if (s2io_set_mac_addr(dev, dev->dev_addr) == FAILURE) {
  3432. DBG_PRINT(ERR_DBG, "Set Mac Address Failed\n");
  3433. err = -ENODEV;
  3434. goto setting_mac_address_failed;
  3435. }
  3436. netif_start_queue(dev);
  3437. return 0;
  3438. setting_mac_address_failed:
  3439. if (sp->intr_type != MSI_X)
  3440. free_irq(sp->pdev->irq, dev);
  3441. isr_registration_failed:
  3442. del_timer_sync(&sp->alarm_timer);
  3443. if (sp->intr_type == MSI_X) {
  3444. int i;
  3445. u16 msi_control; /* Temp variable */
  3446. for (i=1; (sp->s2io_entries[i].in_use ==
  3447. MSIX_REGISTERED_SUCCESS); i++) {
  3448. int vector = sp->entries[i].vector;
  3449. void *arg = sp->s2io_entries[i].arg;
  3450. free_irq(vector, arg);
  3451. }
  3452. pci_disable_msix(sp->pdev);
  3453. /* Temp */
  3454. pci_read_config_word(sp->pdev, 0x42, &msi_control);
  3455. msi_control &= 0xFFFE; /* Disable MSI */
  3456. pci_write_config_word(sp->pdev, 0x42, msi_control);
  3457. }
  3458. else if (sp->intr_type == MSI)
  3459. pci_disable_msi(sp->pdev);
  3460. hw_enable_failed:
  3461. s2io_reset(sp);
  3462. hw_init_failed:
  3463. if (sp->intr_type == MSI_X) {
  3464. if (sp->entries)
  3465. kfree(sp->entries);
  3466. if (sp->s2io_entries)
  3467. kfree(sp->s2io_entries);
  3468. }
  3469. return err;
  3470. }
  3471. /**
  3472. * s2io_close -close entry point of the driver
  3473. * @dev : device pointer.
  3474. * Description:
  3475. * This is the stop entry point of the driver. It needs to undo exactly
  3476. * whatever was done by the open entry point,thus it's usually referred to
  3477. * as the close function.Among other things this function mainly stops the
  3478. * Rx side of the NIC and frees all the Rx buffers in the Rx rings.
  3479. * Return value:
  3480. * 0 on success and an appropriate (-)ve integer as defined in errno.h
  3481. * file on failure.
  3482. */
  3483. static int s2io_close(struct net_device *dev)
  3484. {
  3485. nic_t *sp = dev->priv;
  3486. flush_scheduled_work();
  3487. netif_stop_queue(dev);
  3488. /* Reset card, kill tasklet and free Tx and Rx buffers. */
  3489. s2io_card_down(sp, 1);
  3490. sp->device_close_flag = TRUE; /* Device is shut down. */
  3491. return 0;
  3492. }
  3493. /**
  3494. * s2io_xmit - Tx entry point of te driver
  3495. * @skb : the socket buffer containing the Tx data.
  3496. * @dev : device pointer.
  3497. * Description :
  3498. * This function is the Tx entry point of the driver. S2IO NIC supports
  3499. * certain protocol assist features on Tx side, namely CSO, S/G, LSO.
  3500. * NOTE: when device cant queue the pkt,just the trans_start variable will
  3501. * not be upadted.
  3502. * Return value:
  3503. * 0 on success & 1 on failure.
  3504. */
  3505. static int s2io_xmit(struct sk_buff *skb, struct net_device *dev)
  3506. {
  3507. nic_t *sp = dev->priv;
  3508. u16 frg_cnt, frg_len, i, queue, queue_len, put_off, get_off;
  3509. register u64 val64;
  3510. TxD_t *txdp;
  3511. TxFIFO_element_t __iomem *tx_fifo;
  3512. unsigned long flags;
  3513. #ifdef NETIF_F_TSO
  3514. int mss;
  3515. #endif
  3516. u16 vlan_tag = 0;
  3517. int vlan_priority = 0;
  3518. mac_info_t *mac_control;
  3519. struct config_param *config;
  3520. mac_control = &sp->mac_control;
  3521. config = &sp->config;
  3522. DBG_PRINT(TX_DBG, "%s: In Neterion Tx routine\n", dev->name);
  3523. spin_lock_irqsave(&sp->tx_lock, flags);
  3524. if (atomic_read(&sp->card_state) == CARD_DOWN) {
  3525. DBG_PRINT(TX_DBG, "%s: Card going down for reset\n",
  3526. dev->name);
  3527. spin_unlock_irqrestore(&sp->tx_lock, flags);
  3528. dev_kfree_skb(skb);
  3529. return 0;
  3530. }
  3531. queue = 0;
  3532. /* Get Fifo number to Transmit based on vlan priority */
  3533. if (sp->vlgrp && vlan_tx_tag_present(skb)) {
  3534. vlan_tag = vlan_tx_tag_get(skb);
  3535. vlan_priority = vlan_tag >> 13;
  3536. queue = config->fifo_mapping[vlan_priority];
  3537. }
  3538. put_off = (u16) mac_control->fifos[queue].tx_curr_put_info.offset;
  3539. get_off = (u16) mac_control->fifos[queue].tx_curr_get_info.offset;
  3540. txdp = (TxD_t *) mac_control->fifos[queue].list_info[put_off].
  3541. list_virt_addr;
  3542. queue_len = mac_control->fifos[queue].tx_curr_put_info.fifo_len + 1;
  3543. /* Avoid "put" pointer going beyond "get" pointer */
  3544. if (txdp->Host_Control ||
  3545. ((put_off+1) == queue_len ? 0 : (put_off+1)) == get_off) {
  3546. DBG_PRINT(TX_DBG, "Error in xmit, No free TXDs.\n");
  3547. netif_stop_queue(dev);
  3548. dev_kfree_skb(skb);
  3549. spin_unlock_irqrestore(&sp->tx_lock, flags);
  3550. return 0;
  3551. }
  3552. /* A buffer with no data will be dropped */
  3553. if (!skb->len) {
  3554. DBG_PRINT(TX_DBG, "%s:Buffer has no data..\n", dev->name);
  3555. dev_kfree_skb(skb);
  3556. spin_unlock_irqrestore(&sp->tx_lock, flags);
  3557. return 0;
  3558. }
  3559. txdp->Control_1 = 0;
  3560. txdp->Control_2 = 0;
  3561. #ifdef NETIF_F_TSO
  3562. mss = skb_shinfo(skb)->tso_size;
  3563. if (mss) {
  3564. txdp->Control_1 |= TXD_TCP_LSO_EN;
  3565. txdp->Control_1 |= TXD_TCP_LSO_MSS(mss);
  3566. }
  3567. #endif
  3568. if (skb->ip_summed == CHECKSUM_HW) {
  3569. txdp->Control_2 |=
  3570. (TXD_TX_CKO_IPV4_EN | TXD_TX_CKO_TCP_EN |
  3571. TXD_TX_CKO_UDP_EN);
  3572. }
  3573. txdp->Control_1 |= TXD_GATHER_CODE_FIRST;
  3574. txdp->Control_1 |= TXD_LIST_OWN_XENA;
  3575. txdp->Control_2 |= config->tx_intr_type;
  3576. if (sp->vlgrp && vlan_tx_tag_present(skb)) {
  3577. txdp->Control_2 |= TXD_VLAN_ENABLE;
  3578. txdp->Control_2 |= TXD_VLAN_TAG(vlan_tag);
  3579. }
  3580. frg_len = skb->len - skb->data_len;
  3581. if (skb_shinfo(skb)->ufo_size) {
  3582. int ufo_size;
  3583. ufo_size = skb_shinfo(skb)->ufo_size;
  3584. ufo_size &= ~7;
  3585. txdp->Control_1 |= TXD_UFO_EN;
  3586. txdp->Control_1 |= TXD_UFO_MSS(ufo_size);
  3587. txdp->Control_1 |= TXD_BUFFER0_SIZE(8);
  3588. #ifdef __BIG_ENDIAN
  3589. sp->ufo_in_band_v[put_off] =
  3590. (u64)skb_shinfo(skb)->ip6_frag_id;
  3591. #else
  3592. sp->ufo_in_band_v[put_off] =
  3593. (u64)skb_shinfo(skb)->ip6_frag_id << 32;
  3594. #endif
  3595. txdp->Host_Control = (unsigned long)sp->ufo_in_band_v;
  3596. txdp->Buffer_Pointer = pci_map_single(sp->pdev,
  3597. sp->ufo_in_band_v,
  3598. sizeof(u64), PCI_DMA_TODEVICE);
  3599. txdp++;
  3600. txdp->Control_1 = 0;
  3601. txdp->Control_2 = 0;
  3602. }
  3603. txdp->Buffer_Pointer = pci_map_single
  3604. (sp->pdev, skb->data, frg_len, PCI_DMA_TODEVICE);
  3605. txdp->Host_Control = (unsigned long) skb;
  3606. txdp->Control_1 |= TXD_BUFFER0_SIZE(frg_len);
  3607. if (skb_shinfo(skb)->ufo_size)
  3608. txdp->Control_1 |= TXD_UFO_EN;
  3609. frg_cnt = skb_shinfo(skb)->nr_frags;
  3610. /* For fragmented SKB. */
  3611. for (i = 0; i < frg_cnt; i++) {
  3612. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3613. /* A '0' length fragment will be ignored */
  3614. if (!frag->size)
  3615. continue;
  3616. txdp++;
  3617. txdp->Buffer_Pointer = (u64) pci_map_page
  3618. (sp->pdev, frag->page, frag->page_offset,
  3619. frag->size, PCI_DMA_TODEVICE);
  3620. txdp->Control_1 = TXD_BUFFER0_SIZE(frag->size);
  3621. if (skb_shinfo(skb)->ufo_size)
  3622. txdp->Control_1 |= TXD_UFO_EN;
  3623. }
  3624. txdp->Control_1 |= TXD_GATHER_CODE_LAST;
  3625. if (skb_shinfo(skb)->ufo_size)
  3626. frg_cnt++; /* as Txd0 was used for inband header */
  3627. tx_fifo = mac_control->tx_FIFO_start[queue];
  3628. val64 = mac_control->fifos[queue].list_info[put_off].list_phy_addr;
  3629. writeq(val64, &tx_fifo->TxDL_Pointer);
  3630. val64 = (TX_FIFO_LAST_TXD_NUM(frg_cnt) | TX_FIFO_FIRST_LIST |
  3631. TX_FIFO_LAST_LIST);
  3632. #ifdef NETIF_F_TSO
  3633. if (mss)
  3634. val64 |= TX_FIFO_SPECIAL_FUNC;
  3635. #endif
  3636. if (skb_shinfo(skb)->ufo_size)
  3637. val64 |= TX_FIFO_SPECIAL_FUNC;
  3638. writeq(val64, &tx_fifo->List_Control);
  3639. mmiowb();
  3640. put_off++;
  3641. if (put_off == mac_control->fifos[queue].tx_curr_put_info.fifo_len + 1)
  3642. put_off = 0;
  3643. mac_control->fifos[queue].tx_curr_put_info.offset = put_off;
  3644. /* Avoid "put" pointer going beyond "get" pointer */
  3645. if (((put_off+1) == queue_len ? 0 : (put_off+1)) == get_off) {
  3646. sp->mac_control.stats_info->sw_stat.fifo_full_cnt++;
  3647. DBG_PRINT(TX_DBG,
  3648. "No free TxDs for xmit, Put: 0x%x Get:0x%x\n",
  3649. put_off, get_off);
  3650. netif_stop_queue(dev);
  3651. }
  3652. dev->trans_start = jiffies;
  3653. spin_unlock_irqrestore(&sp->tx_lock, flags);
  3654. return 0;
  3655. }
  3656. static void
  3657. s2io_alarm_handle(unsigned long data)
  3658. {
  3659. nic_t *sp = (nic_t *)data;
  3660. alarm_intr_handler(sp);
  3661. mod_timer(&sp->alarm_timer, jiffies + HZ / 2);
  3662. }
  3663. static irqreturn_t
  3664. s2io_msi_handle(int irq, void *dev_id, struct pt_regs *regs)
  3665. {
  3666. struct net_device *dev = (struct net_device *) dev_id;
  3667. nic_t *sp = dev->priv;
  3668. int i;
  3669. int ret;
  3670. mac_info_t *mac_control;
  3671. struct config_param *config;
  3672. atomic_inc(&sp->isr_cnt);
  3673. mac_control = &sp->mac_control;
  3674. config = &sp->config;
  3675. DBG_PRINT(INTR_DBG, "%s: MSI handler\n", __FUNCTION__);
  3676. /* If Intr is because of Rx Traffic */
  3677. for (i = 0; i < config->rx_ring_num; i++)
  3678. rx_intr_handler(&mac_control->rings[i]);
  3679. /* If Intr is because of Tx Traffic */
  3680. for (i = 0; i < config->tx_fifo_num; i++)
  3681. tx_intr_handler(&mac_control->fifos[i]);
  3682. /*
  3683. * If the Rx buffer count is below the panic threshold then
  3684. * reallocate the buffers from the interrupt handler itself,
  3685. * else schedule a tasklet to reallocate the buffers.
  3686. */
  3687. for (i = 0; i < config->rx_ring_num; i++) {
  3688. if (!sp->lro) {
  3689. int rxb_size = atomic_read(&sp->rx_bufs_left[i]);
  3690. int level = rx_buffer_level(sp, rxb_size, i);
  3691. if ((level == PANIC) && (!TASKLET_IN_USE)) {
  3692. DBG_PRINT(INTR_DBG, "%s: Rx BD hit ",
  3693. dev->name);
  3694. DBG_PRINT(INTR_DBG, "PANIC levels\n");
  3695. if ((ret = fill_rx_buffers(sp, i)) == -ENOMEM) {
  3696. DBG_PRINT(ERR_DBG, "%s:Out of memory",
  3697. dev->name);
  3698. DBG_PRINT(ERR_DBG, " in ISR!!\n");
  3699. clear_bit(0, (&sp->tasklet_status));
  3700. atomic_dec(&sp->isr_cnt);
  3701. return IRQ_HANDLED;
  3702. }
  3703. clear_bit(0, (&sp->tasklet_status));
  3704. } else if (level == LOW) {
  3705. tasklet_schedule(&sp->task);
  3706. }
  3707. }
  3708. else if (fill_rx_buffers(sp, i) == -ENOMEM) {
  3709. DBG_PRINT(ERR_DBG, "%s:Out of memory",
  3710. dev->name);
  3711. DBG_PRINT(ERR_DBG, " in Rx Intr!!\n");
  3712. break;
  3713. }
  3714. }
  3715. atomic_dec(&sp->isr_cnt);
  3716. return IRQ_HANDLED;
  3717. }
  3718. static irqreturn_t
  3719. s2io_msix_ring_handle(int irq, void *dev_id, struct pt_regs *regs)
  3720. {
  3721. ring_info_t *ring = (ring_info_t *)dev_id;
  3722. nic_t *sp = ring->nic;
  3723. struct net_device *dev = (struct net_device *) dev_id;
  3724. int rxb_size, level, rng_n;
  3725. atomic_inc(&sp->isr_cnt);
  3726. rx_intr_handler(ring);
  3727. rng_n = ring->ring_no;
  3728. if (!sp->lro) {
  3729. rxb_size = atomic_read(&sp->rx_bufs_left[rng_n]);
  3730. level = rx_buffer_level(sp, rxb_size, rng_n);
  3731. if ((level == PANIC) && (!TASKLET_IN_USE)) {
  3732. int ret;
  3733. DBG_PRINT(INTR_DBG, "%s: Rx BD hit ", __FUNCTION__);
  3734. DBG_PRINT(INTR_DBG, "PANIC levels\n");
  3735. if ((ret = fill_rx_buffers(sp, rng_n)) == -ENOMEM) {
  3736. DBG_PRINT(ERR_DBG, "Out of memory in %s",
  3737. __FUNCTION__);
  3738. clear_bit(0, (&sp->tasklet_status));
  3739. return IRQ_HANDLED;
  3740. }
  3741. clear_bit(0, (&sp->tasklet_status));
  3742. } else if (level == LOW) {
  3743. tasklet_schedule(&sp->task);
  3744. }
  3745. }
  3746. else if (fill_rx_buffers(sp, rng_n) == -ENOMEM) {
  3747. DBG_PRINT(ERR_DBG, "%s:Out of memory", dev->name);
  3748. DBG_PRINT(ERR_DBG, " in Rx Intr!!\n");
  3749. }
  3750. atomic_dec(&sp->isr_cnt);
  3751. return IRQ_HANDLED;
  3752. }
  3753. static irqreturn_t
  3754. s2io_msix_fifo_handle(int irq, void *dev_id, struct pt_regs *regs)
  3755. {
  3756. fifo_info_t *fifo = (fifo_info_t *)dev_id;
  3757. nic_t *sp = fifo->nic;
  3758. atomic_inc(&sp->isr_cnt);
  3759. tx_intr_handler(fifo);
  3760. atomic_dec(&sp->isr_cnt);
  3761. return IRQ_HANDLED;
  3762. }
  3763. static void s2io_txpic_intr_handle(nic_t *sp)
  3764. {
  3765. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  3766. u64 val64;
  3767. val64 = readq(&bar0->pic_int_status);
  3768. if (val64 & PIC_INT_GPIO) {
  3769. val64 = readq(&bar0->gpio_int_reg);
  3770. if ((val64 & GPIO_INT_REG_LINK_DOWN) &&
  3771. (val64 & GPIO_INT_REG_LINK_UP)) {
  3772. /*
  3773. * This is unstable state so clear both up/down
  3774. * interrupt and adapter to re-evaluate the link state.
  3775. */
  3776. val64 |= GPIO_INT_REG_LINK_DOWN;
  3777. val64 |= GPIO_INT_REG_LINK_UP;
  3778. writeq(val64, &bar0->gpio_int_reg);
  3779. val64 = readq(&bar0->gpio_int_mask);
  3780. val64 &= ~(GPIO_INT_MASK_LINK_UP |
  3781. GPIO_INT_MASK_LINK_DOWN);
  3782. writeq(val64, &bar0->gpio_int_mask);
  3783. }
  3784. else if (val64 & GPIO_INT_REG_LINK_UP) {
  3785. val64 = readq(&bar0->adapter_status);
  3786. if (verify_xena_quiescence(sp, val64,
  3787. sp->device_enabled_once)) {
  3788. /* Enable Adapter */
  3789. val64 = readq(&bar0->adapter_control);
  3790. val64 |= ADAPTER_CNTL_EN;
  3791. writeq(val64, &bar0->adapter_control);
  3792. val64 |= ADAPTER_LED_ON;
  3793. writeq(val64, &bar0->adapter_control);
  3794. if (!sp->device_enabled_once)
  3795. sp->device_enabled_once = 1;
  3796. s2io_link(sp, LINK_UP);
  3797. /*
  3798. * unmask link down interrupt and mask link-up
  3799. * intr
  3800. */
  3801. val64 = readq(&bar0->gpio_int_mask);
  3802. val64 &= ~GPIO_INT_MASK_LINK_DOWN;
  3803. val64 |= GPIO_INT_MASK_LINK_UP;
  3804. writeq(val64, &bar0->gpio_int_mask);
  3805. }
  3806. }else if (val64 & GPIO_INT_REG_LINK_DOWN) {
  3807. val64 = readq(&bar0->adapter_status);
  3808. if (verify_xena_quiescence(sp, val64,
  3809. sp->device_enabled_once)) {
  3810. s2io_link(sp, LINK_DOWN);
  3811. /* Link is down so unmaks link up interrupt */
  3812. val64 = readq(&bar0->gpio_int_mask);
  3813. val64 &= ~GPIO_INT_MASK_LINK_UP;
  3814. val64 |= GPIO_INT_MASK_LINK_DOWN;
  3815. writeq(val64, &bar0->gpio_int_mask);
  3816. }
  3817. }
  3818. }
  3819. val64 = readq(&bar0->gpio_int_mask);
  3820. }
  3821. /**
  3822. * s2io_isr - ISR handler of the device .
  3823. * @irq: the irq of the device.
  3824. * @dev_id: a void pointer to the dev structure of the NIC.
  3825. * @pt_regs: pointer to the registers pushed on the stack.
  3826. * Description: This function is the ISR handler of the device. It
  3827. * identifies the reason for the interrupt and calls the relevant
  3828. * service routines. As a contongency measure, this ISR allocates the
  3829. * recv buffers, if their numbers are below the panic value which is
  3830. * presently set to 25% of the original number of rcv buffers allocated.
  3831. * Return value:
  3832. * IRQ_HANDLED: will be returned if IRQ was handled by this routine
  3833. * IRQ_NONE: will be returned if interrupt is not from our device
  3834. */
  3835. static irqreturn_t s2io_isr(int irq, void *dev_id, struct pt_regs *regs)
  3836. {
  3837. struct net_device *dev = (struct net_device *) dev_id;
  3838. nic_t *sp = dev->priv;
  3839. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  3840. int i;
  3841. u64 reason = 0, val64, org_mask;
  3842. mac_info_t *mac_control;
  3843. struct config_param *config;
  3844. atomic_inc(&sp->isr_cnt);
  3845. mac_control = &sp->mac_control;
  3846. config = &sp->config;
  3847. /*
  3848. * Identify the cause for interrupt and call the appropriate
  3849. * interrupt handler. Causes for the interrupt could be;
  3850. * 1. Rx of packet.
  3851. * 2. Tx complete.
  3852. * 3. Link down.
  3853. * 4. Error in any functional blocks of the NIC.
  3854. */
  3855. reason = readq(&bar0->general_int_status);
  3856. if (!reason) {
  3857. /* The interrupt was not raised by Xena. */
  3858. atomic_dec(&sp->isr_cnt);
  3859. return IRQ_NONE;
  3860. }
  3861. val64 = 0xFFFFFFFFFFFFFFFFULL;
  3862. /* Store current mask before masking all interrupts */
  3863. org_mask = readq(&bar0->general_int_mask);
  3864. writeq(val64, &bar0->general_int_mask);
  3865. #ifdef CONFIG_S2IO_NAPI
  3866. if (reason & GEN_INTR_RXTRAFFIC) {
  3867. if (netif_rx_schedule_prep(dev)) {
  3868. writeq(val64, &bar0->rx_traffic_mask);
  3869. __netif_rx_schedule(dev);
  3870. }
  3871. }
  3872. #else
  3873. /*
  3874. * Rx handler is called by default, without checking for the
  3875. * cause of interrupt.
  3876. * rx_traffic_int reg is an R1 register, writing all 1's
  3877. * will ensure that the actual interrupt causing bit get's
  3878. * cleared and hence a read can be avoided.
  3879. */
  3880. writeq(val64, &bar0->rx_traffic_int);
  3881. for (i = 0; i < config->rx_ring_num; i++) {
  3882. rx_intr_handler(&mac_control->rings[i]);
  3883. }
  3884. #endif
  3885. /*
  3886. * tx_traffic_int reg is an R1 register, writing all 1's
  3887. * will ensure that the actual interrupt causing bit get's
  3888. * cleared and hence a read can be avoided.
  3889. */
  3890. writeq(val64, &bar0->tx_traffic_int);
  3891. for (i = 0; i < config->tx_fifo_num; i++)
  3892. tx_intr_handler(&mac_control->fifos[i]);
  3893. if (reason & GEN_INTR_TXPIC)
  3894. s2io_txpic_intr_handle(sp);
  3895. /*
  3896. * If the Rx buffer count is below the panic threshold then
  3897. * reallocate the buffers from the interrupt handler itself,
  3898. * else schedule a tasklet to reallocate the buffers.
  3899. */
  3900. #ifndef CONFIG_S2IO_NAPI
  3901. for (i = 0; i < config->rx_ring_num; i++) {
  3902. if (!sp->lro) {
  3903. int ret;
  3904. int rxb_size = atomic_read(&sp->rx_bufs_left[i]);
  3905. int level = rx_buffer_level(sp, rxb_size, i);
  3906. if ((level == PANIC) && (!TASKLET_IN_USE)) {
  3907. DBG_PRINT(INTR_DBG, "%s: Rx BD hit ",
  3908. dev->name);
  3909. DBG_PRINT(INTR_DBG, "PANIC levels\n");
  3910. if ((ret = fill_rx_buffers(sp, i)) == -ENOMEM) {
  3911. DBG_PRINT(ERR_DBG, "%s:Out of memory",
  3912. dev->name);
  3913. DBG_PRINT(ERR_DBG, " in ISR!!\n");
  3914. clear_bit(0, (&sp->tasklet_status));
  3915. atomic_dec(&sp->isr_cnt);
  3916. writeq(org_mask, &bar0->general_int_mask);
  3917. return IRQ_HANDLED;
  3918. }
  3919. clear_bit(0, (&sp->tasklet_status));
  3920. } else if (level == LOW) {
  3921. tasklet_schedule(&sp->task);
  3922. }
  3923. }
  3924. else if (fill_rx_buffers(sp, i) == -ENOMEM) {
  3925. DBG_PRINT(ERR_DBG, "%s:Out of memory",
  3926. dev->name);
  3927. DBG_PRINT(ERR_DBG, " in Rx intr!!\n");
  3928. break;
  3929. }
  3930. }
  3931. #endif
  3932. writeq(org_mask, &bar0->general_int_mask);
  3933. atomic_dec(&sp->isr_cnt);
  3934. return IRQ_HANDLED;
  3935. }
  3936. /**
  3937. * s2io_updt_stats -
  3938. */
  3939. static void s2io_updt_stats(nic_t *sp)
  3940. {
  3941. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  3942. u64 val64;
  3943. int cnt = 0;
  3944. if (atomic_read(&sp->card_state) == CARD_UP) {
  3945. /* Apprx 30us on a 133 MHz bus */
  3946. val64 = SET_UPDT_CLICKS(10) |
  3947. STAT_CFG_ONE_SHOT_EN | STAT_CFG_STAT_EN;
  3948. writeq(val64, &bar0->stat_cfg);
  3949. do {
  3950. udelay(100);
  3951. val64 = readq(&bar0->stat_cfg);
  3952. if (!(val64 & BIT(0)))
  3953. break;
  3954. cnt++;
  3955. if (cnt == 5)
  3956. break; /* Updt failed */
  3957. } while(1);
  3958. }
  3959. }
  3960. /**
  3961. * s2io_get_stats - Updates the device statistics structure.
  3962. * @dev : pointer to the device structure.
  3963. * Description:
  3964. * This function updates the device statistics structure in the s2io_nic
  3965. * structure and returns a pointer to the same.
  3966. * Return value:
  3967. * pointer to the updated net_device_stats structure.
  3968. */
  3969. static struct net_device_stats *s2io_get_stats(struct net_device *dev)
  3970. {
  3971. nic_t *sp = dev->priv;
  3972. mac_info_t *mac_control;
  3973. struct config_param *config;
  3974. mac_control = &sp->mac_control;
  3975. config = &sp->config;
  3976. /* Configure Stats for immediate updt */
  3977. s2io_updt_stats(sp);
  3978. sp->stats.tx_packets =
  3979. le32_to_cpu(mac_control->stats_info->tmac_frms);
  3980. sp->stats.tx_errors =
  3981. le32_to_cpu(mac_control->stats_info->tmac_any_err_frms);
  3982. sp->stats.rx_errors =
  3983. le32_to_cpu(mac_control->stats_info->rmac_drop_frms);
  3984. sp->stats.multicast =
  3985. le32_to_cpu(mac_control->stats_info->rmac_vld_mcst_frms);
  3986. sp->stats.rx_length_errors =
  3987. le32_to_cpu(mac_control->stats_info->rmac_long_frms);
  3988. return (&sp->stats);
  3989. }
  3990. /**
  3991. * s2io_set_multicast - entry point for multicast address enable/disable.
  3992. * @dev : pointer to the device structure
  3993. * Description:
  3994. * This function is a driver entry point which gets called by the kernel
  3995. * whenever multicast addresses must be enabled/disabled. This also gets
  3996. * called to set/reset promiscuous mode. Depending on the deivce flag, we
  3997. * determine, if multicast address must be enabled or if promiscuous mode
  3998. * is to be disabled etc.
  3999. * Return value:
  4000. * void.
  4001. */
  4002. static void s2io_set_multicast(struct net_device *dev)
  4003. {
  4004. int i, j, prev_cnt;
  4005. struct dev_mc_list *mclist;
  4006. nic_t *sp = dev->priv;
  4007. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  4008. u64 val64 = 0, multi_mac = 0x010203040506ULL, mask =
  4009. 0xfeffffffffffULL;
  4010. u64 dis_addr = 0xffffffffffffULL, mac_addr = 0;
  4011. void __iomem *add;
  4012. if ((dev->flags & IFF_ALLMULTI) && (!sp->m_cast_flg)) {
  4013. /* Enable all Multicast addresses */
  4014. writeq(RMAC_ADDR_DATA0_MEM_ADDR(multi_mac),
  4015. &bar0->rmac_addr_data0_mem);
  4016. writeq(RMAC_ADDR_DATA1_MEM_MASK(mask),
  4017. &bar0->rmac_addr_data1_mem);
  4018. val64 = RMAC_ADDR_CMD_MEM_WE |
  4019. RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
  4020. RMAC_ADDR_CMD_MEM_OFFSET(MAC_MC_ALL_MC_ADDR_OFFSET);
  4021. writeq(val64, &bar0->rmac_addr_cmd_mem);
  4022. /* Wait till command completes */
  4023. wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
  4024. RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING);
  4025. sp->m_cast_flg = 1;
  4026. sp->all_multi_pos = MAC_MC_ALL_MC_ADDR_OFFSET;
  4027. } else if ((dev->flags & IFF_ALLMULTI) && (sp->m_cast_flg)) {
  4028. /* Disable all Multicast addresses */
  4029. writeq(RMAC_ADDR_DATA0_MEM_ADDR(dis_addr),
  4030. &bar0->rmac_addr_data0_mem);
  4031. writeq(RMAC_ADDR_DATA1_MEM_MASK(0x0),
  4032. &bar0->rmac_addr_data1_mem);
  4033. val64 = RMAC_ADDR_CMD_MEM_WE |
  4034. RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
  4035. RMAC_ADDR_CMD_MEM_OFFSET(sp->all_multi_pos);
  4036. writeq(val64, &bar0->rmac_addr_cmd_mem);
  4037. /* Wait till command completes */
  4038. wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
  4039. RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING);
  4040. sp->m_cast_flg = 0;
  4041. sp->all_multi_pos = 0;
  4042. }
  4043. if ((dev->flags & IFF_PROMISC) && (!sp->promisc_flg)) {
  4044. /* Put the NIC into promiscuous mode */
  4045. add = &bar0->mac_cfg;
  4046. val64 = readq(&bar0->mac_cfg);
  4047. val64 |= MAC_CFG_RMAC_PROM_ENABLE;
  4048. writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
  4049. writel((u32) val64, add);
  4050. writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
  4051. writel((u32) (val64 >> 32), (add + 4));
  4052. val64 = readq(&bar0->mac_cfg);
  4053. sp->promisc_flg = 1;
  4054. DBG_PRINT(INFO_DBG, "%s: entered promiscuous mode\n",
  4055. dev->name);
  4056. } else if (!(dev->flags & IFF_PROMISC) && (sp->promisc_flg)) {
  4057. /* Remove the NIC from promiscuous mode */
  4058. add = &bar0->mac_cfg;
  4059. val64 = readq(&bar0->mac_cfg);
  4060. val64 &= ~MAC_CFG_RMAC_PROM_ENABLE;
  4061. writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
  4062. writel((u32) val64, add);
  4063. writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
  4064. writel((u32) (val64 >> 32), (add + 4));
  4065. val64 = readq(&bar0->mac_cfg);
  4066. sp->promisc_flg = 0;
  4067. DBG_PRINT(INFO_DBG, "%s: left promiscuous mode\n",
  4068. dev->name);
  4069. }
  4070. /* Update individual M_CAST address list */
  4071. if ((!sp->m_cast_flg) && dev->mc_count) {
  4072. if (dev->mc_count >
  4073. (MAX_ADDRS_SUPPORTED - MAC_MC_ADDR_START_OFFSET - 1)) {
  4074. DBG_PRINT(ERR_DBG, "%s: No more Rx filters ",
  4075. dev->name);
  4076. DBG_PRINT(ERR_DBG, "can be added, please enable ");
  4077. DBG_PRINT(ERR_DBG, "ALL_MULTI instead\n");
  4078. return;
  4079. }
  4080. prev_cnt = sp->mc_addr_count;
  4081. sp->mc_addr_count = dev->mc_count;
  4082. /* Clear out the previous list of Mc in the H/W. */
  4083. for (i = 0; i < prev_cnt; i++) {
  4084. writeq(RMAC_ADDR_DATA0_MEM_ADDR(dis_addr),
  4085. &bar0->rmac_addr_data0_mem);
  4086. writeq(RMAC_ADDR_DATA1_MEM_MASK(0ULL),
  4087. &bar0->rmac_addr_data1_mem);
  4088. val64 = RMAC_ADDR_CMD_MEM_WE |
  4089. RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
  4090. RMAC_ADDR_CMD_MEM_OFFSET
  4091. (MAC_MC_ADDR_START_OFFSET + i);
  4092. writeq(val64, &bar0->rmac_addr_cmd_mem);
  4093. /* Wait for command completes */
  4094. if (wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
  4095. RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING)) {
  4096. DBG_PRINT(ERR_DBG, "%s: Adding ",
  4097. dev->name);
  4098. DBG_PRINT(ERR_DBG, "Multicasts failed\n");
  4099. return;
  4100. }
  4101. }
  4102. /* Create the new Rx filter list and update the same in H/W. */
  4103. for (i = 0, mclist = dev->mc_list; i < dev->mc_count;
  4104. i++, mclist = mclist->next) {
  4105. memcpy(sp->usr_addrs[i].addr, mclist->dmi_addr,
  4106. ETH_ALEN);
  4107. mac_addr = 0;
  4108. for (j = 0; j < ETH_ALEN; j++) {
  4109. mac_addr |= mclist->dmi_addr[j];
  4110. mac_addr <<= 8;
  4111. }
  4112. mac_addr >>= 8;
  4113. writeq(RMAC_ADDR_DATA0_MEM_ADDR(mac_addr),
  4114. &bar0->rmac_addr_data0_mem);
  4115. writeq(RMAC_ADDR_DATA1_MEM_MASK(0ULL),
  4116. &bar0->rmac_addr_data1_mem);
  4117. val64 = RMAC_ADDR_CMD_MEM_WE |
  4118. RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
  4119. RMAC_ADDR_CMD_MEM_OFFSET
  4120. (i + MAC_MC_ADDR_START_OFFSET);
  4121. writeq(val64, &bar0->rmac_addr_cmd_mem);
  4122. /* Wait for command completes */
  4123. if (wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
  4124. RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING)) {
  4125. DBG_PRINT(ERR_DBG, "%s: Adding ",
  4126. dev->name);
  4127. DBG_PRINT(ERR_DBG, "Multicasts failed\n");
  4128. return;
  4129. }
  4130. }
  4131. }
  4132. }
  4133. /**
  4134. * s2io_set_mac_addr - Programs the Xframe mac address
  4135. * @dev : pointer to the device structure.
  4136. * @addr: a uchar pointer to the new mac address which is to be set.
  4137. * Description : This procedure will program the Xframe to receive
  4138. * frames with new Mac Address
  4139. * Return value: SUCCESS on success and an appropriate (-)ve integer
  4140. * as defined in errno.h file on failure.
  4141. */
  4142. static int s2io_set_mac_addr(struct net_device *dev, u8 * addr)
  4143. {
  4144. nic_t *sp = dev->priv;
  4145. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  4146. register u64 val64, mac_addr = 0;
  4147. int i;
  4148. /*
  4149. * Set the new MAC address as the new unicast filter and reflect this
  4150. * change on the device address registered with the OS. It will be
  4151. * at offset 0.
  4152. */
  4153. for (i = 0; i < ETH_ALEN; i++) {
  4154. mac_addr <<= 8;
  4155. mac_addr |= addr[i];
  4156. }
  4157. writeq(RMAC_ADDR_DATA0_MEM_ADDR(mac_addr),
  4158. &bar0->rmac_addr_data0_mem);
  4159. val64 =
  4160. RMAC_ADDR_CMD_MEM_WE | RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
  4161. RMAC_ADDR_CMD_MEM_OFFSET(0);
  4162. writeq(val64, &bar0->rmac_addr_cmd_mem);
  4163. /* Wait till command completes */
  4164. if (wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
  4165. RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING)) {
  4166. DBG_PRINT(ERR_DBG, "%s: set_mac_addr failed\n", dev->name);
  4167. return FAILURE;
  4168. }
  4169. return SUCCESS;
  4170. }
  4171. /**
  4172. * s2io_ethtool_sset - Sets different link parameters.
  4173. * @sp : private member of the device structure, which is a pointer to the * s2io_nic structure.
  4174. * @info: pointer to the structure with parameters given by ethtool to set
  4175. * link information.
  4176. * Description:
  4177. * The function sets different link parameters provided by the user onto
  4178. * the NIC.
  4179. * Return value:
  4180. * 0 on success.
  4181. */
  4182. static int s2io_ethtool_sset(struct net_device *dev,
  4183. struct ethtool_cmd *info)
  4184. {
  4185. nic_t *sp = dev->priv;
  4186. if ((info->autoneg == AUTONEG_ENABLE) ||
  4187. (info->speed != SPEED_10000) || (info->duplex != DUPLEX_FULL))
  4188. return -EINVAL;
  4189. else {
  4190. s2io_close(sp->dev);
  4191. s2io_open(sp->dev);
  4192. }
  4193. return 0;
  4194. }
  4195. /**
  4196. * s2io_ethtol_gset - Return link specific information.
  4197. * @sp : private member of the device structure, pointer to the
  4198. * s2io_nic structure.
  4199. * @info : pointer to the structure with parameters given by ethtool
  4200. * to return link information.
  4201. * Description:
  4202. * Returns link specific information like speed, duplex etc.. to ethtool.
  4203. * Return value :
  4204. * return 0 on success.
  4205. */
  4206. static int s2io_ethtool_gset(struct net_device *dev, struct ethtool_cmd *info)
  4207. {
  4208. nic_t *sp = dev->priv;
  4209. info->supported = (SUPPORTED_10000baseT_Full | SUPPORTED_FIBRE);
  4210. info->advertising = (SUPPORTED_10000baseT_Full | SUPPORTED_FIBRE);
  4211. info->port = PORT_FIBRE;
  4212. /* info->transceiver?? TODO */
  4213. if (netif_carrier_ok(sp->dev)) {
  4214. info->speed = 10000;
  4215. info->duplex = DUPLEX_FULL;
  4216. } else {
  4217. info->speed = -1;
  4218. info->duplex = -1;
  4219. }
  4220. info->autoneg = AUTONEG_DISABLE;
  4221. return 0;
  4222. }
  4223. /**
  4224. * s2io_ethtool_gdrvinfo - Returns driver specific information.
  4225. * @sp : private member of the device structure, which is a pointer to the
  4226. * s2io_nic structure.
  4227. * @info : pointer to the structure with parameters given by ethtool to
  4228. * return driver information.
  4229. * Description:
  4230. * Returns driver specefic information like name, version etc.. to ethtool.
  4231. * Return value:
  4232. * void
  4233. */
  4234. static void s2io_ethtool_gdrvinfo(struct net_device *dev,
  4235. struct ethtool_drvinfo *info)
  4236. {
  4237. nic_t *sp = dev->priv;
  4238. strncpy(info->driver, s2io_driver_name, sizeof(info->driver));
  4239. strncpy(info->version, s2io_driver_version, sizeof(info->version));
  4240. strncpy(info->fw_version, "", sizeof(info->fw_version));
  4241. strncpy(info->bus_info, pci_name(sp->pdev), sizeof(info->bus_info));
  4242. info->regdump_len = XENA_REG_SPACE;
  4243. info->eedump_len = XENA_EEPROM_SPACE;
  4244. info->testinfo_len = S2IO_TEST_LEN;
  4245. info->n_stats = S2IO_STAT_LEN;
  4246. }
  4247. /**
  4248. * s2io_ethtool_gregs - dumps the entire space of Xfame into the buffer.
  4249. * @sp: private member of the device structure, which is a pointer to the
  4250. * s2io_nic structure.
  4251. * @regs : pointer to the structure with parameters given by ethtool for
  4252. * dumping the registers.
  4253. * @reg_space: The input argumnet into which all the registers are dumped.
  4254. * Description:
  4255. * Dumps the entire register space of xFrame NIC into the user given
  4256. * buffer area.
  4257. * Return value :
  4258. * void .
  4259. */
  4260. static void s2io_ethtool_gregs(struct net_device *dev,
  4261. struct ethtool_regs *regs, void *space)
  4262. {
  4263. int i;
  4264. u64 reg;
  4265. u8 *reg_space = (u8 *) space;
  4266. nic_t *sp = dev->priv;
  4267. regs->len = XENA_REG_SPACE;
  4268. regs->version = sp->pdev->subsystem_device;
  4269. for (i = 0; i < regs->len; i += 8) {
  4270. reg = readq(sp->bar0 + i);
  4271. memcpy((reg_space + i), &reg, 8);
  4272. }
  4273. }
  4274. /**
  4275. * s2io_phy_id - timer function that alternates adapter LED.
  4276. * @data : address of the private member of the device structure, which
  4277. * is a pointer to the s2io_nic structure, provided as an u32.
  4278. * Description: This is actually the timer function that alternates the
  4279. * adapter LED bit of the adapter control bit to set/reset every time on
  4280. * invocation. The timer is set for 1/2 a second, hence tha NIC blinks
  4281. * once every second.
  4282. */
  4283. static void s2io_phy_id(unsigned long data)
  4284. {
  4285. nic_t *sp = (nic_t *) data;
  4286. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  4287. u64 val64 = 0;
  4288. u16 subid;
  4289. subid = sp->pdev->subsystem_device;
  4290. if ((sp->device_type == XFRAME_II_DEVICE) ||
  4291. ((subid & 0xFF) >= 0x07)) {
  4292. val64 = readq(&bar0->gpio_control);
  4293. val64 ^= GPIO_CTRL_GPIO_0;
  4294. writeq(val64, &bar0->gpio_control);
  4295. } else {
  4296. val64 = readq(&bar0->adapter_control);
  4297. val64 ^= ADAPTER_LED_ON;
  4298. writeq(val64, &bar0->adapter_control);
  4299. }
  4300. mod_timer(&sp->id_timer, jiffies + HZ / 2);
  4301. }
  4302. /**
  4303. * s2io_ethtool_idnic - To physically identify the nic on the system.
  4304. * @sp : private member of the device structure, which is a pointer to the
  4305. * s2io_nic structure.
  4306. * @id : pointer to the structure with identification parameters given by
  4307. * ethtool.
  4308. * Description: Used to physically identify the NIC on the system.
  4309. * The Link LED will blink for a time specified by the user for
  4310. * identification.
  4311. * NOTE: The Link has to be Up to be able to blink the LED. Hence
  4312. * identification is possible only if it's link is up.
  4313. * Return value:
  4314. * int , returns 0 on success
  4315. */
  4316. static int s2io_ethtool_idnic(struct net_device *dev, u32 data)
  4317. {
  4318. u64 val64 = 0, last_gpio_ctrl_val;
  4319. nic_t *sp = dev->priv;
  4320. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  4321. u16 subid;
  4322. subid = sp->pdev->subsystem_device;
  4323. last_gpio_ctrl_val = readq(&bar0->gpio_control);
  4324. if ((sp->device_type == XFRAME_I_DEVICE) &&
  4325. ((subid & 0xFF) < 0x07)) {
  4326. val64 = readq(&bar0->adapter_control);
  4327. if (!(val64 & ADAPTER_CNTL_EN)) {
  4328. printk(KERN_ERR
  4329. "Adapter Link down, cannot blink LED\n");
  4330. return -EFAULT;
  4331. }
  4332. }
  4333. if (sp->id_timer.function == NULL) {
  4334. init_timer(&sp->id_timer);
  4335. sp->id_timer.function = s2io_phy_id;
  4336. sp->id_timer.data = (unsigned long) sp;
  4337. }
  4338. mod_timer(&sp->id_timer, jiffies);
  4339. if (data)
  4340. msleep_interruptible(data * HZ);
  4341. else
  4342. msleep_interruptible(MAX_FLICKER_TIME);
  4343. del_timer_sync(&sp->id_timer);
  4344. if (CARDS_WITH_FAULTY_LINK_INDICATORS(sp->device_type, subid)) {
  4345. writeq(last_gpio_ctrl_val, &bar0->gpio_control);
  4346. last_gpio_ctrl_val = readq(&bar0->gpio_control);
  4347. }
  4348. return 0;
  4349. }
  4350. /**
  4351. * s2io_ethtool_getpause_data -Pause frame frame generation and reception.
  4352. * @sp : private member of the device structure, which is a pointer to the
  4353. * s2io_nic structure.
  4354. * @ep : pointer to the structure with pause parameters given by ethtool.
  4355. * Description:
  4356. * Returns the Pause frame generation and reception capability of the NIC.
  4357. * Return value:
  4358. * void
  4359. */
  4360. static void s2io_ethtool_getpause_data(struct net_device *dev,
  4361. struct ethtool_pauseparam *ep)
  4362. {
  4363. u64 val64;
  4364. nic_t *sp = dev->priv;
  4365. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  4366. val64 = readq(&bar0->rmac_pause_cfg);
  4367. if (val64 & RMAC_PAUSE_GEN_ENABLE)
  4368. ep->tx_pause = TRUE;
  4369. if (val64 & RMAC_PAUSE_RX_ENABLE)
  4370. ep->rx_pause = TRUE;
  4371. ep->autoneg = FALSE;
  4372. }
  4373. /**
  4374. * s2io_ethtool_setpause_data - set/reset pause frame generation.
  4375. * @sp : private member of the device structure, which is a pointer to the
  4376. * s2io_nic structure.
  4377. * @ep : pointer to the structure with pause parameters given by ethtool.
  4378. * Description:
  4379. * It can be used to set or reset Pause frame generation or reception
  4380. * support of the NIC.
  4381. * Return value:
  4382. * int, returns 0 on Success
  4383. */
  4384. static int s2io_ethtool_setpause_data(struct net_device *dev,
  4385. struct ethtool_pauseparam *ep)
  4386. {
  4387. u64 val64;
  4388. nic_t *sp = dev->priv;
  4389. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  4390. val64 = readq(&bar0->rmac_pause_cfg);
  4391. if (ep->tx_pause)
  4392. val64 |= RMAC_PAUSE_GEN_ENABLE;
  4393. else
  4394. val64 &= ~RMAC_PAUSE_GEN_ENABLE;
  4395. if (ep->rx_pause)
  4396. val64 |= RMAC_PAUSE_RX_ENABLE;
  4397. else
  4398. val64 &= ~RMAC_PAUSE_RX_ENABLE;
  4399. writeq(val64, &bar0->rmac_pause_cfg);
  4400. return 0;
  4401. }
  4402. /**
  4403. * read_eeprom - reads 4 bytes of data from user given offset.
  4404. * @sp : private member of the device structure, which is a pointer to the
  4405. * s2io_nic structure.
  4406. * @off : offset at which the data must be written
  4407. * @data : Its an output parameter where the data read at the given
  4408. * offset is stored.
  4409. * Description:
  4410. * Will read 4 bytes of data from the user given offset and return the
  4411. * read data.
  4412. * NOTE: Will allow to read only part of the EEPROM visible through the
  4413. * I2C bus.
  4414. * Return value:
  4415. * -1 on failure and 0 on success.
  4416. */
  4417. #define S2IO_DEV_ID 5
  4418. static int read_eeprom(nic_t * sp, int off, u64 * data)
  4419. {
  4420. int ret = -1;
  4421. u32 exit_cnt = 0;
  4422. u64 val64;
  4423. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  4424. if (sp->device_type == XFRAME_I_DEVICE) {
  4425. val64 = I2C_CONTROL_DEV_ID(S2IO_DEV_ID) | I2C_CONTROL_ADDR(off) |
  4426. I2C_CONTROL_BYTE_CNT(0x3) | I2C_CONTROL_READ |
  4427. I2C_CONTROL_CNTL_START;
  4428. SPECIAL_REG_WRITE(val64, &bar0->i2c_control, LF);
  4429. while (exit_cnt < 5) {
  4430. val64 = readq(&bar0->i2c_control);
  4431. if (I2C_CONTROL_CNTL_END(val64)) {
  4432. *data = I2C_CONTROL_GET_DATA(val64);
  4433. ret = 0;
  4434. break;
  4435. }
  4436. msleep(50);
  4437. exit_cnt++;
  4438. }
  4439. }
  4440. if (sp->device_type == XFRAME_II_DEVICE) {
  4441. val64 = SPI_CONTROL_KEY(0x9) | SPI_CONTROL_SEL1 |
  4442. SPI_CONTROL_BYTECNT(0x3) |
  4443. SPI_CONTROL_CMD(0x3) | SPI_CONTROL_ADDR(off);
  4444. SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
  4445. val64 |= SPI_CONTROL_REQ;
  4446. SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
  4447. while (exit_cnt < 5) {
  4448. val64 = readq(&bar0->spi_control);
  4449. if (val64 & SPI_CONTROL_NACK) {
  4450. ret = 1;
  4451. break;
  4452. } else if (val64 & SPI_CONTROL_DONE) {
  4453. *data = readq(&bar0->spi_data);
  4454. *data &= 0xffffff;
  4455. ret = 0;
  4456. break;
  4457. }
  4458. msleep(50);
  4459. exit_cnt++;
  4460. }
  4461. }
  4462. return ret;
  4463. }
  4464. /**
  4465. * write_eeprom - actually writes the relevant part of the data value.
  4466. * @sp : private member of the device structure, which is a pointer to the
  4467. * s2io_nic structure.
  4468. * @off : offset at which the data must be written
  4469. * @data : The data that is to be written
  4470. * @cnt : Number of bytes of the data that are actually to be written into
  4471. * the Eeprom. (max of 3)
  4472. * Description:
  4473. * Actually writes the relevant part of the data value into the Eeprom
  4474. * through the I2C bus.
  4475. * Return value:
  4476. * 0 on success, -1 on failure.
  4477. */
  4478. static int write_eeprom(nic_t * sp, int off, u64 data, int cnt)
  4479. {
  4480. int exit_cnt = 0, ret = -1;
  4481. u64 val64;
  4482. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  4483. if (sp->device_type == XFRAME_I_DEVICE) {
  4484. val64 = I2C_CONTROL_DEV_ID(S2IO_DEV_ID) | I2C_CONTROL_ADDR(off) |
  4485. I2C_CONTROL_BYTE_CNT(cnt) | I2C_CONTROL_SET_DATA((u32)data) |
  4486. I2C_CONTROL_CNTL_START;
  4487. SPECIAL_REG_WRITE(val64, &bar0->i2c_control, LF);
  4488. while (exit_cnt < 5) {
  4489. val64 = readq(&bar0->i2c_control);
  4490. if (I2C_CONTROL_CNTL_END(val64)) {
  4491. if (!(val64 & I2C_CONTROL_NACK))
  4492. ret = 0;
  4493. break;
  4494. }
  4495. msleep(50);
  4496. exit_cnt++;
  4497. }
  4498. }
  4499. if (sp->device_type == XFRAME_II_DEVICE) {
  4500. int write_cnt = (cnt == 8) ? 0 : cnt;
  4501. writeq(SPI_DATA_WRITE(data,(cnt<<3)), &bar0->spi_data);
  4502. val64 = SPI_CONTROL_KEY(0x9) | SPI_CONTROL_SEL1 |
  4503. SPI_CONTROL_BYTECNT(write_cnt) |
  4504. SPI_CONTROL_CMD(0x2) | SPI_CONTROL_ADDR(off);
  4505. SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
  4506. val64 |= SPI_CONTROL_REQ;
  4507. SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
  4508. while (exit_cnt < 5) {
  4509. val64 = readq(&bar0->spi_control);
  4510. if (val64 & SPI_CONTROL_NACK) {
  4511. ret = 1;
  4512. break;
  4513. } else if (val64 & SPI_CONTROL_DONE) {
  4514. ret = 0;
  4515. break;
  4516. }
  4517. msleep(50);
  4518. exit_cnt++;
  4519. }
  4520. }
  4521. return ret;
  4522. }
  4523. static void s2io_vpd_read(nic_t *nic)
  4524. {
  4525. u8 vpd_data[256],data;
  4526. int i=0, cnt, fail = 0;
  4527. int vpd_addr = 0x80;
  4528. if (nic->device_type == XFRAME_II_DEVICE) {
  4529. strcpy(nic->product_name, "Xframe II 10GbE network adapter");
  4530. vpd_addr = 0x80;
  4531. }
  4532. else {
  4533. strcpy(nic->product_name, "Xframe I 10GbE network adapter");
  4534. vpd_addr = 0x50;
  4535. }
  4536. for (i = 0; i < 256; i +=4 ) {
  4537. pci_write_config_byte(nic->pdev, (vpd_addr + 2), i);
  4538. pci_read_config_byte(nic->pdev, (vpd_addr + 2), &data);
  4539. pci_write_config_byte(nic->pdev, (vpd_addr + 3), 0);
  4540. for (cnt = 0; cnt <5; cnt++) {
  4541. msleep(2);
  4542. pci_read_config_byte(nic->pdev, (vpd_addr + 3), &data);
  4543. if (data == 0x80)
  4544. break;
  4545. }
  4546. if (cnt >= 5) {
  4547. DBG_PRINT(ERR_DBG, "Read of VPD data failed\n");
  4548. fail = 1;
  4549. break;
  4550. }
  4551. pci_read_config_dword(nic->pdev, (vpd_addr + 4),
  4552. (u32 *)&vpd_data[i]);
  4553. }
  4554. if ((!fail) && (vpd_data[1] < VPD_PRODUCT_NAME_LEN)) {
  4555. memset(nic->product_name, 0, vpd_data[1]);
  4556. memcpy(nic->product_name, &vpd_data[3], vpd_data[1]);
  4557. }
  4558. }
  4559. /**
  4560. * s2io_ethtool_geeprom - reads the value stored in the Eeprom.
  4561. * @sp : private member of the device structure, which is a pointer to the * s2io_nic structure.
  4562. * @eeprom : pointer to the user level structure provided by ethtool,
  4563. * containing all relevant information.
  4564. * @data_buf : user defined value to be written into Eeprom.
  4565. * Description: Reads the values stored in the Eeprom at given offset
  4566. * for a given length. Stores these values int the input argument data
  4567. * buffer 'data_buf' and returns these to the caller (ethtool.)
  4568. * Return value:
  4569. * int 0 on success
  4570. */
  4571. static int s2io_ethtool_geeprom(struct net_device *dev,
  4572. struct ethtool_eeprom *eeprom, u8 * data_buf)
  4573. {
  4574. u32 i, valid;
  4575. u64 data;
  4576. nic_t *sp = dev->priv;
  4577. eeprom->magic = sp->pdev->vendor | (sp->pdev->device << 16);
  4578. if ((eeprom->offset + eeprom->len) > (XENA_EEPROM_SPACE))
  4579. eeprom->len = XENA_EEPROM_SPACE - eeprom->offset;
  4580. for (i = 0; i < eeprom->len; i += 4) {
  4581. if (read_eeprom(sp, (eeprom->offset + i), &data)) {
  4582. DBG_PRINT(ERR_DBG, "Read of EEPROM failed\n");
  4583. return -EFAULT;
  4584. }
  4585. valid = INV(data);
  4586. memcpy((data_buf + i), &valid, 4);
  4587. }
  4588. return 0;
  4589. }
  4590. /**
  4591. * s2io_ethtool_seeprom - tries to write the user provided value in Eeprom
  4592. * @sp : private member of the device structure, which is a pointer to the
  4593. * s2io_nic structure.
  4594. * @eeprom : pointer to the user level structure provided by ethtool,
  4595. * containing all relevant information.
  4596. * @data_buf ; user defined value to be written into Eeprom.
  4597. * Description:
  4598. * Tries to write the user provided value in the Eeprom, at the offset
  4599. * given by the user.
  4600. * Return value:
  4601. * 0 on success, -EFAULT on failure.
  4602. */
  4603. static int s2io_ethtool_seeprom(struct net_device *dev,
  4604. struct ethtool_eeprom *eeprom,
  4605. u8 * data_buf)
  4606. {
  4607. int len = eeprom->len, cnt = 0;
  4608. u64 valid = 0, data;
  4609. nic_t *sp = dev->priv;
  4610. if (eeprom->magic != (sp->pdev->vendor | (sp->pdev->device << 16))) {
  4611. DBG_PRINT(ERR_DBG,
  4612. "ETHTOOL_WRITE_EEPROM Err: Magic value ");
  4613. DBG_PRINT(ERR_DBG, "is wrong, Its not 0x%x\n",
  4614. eeprom->magic);
  4615. return -EFAULT;
  4616. }
  4617. while (len) {
  4618. data = (u32) data_buf[cnt] & 0x000000FF;
  4619. if (data) {
  4620. valid = (u32) (data << 24);
  4621. } else
  4622. valid = data;
  4623. if (write_eeprom(sp, (eeprom->offset + cnt), valid, 0)) {
  4624. DBG_PRINT(ERR_DBG,
  4625. "ETHTOOL_WRITE_EEPROM Err: Cannot ");
  4626. DBG_PRINT(ERR_DBG,
  4627. "write into the specified offset\n");
  4628. return -EFAULT;
  4629. }
  4630. cnt++;
  4631. len--;
  4632. }
  4633. return 0;
  4634. }
  4635. /**
  4636. * s2io_register_test - reads and writes into all clock domains.
  4637. * @sp : private member of the device structure, which is a pointer to the
  4638. * s2io_nic structure.
  4639. * @data : variable that returns the result of each of the test conducted b
  4640. * by the driver.
  4641. * Description:
  4642. * Read and write into all clock domains. The NIC has 3 clock domains,
  4643. * see that registers in all the three regions are accessible.
  4644. * Return value:
  4645. * 0 on success.
  4646. */
  4647. static int s2io_register_test(nic_t * sp, uint64_t * data)
  4648. {
  4649. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  4650. u64 val64 = 0, exp_val;
  4651. int fail = 0;
  4652. val64 = readq(&bar0->pif_rd_swapper_fb);
  4653. if (val64 != 0x123456789abcdefULL) {
  4654. fail = 1;
  4655. DBG_PRINT(INFO_DBG, "Read Test level 1 fails\n");
  4656. }
  4657. val64 = readq(&bar0->rmac_pause_cfg);
  4658. if (val64 != 0xc000ffff00000000ULL) {
  4659. fail = 1;
  4660. DBG_PRINT(INFO_DBG, "Read Test level 2 fails\n");
  4661. }
  4662. val64 = readq(&bar0->rx_queue_cfg);
  4663. if (sp->device_type == XFRAME_II_DEVICE)
  4664. exp_val = 0x0404040404040404ULL;
  4665. else
  4666. exp_val = 0x0808080808080808ULL;
  4667. if (val64 != exp_val) {
  4668. fail = 1;
  4669. DBG_PRINT(INFO_DBG, "Read Test level 3 fails\n");
  4670. }
  4671. val64 = readq(&bar0->xgxs_efifo_cfg);
  4672. if (val64 != 0x000000001923141EULL) {
  4673. fail = 1;
  4674. DBG_PRINT(INFO_DBG, "Read Test level 4 fails\n");
  4675. }
  4676. val64 = 0x5A5A5A5A5A5A5A5AULL;
  4677. writeq(val64, &bar0->xmsi_data);
  4678. val64 = readq(&bar0->xmsi_data);
  4679. if (val64 != 0x5A5A5A5A5A5A5A5AULL) {
  4680. fail = 1;
  4681. DBG_PRINT(ERR_DBG, "Write Test level 1 fails\n");
  4682. }
  4683. val64 = 0xA5A5A5A5A5A5A5A5ULL;
  4684. writeq(val64, &bar0->xmsi_data);
  4685. val64 = readq(&bar0->xmsi_data);
  4686. if (val64 != 0xA5A5A5A5A5A5A5A5ULL) {
  4687. fail = 1;
  4688. DBG_PRINT(ERR_DBG, "Write Test level 2 fails\n");
  4689. }
  4690. *data = fail;
  4691. return fail;
  4692. }
  4693. /**
  4694. * s2io_eeprom_test - to verify that EEprom in the xena can be programmed.
  4695. * @sp : private member of the device structure, which is a pointer to the
  4696. * s2io_nic structure.
  4697. * @data:variable that returns the result of each of the test conducted by
  4698. * the driver.
  4699. * Description:
  4700. * Verify that EEPROM in the xena can be programmed using I2C_CONTROL
  4701. * register.
  4702. * Return value:
  4703. * 0 on success.
  4704. */
  4705. static int s2io_eeprom_test(nic_t * sp, uint64_t * data)
  4706. {
  4707. int fail = 0;
  4708. u64 ret_data, org_4F0, org_7F0;
  4709. u8 saved_4F0 = 0, saved_7F0 = 0;
  4710. struct net_device *dev = sp->dev;
  4711. /* Test Write Error at offset 0 */
  4712. /* Note that SPI interface allows write access to all areas
  4713. * of EEPROM. Hence doing all negative testing only for Xframe I.
  4714. */
  4715. if (sp->device_type == XFRAME_I_DEVICE)
  4716. if (!write_eeprom(sp, 0, 0, 3))
  4717. fail = 1;
  4718. /* Save current values at offsets 0x4F0 and 0x7F0 */
  4719. if (!read_eeprom(sp, 0x4F0, &org_4F0))
  4720. saved_4F0 = 1;
  4721. if (!read_eeprom(sp, 0x7F0, &org_7F0))
  4722. saved_7F0 = 1;
  4723. /* Test Write at offset 4f0 */
  4724. if (write_eeprom(sp, 0x4F0, 0x012345, 3))
  4725. fail = 1;
  4726. if (read_eeprom(sp, 0x4F0, &ret_data))
  4727. fail = 1;
  4728. if (ret_data != 0x012345) {
  4729. DBG_PRINT(ERR_DBG, "%s: eeprom test error at offset 0x4F0. "
  4730. "Data written %llx Data read %llx\n",
  4731. dev->name, (unsigned long long)0x12345,
  4732. (unsigned long long)ret_data);
  4733. fail = 1;
  4734. }
  4735. /* Reset the EEPROM data go FFFF */
  4736. write_eeprom(sp, 0x4F0, 0xFFFFFF, 3);
  4737. /* Test Write Request Error at offset 0x7c */
  4738. if (sp->device_type == XFRAME_I_DEVICE)
  4739. if (!write_eeprom(sp, 0x07C, 0, 3))
  4740. fail = 1;
  4741. /* Test Write Request at offset 0x7f0 */
  4742. if (write_eeprom(sp, 0x7F0, 0x012345, 3))
  4743. fail = 1;
  4744. if (read_eeprom(sp, 0x7F0, &ret_data))
  4745. fail = 1;
  4746. if (ret_data != 0x012345) {
  4747. DBG_PRINT(ERR_DBG, "%s: eeprom test error at offset 0x7F0. "
  4748. "Data written %llx Data read %llx\n",
  4749. dev->name, (unsigned long long)0x12345,
  4750. (unsigned long long)ret_data);
  4751. fail = 1;
  4752. }
  4753. /* Reset the EEPROM data go FFFF */
  4754. write_eeprom(sp, 0x7F0, 0xFFFFFF, 3);
  4755. if (sp->device_type == XFRAME_I_DEVICE) {
  4756. /* Test Write Error at offset 0x80 */
  4757. if (!write_eeprom(sp, 0x080, 0, 3))
  4758. fail = 1;
  4759. /* Test Write Error at offset 0xfc */
  4760. if (!write_eeprom(sp, 0x0FC, 0, 3))
  4761. fail = 1;
  4762. /* Test Write Error at offset 0x100 */
  4763. if (!write_eeprom(sp, 0x100, 0, 3))
  4764. fail = 1;
  4765. /* Test Write Error at offset 4ec */
  4766. if (!write_eeprom(sp, 0x4EC, 0, 3))
  4767. fail = 1;
  4768. }
  4769. /* Restore values at offsets 0x4F0 and 0x7F0 */
  4770. if (saved_4F0)
  4771. write_eeprom(sp, 0x4F0, org_4F0, 3);
  4772. if (saved_7F0)
  4773. write_eeprom(sp, 0x7F0, org_7F0, 3);
  4774. *data = fail;
  4775. return fail;
  4776. }
  4777. /**
  4778. * s2io_bist_test - invokes the MemBist test of the card .
  4779. * @sp : private member of the device structure, which is a pointer to the
  4780. * s2io_nic structure.
  4781. * @data:variable that returns the result of each of the test conducted by
  4782. * the driver.
  4783. * Description:
  4784. * This invokes the MemBist test of the card. We give around
  4785. * 2 secs time for the Test to complete. If it's still not complete
  4786. * within this peiod, we consider that the test failed.
  4787. * Return value:
  4788. * 0 on success and -1 on failure.
  4789. */
  4790. static int s2io_bist_test(nic_t * sp, uint64_t * data)
  4791. {
  4792. u8 bist = 0;
  4793. int cnt = 0, ret = -1;
  4794. pci_read_config_byte(sp->pdev, PCI_BIST, &bist);
  4795. bist |= PCI_BIST_START;
  4796. pci_write_config_word(sp->pdev, PCI_BIST, bist);
  4797. while (cnt < 20) {
  4798. pci_read_config_byte(sp->pdev, PCI_BIST, &bist);
  4799. if (!(bist & PCI_BIST_START)) {
  4800. *data = (bist & PCI_BIST_CODE_MASK);
  4801. ret = 0;
  4802. break;
  4803. }
  4804. msleep(100);
  4805. cnt++;
  4806. }
  4807. return ret;
  4808. }
  4809. /**
  4810. * s2io-link_test - verifies the link state of the nic
  4811. * @sp ; private member of the device structure, which is a pointer to the
  4812. * s2io_nic structure.
  4813. * @data: variable that returns the result of each of the test conducted by
  4814. * the driver.
  4815. * Description:
  4816. * The function verifies the link state of the NIC and updates the input
  4817. * argument 'data' appropriately.
  4818. * Return value:
  4819. * 0 on success.
  4820. */
  4821. static int s2io_link_test(nic_t * sp, uint64_t * data)
  4822. {
  4823. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  4824. u64 val64;
  4825. val64 = readq(&bar0->adapter_status);
  4826. if(!(LINK_IS_UP(val64)))
  4827. *data = 1;
  4828. else
  4829. *data = 0;
  4830. return 0;
  4831. }
  4832. /**
  4833. * s2io_rldram_test - offline test for access to the RldRam chip on the NIC
  4834. * @sp - private member of the device structure, which is a pointer to the
  4835. * s2io_nic structure.
  4836. * @data - variable that returns the result of each of the test
  4837. * conducted by the driver.
  4838. * Description:
  4839. * This is one of the offline test that tests the read and write
  4840. * access to the RldRam chip on the NIC.
  4841. * Return value:
  4842. * 0 on success.
  4843. */
  4844. static int s2io_rldram_test(nic_t * sp, uint64_t * data)
  4845. {
  4846. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  4847. u64 val64;
  4848. int cnt, iteration = 0, test_fail = 0;
  4849. val64 = readq(&bar0->adapter_control);
  4850. val64 &= ~ADAPTER_ECC_EN;
  4851. writeq(val64, &bar0->adapter_control);
  4852. val64 = readq(&bar0->mc_rldram_test_ctrl);
  4853. val64 |= MC_RLDRAM_TEST_MODE;
  4854. SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_test_ctrl, LF);
  4855. val64 = readq(&bar0->mc_rldram_mrs);
  4856. val64 |= MC_RLDRAM_QUEUE_SIZE_ENABLE;
  4857. SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_mrs, UF);
  4858. val64 |= MC_RLDRAM_MRS_ENABLE;
  4859. SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_mrs, UF);
  4860. while (iteration < 2) {
  4861. val64 = 0x55555555aaaa0000ULL;
  4862. if (iteration == 1) {
  4863. val64 ^= 0xFFFFFFFFFFFF0000ULL;
  4864. }
  4865. writeq(val64, &bar0->mc_rldram_test_d0);
  4866. val64 = 0xaaaa5a5555550000ULL;
  4867. if (iteration == 1) {
  4868. val64 ^= 0xFFFFFFFFFFFF0000ULL;
  4869. }
  4870. writeq(val64, &bar0->mc_rldram_test_d1);
  4871. val64 = 0x55aaaaaaaa5a0000ULL;
  4872. if (iteration == 1) {
  4873. val64 ^= 0xFFFFFFFFFFFF0000ULL;
  4874. }
  4875. writeq(val64, &bar0->mc_rldram_test_d2);
  4876. val64 = (u64) (0x0000003ffffe0100ULL);
  4877. writeq(val64, &bar0->mc_rldram_test_add);
  4878. val64 = MC_RLDRAM_TEST_MODE | MC_RLDRAM_TEST_WRITE |
  4879. MC_RLDRAM_TEST_GO;
  4880. SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_test_ctrl, LF);
  4881. for (cnt = 0; cnt < 5; cnt++) {
  4882. val64 = readq(&bar0->mc_rldram_test_ctrl);
  4883. if (val64 & MC_RLDRAM_TEST_DONE)
  4884. break;
  4885. msleep(200);
  4886. }
  4887. if (cnt == 5)
  4888. break;
  4889. val64 = MC_RLDRAM_TEST_MODE | MC_RLDRAM_TEST_GO;
  4890. SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_test_ctrl, LF);
  4891. for (cnt = 0; cnt < 5; cnt++) {
  4892. val64 = readq(&bar0->mc_rldram_test_ctrl);
  4893. if (val64 & MC_RLDRAM_TEST_DONE)
  4894. break;
  4895. msleep(500);
  4896. }
  4897. if (cnt == 5)
  4898. break;
  4899. val64 = readq(&bar0->mc_rldram_test_ctrl);
  4900. if (!(val64 & MC_RLDRAM_TEST_PASS))
  4901. test_fail = 1;
  4902. iteration++;
  4903. }
  4904. *data = test_fail;
  4905. /* Bring the adapter out of test mode */
  4906. SPECIAL_REG_WRITE(0, &bar0->mc_rldram_test_ctrl, LF);
  4907. return test_fail;
  4908. }
  4909. /**
  4910. * s2io_ethtool_test - conducts 6 tsets to determine the health of card.
  4911. * @sp : private member of the device structure, which is a pointer to the
  4912. * s2io_nic structure.
  4913. * @ethtest : pointer to a ethtool command specific structure that will be
  4914. * returned to the user.
  4915. * @data : variable that returns the result of each of the test
  4916. * conducted by the driver.
  4917. * Description:
  4918. * This function conducts 6 tests ( 4 offline and 2 online) to determine
  4919. * the health of the card.
  4920. * Return value:
  4921. * void
  4922. */
  4923. static void s2io_ethtool_test(struct net_device *dev,
  4924. struct ethtool_test *ethtest,
  4925. uint64_t * data)
  4926. {
  4927. nic_t *sp = dev->priv;
  4928. int orig_state = netif_running(sp->dev);
  4929. if (ethtest->flags == ETH_TEST_FL_OFFLINE) {
  4930. /* Offline Tests. */
  4931. if (orig_state)
  4932. s2io_close(sp->dev);
  4933. if (s2io_register_test(sp, &data[0]))
  4934. ethtest->flags |= ETH_TEST_FL_FAILED;
  4935. s2io_reset(sp);
  4936. if (s2io_rldram_test(sp, &data[3]))
  4937. ethtest->flags |= ETH_TEST_FL_FAILED;
  4938. s2io_reset(sp);
  4939. if (s2io_eeprom_test(sp, &data[1]))
  4940. ethtest->flags |= ETH_TEST_FL_FAILED;
  4941. if (s2io_bist_test(sp, &data[4]))
  4942. ethtest->flags |= ETH_TEST_FL_FAILED;
  4943. if (orig_state)
  4944. s2io_open(sp->dev);
  4945. data[2] = 0;
  4946. } else {
  4947. /* Online Tests. */
  4948. if (!orig_state) {
  4949. DBG_PRINT(ERR_DBG,
  4950. "%s: is not up, cannot run test\n",
  4951. dev->name);
  4952. data[0] = -1;
  4953. data[1] = -1;
  4954. data[2] = -1;
  4955. data[3] = -1;
  4956. data[4] = -1;
  4957. }
  4958. if (s2io_link_test(sp, &data[2]))
  4959. ethtest->flags |= ETH_TEST_FL_FAILED;
  4960. data[0] = 0;
  4961. data[1] = 0;
  4962. data[3] = 0;
  4963. data[4] = 0;
  4964. }
  4965. }
  4966. static void s2io_get_ethtool_stats(struct net_device *dev,
  4967. struct ethtool_stats *estats,
  4968. u64 * tmp_stats)
  4969. {
  4970. int i = 0;
  4971. nic_t *sp = dev->priv;
  4972. StatInfo_t *stat_info = sp->mac_control.stats_info;
  4973. s2io_updt_stats(sp);
  4974. tmp_stats[i++] =
  4975. (u64)le32_to_cpu(stat_info->tmac_frms_oflow) << 32 |
  4976. le32_to_cpu(stat_info->tmac_frms);
  4977. tmp_stats[i++] =
  4978. (u64)le32_to_cpu(stat_info->tmac_data_octets_oflow) << 32 |
  4979. le32_to_cpu(stat_info->tmac_data_octets);
  4980. tmp_stats[i++] = le64_to_cpu(stat_info->tmac_drop_frms);
  4981. tmp_stats[i++] =
  4982. (u64)le32_to_cpu(stat_info->tmac_mcst_frms_oflow) << 32 |
  4983. le32_to_cpu(stat_info->tmac_mcst_frms);
  4984. tmp_stats[i++] =
  4985. (u64)le32_to_cpu(stat_info->tmac_bcst_frms_oflow) << 32 |
  4986. le32_to_cpu(stat_info->tmac_bcst_frms);
  4987. tmp_stats[i++] = le64_to_cpu(stat_info->tmac_pause_ctrl_frms);
  4988. tmp_stats[i++] =
  4989. (u64)le32_to_cpu(stat_info->tmac_ttl_octets_oflow) << 32 |
  4990. le32_to_cpu(stat_info->tmac_ttl_octets);
  4991. tmp_stats[i++] =
  4992. (u64)le32_to_cpu(stat_info->tmac_ucst_frms_oflow) << 32 |
  4993. le32_to_cpu(stat_info->tmac_ucst_frms);
  4994. tmp_stats[i++] =
  4995. (u64)le32_to_cpu(stat_info->tmac_nucst_frms_oflow) << 32 |
  4996. le32_to_cpu(stat_info->tmac_nucst_frms);
  4997. tmp_stats[i++] =
  4998. (u64)le32_to_cpu(stat_info->tmac_any_err_frms_oflow) << 32 |
  4999. le32_to_cpu(stat_info->tmac_any_err_frms);
  5000. tmp_stats[i++] = le64_to_cpu(stat_info->tmac_ttl_less_fb_octets);
  5001. tmp_stats[i++] = le64_to_cpu(stat_info->tmac_vld_ip_octets);
  5002. tmp_stats[i++] =
  5003. (u64)le32_to_cpu(stat_info->tmac_vld_ip_oflow) << 32 |
  5004. le32_to_cpu(stat_info->tmac_vld_ip);
  5005. tmp_stats[i++] =
  5006. (u64)le32_to_cpu(stat_info->tmac_drop_ip_oflow) << 32 |
  5007. le32_to_cpu(stat_info->tmac_drop_ip);
  5008. tmp_stats[i++] =
  5009. (u64)le32_to_cpu(stat_info->tmac_icmp_oflow) << 32 |
  5010. le32_to_cpu(stat_info->tmac_icmp);
  5011. tmp_stats[i++] =
  5012. (u64)le32_to_cpu(stat_info->tmac_rst_tcp_oflow) << 32 |
  5013. le32_to_cpu(stat_info->tmac_rst_tcp);
  5014. tmp_stats[i++] = le64_to_cpu(stat_info->tmac_tcp);
  5015. tmp_stats[i++] = (u64)le32_to_cpu(stat_info->tmac_udp_oflow) << 32 |
  5016. le32_to_cpu(stat_info->tmac_udp);
  5017. tmp_stats[i++] =
  5018. (u64)le32_to_cpu(stat_info->rmac_vld_frms_oflow) << 32 |
  5019. le32_to_cpu(stat_info->rmac_vld_frms);
  5020. tmp_stats[i++] =
  5021. (u64)le32_to_cpu(stat_info->rmac_data_octets_oflow) << 32 |
  5022. le32_to_cpu(stat_info->rmac_data_octets);
  5023. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_fcs_err_frms);
  5024. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_drop_frms);
  5025. tmp_stats[i++] =
  5026. (u64)le32_to_cpu(stat_info->rmac_vld_mcst_frms_oflow) << 32 |
  5027. le32_to_cpu(stat_info->rmac_vld_mcst_frms);
  5028. tmp_stats[i++] =
  5029. (u64)le32_to_cpu(stat_info->rmac_vld_bcst_frms_oflow) << 32 |
  5030. le32_to_cpu(stat_info->rmac_vld_bcst_frms);
  5031. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_in_rng_len_err_frms);
  5032. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_out_rng_len_err_frms);
  5033. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_long_frms);
  5034. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_pause_ctrl_frms);
  5035. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_unsup_ctrl_frms);
  5036. tmp_stats[i++] =
  5037. (u64)le32_to_cpu(stat_info->rmac_ttl_octets_oflow) << 32 |
  5038. le32_to_cpu(stat_info->rmac_ttl_octets);
  5039. tmp_stats[i++] =
  5040. (u64)le32_to_cpu(stat_info->rmac_accepted_ucst_frms_oflow)
  5041. << 32 | le32_to_cpu(stat_info->rmac_accepted_ucst_frms);
  5042. tmp_stats[i++] =
  5043. (u64)le32_to_cpu(stat_info->rmac_accepted_nucst_frms_oflow)
  5044. << 32 | le32_to_cpu(stat_info->rmac_accepted_nucst_frms);
  5045. tmp_stats[i++] =
  5046. (u64)le32_to_cpu(stat_info->rmac_discarded_frms_oflow) << 32 |
  5047. le32_to_cpu(stat_info->rmac_discarded_frms);
  5048. tmp_stats[i++] =
  5049. (u64)le32_to_cpu(stat_info->rmac_drop_events_oflow)
  5050. << 32 | le32_to_cpu(stat_info->rmac_drop_events);
  5051. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_less_fb_octets);
  5052. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_frms);
  5053. tmp_stats[i++] =
  5054. (u64)le32_to_cpu(stat_info->rmac_usized_frms_oflow) << 32 |
  5055. le32_to_cpu(stat_info->rmac_usized_frms);
  5056. tmp_stats[i++] =
  5057. (u64)le32_to_cpu(stat_info->rmac_osized_frms_oflow) << 32 |
  5058. le32_to_cpu(stat_info->rmac_osized_frms);
  5059. tmp_stats[i++] =
  5060. (u64)le32_to_cpu(stat_info->rmac_frag_frms_oflow) << 32 |
  5061. le32_to_cpu(stat_info->rmac_frag_frms);
  5062. tmp_stats[i++] =
  5063. (u64)le32_to_cpu(stat_info->rmac_jabber_frms_oflow) << 32 |
  5064. le32_to_cpu(stat_info->rmac_jabber_frms);
  5065. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_64_frms);
  5066. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_65_127_frms);
  5067. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_128_255_frms);
  5068. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_256_511_frms);
  5069. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_512_1023_frms);
  5070. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_1024_1518_frms);
  5071. tmp_stats[i++] =
  5072. (u64)le32_to_cpu(stat_info->rmac_ip_oflow) << 32 |
  5073. le32_to_cpu(stat_info->rmac_ip);
  5074. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ip_octets);
  5075. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_hdr_err_ip);
  5076. tmp_stats[i++] =
  5077. (u64)le32_to_cpu(stat_info->rmac_drop_ip_oflow) << 32 |
  5078. le32_to_cpu(stat_info->rmac_drop_ip);
  5079. tmp_stats[i++] =
  5080. (u64)le32_to_cpu(stat_info->rmac_icmp_oflow) << 32 |
  5081. le32_to_cpu(stat_info->rmac_icmp);
  5082. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_tcp);
  5083. tmp_stats[i++] =
  5084. (u64)le32_to_cpu(stat_info->rmac_udp_oflow) << 32 |
  5085. le32_to_cpu(stat_info->rmac_udp);
  5086. tmp_stats[i++] =
  5087. (u64)le32_to_cpu(stat_info->rmac_err_drp_udp_oflow) << 32 |
  5088. le32_to_cpu(stat_info->rmac_err_drp_udp);
  5089. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_xgmii_err_sym);
  5090. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q0);
  5091. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q1);
  5092. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q2);
  5093. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q3);
  5094. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q4);
  5095. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q5);
  5096. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q6);
  5097. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q7);
  5098. tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q0);
  5099. tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q1);
  5100. tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q2);
  5101. tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q3);
  5102. tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q4);
  5103. tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q5);
  5104. tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q6);
  5105. tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q7);
  5106. tmp_stats[i++] =
  5107. (u64)le32_to_cpu(stat_info->rmac_pause_cnt_oflow) << 32 |
  5108. le32_to_cpu(stat_info->rmac_pause_cnt);
  5109. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_xgmii_data_err_cnt);
  5110. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_xgmii_ctrl_err_cnt);
  5111. tmp_stats[i++] =
  5112. (u64)le32_to_cpu(stat_info->rmac_accepted_ip_oflow) << 32 |
  5113. le32_to_cpu(stat_info->rmac_accepted_ip);
  5114. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_err_tcp);
  5115. tmp_stats[i++] = le32_to_cpu(stat_info->rd_req_cnt);
  5116. tmp_stats[i++] = le32_to_cpu(stat_info->new_rd_req_cnt);
  5117. tmp_stats[i++] = le32_to_cpu(stat_info->new_rd_req_rtry_cnt);
  5118. tmp_stats[i++] = le32_to_cpu(stat_info->rd_rtry_cnt);
  5119. tmp_stats[i++] = le32_to_cpu(stat_info->wr_rtry_rd_ack_cnt);
  5120. tmp_stats[i++] = le32_to_cpu(stat_info->wr_req_cnt);
  5121. tmp_stats[i++] = le32_to_cpu(stat_info->new_wr_req_cnt);
  5122. tmp_stats[i++] = le32_to_cpu(stat_info->new_wr_req_rtry_cnt);
  5123. tmp_stats[i++] = le32_to_cpu(stat_info->wr_rtry_cnt);
  5124. tmp_stats[i++] = le32_to_cpu(stat_info->wr_disc_cnt);
  5125. tmp_stats[i++] = le32_to_cpu(stat_info->rd_rtry_wr_ack_cnt);
  5126. tmp_stats[i++] = le32_to_cpu(stat_info->txp_wr_cnt);
  5127. tmp_stats[i++] = le32_to_cpu(stat_info->txd_rd_cnt);
  5128. tmp_stats[i++] = le32_to_cpu(stat_info->txd_wr_cnt);
  5129. tmp_stats[i++] = le32_to_cpu(stat_info->rxd_rd_cnt);
  5130. tmp_stats[i++] = le32_to_cpu(stat_info->rxd_wr_cnt);
  5131. tmp_stats[i++] = le32_to_cpu(stat_info->txf_rd_cnt);
  5132. tmp_stats[i++] = le32_to_cpu(stat_info->rxf_wr_cnt);
  5133. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_1519_4095_frms);
  5134. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_4096_8191_frms);
  5135. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_8192_max_frms);
  5136. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_gt_max_frms);
  5137. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_osized_alt_frms);
  5138. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_jabber_alt_frms);
  5139. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_gt_max_alt_frms);
  5140. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_vlan_frms);
  5141. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_len_discard);
  5142. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_fcs_discard);
  5143. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_pf_discard);
  5144. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_da_discard);
  5145. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_red_discard);
  5146. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_rts_discard);
  5147. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_ingm_full_discard);
  5148. tmp_stats[i++] = le32_to_cpu(stat_info->link_fault_cnt);
  5149. tmp_stats[i++] = 0;
  5150. tmp_stats[i++] = stat_info->sw_stat.single_ecc_errs;
  5151. tmp_stats[i++] = stat_info->sw_stat.double_ecc_errs;
  5152. tmp_stats[i++] = stat_info->sw_stat.parity_err_cnt;
  5153. tmp_stats[i++] = stat_info->sw_stat.serious_err_cnt;
  5154. tmp_stats[i++] = stat_info->sw_stat.soft_reset_cnt;
  5155. tmp_stats[i++] = stat_info->sw_stat.fifo_full_cnt;
  5156. tmp_stats[i++] = stat_info->sw_stat.ring_full_cnt;
  5157. tmp_stats[i++] = stat_info->xpak_stat.alarm_transceiver_temp_high;
  5158. tmp_stats[i++] = stat_info->xpak_stat.alarm_transceiver_temp_low;
  5159. tmp_stats[i++] = stat_info->xpak_stat.alarm_laser_bias_current_high;
  5160. tmp_stats[i++] = stat_info->xpak_stat.alarm_laser_bias_current_low;
  5161. tmp_stats[i++] = stat_info->xpak_stat.alarm_laser_output_power_high;
  5162. tmp_stats[i++] = stat_info->xpak_stat.alarm_laser_output_power_low;
  5163. tmp_stats[i++] = stat_info->xpak_stat.warn_transceiver_temp_high;
  5164. tmp_stats[i++] = stat_info->xpak_stat.warn_transceiver_temp_low;
  5165. tmp_stats[i++] = stat_info->xpak_stat.warn_laser_bias_current_high;
  5166. tmp_stats[i++] = stat_info->xpak_stat.warn_laser_bias_current_low;
  5167. tmp_stats[i++] = stat_info->xpak_stat.warn_laser_output_power_high;
  5168. tmp_stats[i++] = stat_info->xpak_stat.warn_laser_output_power_low;
  5169. tmp_stats[i++] = stat_info->sw_stat.clubbed_frms_cnt;
  5170. tmp_stats[i++] = stat_info->sw_stat.sending_both;
  5171. tmp_stats[i++] = stat_info->sw_stat.outof_sequence_pkts;
  5172. tmp_stats[i++] = stat_info->sw_stat.flush_max_pkts;
  5173. if (stat_info->sw_stat.num_aggregations) {
  5174. u64 tmp = stat_info->sw_stat.sum_avg_pkts_aggregated;
  5175. int count = 0;
  5176. /*
  5177. * Since 64-bit divide does not work on all platforms,
  5178. * do repeated subtraction.
  5179. */
  5180. while (tmp >= stat_info->sw_stat.num_aggregations) {
  5181. tmp -= stat_info->sw_stat.num_aggregations;
  5182. count++;
  5183. }
  5184. tmp_stats[i++] = count;
  5185. }
  5186. else
  5187. tmp_stats[i++] = 0;
  5188. }
  5189. static int s2io_ethtool_get_regs_len(struct net_device *dev)
  5190. {
  5191. return (XENA_REG_SPACE);
  5192. }
  5193. static u32 s2io_ethtool_get_rx_csum(struct net_device * dev)
  5194. {
  5195. nic_t *sp = dev->priv;
  5196. return (sp->rx_csum);
  5197. }
  5198. static int s2io_ethtool_set_rx_csum(struct net_device *dev, u32 data)
  5199. {
  5200. nic_t *sp = dev->priv;
  5201. if (data)
  5202. sp->rx_csum = 1;
  5203. else
  5204. sp->rx_csum = 0;
  5205. return 0;
  5206. }
  5207. static int s2io_get_eeprom_len(struct net_device *dev)
  5208. {
  5209. return (XENA_EEPROM_SPACE);
  5210. }
  5211. static int s2io_ethtool_self_test_count(struct net_device *dev)
  5212. {
  5213. return (S2IO_TEST_LEN);
  5214. }
  5215. static void s2io_ethtool_get_strings(struct net_device *dev,
  5216. u32 stringset, u8 * data)
  5217. {
  5218. switch (stringset) {
  5219. case ETH_SS_TEST:
  5220. memcpy(data, s2io_gstrings, S2IO_STRINGS_LEN);
  5221. break;
  5222. case ETH_SS_STATS:
  5223. memcpy(data, &ethtool_stats_keys,
  5224. sizeof(ethtool_stats_keys));
  5225. }
  5226. }
  5227. static int s2io_ethtool_get_stats_count(struct net_device *dev)
  5228. {
  5229. return (S2IO_STAT_LEN);
  5230. }
  5231. static int s2io_ethtool_op_set_tx_csum(struct net_device *dev, u32 data)
  5232. {
  5233. if (data)
  5234. dev->features |= NETIF_F_IP_CSUM;
  5235. else
  5236. dev->features &= ~NETIF_F_IP_CSUM;
  5237. return 0;
  5238. }
  5239. static struct ethtool_ops netdev_ethtool_ops = {
  5240. .get_settings = s2io_ethtool_gset,
  5241. .set_settings = s2io_ethtool_sset,
  5242. .get_drvinfo = s2io_ethtool_gdrvinfo,
  5243. .get_regs_len = s2io_ethtool_get_regs_len,
  5244. .get_regs = s2io_ethtool_gregs,
  5245. .get_link = ethtool_op_get_link,
  5246. .get_eeprom_len = s2io_get_eeprom_len,
  5247. .get_eeprom = s2io_ethtool_geeprom,
  5248. .set_eeprom = s2io_ethtool_seeprom,
  5249. .get_pauseparam = s2io_ethtool_getpause_data,
  5250. .set_pauseparam = s2io_ethtool_setpause_data,
  5251. .get_rx_csum = s2io_ethtool_get_rx_csum,
  5252. .set_rx_csum = s2io_ethtool_set_rx_csum,
  5253. .get_tx_csum = ethtool_op_get_tx_csum,
  5254. .set_tx_csum = s2io_ethtool_op_set_tx_csum,
  5255. .get_sg = ethtool_op_get_sg,
  5256. .set_sg = ethtool_op_set_sg,
  5257. #ifdef NETIF_F_TSO
  5258. .get_tso = ethtool_op_get_tso,
  5259. .set_tso = ethtool_op_set_tso,
  5260. #endif
  5261. .get_ufo = ethtool_op_get_ufo,
  5262. .set_ufo = ethtool_op_set_ufo,
  5263. .self_test_count = s2io_ethtool_self_test_count,
  5264. .self_test = s2io_ethtool_test,
  5265. .get_strings = s2io_ethtool_get_strings,
  5266. .phys_id = s2io_ethtool_idnic,
  5267. .get_stats_count = s2io_ethtool_get_stats_count,
  5268. .get_ethtool_stats = s2io_get_ethtool_stats
  5269. };
  5270. /**
  5271. * s2io_ioctl - Entry point for the Ioctl
  5272. * @dev : Device pointer.
  5273. * @ifr : An IOCTL specefic structure, that can contain a pointer to
  5274. * a proprietary structure used to pass information to the driver.
  5275. * @cmd : This is used to distinguish between the different commands that
  5276. * can be passed to the IOCTL functions.
  5277. * Description:
  5278. * Currently there are no special functionality supported in IOCTL, hence
  5279. * function always return EOPNOTSUPPORTED
  5280. */
  5281. static int s2io_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  5282. {
  5283. return -EOPNOTSUPP;
  5284. }
  5285. /**
  5286. * s2io_change_mtu - entry point to change MTU size for the device.
  5287. * @dev : device pointer.
  5288. * @new_mtu : the new MTU size for the device.
  5289. * Description: A driver entry point to change MTU size for the device.
  5290. * Before changing the MTU the device must be stopped.
  5291. * Return value:
  5292. * 0 on success and an appropriate (-)ve integer as defined in errno.h
  5293. * file on failure.
  5294. */
  5295. static int s2io_change_mtu(struct net_device *dev, int new_mtu)
  5296. {
  5297. nic_t *sp = dev->priv;
  5298. if ((new_mtu < MIN_MTU) || (new_mtu > S2IO_JUMBO_SIZE)) {
  5299. DBG_PRINT(ERR_DBG, "%s: MTU size is invalid.\n",
  5300. dev->name);
  5301. return -EPERM;
  5302. }
  5303. dev->mtu = new_mtu;
  5304. if (netif_running(dev)) {
  5305. s2io_card_down(sp, 0);
  5306. netif_stop_queue(dev);
  5307. if (s2io_card_up(sp)) {
  5308. DBG_PRINT(ERR_DBG, "%s: Device bring up failed\n",
  5309. __FUNCTION__);
  5310. }
  5311. if (netif_queue_stopped(dev))
  5312. netif_wake_queue(dev);
  5313. } else { /* Device is down */
  5314. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  5315. u64 val64 = new_mtu;
  5316. writeq(vBIT(val64, 2, 14), &bar0->rmac_max_pyld_len);
  5317. }
  5318. return 0;
  5319. }
  5320. /**
  5321. * s2io_tasklet - Bottom half of the ISR.
  5322. * @dev_adr : address of the device structure in dma_addr_t format.
  5323. * Description:
  5324. * This is the tasklet or the bottom half of the ISR. This is
  5325. * an extension of the ISR which is scheduled by the scheduler to be run
  5326. * when the load on the CPU is low. All low priority tasks of the ISR can
  5327. * be pushed into the tasklet. For now the tasklet is used only to
  5328. * replenish the Rx buffers in the Rx buffer descriptors.
  5329. * Return value:
  5330. * void.
  5331. */
  5332. static void s2io_tasklet(unsigned long dev_addr)
  5333. {
  5334. struct net_device *dev = (struct net_device *) dev_addr;
  5335. nic_t *sp = dev->priv;
  5336. int i, ret;
  5337. mac_info_t *mac_control;
  5338. struct config_param *config;
  5339. mac_control = &sp->mac_control;
  5340. config = &sp->config;
  5341. if (!TASKLET_IN_USE) {
  5342. for (i = 0; i < config->rx_ring_num; i++) {
  5343. ret = fill_rx_buffers(sp, i);
  5344. if (ret == -ENOMEM) {
  5345. DBG_PRINT(ERR_DBG, "%s: Out of ",
  5346. dev->name);
  5347. DBG_PRINT(ERR_DBG, "memory in tasklet\n");
  5348. break;
  5349. } else if (ret == -EFILL) {
  5350. DBG_PRINT(ERR_DBG,
  5351. "%s: Rx Ring %d is full\n",
  5352. dev->name, i);
  5353. break;
  5354. }
  5355. }
  5356. clear_bit(0, (&sp->tasklet_status));
  5357. }
  5358. }
  5359. /**
  5360. * s2io_set_link - Set the LInk status
  5361. * @data: long pointer to device private structue
  5362. * Description: Sets the link status for the adapter
  5363. */
  5364. static void s2io_set_link(unsigned long data)
  5365. {
  5366. nic_t *nic = (nic_t *) data;
  5367. struct net_device *dev = nic->dev;
  5368. XENA_dev_config_t __iomem *bar0 = nic->bar0;
  5369. register u64 val64;
  5370. u16 subid;
  5371. if (test_and_set_bit(0, &(nic->link_state))) {
  5372. /* The card is being reset, no point doing anything */
  5373. return;
  5374. }
  5375. subid = nic->pdev->subsystem_device;
  5376. if (s2io_link_fault_indication(nic) == MAC_RMAC_ERR_TIMER) {
  5377. /*
  5378. * Allow a small delay for the NICs self initiated
  5379. * cleanup to complete.
  5380. */
  5381. msleep(100);
  5382. }
  5383. val64 = readq(&bar0->adapter_status);
  5384. if (verify_xena_quiescence(nic, val64, nic->device_enabled_once)) {
  5385. if (LINK_IS_UP(val64)) {
  5386. val64 = readq(&bar0->adapter_control);
  5387. val64 |= ADAPTER_CNTL_EN;
  5388. writeq(val64, &bar0->adapter_control);
  5389. if (CARDS_WITH_FAULTY_LINK_INDICATORS(nic->device_type,
  5390. subid)) {
  5391. val64 = readq(&bar0->gpio_control);
  5392. val64 |= GPIO_CTRL_GPIO_0;
  5393. writeq(val64, &bar0->gpio_control);
  5394. val64 = readq(&bar0->gpio_control);
  5395. } else {
  5396. val64 |= ADAPTER_LED_ON;
  5397. writeq(val64, &bar0->adapter_control);
  5398. }
  5399. if (s2io_link_fault_indication(nic) ==
  5400. MAC_RMAC_ERR_TIMER) {
  5401. val64 = readq(&bar0->adapter_status);
  5402. if (!LINK_IS_UP(val64)) {
  5403. DBG_PRINT(ERR_DBG, "%s:", dev->name);
  5404. DBG_PRINT(ERR_DBG, " Link down");
  5405. DBG_PRINT(ERR_DBG, "after ");
  5406. DBG_PRINT(ERR_DBG, "enabling ");
  5407. DBG_PRINT(ERR_DBG, "device \n");
  5408. }
  5409. }
  5410. if (nic->device_enabled_once == FALSE) {
  5411. nic->device_enabled_once = TRUE;
  5412. }
  5413. s2io_link(nic, LINK_UP);
  5414. } else {
  5415. if (CARDS_WITH_FAULTY_LINK_INDICATORS(nic->device_type,
  5416. subid)) {
  5417. val64 = readq(&bar0->gpio_control);
  5418. val64 &= ~GPIO_CTRL_GPIO_0;
  5419. writeq(val64, &bar0->gpio_control);
  5420. val64 = readq(&bar0->gpio_control);
  5421. }
  5422. s2io_link(nic, LINK_DOWN);
  5423. }
  5424. } else { /* NIC is not Quiescent. */
  5425. DBG_PRINT(ERR_DBG, "%s: Error: ", dev->name);
  5426. DBG_PRINT(ERR_DBG, "device is not Quiescent\n");
  5427. netif_stop_queue(dev);
  5428. }
  5429. clear_bit(0, &(nic->link_state));
  5430. }
  5431. static int set_rxd_buffer_pointer(nic_t *sp, RxD_t *rxdp, buffAdd_t *ba,
  5432. struct sk_buff **skb, u64 *temp0, u64 *temp1,
  5433. u64 *temp2, int size)
  5434. {
  5435. struct net_device *dev = sp->dev;
  5436. struct sk_buff *frag_list;
  5437. if ((sp->rxd_mode == RXD_MODE_1) && (rxdp->Host_Control == 0)) {
  5438. /* allocate skb */
  5439. if (*skb) {
  5440. DBG_PRINT(INFO_DBG, "SKB is not NULL\n");
  5441. /*
  5442. * As Rx frame are not going to be processed,
  5443. * using same mapped address for the Rxd
  5444. * buffer pointer
  5445. */
  5446. ((RxD1_t*)rxdp)->Buffer0_ptr = *temp0;
  5447. } else {
  5448. *skb = dev_alloc_skb(size);
  5449. if (!(*skb)) {
  5450. DBG_PRINT(ERR_DBG, "%s: Out of ", dev->name);
  5451. DBG_PRINT(ERR_DBG, "memory to allocate SKBs\n");
  5452. return -ENOMEM ;
  5453. }
  5454. /* storing the mapped addr in a temp variable
  5455. * such it will be used for next rxd whose
  5456. * Host Control is NULL
  5457. */
  5458. ((RxD1_t*)rxdp)->Buffer0_ptr = *temp0 =
  5459. pci_map_single( sp->pdev, (*skb)->data,
  5460. size - NET_IP_ALIGN,
  5461. PCI_DMA_FROMDEVICE);
  5462. rxdp->Host_Control = (unsigned long) (*skb);
  5463. }
  5464. } else if ((sp->rxd_mode == RXD_MODE_3B) && (rxdp->Host_Control == 0)) {
  5465. /* Two buffer Mode */
  5466. if (*skb) {
  5467. ((RxD3_t*)rxdp)->Buffer2_ptr = *temp2;
  5468. ((RxD3_t*)rxdp)->Buffer0_ptr = *temp0;
  5469. ((RxD3_t*)rxdp)->Buffer1_ptr = *temp1;
  5470. } else {
  5471. *skb = dev_alloc_skb(size);
  5472. ((RxD3_t*)rxdp)->Buffer2_ptr = *temp2 =
  5473. pci_map_single(sp->pdev, (*skb)->data,
  5474. dev->mtu + 4,
  5475. PCI_DMA_FROMDEVICE);
  5476. ((RxD3_t*)rxdp)->Buffer0_ptr = *temp0 =
  5477. pci_map_single( sp->pdev, ba->ba_0, BUF0_LEN,
  5478. PCI_DMA_FROMDEVICE);
  5479. rxdp->Host_Control = (unsigned long) (*skb);
  5480. /* Buffer-1 will be dummy buffer not used */
  5481. ((RxD3_t*)rxdp)->Buffer1_ptr = *temp1 =
  5482. pci_map_single(sp->pdev, ba->ba_1, BUF1_LEN,
  5483. PCI_DMA_FROMDEVICE);
  5484. }
  5485. } else if ((rxdp->Host_Control == 0)) {
  5486. /* Three buffer mode */
  5487. if (*skb) {
  5488. ((RxD3_t*)rxdp)->Buffer0_ptr = *temp0;
  5489. ((RxD3_t*)rxdp)->Buffer1_ptr = *temp1;
  5490. ((RxD3_t*)rxdp)->Buffer2_ptr = *temp2;
  5491. } else {
  5492. *skb = dev_alloc_skb(size);
  5493. ((RxD3_t*)rxdp)->Buffer0_ptr = *temp0 =
  5494. pci_map_single(sp->pdev, ba->ba_0, BUF0_LEN,
  5495. PCI_DMA_FROMDEVICE);
  5496. /* Buffer-1 receives L3/L4 headers */
  5497. ((RxD3_t*)rxdp)->Buffer1_ptr = *temp1 =
  5498. pci_map_single( sp->pdev, (*skb)->data,
  5499. l3l4hdr_size + 4,
  5500. PCI_DMA_FROMDEVICE);
  5501. /*
  5502. * skb_shinfo(skb)->frag_list will have L4
  5503. * data payload
  5504. */
  5505. skb_shinfo(*skb)->frag_list = dev_alloc_skb(dev->mtu +
  5506. ALIGN_SIZE);
  5507. if (skb_shinfo(*skb)->frag_list == NULL) {
  5508. DBG_PRINT(ERR_DBG, "%s: dev_alloc_skb \
  5509. failed\n ", dev->name);
  5510. return -ENOMEM ;
  5511. }
  5512. frag_list = skb_shinfo(*skb)->frag_list;
  5513. frag_list->next = NULL;
  5514. /*
  5515. * Buffer-2 receives L4 data payload
  5516. */
  5517. ((RxD3_t*)rxdp)->Buffer2_ptr = *temp2 =
  5518. pci_map_single( sp->pdev, frag_list->data,
  5519. dev->mtu, PCI_DMA_FROMDEVICE);
  5520. }
  5521. }
  5522. return 0;
  5523. }
  5524. static void set_rxd_buffer_size(nic_t *sp, RxD_t *rxdp, int size)
  5525. {
  5526. struct net_device *dev = sp->dev;
  5527. if (sp->rxd_mode == RXD_MODE_1) {
  5528. rxdp->Control_2 = SET_BUFFER0_SIZE_1( size - NET_IP_ALIGN);
  5529. } else if (sp->rxd_mode == RXD_MODE_3B) {
  5530. rxdp->Control_2 = SET_BUFFER0_SIZE_3(BUF0_LEN);
  5531. rxdp->Control_2 |= SET_BUFFER1_SIZE_3(1);
  5532. rxdp->Control_2 |= SET_BUFFER2_SIZE_3( dev->mtu + 4);
  5533. } else {
  5534. rxdp->Control_2 = SET_BUFFER0_SIZE_3(BUF0_LEN);
  5535. rxdp->Control_2 |= SET_BUFFER1_SIZE_3(l3l4hdr_size + 4);
  5536. rxdp->Control_2 |= SET_BUFFER2_SIZE_3(dev->mtu);
  5537. }
  5538. }
  5539. static int rxd_owner_bit_reset(nic_t *sp)
  5540. {
  5541. int i, j, k, blk_cnt = 0, size;
  5542. mac_info_t * mac_control = &sp->mac_control;
  5543. struct config_param *config = &sp->config;
  5544. struct net_device *dev = sp->dev;
  5545. RxD_t *rxdp = NULL;
  5546. struct sk_buff *skb = NULL;
  5547. buffAdd_t *ba = NULL;
  5548. u64 temp0_64 = 0, temp1_64 = 0, temp2_64 = 0;
  5549. /* Calculate the size based on ring mode */
  5550. size = dev->mtu + HEADER_ETHERNET_II_802_3_SIZE +
  5551. HEADER_802_2_SIZE + HEADER_SNAP_SIZE;
  5552. if (sp->rxd_mode == RXD_MODE_1)
  5553. size += NET_IP_ALIGN;
  5554. else if (sp->rxd_mode == RXD_MODE_3B)
  5555. size = dev->mtu + ALIGN_SIZE + BUF0_LEN + 4;
  5556. else
  5557. size = l3l4hdr_size + ALIGN_SIZE + BUF0_LEN + 4;
  5558. for (i = 0; i < config->rx_ring_num; i++) {
  5559. blk_cnt = config->rx_cfg[i].num_rxd /
  5560. (rxd_count[sp->rxd_mode] +1);
  5561. for (j = 0; j < blk_cnt; j++) {
  5562. for (k = 0; k < rxd_count[sp->rxd_mode]; k++) {
  5563. rxdp = mac_control->rings[i].
  5564. rx_blocks[j].rxds[k].virt_addr;
  5565. if(sp->rxd_mode >= RXD_MODE_3A)
  5566. ba = &mac_control->rings[i].ba[j][k];
  5567. set_rxd_buffer_pointer(sp, rxdp, ba,
  5568. &skb,(u64 *)&temp0_64,
  5569. (u64 *)&temp1_64,
  5570. (u64 *)&temp2_64, size);
  5571. set_rxd_buffer_size(sp, rxdp, size);
  5572. wmb();
  5573. /* flip the Ownership bit to Hardware */
  5574. rxdp->Control_1 |= RXD_OWN_XENA;
  5575. }
  5576. }
  5577. }
  5578. return 0;
  5579. }
  5580. static void s2io_card_down(nic_t * sp, int flag)
  5581. {
  5582. int cnt = 0;
  5583. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  5584. unsigned long flags;
  5585. register u64 val64 = 0;
  5586. struct net_device *dev = sp->dev;
  5587. del_timer_sync(&sp->alarm_timer);
  5588. /* If s2io_set_link task is executing, wait till it completes. */
  5589. while (test_and_set_bit(0, &(sp->link_state))) {
  5590. msleep(50);
  5591. }
  5592. atomic_set(&sp->card_state, CARD_DOWN);
  5593. /* disable Tx and Rx traffic on the NIC */
  5594. stop_nic(sp);
  5595. if (flag) {
  5596. if (sp->intr_type == MSI_X) {
  5597. int i;
  5598. u16 msi_control;
  5599. for (i=1; (sp->s2io_entries[i].in_use ==
  5600. MSIX_REGISTERED_SUCCESS); i++) {
  5601. int vector = sp->entries[i].vector;
  5602. void *arg = sp->s2io_entries[i].arg;
  5603. free_irq(vector, arg);
  5604. }
  5605. pci_read_config_word(sp->pdev, 0x42, &msi_control);
  5606. msi_control &= 0xFFFE; /* Disable MSI */
  5607. pci_write_config_word(sp->pdev, 0x42, msi_control);
  5608. pci_disable_msix(sp->pdev);
  5609. } else {
  5610. free_irq(sp->pdev->irq, dev);
  5611. if (sp->intr_type == MSI)
  5612. pci_disable_msi(sp->pdev);
  5613. }
  5614. }
  5615. /* Waiting till all Interrupt handlers are complete */
  5616. cnt = 0;
  5617. do {
  5618. msleep(10);
  5619. if (!atomic_read(&sp->isr_cnt))
  5620. break;
  5621. cnt++;
  5622. } while(cnt < 5);
  5623. /* Kill tasklet. */
  5624. tasklet_kill(&sp->task);
  5625. /* Check if the device is Quiescent and then Reset the NIC */
  5626. do {
  5627. /* As per the HW requirement we need to replenish the
  5628. * receive buffer to avoid the ring bump. Since there is
  5629. * no intention of processing the Rx frame at this pointwe are
  5630. * just settting the ownership bit of rxd in Each Rx
  5631. * ring to HW and set the appropriate buffer size
  5632. * based on the ring mode
  5633. */
  5634. rxd_owner_bit_reset(sp);
  5635. val64 = readq(&bar0->adapter_status);
  5636. if (verify_xena_quiescence(sp, val64, sp->device_enabled_once)) {
  5637. break;
  5638. }
  5639. msleep(50);
  5640. cnt++;
  5641. if (cnt == 10) {
  5642. DBG_PRINT(ERR_DBG,
  5643. "s2io_close:Device not Quiescent ");
  5644. DBG_PRINT(ERR_DBG, "adaper status reads 0x%llx\n",
  5645. (unsigned long long) val64);
  5646. break;
  5647. }
  5648. } while (1);
  5649. s2io_reset(sp);
  5650. spin_lock_irqsave(&sp->tx_lock, flags);
  5651. /* Free all Tx buffers */
  5652. free_tx_buffers(sp);
  5653. spin_unlock_irqrestore(&sp->tx_lock, flags);
  5654. /* Free all Rx buffers */
  5655. spin_lock_irqsave(&sp->rx_lock, flags);
  5656. free_rx_buffers(sp);
  5657. spin_unlock_irqrestore(&sp->rx_lock, flags);
  5658. clear_bit(0, &(sp->link_state));
  5659. }
  5660. static int s2io_card_up(nic_t * sp)
  5661. {
  5662. int i, ret = 0;
  5663. mac_info_t *mac_control;
  5664. struct config_param *config;
  5665. struct net_device *dev = (struct net_device *) sp->dev;
  5666. /* Initialize the H/W I/O registers */
  5667. if (init_nic(sp) != 0) {
  5668. DBG_PRINT(ERR_DBG, "%s: H/W initialization failed\n",
  5669. dev->name);
  5670. return -ENODEV;
  5671. }
  5672. if (sp->intr_type == MSI)
  5673. ret = s2io_enable_msi(sp);
  5674. else if (sp->intr_type == MSI_X)
  5675. ret = s2io_enable_msi_x(sp);
  5676. if (ret) {
  5677. DBG_PRINT(ERR_DBG, "%s: Defaulting to INTA\n", dev->name);
  5678. sp->intr_type = INTA;
  5679. }
  5680. /*
  5681. * Initializing the Rx buffers. For now we are considering only 1
  5682. * Rx ring and initializing buffers into 30 Rx blocks
  5683. */
  5684. mac_control = &sp->mac_control;
  5685. config = &sp->config;
  5686. for (i = 0; i < config->rx_ring_num; i++) {
  5687. if ((ret = fill_rx_buffers(sp, i))) {
  5688. DBG_PRINT(ERR_DBG, "%s: Out of memory in Open\n",
  5689. dev->name);
  5690. s2io_reset(sp);
  5691. free_rx_buffers(sp);
  5692. return -ENOMEM;
  5693. }
  5694. DBG_PRINT(INFO_DBG, "Buf in ring:%d is %d:\n", i,
  5695. atomic_read(&sp->rx_bufs_left[i]));
  5696. }
  5697. /* Setting its receive mode */
  5698. s2io_set_multicast(dev);
  5699. if (sp->lro) {
  5700. /* Initialize max aggregatable pkts based on MTU */
  5701. sp->lro_max_aggr_per_sess = ((1<<16) - 1) / dev->mtu;
  5702. /* Check if we can use(if specified) user provided value */
  5703. if (lro_max_pkts < sp->lro_max_aggr_per_sess)
  5704. sp->lro_max_aggr_per_sess = lro_max_pkts;
  5705. }
  5706. /* Enable tasklet for the device */
  5707. tasklet_init(&sp->task, s2io_tasklet, (unsigned long) dev);
  5708. /* Enable Rx Traffic and interrupts on the NIC */
  5709. if (start_nic(sp)) {
  5710. DBG_PRINT(ERR_DBG, "%s: Starting NIC failed\n", dev->name);
  5711. tasklet_kill(&sp->task);
  5712. s2io_reset(sp);
  5713. free_irq(dev->irq, dev);
  5714. free_rx_buffers(sp);
  5715. return -ENODEV;
  5716. }
  5717. S2IO_TIMER_CONF(sp->alarm_timer, s2io_alarm_handle, sp, (HZ/2));
  5718. atomic_set(&sp->card_state, CARD_UP);
  5719. return 0;
  5720. }
  5721. /**
  5722. * s2io_restart_nic - Resets the NIC.
  5723. * @data : long pointer to the device private structure
  5724. * Description:
  5725. * This function is scheduled to be run by the s2io_tx_watchdog
  5726. * function after 0.5 secs to reset the NIC. The idea is to reduce
  5727. * the run time of the watch dog routine which is run holding a
  5728. * spin lock.
  5729. */
  5730. static void s2io_restart_nic(unsigned long data)
  5731. {
  5732. struct net_device *dev = (struct net_device *) data;
  5733. nic_t *sp = dev->priv;
  5734. s2io_card_down(sp, 0);
  5735. if (s2io_card_up(sp)) {
  5736. DBG_PRINT(ERR_DBG, "%s: Device bring up failed\n",
  5737. dev->name);
  5738. }
  5739. netif_wake_queue(dev);
  5740. DBG_PRINT(ERR_DBG, "%s: was reset by Tx watchdog timer\n",
  5741. dev->name);
  5742. }
  5743. /**
  5744. * s2io_tx_watchdog - Watchdog for transmit side.
  5745. * @dev : Pointer to net device structure
  5746. * Description:
  5747. * This function is triggered if the Tx Queue is stopped
  5748. * for a pre-defined amount of time when the Interface is still up.
  5749. * If the Interface is jammed in such a situation, the hardware is
  5750. * reset (by s2io_close) and restarted again (by s2io_open) to
  5751. * overcome any problem that might have been caused in the hardware.
  5752. * Return value:
  5753. * void
  5754. */
  5755. static void s2io_tx_watchdog(struct net_device *dev)
  5756. {
  5757. nic_t *sp = dev->priv;
  5758. if (netif_carrier_ok(dev)) {
  5759. schedule_work(&sp->rst_timer_task);
  5760. sp->mac_control.stats_info->sw_stat.soft_reset_cnt++;
  5761. }
  5762. }
  5763. /**
  5764. * rx_osm_handler - To perform some OS related operations on SKB.
  5765. * @sp: private member of the device structure,pointer to s2io_nic structure.
  5766. * @skb : the socket buffer pointer.
  5767. * @len : length of the packet
  5768. * @cksum : FCS checksum of the frame.
  5769. * @ring_no : the ring from which this RxD was extracted.
  5770. * Description:
  5771. * This function is called by the Tx interrupt serivce routine to perform
  5772. * some OS related operations on the SKB before passing it to the upper
  5773. * layers. It mainly checks if the checksum is OK, if so adds it to the
  5774. * SKBs cksum variable, increments the Rx packet count and passes the SKB
  5775. * to the upper layer. If the checksum is wrong, it increments the Rx
  5776. * packet error count, frees the SKB and returns error.
  5777. * Return value:
  5778. * SUCCESS on success and -1 on failure.
  5779. */
  5780. static int rx_osm_handler(ring_info_t *ring_data, RxD_t * rxdp)
  5781. {
  5782. nic_t *sp = ring_data->nic;
  5783. struct net_device *dev = (struct net_device *) sp->dev;
  5784. struct sk_buff *skb = (struct sk_buff *)
  5785. ((unsigned long) rxdp->Host_Control);
  5786. int ring_no = ring_data->ring_no;
  5787. u16 l3_csum, l4_csum;
  5788. unsigned long long err = rxdp->Control_1 & RXD_T_CODE;
  5789. lro_t *lro;
  5790. skb->dev = dev;
  5791. if (err) {
  5792. /* Check for parity error */
  5793. if (err & 0x1) {
  5794. sp->mac_control.stats_info->sw_stat.parity_err_cnt++;
  5795. }
  5796. /*
  5797. * Drop the packet if bad transfer code. Exception being
  5798. * 0x5, which could be due to unsupported IPv6 extension header.
  5799. * In this case, we let stack handle the packet.
  5800. * Note that in this case, since checksum will be incorrect,
  5801. * stack will validate the same.
  5802. */
  5803. if (err && ((err >> 48) != 0x5)) {
  5804. DBG_PRINT(ERR_DBG, "%s: Rx error Value: 0x%llx\n",
  5805. dev->name, err);
  5806. sp->stats.rx_crc_errors++;
  5807. dev_kfree_skb(skb);
  5808. atomic_dec(&sp->rx_bufs_left[ring_no]);
  5809. rxdp->Host_Control = 0;
  5810. return 0;
  5811. }
  5812. }
  5813. /* Updating statistics */
  5814. rxdp->Host_Control = 0;
  5815. sp->rx_pkt_count++;
  5816. sp->stats.rx_packets++;
  5817. if (sp->rxd_mode == RXD_MODE_1) {
  5818. int len = RXD_GET_BUFFER0_SIZE_1(rxdp->Control_2);
  5819. sp->stats.rx_bytes += len;
  5820. skb_put(skb, len);
  5821. } else if (sp->rxd_mode >= RXD_MODE_3A) {
  5822. int get_block = ring_data->rx_curr_get_info.block_index;
  5823. int get_off = ring_data->rx_curr_get_info.offset;
  5824. int buf0_len = RXD_GET_BUFFER0_SIZE_3(rxdp->Control_2);
  5825. int buf2_len = RXD_GET_BUFFER2_SIZE_3(rxdp->Control_2);
  5826. unsigned char *buff = skb_push(skb, buf0_len);
  5827. buffAdd_t *ba = &ring_data->ba[get_block][get_off];
  5828. sp->stats.rx_bytes += buf0_len + buf2_len;
  5829. memcpy(buff, ba->ba_0, buf0_len);
  5830. if (sp->rxd_mode == RXD_MODE_3A) {
  5831. int buf1_len = RXD_GET_BUFFER1_SIZE_3(rxdp->Control_2);
  5832. skb_put(skb, buf1_len);
  5833. skb->len += buf2_len;
  5834. skb->data_len += buf2_len;
  5835. skb->truesize += buf2_len;
  5836. skb_put(skb_shinfo(skb)->frag_list, buf2_len);
  5837. sp->stats.rx_bytes += buf1_len;
  5838. } else
  5839. skb_put(skb, buf2_len);
  5840. }
  5841. if ((rxdp->Control_1 & TCP_OR_UDP_FRAME) && ((!sp->lro) ||
  5842. (sp->lro && (!(rxdp->Control_1 & RXD_FRAME_IP_FRAG)))) &&
  5843. (sp->rx_csum)) {
  5844. l3_csum = RXD_GET_L3_CKSUM(rxdp->Control_1);
  5845. l4_csum = RXD_GET_L4_CKSUM(rxdp->Control_1);
  5846. if ((l3_csum == L3_CKSUM_OK) && (l4_csum == L4_CKSUM_OK)) {
  5847. /*
  5848. * NIC verifies if the Checksum of the received
  5849. * frame is Ok or not and accordingly returns
  5850. * a flag in the RxD.
  5851. */
  5852. skb->ip_summed = CHECKSUM_UNNECESSARY;
  5853. if (sp->lro) {
  5854. u32 tcp_len;
  5855. u8 *tcp;
  5856. int ret = 0;
  5857. ret = s2io_club_tcp_session(skb->data, &tcp,
  5858. &tcp_len, &lro, rxdp, sp);
  5859. switch (ret) {
  5860. case 3: /* Begin anew */
  5861. lro->parent = skb;
  5862. goto aggregate;
  5863. case 1: /* Aggregate */
  5864. {
  5865. lro_append_pkt(sp, lro,
  5866. skb, tcp_len);
  5867. goto aggregate;
  5868. }
  5869. case 4: /* Flush session */
  5870. {
  5871. lro_append_pkt(sp, lro,
  5872. skb, tcp_len);
  5873. queue_rx_frame(lro->parent);
  5874. clear_lro_session(lro);
  5875. sp->mac_control.stats_info->
  5876. sw_stat.flush_max_pkts++;
  5877. goto aggregate;
  5878. }
  5879. case 2: /* Flush both */
  5880. lro->parent->data_len =
  5881. lro->frags_len;
  5882. sp->mac_control.stats_info->
  5883. sw_stat.sending_both++;
  5884. queue_rx_frame(lro->parent);
  5885. clear_lro_session(lro);
  5886. goto send_up;
  5887. case 0: /* sessions exceeded */
  5888. case -1: /* non-TCP or not
  5889. * L2 aggregatable
  5890. */
  5891. case 5: /*
  5892. * First pkt in session not
  5893. * L3/L4 aggregatable
  5894. */
  5895. break;
  5896. default:
  5897. DBG_PRINT(ERR_DBG,
  5898. "%s: Samadhana!!\n",
  5899. __FUNCTION__);
  5900. BUG();
  5901. }
  5902. }
  5903. } else {
  5904. /*
  5905. * Packet with erroneous checksum, let the
  5906. * upper layers deal with it.
  5907. */
  5908. skb->ip_summed = CHECKSUM_NONE;
  5909. }
  5910. } else {
  5911. skb->ip_summed = CHECKSUM_NONE;
  5912. }
  5913. if (!sp->lro) {
  5914. skb->protocol = eth_type_trans(skb, dev);
  5915. #ifdef CONFIG_S2IO_NAPI
  5916. if (sp->vlgrp && RXD_GET_VLAN_TAG(rxdp->Control_2)) {
  5917. /* Queueing the vlan frame to the upper layer */
  5918. vlan_hwaccel_receive_skb(skb, sp->vlgrp,
  5919. RXD_GET_VLAN_TAG(rxdp->Control_2));
  5920. } else {
  5921. netif_receive_skb(skb);
  5922. }
  5923. #else
  5924. if (sp->vlgrp && RXD_GET_VLAN_TAG(rxdp->Control_2)) {
  5925. /* Queueing the vlan frame to the upper layer */
  5926. vlan_hwaccel_rx(skb, sp->vlgrp,
  5927. RXD_GET_VLAN_TAG(rxdp->Control_2));
  5928. } else {
  5929. netif_rx(skb);
  5930. }
  5931. #endif
  5932. } else {
  5933. send_up:
  5934. queue_rx_frame(skb);
  5935. }
  5936. dev->last_rx = jiffies;
  5937. aggregate:
  5938. atomic_dec(&sp->rx_bufs_left[ring_no]);
  5939. return SUCCESS;
  5940. }
  5941. /**
  5942. * s2io_link - stops/starts the Tx queue.
  5943. * @sp : private member of the device structure, which is a pointer to the
  5944. * s2io_nic structure.
  5945. * @link : inidicates whether link is UP/DOWN.
  5946. * Description:
  5947. * This function stops/starts the Tx queue depending on whether the link
  5948. * status of the NIC is is down or up. This is called by the Alarm
  5949. * interrupt handler whenever a link change interrupt comes up.
  5950. * Return value:
  5951. * void.
  5952. */
  5953. static void s2io_link(nic_t * sp, int link)
  5954. {
  5955. struct net_device *dev = (struct net_device *) sp->dev;
  5956. if (link != sp->last_link_state) {
  5957. if (link == LINK_DOWN) {
  5958. DBG_PRINT(ERR_DBG, "%s: Link down\n", dev->name);
  5959. netif_carrier_off(dev);
  5960. } else {
  5961. DBG_PRINT(ERR_DBG, "%s: Link Up\n", dev->name);
  5962. netif_carrier_on(dev);
  5963. }
  5964. }
  5965. sp->last_link_state = link;
  5966. }
  5967. /**
  5968. * get_xena_rev_id - to identify revision ID of xena.
  5969. * @pdev : PCI Dev structure
  5970. * Description:
  5971. * Function to identify the Revision ID of xena.
  5972. * Return value:
  5973. * returns the revision ID of the device.
  5974. */
  5975. static int get_xena_rev_id(struct pci_dev *pdev)
  5976. {
  5977. u8 id = 0;
  5978. int ret;
  5979. ret = pci_read_config_byte(pdev, PCI_REVISION_ID, (u8 *) & id);
  5980. return id;
  5981. }
  5982. /**
  5983. * s2io_init_pci -Initialization of PCI and PCI-X configuration registers .
  5984. * @sp : private member of the device structure, which is a pointer to the
  5985. * s2io_nic structure.
  5986. * Description:
  5987. * This function initializes a few of the PCI and PCI-X configuration registers
  5988. * with recommended values.
  5989. * Return value:
  5990. * void
  5991. */
  5992. static void s2io_init_pci(nic_t * sp)
  5993. {
  5994. u16 pci_cmd = 0, pcix_cmd = 0;
  5995. /* Enable Data Parity Error Recovery in PCI-X command register. */
  5996. pci_read_config_word(sp->pdev, PCIX_COMMAND_REGISTER,
  5997. &(pcix_cmd));
  5998. pci_write_config_word(sp->pdev, PCIX_COMMAND_REGISTER,
  5999. (pcix_cmd | 1));
  6000. pci_read_config_word(sp->pdev, PCIX_COMMAND_REGISTER,
  6001. &(pcix_cmd));
  6002. /* Set the PErr Response bit in PCI command register. */
  6003. pci_read_config_word(sp->pdev, PCI_COMMAND, &pci_cmd);
  6004. pci_write_config_word(sp->pdev, PCI_COMMAND,
  6005. (pci_cmd | PCI_COMMAND_PARITY));
  6006. pci_read_config_word(sp->pdev, PCI_COMMAND, &pci_cmd);
  6007. }
  6008. MODULE_AUTHOR("Raghavendra Koushik <raghavendra.koushik@neterion.com>");
  6009. MODULE_LICENSE("GPL");
  6010. MODULE_VERSION(DRV_VERSION);
  6011. module_param(tx_fifo_num, int, 0);
  6012. module_param(rx_ring_num, int, 0);
  6013. module_param(rx_ring_mode, int, 0);
  6014. module_param_array(tx_fifo_len, uint, NULL, 0);
  6015. module_param_array(rx_ring_sz, uint, NULL, 0);
  6016. module_param_array(rts_frm_len, uint, NULL, 0);
  6017. module_param(use_continuous_tx_intrs, int, 1);
  6018. module_param(rmac_pause_time, int, 0);
  6019. module_param(mc_pause_threshold_q0q3, int, 0);
  6020. module_param(mc_pause_threshold_q4q7, int, 0);
  6021. module_param(shared_splits, int, 0);
  6022. module_param(tmac_util_period, int, 0);
  6023. module_param(rmac_util_period, int, 0);
  6024. module_param(bimodal, bool, 0);
  6025. module_param(l3l4hdr_size, int , 0);
  6026. #ifndef CONFIG_S2IO_NAPI
  6027. module_param(indicate_max_pkts, int, 0);
  6028. #endif
  6029. module_param(rxsync_frequency, int, 0);
  6030. module_param(intr_type, int, 0);
  6031. module_param(lro, int, 0);
  6032. module_param(lro_max_pkts, int, 0);
  6033. static int s2io_verify_parm(struct pci_dev *pdev, u8 *dev_intr_type)
  6034. {
  6035. if ( tx_fifo_num > 8) {
  6036. DBG_PRINT(ERR_DBG, "s2io: Requested number of Tx fifos not "
  6037. "supported\n");
  6038. DBG_PRINT(ERR_DBG, "s2io: Default to 8 Tx fifos\n");
  6039. tx_fifo_num = 8;
  6040. }
  6041. if ( rx_ring_num > 8) {
  6042. DBG_PRINT(ERR_DBG, "s2io: Requested number of Rx rings not "
  6043. "supported\n");
  6044. DBG_PRINT(ERR_DBG, "s2io: Default to 8 Rx rings\n");
  6045. rx_ring_num = 8;
  6046. }
  6047. #ifdef CONFIG_S2IO_NAPI
  6048. if (*dev_intr_type != INTA) {
  6049. DBG_PRINT(ERR_DBG, "s2io: NAPI cannot be enabled when "
  6050. "MSI/MSI-X is enabled. Defaulting to INTA\n");
  6051. *dev_intr_type = INTA;
  6052. }
  6053. #endif
  6054. #ifndef CONFIG_PCI_MSI
  6055. if (*dev_intr_type != INTA) {
  6056. DBG_PRINT(ERR_DBG, "s2io: This kernel does not support"
  6057. "MSI/MSI-X. Defaulting to INTA\n");
  6058. *dev_intr_type = INTA;
  6059. }
  6060. #else
  6061. if (*dev_intr_type > MSI_X) {
  6062. DBG_PRINT(ERR_DBG, "s2io: Wrong intr_type requested. "
  6063. "Defaulting to INTA\n");
  6064. *dev_intr_type = INTA;
  6065. }
  6066. #endif
  6067. if ((*dev_intr_type == MSI_X) &&
  6068. ((pdev->device != PCI_DEVICE_ID_HERC_WIN) &&
  6069. (pdev->device != PCI_DEVICE_ID_HERC_UNI))) {
  6070. DBG_PRINT(ERR_DBG, "s2io: Xframe I does not support MSI_X. "
  6071. "Defaulting to INTA\n");
  6072. *dev_intr_type = INTA;
  6073. }
  6074. if (rx_ring_mode > 3) {
  6075. DBG_PRINT(ERR_DBG, "s2io: Requested ring mode not supported\n");
  6076. DBG_PRINT(ERR_DBG, "s2io: Defaulting to 3-buffer mode\n");
  6077. rx_ring_mode = 3;
  6078. }
  6079. return SUCCESS;
  6080. }
  6081. /**
  6082. * s2io_init_nic - Initialization of the adapter .
  6083. * @pdev : structure containing the PCI related information of the device.
  6084. * @pre: List of PCI devices supported by the driver listed in s2io_tbl.
  6085. * Description:
  6086. * The function initializes an adapter identified by the pci_dec structure.
  6087. * All OS related initialization including memory and device structure and
  6088. * initlaization of the device private variable is done. Also the swapper
  6089. * control register is initialized to enable read and write into the I/O
  6090. * registers of the device.
  6091. * Return value:
  6092. * returns 0 on success and negative on failure.
  6093. */
  6094. static int __devinit
  6095. s2io_init_nic(struct pci_dev *pdev, const struct pci_device_id *pre)
  6096. {
  6097. nic_t *sp;
  6098. struct net_device *dev;
  6099. int i, j, ret;
  6100. int dma_flag = FALSE;
  6101. u32 mac_up, mac_down;
  6102. u64 val64 = 0, tmp64 = 0;
  6103. XENA_dev_config_t __iomem *bar0 = NULL;
  6104. u16 subid;
  6105. mac_info_t *mac_control;
  6106. struct config_param *config;
  6107. int mode;
  6108. u8 dev_intr_type = intr_type;
  6109. if ((ret = s2io_verify_parm(pdev, &dev_intr_type)))
  6110. return ret;
  6111. if ((ret = pci_enable_device(pdev))) {
  6112. DBG_PRINT(ERR_DBG,
  6113. "s2io_init_nic: pci_enable_device failed\n");
  6114. return ret;
  6115. }
  6116. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  6117. DBG_PRINT(INIT_DBG, "s2io_init_nic: Using 64bit DMA\n");
  6118. dma_flag = TRUE;
  6119. if (pci_set_consistent_dma_mask
  6120. (pdev, DMA_64BIT_MASK)) {
  6121. DBG_PRINT(ERR_DBG,
  6122. "Unable to obtain 64bit DMA for \
  6123. consistent allocations\n");
  6124. pci_disable_device(pdev);
  6125. return -ENOMEM;
  6126. }
  6127. } else if (!pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
  6128. DBG_PRINT(INIT_DBG, "s2io_init_nic: Using 32bit DMA\n");
  6129. } else {
  6130. pci_disable_device(pdev);
  6131. return -ENOMEM;
  6132. }
  6133. if (dev_intr_type != MSI_X) {
  6134. if (pci_request_regions(pdev, s2io_driver_name)) {
  6135. DBG_PRINT(ERR_DBG, "Request Regions failed\n"),
  6136. pci_disable_device(pdev);
  6137. return -ENODEV;
  6138. }
  6139. }
  6140. else {
  6141. if (!(request_mem_region(pci_resource_start(pdev, 0),
  6142. pci_resource_len(pdev, 0), s2io_driver_name))) {
  6143. DBG_PRINT(ERR_DBG, "bar0 Request Regions failed\n");
  6144. pci_disable_device(pdev);
  6145. return -ENODEV;
  6146. }
  6147. if (!(request_mem_region(pci_resource_start(pdev, 2),
  6148. pci_resource_len(pdev, 2), s2io_driver_name))) {
  6149. DBG_PRINT(ERR_DBG, "bar1 Request Regions failed\n");
  6150. release_mem_region(pci_resource_start(pdev, 0),
  6151. pci_resource_len(pdev, 0));
  6152. pci_disable_device(pdev);
  6153. return -ENODEV;
  6154. }
  6155. }
  6156. dev = alloc_etherdev(sizeof(nic_t));
  6157. if (dev == NULL) {
  6158. DBG_PRINT(ERR_DBG, "Device allocation failed\n");
  6159. pci_disable_device(pdev);
  6160. pci_release_regions(pdev);
  6161. return -ENODEV;
  6162. }
  6163. pci_set_master(pdev);
  6164. pci_set_drvdata(pdev, dev);
  6165. SET_MODULE_OWNER(dev);
  6166. SET_NETDEV_DEV(dev, &pdev->dev);
  6167. /* Private member variable initialized to s2io NIC structure */
  6168. sp = dev->priv;
  6169. memset(sp, 0, sizeof(nic_t));
  6170. sp->dev = dev;
  6171. sp->pdev = pdev;
  6172. sp->high_dma_flag = dma_flag;
  6173. sp->device_enabled_once = FALSE;
  6174. if (rx_ring_mode == 1)
  6175. sp->rxd_mode = RXD_MODE_1;
  6176. if (rx_ring_mode == 2)
  6177. sp->rxd_mode = RXD_MODE_3B;
  6178. if (rx_ring_mode == 3)
  6179. sp->rxd_mode = RXD_MODE_3A;
  6180. sp->intr_type = dev_intr_type;
  6181. if ((pdev->device == PCI_DEVICE_ID_HERC_WIN) ||
  6182. (pdev->device == PCI_DEVICE_ID_HERC_UNI))
  6183. sp->device_type = XFRAME_II_DEVICE;
  6184. else
  6185. sp->device_type = XFRAME_I_DEVICE;
  6186. sp->lro = lro;
  6187. /* Initialize some PCI/PCI-X fields of the NIC. */
  6188. s2io_init_pci(sp);
  6189. /*
  6190. * Setting the device configuration parameters.
  6191. * Most of these parameters can be specified by the user during
  6192. * module insertion as they are module loadable parameters. If
  6193. * these parameters are not not specified during load time, they
  6194. * are initialized with default values.
  6195. */
  6196. mac_control = &sp->mac_control;
  6197. config = &sp->config;
  6198. /* Tx side parameters. */
  6199. config->tx_fifo_num = tx_fifo_num;
  6200. for (i = 0; i < MAX_TX_FIFOS; i++) {
  6201. config->tx_cfg[i].fifo_len = tx_fifo_len[i];
  6202. config->tx_cfg[i].fifo_priority = i;
  6203. }
  6204. /* mapping the QoS priority to the configured fifos */
  6205. for (i = 0; i < MAX_TX_FIFOS; i++)
  6206. config->fifo_mapping[i] = fifo_map[config->tx_fifo_num][i];
  6207. config->tx_intr_type = TXD_INT_TYPE_UTILZ;
  6208. for (i = 0; i < config->tx_fifo_num; i++) {
  6209. config->tx_cfg[i].f_no_snoop =
  6210. (NO_SNOOP_TXD | NO_SNOOP_TXD_BUFFER);
  6211. if (config->tx_cfg[i].fifo_len < 65) {
  6212. config->tx_intr_type = TXD_INT_TYPE_PER_LIST;
  6213. break;
  6214. }
  6215. }
  6216. /* + 2 because one Txd for skb->data and one Txd for UFO */
  6217. config->max_txds = MAX_SKB_FRAGS + 2;
  6218. /* Rx side parameters. */
  6219. config->rx_ring_num = rx_ring_num;
  6220. for (i = 0; i < MAX_RX_RINGS; i++) {
  6221. config->rx_cfg[i].num_rxd = rx_ring_sz[i] *
  6222. (rxd_count[sp->rxd_mode] + 1);
  6223. config->rx_cfg[i].ring_priority = i;
  6224. }
  6225. for (i = 0; i < rx_ring_num; i++) {
  6226. config->rx_cfg[i].ring_org = RING_ORG_BUFF1;
  6227. config->rx_cfg[i].f_no_snoop =
  6228. (NO_SNOOP_RXD | NO_SNOOP_RXD_BUFFER);
  6229. }
  6230. /* Setting Mac Control parameters */
  6231. mac_control->rmac_pause_time = rmac_pause_time;
  6232. mac_control->mc_pause_threshold_q0q3 = mc_pause_threshold_q0q3;
  6233. mac_control->mc_pause_threshold_q4q7 = mc_pause_threshold_q4q7;
  6234. /* Initialize Ring buffer parameters. */
  6235. for (i = 0; i < config->rx_ring_num; i++)
  6236. atomic_set(&sp->rx_bufs_left[i], 0);
  6237. /* Initialize the number of ISRs currently running */
  6238. atomic_set(&sp->isr_cnt, 0);
  6239. /* initialize the shared memory used by the NIC and the host */
  6240. if (init_shared_mem(sp)) {
  6241. DBG_PRINT(ERR_DBG, "%s: Memory allocation failed\n",
  6242. __FUNCTION__);
  6243. ret = -ENOMEM;
  6244. goto mem_alloc_failed;
  6245. }
  6246. sp->bar0 = ioremap(pci_resource_start(pdev, 0),
  6247. pci_resource_len(pdev, 0));
  6248. if (!sp->bar0) {
  6249. DBG_PRINT(ERR_DBG, "%s: S2IO: cannot remap io mem1\n",
  6250. dev->name);
  6251. ret = -ENOMEM;
  6252. goto bar0_remap_failed;
  6253. }
  6254. sp->bar1 = ioremap(pci_resource_start(pdev, 2),
  6255. pci_resource_len(pdev, 2));
  6256. if (!sp->bar1) {
  6257. DBG_PRINT(ERR_DBG, "%s: S2IO: cannot remap io mem2\n",
  6258. dev->name);
  6259. ret = -ENOMEM;
  6260. goto bar1_remap_failed;
  6261. }
  6262. dev->irq = pdev->irq;
  6263. dev->base_addr = (unsigned long) sp->bar0;
  6264. /* Initializing the BAR1 address as the start of the FIFO pointer. */
  6265. for (j = 0; j < MAX_TX_FIFOS; j++) {
  6266. mac_control->tx_FIFO_start[j] = (TxFIFO_element_t __iomem *)
  6267. (sp->bar1 + (j * 0x00020000));
  6268. }
  6269. /* Driver entry points */
  6270. dev->open = &s2io_open;
  6271. dev->stop = &s2io_close;
  6272. dev->hard_start_xmit = &s2io_xmit;
  6273. dev->get_stats = &s2io_get_stats;
  6274. dev->set_multicast_list = &s2io_set_multicast;
  6275. dev->do_ioctl = &s2io_ioctl;
  6276. dev->change_mtu = &s2io_change_mtu;
  6277. SET_ETHTOOL_OPS(dev, &netdev_ethtool_ops);
  6278. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  6279. dev->vlan_rx_register = s2io_vlan_rx_register;
  6280. dev->vlan_rx_kill_vid = (void *)s2io_vlan_rx_kill_vid;
  6281. /*
  6282. * will use eth_mac_addr() for dev->set_mac_address
  6283. * mac address will be set every time dev->open() is called
  6284. */
  6285. #if defined(CONFIG_S2IO_NAPI)
  6286. dev->poll = s2io_poll;
  6287. dev->weight = 32;
  6288. #endif
  6289. dev->features |= NETIF_F_SG | NETIF_F_IP_CSUM;
  6290. if (sp->high_dma_flag == TRUE)
  6291. dev->features |= NETIF_F_HIGHDMA;
  6292. #ifdef NETIF_F_TSO
  6293. dev->features |= NETIF_F_TSO;
  6294. #endif
  6295. if (sp->device_type & XFRAME_II_DEVICE) {
  6296. dev->features |= NETIF_F_UFO;
  6297. dev->features |= NETIF_F_HW_CSUM;
  6298. }
  6299. dev->tx_timeout = &s2io_tx_watchdog;
  6300. dev->watchdog_timeo = WATCH_DOG_TIMEOUT;
  6301. INIT_WORK(&sp->rst_timer_task,
  6302. (void (*)(void *)) s2io_restart_nic, dev);
  6303. INIT_WORK(&sp->set_link_task,
  6304. (void (*)(void *)) s2io_set_link, sp);
  6305. pci_save_state(sp->pdev);
  6306. /* Setting swapper control on the NIC, for proper reset operation */
  6307. if (s2io_set_swapper(sp)) {
  6308. DBG_PRINT(ERR_DBG, "%s:swapper settings are wrong\n",
  6309. dev->name);
  6310. ret = -EAGAIN;
  6311. goto set_swap_failed;
  6312. }
  6313. /* Verify if the Herc works on the slot its placed into */
  6314. if (sp->device_type & XFRAME_II_DEVICE) {
  6315. mode = s2io_verify_pci_mode(sp);
  6316. if (mode < 0) {
  6317. DBG_PRINT(ERR_DBG, "%s: ", __FUNCTION__);
  6318. DBG_PRINT(ERR_DBG, " Unsupported PCI bus mode\n");
  6319. ret = -EBADSLT;
  6320. goto set_swap_failed;
  6321. }
  6322. }
  6323. /* Not needed for Herc */
  6324. if (sp->device_type & XFRAME_I_DEVICE) {
  6325. /*
  6326. * Fix for all "FFs" MAC address problems observed on
  6327. * Alpha platforms
  6328. */
  6329. fix_mac_address(sp);
  6330. s2io_reset(sp);
  6331. }
  6332. /*
  6333. * MAC address initialization.
  6334. * For now only one mac address will be read and used.
  6335. */
  6336. bar0 = sp->bar0;
  6337. val64 = RMAC_ADDR_CMD_MEM_RD | RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
  6338. RMAC_ADDR_CMD_MEM_OFFSET(0 + MAC_MAC_ADDR_START_OFFSET);
  6339. writeq(val64, &bar0->rmac_addr_cmd_mem);
  6340. wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
  6341. RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING);
  6342. tmp64 = readq(&bar0->rmac_addr_data0_mem);
  6343. mac_down = (u32) tmp64;
  6344. mac_up = (u32) (tmp64 >> 32);
  6345. memset(sp->def_mac_addr[0].mac_addr, 0, sizeof(ETH_ALEN));
  6346. sp->def_mac_addr[0].mac_addr[3] = (u8) (mac_up);
  6347. sp->def_mac_addr[0].mac_addr[2] = (u8) (mac_up >> 8);
  6348. sp->def_mac_addr[0].mac_addr[1] = (u8) (mac_up >> 16);
  6349. sp->def_mac_addr[0].mac_addr[0] = (u8) (mac_up >> 24);
  6350. sp->def_mac_addr[0].mac_addr[5] = (u8) (mac_down >> 16);
  6351. sp->def_mac_addr[0].mac_addr[4] = (u8) (mac_down >> 24);
  6352. /* Set the factory defined MAC address initially */
  6353. dev->addr_len = ETH_ALEN;
  6354. memcpy(dev->dev_addr, sp->def_mac_addr, ETH_ALEN);
  6355. /*
  6356. * Initialize the tasklet status and link state flags
  6357. * and the card state parameter
  6358. */
  6359. atomic_set(&(sp->card_state), 0);
  6360. sp->tasklet_status = 0;
  6361. sp->link_state = 0;
  6362. /* Initialize spinlocks */
  6363. spin_lock_init(&sp->tx_lock);
  6364. #ifndef CONFIG_S2IO_NAPI
  6365. spin_lock_init(&sp->put_lock);
  6366. #endif
  6367. spin_lock_init(&sp->rx_lock);
  6368. /*
  6369. * SXE-002: Configure link and activity LED to init state
  6370. * on driver load.
  6371. */
  6372. subid = sp->pdev->subsystem_device;
  6373. if ((subid & 0xFF) >= 0x07) {
  6374. val64 = readq(&bar0->gpio_control);
  6375. val64 |= 0x0000800000000000ULL;
  6376. writeq(val64, &bar0->gpio_control);
  6377. val64 = 0x0411040400000000ULL;
  6378. writeq(val64, (void __iomem *) bar0 + 0x2700);
  6379. val64 = readq(&bar0->gpio_control);
  6380. }
  6381. sp->rx_csum = 1; /* Rx chksum verify enabled by default */
  6382. if (register_netdev(dev)) {
  6383. DBG_PRINT(ERR_DBG, "Device registration failed\n");
  6384. ret = -ENODEV;
  6385. goto register_failed;
  6386. }
  6387. s2io_vpd_read(sp);
  6388. DBG_PRINT(ERR_DBG, "%s: Neterion %s",dev->name, sp->product_name);
  6389. DBG_PRINT(ERR_DBG, "(rev %d), Driver version %s\n",
  6390. get_xena_rev_id(sp->pdev),
  6391. s2io_driver_version);
  6392. DBG_PRINT(ERR_DBG, "Copyright(c) 2002-2005 Neterion Inc.\n");
  6393. DBG_PRINT(ERR_DBG, "%s: MAC ADDR: "
  6394. "%02x:%02x:%02x:%02x:%02x:%02x\n", dev->name,
  6395. sp->def_mac_addr[0].mac_addr[0],
  6396. sp->def_mac_addr[0].mac_addr[1],
  6397. sp->def_mac_addr[0].mac_addr[2],
  6398. sp->def_mac_addr[0].mac_addr[3],
  6399. sp->def_mac_addr[0].mac_addr[4],
  6400. sp->def_mac_addr[0].mac_addr[5]);
  6401. if (sp->device_type & XFRAME_II_DEVICE) {
  6402. mode = s2io_print_pci_mode(sp);
  6403. if (mode < 0) {
  6404. DBG_PRINT(ERR_DBG, " Unsupported PCI bus mode\n");
  6405. ret = -EBADSLT;
  6406. unregister_netdev(dev);
  6407. goto set_swap_failed;
  6408. }
  6409. }
  6410. switch(sp->rxd_mode) {
  6411. case RXD_MODE_1:
  6412. DBG_PRINT(ERR_DBG, "%s: 1-Buffer receive mode enabled\n",
  6413. dev->name);
  6414. break;
  6415. case RXD_MODE_3B:
  6416. DBG_PRINT(ERR_DBG, "%s: 2-Buffer receive mode enabled\n",
  6417. dev->name);
  6418. break;
  6419. case RXD_MODE_3A:
  6420. DBG_PRINT(ERR_DBG, "%s: 3-Buffer receive mode enabled\n",
  6421. dev->name);
  6422. break;
  6423. }
  6424. #ifdef CONFIG_S2IO_NAPI
  6425. DBG_PRINT(ERR_DBG, "%s: NAPI enabled\n", dev->name);
  6426. #endif
  6427. switch(sp->intr_type) {
  6428. case INTA:
  6429. DBG_PRINT(ERR_DBG, "%s: Interrupt type INTA\n", dev->name);
  6430. break;
  6431. case MSI:
  6432. DBG_PRINT(ERR_DBG, "%s: Interrupt type MSI\n", dev->name);
  6433. break;
  6434. case MSI_X:
  6435. DBG_PRINT(ERR_DBG, "%s: Interrupt type MSI-X\n", dev->name);
  6436. break;
  6437. }
  6438. if (sp->lro)
  6439. DBG_PRINT(ERR_DBG, "%s: Large receive offload enabled\n",
  6440. dev->name);
  6441. /* Initialize device name */
  6442. sprintf(sp->name, "%s Neterion %s", dev->name, sp->product_name);
  6443. /* Initialize bimodal Interrupts */
  6444. sp->config.bimodal = bimodal;
  6445. if (!(sp->device_type & XFRAME_II_DEVICE) && bimodal) {
  6446. sp->config.bimodal = 0;
  6447. DBG_PRINT(ERR_DBG,"%s:Bimodal intr not supported by Xframe I\n",
  6448. dev->name);
  6449. }
  6450. /*
  6451. * Make Link state as off at this point, when the Link change
  6452. * interrupt comes the state will be automatically changed to
  6453. * the right state.
  6454. */
  6455. netif_carrier_off(dev);
  6456. return 0;
  6457. register_failed:
  6458. set_swap_failed:
  6459. iounmap(sp->bar1);
  6460. bar1_remap_failed:
  6461. iounmap(sp->bar0);
  6462. bar0_remap_failed:
  6463. mem_alloc_failed:
  6464. free_shared_mem(sp);
  6465. pci_disable_device(pdev);
  6466. if (dev_intr_type != MSI_X)
  6467. pci_release_regions(pdev);
  6468. else {
  6469. release_mem_region(pci_resource_start(pdev, 0),
  6470. pci_resource_len(pdev, 0));
  6471. release_mem_region(pci_resource_start(pdev, 2),
  6472. pci_resource_len(pdev, 2));
  6473. }
  6474. pci_set_drvdata(pdev, NULL);
  6475. free_netdev(dev);
  6476. return ret;
  6477. }
  6478. /**
  6479. * s2io_rem_nic - Free the PCI device
  6480. * @pdev: structure containing the PCI related information of the device.
  6481. * Description: This function is called by the Pci subsystem to release a
  6482. * PCI device and free up all resource held up by the device. This could
  6483. * be in response to a Hot plug event or when the driver is to be removed
  6484. * from memory.
  6485. */
  6486. static void __devexit s2io_rem_nic(struct pci_dev *pdev)
  6487. {
  6488. struct net_device *dev =
  6489. (struct net_device *) pci_get_drvdata(pdev);
  6490. nic_t *sp;
  6491. if (dev == NULL) {
  6492. DBG_PRINT(ERR_DBG, "Driver Data is NULL!!\n");
  6493. return;
  6494. }
  6495. sp = dev->priv;
  6496. unregister_netdev(dev);
  6497. free_shared_mem(sp);
  6498. iounmap(sp->bar0);
  6499. iounmap(sp->bar1);
  6500. pci_disable_device(pdev);
  6501. if (sp->intr_type != MSI_X)
  6502. pci_release_regions(pdev);
  6503. else {
  6504. release_mem_region(pci_resource_start(pdev, 0),
  6505. pci_resource_len(pdev, 0));
  6506. release_mem_region(pci_resource_start(pdev, 2),
  6507. pci_resource_len(pdev, 2));
  6508. }
  6509. pci_set_drvdata(pdev, NULL);
  6510. free_netdev(dev);
  6511. }
  6512. /**
  6513. * s2io_starter - Entry point for the driver
  6514. * Description: This function is the entry point for the driver. It verifies
  6515. * the module loadable parameters and initializes PCI configuration space.
  6516. */
  6517. int __init s2io_starter(void)
  6518. {
  6519. return pci_module_init(&s2io_driver);
  6520. }
  6521. /**
  6522. * s2io_closer - Cleanup routine for the driver
  6523. * Description: This function is the cleanup routine for the driver. It unregist * ers the driver.
  6524. */
  6525. static void s2io_closer(void)
  6526. {
  6527. pci_unregister_driver(&s2io_driver);
  6528. DBG_PRINT(INIT_DBG, "cleanup done\n");
  6529. }
  6530. module_init(s2io_starter);
  6531. module_exit(s2io_closer);
  6532. static int check_L2_lro_capable(u8 *buffer, struct iphdr **ip,
  6533. struct tcphdr **tcp, RxD_t *rxdp)
  6534. {
  6535. int ip_off;
  6536. u8 l2_type = (u8)((rxdp->Control_1 >> 37) & 0x7), ip_len;
  6537. if (!(rxdp->Control_1 & RXD_FRAME_PROTO_TCP)) {
  6538. DBG_PRINT(INIT_DBG,"%s: Non-TCP frames not supported for LRO\n",
  6539. __FUNCTION__);
  6540. return -1;
  6541. }
  6542. /* TODO:
  6543. * By default the VLAN field in the MAC is stripped by the card, if this
  6544. * feature is turned off in rx_pa_cfg register, then the ip_off field
  6545. * has to be shifted by a further 2 bytes
  6546. */
  6547. switch (l2_type) {
  6548. case 0: /* DIX type */
  6549. case 4: /* DIX type with VLAN */
  6550. ip_off = HEADER_ETHERNET_II_802_3_SIZE;
  6551. break;
  6552. /* LLC, SNAP etc are considered non-mergeable */
  6553. default:
  6554. return -1;
  6555. }
  6556. *ip = (struct iphdr *)((u8 *)buffer + ip_off);
  6557. ip_len = (u8)((*ip)->ihl);
  6558. ip_len <<= 2;
  6559. *tcp = (struct tcphdr *)((unsigned long)*ip + ip_len);
  6560. return 0;
  6561. }
  6562. static int check_for_socket_match(lro_t *lro, struct iphdr *ip,
  6563. struct tcphdr *tcp)
  6564. {
  6565. DBG_PRINT(INFO_DBG,"%s: Been here...\n", __FUNCTION__);
  6566. if ((lro->iph->saddr != ip->saddr) || (lro->iph->daddr != ip->daddr) ||
  6567. (lro->tcph->source != tcp->source) || (lro->tcph->dest != tcp->dest))
  6568. return -1;
  6569. return 0;
  6570. }
  6571. static inline int get_l4_pyld_length(struct iphdr *ip, struct tcphdr *tcp)
  6572. {
  6573. return(ntohs(ip->tot_len) - (ip->ihl << 2) - (tcp->doff << 2));
  6574. }
  6575. static void initiate_new_session(lro_t *lro, u8 *l2h,
  6576. struct iphdr *ip, struct tcphdr *tcp, u32 tcp_pyld_len)
  6577. {
  6578. DBG_PRINT(INFO_DBG,"%s: Been here...\n", __FUNCTION__);
  6579. lro->l2h = l2h;
  6580. lro->iph = ip;
  6581. lro->tcph = tcp;
  6582. lro->tcp_next_seq = tcp_pyld_len + ntohl(tcp->seq);
  6583. lro->tcp_ack = ntohl(tcp->ack_seq);
  6584. lro->sg_num = 1;
  6585. lro->total_len = ntohs(ip->tot_len);
  6586. lro->frags_len = 0;
  6587. /*
  6588. * check if we saw TCP timestamp. Other consistency checks have
  6589. * already been done.
  6590. */
  6591. if (tcp->doff == 8) {
  6592. u32 *ptr;
  6593. ptr = (u32 *)(tcp+1);
  6594. lro->saw_ts = 1;
  6595. lro->cur_tsval = *(ptr+1);
  6596. lro->cur_tsecr = *(ptr+2);
  6597. }
  6598. lro->in_use = 1;
  6599. }
  6600. static void update_L3L4_header(nic_t *sp, lro_t *lro)
  6601. {
  6602. struct iphdr *ip = lro->iph;
  6603. struct tcphdr *tcp = lro->tcph;
  6604. u16 nchk;
  6605. StatInfo_t *statinfo = sp->mac_control.stats_info;
  6606. DBG_PRINT(INFO_DBG,"%s: Been here...\n", __FUNCTION__);
  6607. /* Update L3 header */
  6608. ip->tot_len = htons(lro->total_len);
  6609. ip->check = 0;
  6610. nchk = ip_fast_csum((u8 *)lro->iph, ip->ihl);
  6611. ip->check = nchk;
  6612. /* Update L4 header */
  6613. tcp->ack_seq = lro->tcp_ack;
  6614. tcp->window = lro->window;
  6615. /* Update tsecr field if this session has timestamps enabled */
  6616. if (lro->saw_ts) {
  6617. u32 *ptr = (u32 *)(tcp + 1);
  6618. *(ptr+2) = lro->cur_tsecr;
  6619. }
  6620. /* Update counters required for calculation of
  6621. * average no. of packets aggregated.
  6622. */
  6623. statinfo->sw_stat.sum_avg_pkts_aggregated += lro->sg_num;
  6624. statinfo->sw_stat.num_aggregations++;
  6625. }
  6626. static void aggregate_new_rx(lro_t *lro, struct iphdr *ip,
  6627. struct tcphdr *tcp, u32 l4_pyld)
  6628. {
  6629. DBG_PRINT(INFO_DBG,"%s: Been here...\n", __FUNCTION__);
  6630. lro->total_len += l4_pyld;
  6631. lro->frags_len += l4_pyld;
  6632. lro->tcp_next_seq += l4_pyld;
  6633. lro->sg_num++;
  6634. /* Update ack seq no. and window ad(from this pkt) in LRO object */
  6635. lro->tcp_ack = tcp->ack_seq;
  6636. lro->window = tcp->window;
  6637. if (lro->saw_ts) {
  6638. u32 *ptr;
  6639. /* Update tsecr and tsval from this packet */
  6640. ptr = (u32 *) (tcp + 1);
  6641. lro->cur_tsval = *(ptr + 1);
  6642. lro->cur_tsecr = *(ptr + 2);
  6643. }
  6644. }
  6645. static int verify_l3_l4_lro_capable(lro_t *l_lro, struct iphdr *ip,
  6646. struct tcphdr *tcp, u32 tcp_pyld_len)
  6647. {
  6648. u8 *ptr;
  6649. DBG_PRINT(INFO_DBG,"%s: Been here...\n", __FUNCTION__);
  6650. if (!tcp_pyld_len) {
  6651. /* Runt frame or a pure ack */
  6652. return -1;
  6653. }
  6654. if (ip->ihl != 5) /* IP has options */
  6655. return -1;
  6656. if (tcp->urg || tcp->psh || tcp->rst || tcp->syn || tcp->fin ||
  6657. !tcp->ack) {
  6658. /*
  6659. * Currently recognize only the ack control word and
  6660. * any other control field being set would result in
  6661. * flushing the LRO session
  6662. */
  6663. return -1;
  6664. }
  6665. /*
  6666. * Allow only one TCP timestamp option. Don't aggregate if
  6667. * any other options are detected.
  6668. */
  6669. if (tcp->doff != 5 && tcp->doff != 8)
  6670. return -1;
  6671. if (tcp->doff == 8) {
  6672. ptr = (u8 *)(tcp + 1);
  6673. while (*ptr == TCPOPT_NOP)
  6674. ptr++;
  6675. if (*ptr != TCPOPT_TIMESTAMP || *(ptr+1) != TCPOLEN_TIMESTAMP)
  6676. return -1;
  6677. /* Ensure timestamp value increases monotonically */
  6678. if (l_lro)
  6679. if (l_lro->cur_tsval > *((u32 *)(ptr+2)))
  6680. return -1;
  6681. /* timestamp echo reply should be non-zero */
  6682. if (*((u32 *)(ptr+6)) == 0)
  6683. return -1;
  6684. }
  6685. return 0;
  6686. }
  6687. static int
  6688. s2io_club_tcp_session(u8 *buffer, u8 **tcp, u32 *tcp_len, lro_t **lro,
  6689. RxD_t *rxdp, nic_t *sp)
  6690. {
  6691. struct iphdr *ip;
  6692. struct tcphdr *tcph;
  6693. int ret = 0, i;
  6694. if (!(ret = check_L2_lro_capable(buffer, &ip, (struct tcphdr **)tcp,
  6695. rxdp))) {
  6696. DBG_PRINT(INFO_DBG,"IP Saddr: %x Daddr: %x\n",
  6697. ip->saddr, ip->daddr);
  6698. } else {
  6699. return ret;
  6700. }
  6701. tcph = (struct tcphdr *)*tcp;
  6702. *tcp_len = get_l4_pyld_length(ip, tcph);
  6703. for (i=0; i<MAX_LRO_SESSIONS; i++) {
  6704. lro_t *l_lro = &sp->lro0_n[i];
  6705. if (l_lro->in_use) {
  6706. if (check_for_socket_match(l_lro, ip, tcph))
  6707. continue;
  6708. /* Sock pair matched */
  6709. *lro = l_lro;
  6710. if ((*lro)->tcp_next_seq != ntohl(tcph->seq)) {
  6711. DBG_PRINT(INFO_DBG, "%s:Out of order. expected "
  6712. "0x%x, actual 0x%x\n", __FUNCTION__,
  6713. (*lro)->tcp_next_seq,
  6714. ntohl(tcph->seq));
  6715. sp->mac_control.stats_info->
  6716. sw_stat.outof_sequence_pkts++;
  6717. ret = 2;
  6718. break;
  6719. }
  6720. if (!verify_l3_l4_lro_capable(l_lro, ip, tcph,*tcp_len))
  6721. ret = 1; /* Aggregate */
  6722. else
  6723. ret = 2; /* Flush both */
  6724. break;
  6725. }
  6726. }
  6727. if (ret == 0) {
  6728. /* Before searching for available LRO objects,
  6729. * check if the pkt is L3/L4 aggregatable. If not
  6730. * don't create new LRO session. Just send this
  6731. * packet up.
  6732. */
  6733. if (verify_l3_l4_lro_capable(NULL, ip, tcph, *tcp_len)) {
  6734. return 5;
  6735. }
  6736. for (i=0; i<MAX_LRO_SESSIONS; i++) {
  6737. lro_t *l_lro = &sp->lro0_n[i];
  6738. if (!(l_lro->in_use)) {
  6739. *lro = l_lro;
  6740. ret = 3; /* Begin anew */
  6741. break;
  6742. }
  6743. }
  6744. }
  6745. if (ret == 0) { /* sessions exceeded */
  6746. DBG_PRINT(INFO_DBG,"%s:All LRO sessions already in use\n",
  6747. __FUNCTION__);
  6748. *lro = NULL;
  6749. return ret;
  6750. }
  6751. switch (ret) {
  6752. case 3:
  6753. initiate_new_session(*lro, buffer, ip, tcph, *tcp_len);
  6754. break;
  6755. case 2:
  6756. update_L3L4_header(sp, *lro);
  6757. break;
  6758. case 1:
  6759. aggregate_new_rx(*lro, ip, tcph, *tcp_len);
  6760. if ((*lro)->sg_num == sp->lro_max_aggr_per_sess) {
  6761. update_L3L4_header(sp, *lro);
  6762. ret = 4; /* Flush the LRO */
  6763. }
  6764. break;
  6765. default:
  6766. DBG_PRINT(ERR_DBG,"%s:Dont know, can't say!!\n",
  6767. __FUNCTION__);
  6768. break;
  6769. }
  6770. return ret;
  6771. }
  6772. static void clear_lro_session(lro_t *lro)
  6773. {
  6774. static u16 lro_struct_size = sizeof(lro_t);
  6775. memset(lro, 0, lro_struct_size);
  6776. }
  6777. static void queue_rx_frame(struct sk_buff *skb)
  6778. {
  6779. struct net_device *dev = skb->dev;
  6780. skb->protocol = eth_type_trans(skb, dev);
  6781. #ifdef CONFIG_S2IO_NAPI
  6782. netif_receive_skb(skb);
  6783. #else
  6784. netif_rx(skb);
  6785. #endif
  6786. }
  6787. static void lro_append_pkt(nic_t *sp, lro_t *lro, struct sk_buff *skb,
  6788. u32 tcp_len)
  6789. {
  6790. struct sk_buff *tmp, *first = lro->parent;
  6791. first->len += tcp_len;
  6792. first->data_len = lro->frags_len;
  6793. skb_pull(skb, (skb->len - tcp_len));
  6794. if ((tmp = skb_shinfo(first)->frag_list)) {
  6795. while (tmp->next)
  6796. tmp = tmp->next;
  6797. tmp->next = skb;
  6798. }
  6799. else
  6800. skb_shinfo(first)->frag_list = skb;
  6801. sp->mac_control.stats_info->sw_stat.clubbed_frms_cnt++;
  6802. return;
  6803. }