emulate.c 88 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. *
  13. * Avi Kivity <avi@qumranet.com>
  14. * Yaniv Kamay <yaniv@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  20. */
  21. #ifndef __KERNEL__
  22. #include <stdio.h>
  23. #include <stdint.h>
  24. #include <public/xen.h>
  25. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  26. #else
  27. #include <linux/kvm_host.h>
  28. #include "kvm_cache_regs.h"
  29. #define DPRINTF(x...) do {} while (0)
  30. #endif
  31. #include <linux/module.h>
  32. #include <asm/kvm_emulate.h>
  33. #include "x86.h"
  34. #include "tss.h"
  35. /*
  36. * Opcode effective-address decode tables.
  37. * Note that we only emulate instructions that have at least one memory
  38. * operand (excluding implicit stack references). We assume that stack
  39. * references and instruction fetches will never occur in special memory
  40. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  41. * not be handled.
  42. */
  43. /* Operand sizes: 8-bit operands or specified/overridden size. */
  44. #define ByteOp (1<<0) /* 8-bit operands. */
  45. /* Destination operand type. */
  46. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  47. #define DstReg (2<<1) /* Register operand. */
  48. #define DstMem (3<<1) /* Memory operand. */
  49. #define DstAcc (4<<1) /* Destination Accumulator */
  50. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  51. #define DstMask (7<<1)
  52. /* Source operand type. */
  53. #define SrcNone (0<<4) /* No source operand. */
  54. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  55. #define SrcReg (1<<4) /* Register operand. */
  56. #define SrcMem (2<<4) /* Memory operand. */
  57. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  58. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  59. #define SrcImm (5<<4) /* Immediate operand. */
  60. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  61. #define SrcOne (7<<4) /* Implied '1' */
  62. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  63. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  64. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  65. #define SrcMask (0xf<<4)
  66. /* Generic ModRM decode. */
  67. #define ModRM (1<<8)
  68. /* Destination is only written; never read. */
  69. #define Mov (1<<9)
  70. #define BitOp (1<<10)
  71. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  72. #define String (1<<12) /* String instruction (rep capable) */
  73. #define Stack (1<<13) /* Stack instruction (push/pop) */
  74. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  75. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  76. #define GroupMask 0xff /* Group number stored in bits 0:7 */
  77. /* Misc flags */
  78. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  79. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  80. #define No64 (1<<28)
  81. /* Source 2 operand type */
  82. #define Src2None (0<<29)
  83. #define Src2CL (1<<29)
  84. #define Src2ImmByte (2<<29)
  85. #define Src2One (3<<29)
  86. #define Src2Imm16 (4<<29)
  87. #define Src2Mem16 (5<<29) /* Used for Ep encoding. First argument has to be
  88. in memory and second argument is located
  89. immediately after the first one in memory. */
  90. #define Src2Mask (7<<29)
  91. enum {
  92. Group1_80, Group1_81, Group1_82, Group1_83,
  93. Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
  94. Group8, Group9,
  95. };
  96. static u32 opcode_table[256] = {
  97. /* 0x00 - 0x07 */
  98. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  99. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  100. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  101. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  102. /* 0x08 - 0x0F */
  103. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  104. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  105. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  106. ImplicitOps | Stack | No64, 0,
  107. /* 0x10 - 0x17 */
  108. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  109. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  110. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  111. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  112. /* 0x18 - 0x1F */
  113. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  114. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  115. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  116. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  117. /* 0x20 - 0x27 */
  118. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  119. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  120. DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  121. /* 0x28 - 0x2F */
  122. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  123. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  124. 0, 0, 0, 0,
  125. /* 0x30 - 0x37 */
  126. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  127. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  128. 0, 0, 0, 0,
  129. /* 0x38 - 0x3F */
  130. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  131. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  132. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  133. 0, 0,
  134. /* 0x40 - 0x47 */
  135. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  136. /* 0x48 - 0x4F */
  137. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  138. /* 0x50 - 0x57 */
  139. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  140. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  141. /* 0x58 - 0x5F */
  142. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  143. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  144. /* 0x60 - 0x67 */
  145. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  146. 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  147. 0, 0, 0, 0,
  148. /* 0x68 - 0x6F */
  149. SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
  150. DstDI | ByteOp | Mov | String, DstDI | Mov | String, /* insb, insw/insd */
  151. SrcSI | ByteOp | ImplicitOps | String, SrcSI | ImplicitOps | String, /* outsb, outsw/outsd */
  152. /* 0x70 - 0x77 */
  153. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  154. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  155. /* 0x78 - 0x7F */
  156. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  157. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  158. /* 0x80 - 0x87 */
  159. Group | Group1_80, Group | Group1_81,
  160. Group | Group1_82, Group | Group1_83,
  161. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  162. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  163. /* 0x88 - 0x8F */
  164. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  165. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  166. DstMem | SrcReg | ModRM | Mov, ModRM | DstReg,
  167. DstReg | SrcMem | ModRM | Mov, Group | Group1A,
  168. /* 0x90 - 0x97 */
  169. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  170. /* 0x98 - 0x9F */
  171. 0, 0, SrcImm | Src2Imm16 | No64, 0,
  172. ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
  173. /* 0xA0 - 0xA7 */
  174. ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
  175. ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
  176. ByteOp | SrcSI | DstDI | Mov | String, SrcSI | DstDI | Mov | String,
  177. ByteOp | SrcSI | DstDI | String, SrcSI | DstDI | String,
  178. /* 0xA8 - 0xAF */
  179. 0, 0, ByteOp | DstDI | Mov | String, DstDI | Mov | String,
  180. ByteOp | SrcSI | DstAcc | Mov | String, SrcSI | DstAcc | Mov | String,
  181. ByteOp | DstDI | String, DstDI | String,
  182. /* 0xB0 - 0xB7 */
  183. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  184. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  185. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  186. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  187. /* 0xB8 - 0xBF */
  188. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  189. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  190. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  191. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  192. /* 0xC0 - 0xC7 */
  193. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  194. 0, ImplicitOps | Stack, 0, 0,
  195. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  196. /* 0xC8 - 0xCF */
  197. 0, 0, 0, ImplicitOps | Stack,
  198. ImplicitOps, SrcImmByte, ImplicitOps | No64, ImplicitOps,
  199. /* 0xD0 - 0xD7 */
  200. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  201. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  202. 0, 0, 0, 0,
  203. /* 0xD8 - 0xDF */
  204. 0, 0, 0, 0, 0, 0, 0, 0,
  205. /* 0xE0 - 0xE7 */
  206. 0, 0, 0, 0,
  207. ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
  208. ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
  209. /* 0xE8 - 0xEF */
  210. SrcImm | Stack, SrcImm | ImplicitOps,
  211. SrcImmU | Src2Imm16 | No64, SrcImmByte | ImplicitOps,
  212. SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
  213. SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
  214. /* 0xF0 - 0xF7 */
  215. 0, 0, 0, 0,
  216. ImplicitOps | Priv, ImplicitOps, Group | Group3_Byte, Group | Group3,
  217. /* 0xF8 - 0xFF */
  218. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  219. ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
  220. };
  221. static u32 twobyte_table[256] = {
  222. /* 0x00 - 0x0F */
  223. 0, Group | GroupDual | Group7, 0, 0,
  224. 0, ImplicitOps, ImplicitOps | Priv, 0,
  225. ImplicitOps | Priv, ImplicitOps | Priv, 0, 0,
  226. 0, ImplicitOps | ModRM, 0, 0,
  227. /* 0x10 - 0x1F */
  228. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  229. /* 0x20 - 0x2F */
  230. ModRM | ImplicitOps | Priv, ModRM | Priv,
  231. ModRM | ImplicitOps | Priv, ModRM | Priv,
  232. 0, 0, 0, 0,
  233. 0, 0, 0, 0, 0, 0, 0, 0,
  234. /* 0x30 - 0x3F */
  235. ImplicitOps | Priv, 0, ImplicitOps | Priv, 0,
  236. ImplicitOps, ImplicitOps | Priv, 0, 0,
  237. 0, 0, 0, 0, 0, 0, 0, 0,
  238. /* 0x40 - 0x47 */
  239. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  240. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  241. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  242. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  243. /* 0x48 - 0x4F */
  244. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  245. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  246. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  247. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  248. /* 0x50 - 0x5F */
  249. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  250. /* 0x60 - 0x6F */
  251. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  252. /* 0x70 - 0x7F */
  253. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  254. /* 0x80 - 0x8F */
  255. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  256. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  257. /* 0x90 - 0x9F */
  258. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  259. /* 0xA0 - 0xA7 */
  260. ImplicitOps | Stack, ImplicitOps | Stack,
  261. 0, DstMem | SrcReg | ModRM | BitOp,
  262. DstMem | SrcReg | Src2ImmByte | ModRM,
  263. DstMem | SrcReg | Src2CL | ModRM, 0, 0,
  264. /* 0xA8 - 0xAF */
  265. ImplicitOps | Stack, ImplicitOps | Stack,
  266. 0, DstMem | SrcReg | ModRM | BitOp | Lock,
  267. DstMem | SrcReg | Src2ImmByte | ModRM,
  268. DstMem | SrcReg | Src2CL | ModRM,
  269. ModRM, 0,
  270. /* 0xB0 - 0xB7 */
  271. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  272. 0, DstMem | SrcReg | ModRM | BitOp | Lock,
  273. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  274. DstReg | SrcMem16 | ModRM | Mov,
  275. /* 0xB8 - 0xBF */
  276. 0, 0,
  277. Group | Group8, DstMem | SrcReg | ModRM | BitOp | Lock,
  278. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  279. DstReg | SrcMem16 | ModRM | Mov,
  280. /* 0xC0 - 0xCF */
  281. 0, 0, 0, DstMem | SrcReg | ModRM | Mov,
  282. 0, 0, 0, Group | GroupDual | Group9,
  283. 0, 0, 0, 0, 0, 0, 0, 0,
  284. /* 0xD0 - 0xDF */
  285. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  286. /* 0xE0 - 0xEF */
  287. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  288. /* 0xF0 - 0xFF */
  289. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  290. };
  291. static u32 group_table[] = {
  292. [Group1_80*8] =
  293. ByteOp | DstMem | SrcImm | ModRM | Lock,
  294. ByteOp | DstMem | SrcImm | ModRM | Lock,
  295. ByteOp | DstMem | SrcImm | ModRM | Lock,
  296. ByteOp | DstMem | SrcImm | ModRM | Lock,
  297. ByteOp | DstMem | SrcImm | ModRM | Lock,
  298. ByteOp | DstMem | SrcImm | ModRM | Lock,
  299. ByteOp | DstMem | SrcImm | ModRM | Lock,
  300. ByteOp | DstMem | SrcImm | ModRM,
  301. [Group1_81*8] =
  302. DstMem | SrcImm | ModRM | Lock,
  303. DstMem | SrcImm | ModRM | Lock,
  304. DstMem | SrcImm | ModRM | Lock,
  305. DstMem | SrcImm | ModRM | Lock,
  306. DstMem | SrcImm | ModRM | Lock,
  307. DstMem | SrcImm | ModRM | Lock,
  308. DstMem | SrcImm | ModRM | Lock,
  309. DstMem | SrcImm | ModRM,
  310. [Group1_82*8] =
  311. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  312. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  313. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  314. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  315. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  316. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  317. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  318. ByteOp | DstMem | SrcImm | ModRM | No64,
  319. [Group1_83*8] =
  320. DstMem | SrcImmByte | ModRM | Lock,
  321. DstMem | SrcImmByte | ModRM | Lock,
  322. DstMem | SrcImmByte | ModRM | Lock,
  323. DstMem | SrcImmByte | ModRM | Lock,
  324. DstMem | SrcImmByte | ModRM | Lock,
  325. DstMem | SrcImmByte | ModRM | Lock,
  326. DstMem | SrcImmByte | ModRM | Lock,
  327. DstMem | SrcImmByte | ModRM,
  328. [Group1A*8] =
  329. DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
  330. [Group3_Byte*8] =
  331. ByteOp | SrcImm | DstMem | ModRM, 0,
  332. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  333. 0, 0, 0, 0,
  334. [Group3*8] =
  335. DstMem | SrcImm | ModRM, 0,
  336. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  337. 0, 0, 0, 0,
  338. [Group4*8] =
  339. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  340. 0, 0, 0, 0, 0, 0,
  341. [Group5*8] =
  342. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  343. SrcMem | ModRM | Stack, 0,
  344. SrcMem | ModRM | Stack, SrcMem | ModRM | Src2Mem16 | ImplicitOps,
  345. SrcMem | ModRM | Stack, 0,
  346. [Group7*8] =
  347. 0, 0, ModRM | SrcMem | Priv, ModRM | SrcMem | Priv,
  348. SrcNone | ModRM | DstMem | Mov, 0,
  349. SrcMem16 | ModRM | Mov | Priv, SrcMem | ModRM | ByteOp | Priv,
  350. [Group8*8] =
  351. 0, 0, 0, 0,
  352. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM | Lock,
  353. DstMem | SrcImmByte | ModRM | Lock, DstMem | SrcImmByte | ModRM | Lock,
  354. [Group9*8] =
  355. 0, ImplicitOps | ModRM | Lock, 0, 0, 0, 0, 0, 0,
  356. };
  357. static u32 group2_table[] = {
  358. [Group7*8] =
  359. SrcNone | ModRM | Priv, 0, 0, SrcNone | ModRM | Priv,
  360. SrcNone | ModRM | DstMem | Mov, 0,
  361. SrcMem16 | ModRM | Mov | Priv, 0,
  362. [Group9*8] =
  363. 0, 0, 0, 0, 0, 0, 0, 0,
  364. };
  365. /* EFLAGS bit definitions. */
  366. #define EFLG_ID (1<<21)
  367. #define EFLG_VIP (1<<20)
  368. #define EFLG_VIF (1<<19)
  369. #define EFLG_AC (1<<18)
  370. #define EFLG_VM (1<<17)
  371. #define EFLG_RF (1<<16)
  372. #define EFLG_IOPL (3<<12)
  373. #define EFLG_NT (1<<14)
  374. #define EFLG_OF (1<<11)
  375. #define EFLG_DF (1<<10)
  376. #define EFLG_IF (1<<9)
  377. #define EFLG_TF (1<<8)
  378. #define EFLG_SF (1<<7)
  379. #define EFLG_ZF (1<<6)
  380. #define EFLG_AF (1<<4)
  381. #define EFLG_PF (1<<2)
  382. #define EFLG_CF (1<<0)
  383. /*
  384. * Instruction emulation:
  385. * Most instructions are emulated directly via a fragment of inline assembly
  386. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  387. * any modified flags.
  388. */
  389. #if defined(CONFIG_X86_64)
  390. #define _LO32 "k" /* force 32-bit operand */
  391. #define _STK "%%rsp" /* stack pointer */
  392. #elif defined(__i386__)
  393. #define _LO32 "" /* force 32-bit operand */
  394. #define _STK "%%esp" /* stack pointer */
  395. #endif
  396. /*
  397. * These EFLAGS bits are restored from saved value during emulation, and
  398. * any changes are written back to the saved value after emulation.
  399. */
  400. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  401. /* Before executing instruction: restore necessary bits in EFLAGS. */
  402. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  403. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  404. "movl %"_sav",%"_LO32 _tmp"; " \
  405. "push %"_tmp"; " \
  406. "push %"_tmp"; " \
  407. "movl %"_msk",%"_LO32 _tmp"; " \
  408. "andl %"_LO32 _tmp",("_STK"); " \
  409. "pushf; " \
  410. "notl %"_LO32 _tmp"; " \
  411. "andl %"_LO32 _tmp",("_STK"); " \
  412. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  413. "pop %"_tmp"; " \
  414. "orl %"_LO32 _tmp",("_STK"); " \
  415. "popf; " \
  416. "pop %"_sav"; "
  417. /* After executing instruction: write-back necessary bits in EFLAGS. */
  418. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  419. /* _sav |= EFLAGS & _msk; */ \
  420. "pushf; " \
  421. "pop %"_tmp"; " \
  422. "andl %"_msk",%"_LO32 _tmp"; " \
  423. "orl %"_LO32 _tmp",%"_sav"; "
  424. #ifdef CONFIG_X86_64
  425. #define ON64(x) x
  426. #else
  427. #define ON64(x)
  428. #endif
  429. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  430. do { \
  431. __asm__ __volatile__ ( \
  432. _PRE_EFLAGS("0", "4", "2") \
  433. _op _suffix " %"_x"3,%1; " \
  434. _POST_EFLAGS("0", "4", "2") \
  435. : "=m" (_eflags), "=m" ((_dst).val), \
  436. "=&r" (_tmp) \
  437. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  438. } while (0)
  439. /* Raw emulation: instruction has two explicit operands. */
  440. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  441. do { \
  442. unsigned long _tmp; \
  443. \
  444. switch ((_dst).bytes) { \
  445. case 2: \
  446. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  447. break; \
  448. case 4: \
  449. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  450. break; \
  451. case 8: \
  452. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  453. break; \
  454. } \
  455. } while (0)
  456. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  457. do { \
  458. unsigned long _tmp; \
  459. switch ((_dst).bytes) { \
  460. case 1: \
  461. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  462. break; \
  463. default: \
  464. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  465. _wx, _wy, _lx, _ly, _qx, _qy); \
  466. break; \
  467. } \
  468. } while (0)
  469. /* Source operand is byte-sized and may be restricted to just %cl. */
  470. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  471. __emulate_2op(_op, _src, _dst, _eflags, \
  472. "b", "c", "b", "c", "b", "c", "b", "c")
  473. /* Source operand is byte, word, long or quad sized. */
  474. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  475. __emulate_2op(_op, _src, _dst, _eflags, \
  476. "b", "q", "w", "r", _LO32, "r", "", "r")
  477. /* Source operand is word, long or quad sized. */
  478. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  479. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  480. "w", "r", _LO32, "r", "", "r")
  481. /* Instruction has three operands and one operand is stored in ECX register */
  482. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  483. do { \
  484. unsigned long _tmp; \
  485. _type _clv = (_cl).val; \
  486. _type _srcv = (_src).val; \
  487. _type _dstv = (_dst).val; \
  488. \
  489. __asm__ __volatile__ ( \
  490. _PRE_EFLAGS("0", "5", "2") \
  491. _op _suffix " %4,%1 \n" \
  492. _POST_EFLAGS("0", "5", "2") \
  493. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  494. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  495. ); \
  496. \
  497. (_cl).val = (unsigned long) _clv; \
  498. (_src).val = (unsigned long) _srcv; \
  499. (_dst).val = (unsigned long) _dstv; \
  500. } while (0)
  501. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  502. do { \
  503. switch ((_dst).bytes) { \
  504. case 2: \
  505. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  506. "w", unsigned short); \
  507. break; \
  508. case 4: \
  509. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  510. "l", unsigned int); \
  511. break; \
  512. case 8: \
  513. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  514. "q", unsigned long)); \
  515. break; \
  516. } \
  517. } while (0)
  518. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  519. do { \
  520. unsigned long _tmp; \
  521. \
  522. __asm__ __volatile__ ( \
  523. _PRE_EFLAGS("0", "3", "2") \
  524. _op _suffix " %1; " \
  525. _POST_EFLAGS("0", "3", "2") \
  526. : "=m" (_eflags), "+m" ((_dst).val), \
  527. "=&r" (_tmp) \
  528. : "i" (EFLAGS_MASK)); \
  529. } while (0)
  530. /* Instruction has only one explicit operand (no source operand). */
  531. #define emulate_1op(_op, _dst, _eflags) \
  532. do { \
  533. switch ((_dst).bytes) { \
  534. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  535. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  536. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  537. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  538. } \
  539. } while (0)
  540. /* Fetch next part of the instruction being emulated. */
  541. #define insn_fetch(_type, _size, _eip) \
  542. ({ unsigned long _x; \
  543. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  544. if (rc != X86EMUL_CONTINUE) \
  545. goto done; \
  546. (_eip) += (_size); \
  547. (_type)_x; \
  548. })
  549. static inline unsigned long ad_mask(struct decode_cache *c)
  550. {
  551. return (1UL << (c->ad_bytes << 3)) - 1;
  552. }
  553. /* Access/update address held in a register, based on addressing mode. */
  554. static inline unsigned long
  555. address_mask(struct decode_cache *c, unsigned long reg)
  556. {
  557. if (c->ad_bytes == sizeof(unsigned long))
  558. return reg;
  559. else
  560. return reg & ad_mask(c);
  561. }
  562. static inline unsigned long
  563. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  564. {
  565. return base + address_mask(c, reg);
  566. }
  567. static inline void
  568. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  569. {
  570. if (c->ad_bytes == sizeof(unsigned long))
  571. *reg += inc;
  572. else
  573. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  574. }
  575. static inline void jmp_rel(struct decode_cache *c, int rel)
  576. {
  577. register_address_increment(c, &c->eip, rel);
  578. }
  579. static void set_seg_override(struct decode_cache *c, int seg)
  580. {
  581. c->has_seg_override = true;
  582. c->seg_override = seg;
  583. }
  584. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  585. {
  586. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  587. return 0;
  588. return kvm_x86_ops->get_segment_base(ctxt->vcpu, seg);
  589. }
  590. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  591. struct decode_cache *c)
  592. {
  593. if (!c->has_seg_override)
  594. return 0;
  595. return seg_base(ctxt, c->seg_override);
  596. }
  597. static unsigned long es_base(struct x86_emulate_ctxt *ctxt)
  598. {
  599. return seg_base(ctxt, VCPU_SREG_ES);
  600. }
  601. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt)
  602. {
  603. return seg_base(ctxt, VCPU_SREG_SS);
  604. }
  605. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  606. struct x86_emulate_ops *ops,
  607. unsigned long linear, u8 *dest)
  608. {
  609. struct fetch_cache *fc = &ctxt->decode.fetch;
  610. int rc;
  611. int size;
  612. if (linear < fc->start || linear >= fc->end) {
  613. size = min(15UL, PAGE_SIZE - offset_in_page(linear));
  614. rc = ops->fetch(linear, fc->data, size, ctxt->vcpu, NULL);
  615. if (rc != X86EMUL_CONTINUE)
  616. return rc;
  617. fc->start = linear;
  618. fc->end = linear + size;
  619. }
  620. *dest = fc->data[linear - fc->start];
  621. return X86EMUL_CONTINUE;
  622. }
  623. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  624. struct x86_emulate_ops *ops,
  625. unsigned long eip, void *dest, unsigned size)
  626. {
  627. int rc;
  628. /* x86 instructions are limited to 15 bytes. */
  629. if (eip + size - ctxt->eip > 15)
  630. return X86EMUL_UNHANDLEABLE;
  631. eip += ctxt->cs_base;
  632. while (size--) {
  633. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  634. if (rc != X86EMUL_CONTINUE)
  635. return rc;
  636. }
  637. return X86EMUL_CONTINUE;
  638. }
  639. /*
  640. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  641. * pointer into the block that addresses the relevant register.
  642. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  643. */
  644. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  645. int highbyte_regs)
  646. {
  647. void *p;
  648. p = &regs[modrm_reg];
  649. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  650. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  651. return p;
  652. }
  653. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  654. struct x86_emulate_ops *ops,
  655. void *ptr,
  656. u16 *size, unsigned long *address, int op_bytes)
  657. {
  658. int rc;
  659. if (op_bytes == 2)
  660. op_bytes = 3;
  661. *address = 0;
  662. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  663. ctxt->vcpu, NULL);
  664. if (rc != X86EMUL_CONTINUE)
  665. return rc;
  666. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  667. ctxt->vcpu, NULL);
  668. return rc;
  669. }
  670. static int test_cc(unsigned int condition, unsigned int flags)
  671. {
  672. int rc = 0;
  673. switch ((condition & 15) >> 1) {
  674. case 0: /* o */
  675. rc |= (flags & EFLG_OF);
  676. break;
  677. case 1: /* b/c/nae */
  678. rc |= (flags & EFLG_CF);
  679. break;
  680. case 2: /* z/e */
  681. rc |= (flags & EFLG_ZF);
  682. break;
  683. case 3: /* be/na */
  684. rc |= (flags & (EFLG_CF|EFLG_ZF));
  685. break;
  686. case 4: /* s */
  687. rc |= (flags & EFLG_SF);
  688. break;
  689. case 5: /* p/pe */
  690. rc |= (flags & EFLG_PF);
  691. break;
  692. case 7: /* le/ng */
  693. rc |= (flags & EFLG_ZF);
  694. /* fall through */
  695. case 6: /* l/nge */
  696. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  697. break;
  698. }
  699. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  700. return (!!rc ^ (condition & 1));
  701. }
  702. static void decode_register_operand(struct operand *op,
  703. struct decode_cache *c,
  704. int inhibit_bytereg)
  705. {
  706. unsigned reg = c->modrm_reg;
  707. int highbyte_regs = c->rex_prefix == 0;
  708. if (!(c->d & ModRM))
  709. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  710. op->type = OP_REG;
  711. if ((c->d & ByteOp) && !inhibit_bytereg) {
  712. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  713. op->val = *(u8 *)op->ptr;
  714. op->bytes = 1;
  715. } else {
  716. op->ptr = decode_register(reg, c->regs, 0);
  717. op->bytes = c->op_bytes;
  718. switch (op->bytes) {
  719. case 2:
  720. op->val = *(u16 *)op->ptr;
  721. break;
  722. case 4:
  723. op->val = *(u32 *)op->ptr;
  724. break;
  725. case 8:
  726. op->val = *(u64 *) op->ptr;
  727. break;
  728. }
  729. }
  730. op->orig_val = op->val;
  731. }
  732. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  733. struct x86_emulate_ops *ops)
  734. {
  735. struct decode_cache *c = &ctxt->decode;
  736. u8 sib;
  737. int index_reg = 0, base_reg = 0, scale;
  738. int rc = X86EMUL_CONTINUE;
  739. if (c->rex_prefix) {
  740. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  741. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  742. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  743. }
  744. c->modrm = insn_fetch(u8, 1, c->eip);
  745. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  746. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  747. c->modrm_rm |= (c->modrm & 0x07);
  748. c->modrm_ea = 0;
  749. c->use_modrm_ea = 1;
  750. if (c->modrm_mod == 3) {
  751. c->modrm_ptr = decode_register(c->modrm_rm,
  752. c->regs, c->d & ByteOp);
  753. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  754. return rc;
  755. }
  756. if (c->ad_bytes == 2) {
  757. unsigned bx = c->regs[VCPU_REGS_RBX];
  758. unsigned bp = c->regs[VCPU_REGS_RBP];
  759. unsigned si = c->regs[VCPU_REGS_RSI];
  760. unsigned di = c->regs[VCPU_REGS_RDI];
  761. /* 16-bit ModR/M decode. */
  762. switch (c->modrm_mod) {
  763. case 0:
  764. if (c->modrm_rm == 6)
  765. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  766. break;
  767. case 1:
  768. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  769. break;
  770. case 2:
  771. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  772. break;
  773. }
  774. switch (c->modrm_rm) {
  775. case 0:
  776. c->modrm_ea += bx + si;
  777. break;
  778. case 1:
  779. c->modrm_ea += bx + di;
  780. break;
  781. case 2:
  782. c->modrm_ea += bp + si;
  783. break;
  784. case 3:
  785. c->modrm_ea += bp + di;
  786. break;
  787. case 4:
  788. c->modrm_ea += si;
  789. break;
  790. case 5:
  791. c->modrm_ea += di;
  792. break;
  793. case 6:
  794. if (c->modrm_mod != 0)
  795. c->modrm_ea += bp;
  796. break;
  797. case 7:
  798. c->modrm_ea += bx;
  799. break;
  800. }
  801. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  802. (c->modrm_rm == 6 && c->modrm_mod != 0))
  803. if (!c->has_seg_override)
  804. set_seg_override(c, VCPU_SREG_SS);
  805. c->modrm_ea = (u16)c->modrm_ea;
  806. } else {
  807. /* 32/64-bit ModR/M decode. */
  808. if ((c->modrm_rm & 7) == 4) {
  809. sib = insn_fetch(u8, 1, c->eip);
  810. index_reg |= (sib >> 3) & 7;
  811. base_reg |= sib & 7;
  812. scale = sib >> 6;
  813. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  814. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  815. else
  816. c->modrm_ea += c->regs[base_reg];
  817. if (index_reg != 4)
  818. c->modrm_ea += c->regs[index_reg] << scale;
  819. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  820. if (ctxt->mode == X86EMUL_MODE_PROT64)
  821. c->rip_relative = 1;
  822. } else
  823. c->modrm_ea += c->regs[c->modrm_rm];
  824. switch (c->modrm_mod) {
  825. case 0:
  826. if (c->modrm_rm == 5)
  827. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  828. break;
  829. case 1:
  830. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  831. break;
  832. case 2:
  833. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  834. break;
  835. }
  836. }
  837. done:
  838. return rc;
  839. }
  840. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  841. struct x86_emulate_ops *ops)
  842. {
  843. struct decode_cache *c = &ctxt->decode;
  844. int rc = X86EMUL_CONTINUE;
  845. switch (c->ad_bytes) {
  846. case 2:
  847. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  848. break;
  849. case 4:
  850. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  851. break;
  852. case 8:
  853. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  854. break;
  855. }
  856. done:
  857. return rc;
  858. }
  859. int
  860. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  861. {
  862. struct decode_cache *c = &ctxt->decode;
  863. int rc = X86EMUL_CONTINUE;
  864. int mode = ctxt->mode;
  865. int def_op_bytes, def_ad_bytes, group;
  866. /* we cannot decode insn before we complete previous rep insn */
  867. WARN_ON(ctxt->restart);
  868. /* Shadow copy of register state. Committed on successful emulation. */
  869. memset(c, 0, sizeof(struct decode_cache));
  870. c->eip = ctxt->eip;
  871. ctxt->cs_base = seg_base(ctxt, VCPU_SREG_CS);
  872. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  873. switch (mode) {
  874. case X86EMUL_MODE_REAL:
  875. case X86EMUL_MODE_VM86:
  876. case X86EMUL_MODE_PROT16:
  877. def_op_bytes = def_ad_bytes = 2;
  878. break;
  879. case X86EMUL_MODE_PROT32:
  880. def_op_bytes = def_ad_bytes = 4;
  881. break;
  882. #ifdef CONFIG_X86_64
  883. case X86EMUL_MODE_PROT64:
  884. def_op_bytes = 4;
  885. def_ad_bytes = 8;
  886. break;
  887. #endif
  888. default:
  889. return -1;
  890. }
  891. c->op_bytes = def_op_bytes;
  892. c->ad_bytes = def_ad_bytes;
  893. /* Legacy prefixes. */
  894. for (;;) {
  895. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  896. case 0x66: /* operand-size override */
  897. /* switch between 2/4 bytes */
  898. c->op_bytes = def_op_bytes ^ 6;
  899. break;
  900. case 0x67: /* address-size override */
  901. if (mode == X86EMUL_MODE_PROT64)
  902. /* switch between 4/8 bytes */
  903. c->ad_bytes = def_ad_bytes ^ 12;
  904. else
  905. /* switch between 2/4 bytes */
  906. c->ad_bytes = def_ad_bytes ^ 6;
  907. break;
  908. case 0x26: /* ES override */
  909. case 0x2e: /* CS override */
  910. case 0x36: /* SS override */
  911. case 0x3e: /* DS override */
  912. set_seg_override(c, (c->b >> 3) & 3);
  913. break;
  914. case 0x64: /* FS override */
  915. case 0x65: /* GS override */
  916. set_seg_override(c, c->b & 7);
  917. break;
  918. case 0x40 ... 0x4f: /* REX */
  919. if (mode != X86EMUL_MODE_PROT64)
  920. goto done_prefixes;
  921. c->rex_prefix = c->b;
  922. continue;
  923. case 0xf0: /* LOCK */
  924. c->lock_prefix = 1;
  925. break;
  926. case 0xf2: /* REPNE/REPNZ */
  927. c->rep_prefix = REPNE_PREFIX;
  928. break;
  929. case 0xf3: /* REP/REPE/REPZ */
  930. c->rep_prefix = REPE_PREFIX;
  931. break;
  932. default:
  933. goto done_prefixes;
  934. }
  935. /* Any legacy prefix after a REX prefix nullifies its effect. */
  936. c->rex_prefix = 0;
  937. }
  938. done_prefixes:
  939. /* REX prefix. */
  940. if (c->rex_prefix)
  941. if (c->rex_prefix & 8)
  942. c->op_bytes = 8; /* REX.W */
  943. /* Opcode byte(s). */
  944. c->d = opcode_table[c->b];
  945. if (c->d == 0) {
  946. /* Two-byte opcode? */
  947. if (c->b == 0x0f) {
  948. c->twobyte = 1;
  949. c->b = insn_fetch(u8, 1, c->eip);
  950. c->d = twobyte_table[c->b];
  951. }
  952. }
  953. if (c->d & Group) {
  954. group = c->d & GroupMask;
  955. c->modrm = insn_fetch(u8, 1, c->eip);
  956. --c->eip;
  957. group = (group << 3) + ((c->modrm >> 3) & 7);
  958. if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
  959. c->d = group2_table[group];
  960. else
  961. c->d = group_table[group];
  962. }
  963. /* Unrecognised? */
  964. if (c->d == 0) {
  965. DPRINTF("Cannot emulate %02x\n", c->b);
  966. return -1;
  967. }
  968. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  969. c->op_bytes = 8;
  970. /* ModRM and SIB bytes. */
  971. if (c->d & ModRM)
  972. rc = decode_modrm(ctxt, ops);
  973. else if (c->d & MemAbs)
  974. rc = decode_abs(ctxt, ops);
  975. if (rc != X86EMUL_CONTINUE)
  976. goto done;
  977. if (!c->has_seg_override)
  978. set_seg_override(c, VCPU_SREG_DS);
  979. if (!(!c->twobyte && c->b == 0x8d))
  980. c->modrm_ea += seg_override_base(ctxt, c);
  981. if (c->ad_bytes != 8)
  982. c->modrm_ea = (u32)c->modrm_ea;
  983. if (c->rip_relative)
  984. c->modrm_ea += c->eip;
  985. /*
  986. * Decode and fetch the source operand: register, memory
  987. * or immediate.
  988. */
  989. switch (c->d & SrcMask) {
  990. case SrcNone:
  991. break;
  992. case SrcReg:
  993. decode_register_operand(&c->src, c, 0);
  994. break;
  995. case SrcMem16:
  996. c->src.bytes = 2;
  997. goto srcmem_common;
  998. case SrcMem32:
  999. c->src.bytes = 4;
  1000. goto srcmem_common;
  1001. case SrcMem:
  1002. c->src.bytes = (c->d & ByteOp) ? 1 :
  1003. c->op_bytes;
  1004. /* Don't fetch the address for invlpg: it could be unmapped. */
  1005. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  1006. break;
  1007. srcmem_common:
  1008. /*
  1009. * For instructions with a ModR/M byte, switch to register
  1010. * access if Mod = 3.
  1011. */
  1012. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1013. c->src.type = OP_REG;
  1014. c->src.val = c->modrm_val;
  1015. c->src.ptr = c->modrm_ptr;
  1016. break;
  1017. }
  1018. c->src.type = OP_MEM;
  1019. c->src.ptr = (unsigned long *)c->modrm_ea;
  1020. c->src.val = 0;
  1021. break;
  1022. case SrcImm:
  1023. case SrcImmU:
  1024. c->src.type = OP_IMM;
  1025. c->src.ptr = (unsigned long *)c->eip;
  1026. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1027. if (c->src.bytes == 8)
  1028. c->src.bytes = 4;
  1029. /* NB. Immediates are sign-extended as necessary. */
  1030. switch (c->src.bytes) {
  1031. case 1:
  1032. c->src.val = insn_fetch(s8, 1, c->eip);
  1033. break;
  1034. case 2:
  1035. c->src.val = insn_fetch(s16, 2, c->eip);
  1036. break;
  1037. case 4:
  1038. c->src.val = insn_fetch(s32, 4, c->eip);
  1039. break;
  1040. }
  1041. if ((c->d & SrcMask) == SrcImmU) {
  1042. switch (c->src.bytes) {
  1043. case 1:
  1044. c->src.val &= 0xff;
  1045. break;
  1046. case 2:
  1047. c->src.val &= 0xffff;
  1048. break;
  1049. case 4:
  1050. c->src.val &= 0xffffffff;
  1051. break;
  1052. }
  1053. }
  1054. break;
  1055. case SrcImmByte:
  1056. case SrcImmUByte:
  1057. c->src.type = OP_IMM;
  1058. c->src.ptr = (unsigned long *)c->eip;
  1059. c->src.bytes = 1;
  1060. if ((c->d & SrcMask) == SrcImmByte)
  1061. c->src.val = insn_fetch(s8, 1, c->eip);
  1062. else
  1063. c->src.val = insn_fetch(u8, 1, c->eip);
  1064. break;
  1065. case SrcOne:
  1066. c->src.bytes = 1;
  1067. c->src.val = 1;
  1068. break;
  1069. case SrcSI:
  1070. c->src.type = OP_MEM;
  1071. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1072. c->src.ptr = (unsigned long *)
  1073. register_address(c, seg_override_base(ctxt, c),
  1074. c->regs[VCPU_REGS_RSI]);
  1075. c->src.val = 0;
  1076. break;
  1077. }
  1078. /*
  1079. * Decode and fetch the second source operand: register, memory
  1080. * or immediate.
  1081. */
  1082. switch (c->d & Src2Mask) {
  1083. case Src2None:
  1084. break;
  1085. case Src2CL:
  1086. c->src2.bytes = 1;
  1087. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  1088. break;
  1089. case Src2ImmByte:
  1090. c->src2.type = OP_IMM;
  1091. c->src2.ptr = (unsigned long *)c->eip;
  1092. c->src2.bytes = 1;
  1093. c->src2.val = insn_fetch(u8, 1, c->eip);
  1094. break;
  1095. case Src2Imm16:
  1096. c->src2.type = OP_IMM;
  1097. c->src2.ptr = (unsigned long *)c->eip;
  1098. c->src2.bytes = 2;
  1099. c->src2.val = insn_fetch(u16, 2, c->eip);
  1100. break;
  1101. case Src2One:
  1102. c->src2.bytes = 1;
  1103. c->src2.val = 1;
  1104. break;
  1105. case Src2Mem16:
  1106. c->src2.type = OP_MEM;
  1107. c->src2.bytes = 2;
  1108. c->src2.ptr = (unsigned long *)(c->modrm_ea + c->src.bytes);
  1109. c->src2.val = 0;
  1110. break;
  1111. }
  1112. /* Decode and fetch the destination operand: register or memory. */
  1113. switch (c->d & DstMask) {
  1114. case ImplicitOps:
  1115. /* Special instructions do their own operand decoding. */
  1116. return 0;
  1117. case DstReg:
  1118. decode_register_operand(&c->dst, c,
  1119. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1120. break;
  1121. case DstMem:
  1122. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1123. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1124. c->dst.type = OP_REG;
  1125. c->dst.val = c->dst.orig_val = c->modrm_val;
  1126. c->dst.ptr = c->modrm_ptr;
  1127. break;
  1128. }
  1129. c->dst.type = OP_MEM;
  1130. c->dst.ptr = (unsigned long *)c->modrm_ea;
  1131. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1132. c->dst.val = 0;
  1133. if (c->d & BitOp) {
  1134. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1135. c->dst.ptr = (void *)c->dst.ptr +
  1136. (c->src.val & mask) / 8;
  1137. }
  1138. break;
  1139. case DstAcc:
  1140. c->dst.type = OP_REG;
  1141. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1142. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1143. switch (c->dst.bytes) {
  1144. case 1:
  1145. c->dst.val = *(u8 *)c->dst.ptr;
  1146. break;
  1147. case 2:
  1148. c->dst.val = *(u16 *)c->dst.ptr;
  1149. break;
  1150. case 4:
  1151. c->dst.val = *(u32 *)c->dst.ptr;
  1152. break;
  1153. case 8:
  1154. c->dst.val = *(u64 *)c->dst.ptr;
  1155. break;
  1156. }
  1157. c->dst.orig_val = c->dst.val;
  1158. break;
  1159. case DstDI:
  1160. c->dst.type = OP_MEM;
  1161. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1162. c->dst.ptr = (unsigned long *)
  1163. register_address(c, es_base(ctxt),
  1164. c->regs[VCPU_REGS_RDI]);
  1165. c->dst.val = 0;
  1166. break;
  1167. }
  1168. done:
  1169. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1170. }
  1171. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1172. struct x86_emulate_ops *ops,
  1173. unsigned int size, unsigned short port,
  1174. void *dest)
  1175. {
  1176. struct read_cache *rc = &ctxt->decode.io_read;
  1177. if (rc->pos == rc->end) { /* refill pio read ahead */
  1178. struct decode_cache *c = &ctxt->decode;
  1179. unsigned int in_page, n;
  1180. unsigned int count = c->rep_prefix ?
  1181. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  1182. in_page = (ctxt->eflags & EFLG_DF) ?
  1183. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  1184. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  1185. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1186. count);
  1187. if (n == 0)
  1188. n = 1;
  1189. rc->pos = rc->end = 0;
  1190. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  1191. return 0;
  1192. rc->end = n * size;
  1193. }
  1194. memcpy(dest, rc->data + rc->pos, size);
  1195. rc->pos += size;
  1196. return 1;
  1197. }
  1198. static u32 desc_limit_scaled(struct desc_struct *desc)
  1199. {
  1200. u32 limit = get_desc_limit(desc);
  1201. return desc->g ? (limit << 12) | 0xfff : limit;
  1202. }
  1203. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1204. struct x86_emulate_ops *ops,
  1205. u16 selector, struct desc_ptr *dt)
  1206. {
  1207. if (selector & 1 << 2) {
  1208. struct desc_struct desc;
  1209. memset (dt, 0, sizeof *dt);
  1210. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  1211. return;
  1212. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1213. dt->address = get_desc_base(&desc);
  1214. } else
  1215. ops->get_gdt(dt, ctxt->vcpu);
  1216. }
  1217. /* allowed just for 8 bytes segments */
  1218. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1219. struct x86_emulate_ops *ops,
  1220. u16 selector, struct desc_struct *desc)
  1221. {
  1222. struct desc_ptr dt;
  1223. u16 index = selector >> 3;
  1224. int ret;
  1225. u32 err;
  1226. ulong addr;
  1227. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1228. if (dt.size < index * 8 + 7) {
  1229. kvm_inject_gp(ctxt->vcpu, selector & 0xfffc);
  1230. return X86EMUL_PROPAGATE_FAULT;
  1231. }
  1232. addr = dt.address + index * 8;
  1233. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1234. if (ret == X86EMUL_PROPAGATE_FAULT)
  1235. kvm_inject_page_fault(ctxt->vcpu, addr, err);
  1236. return ret;
  1237. }
  1238. /* allowed just for 8 bytes segments */
  1239. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1240. struct x86_emulate_ops *ops,
  1241. u16 selector, struct desc_struct *desc)
  1242. {
  1243. struct desc_ptr dt;
  1244. u16 index = selector >> 3;
  1245. u32 err;
  1246. ulong addr;
  1247. int ret;
  1248. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1249. if (dt.size < index * 8 + 7) {
  1250. kvm_inject_gp(ctxt->vcpu, selector & 0xfffc);
  1251. return X86EMUL_PROPAGATE_FAULT;
  1252. }
  1253. addr = dt.address + index * 8;
  1254. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1255. if (ret == X86EMUL_PROPAGATE_FAULT)
  1256. kvm_inject_page_fault(ctxt->vcpu, addr, err);
  1257. return ret;
  1258. }
  1259. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1260. struct x86_emulate_ops *ops,
  1261. u16 selector, int seg)
  1262. {
  1263. struct desc_struct seg_desc;
  1264. u8 dpl, rpl, cpl;
  1265. unsigned err_vec = GP_VECTOR;
  1266. u32 err_code = 0;
  1267. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1268. int ret;
  1269. memset(&seg_desc, 0, sizeof seg_desc);
  1270. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1271. || ctxt->mode == X86EMUL_MODE_REAL) {
  1272. /* set real mode segment descriptor */
  1273. set_desc_base(&seg_desc, selector << 4);
  1274. set_desc_limit(&seg_desc, 0xffff);
  1275. seg_desc.type = 3;
  1276. seg_desc.p = 1;
  1277. seg_desc.s = 1;
  1278. goto load;
  1279. }
  1280. /* NULL selector is not valid for TR, CS and SS */
  1281. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1282. && null_selector)
  1283. goto exception;
  1284. /* TR should be in GDT only */
  1285. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1286. goto exception;
  1287. if (null_selector) /* for NULL selector skip all following checks */
  1288. goto load;
  1289. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1290. if (ret != X86EMUL_CONTINUE)
  1291. return ret;
  1292. err_code = selector & 0xfffc;
  1293. err_vec = GP_VECTOR;
  1294. /* can't load system descriptor into segment selecor */
  1295. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1296. goto exception;
  1297. if (!seg_desc.p) {
  1298. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1299. goto exception;
  1300. }
  1301. rpl = selector & 3;
  1302. dpl = seg_desc.dpl;
  1303. cpl = ops->cpl(ctxt->vcpu);
  1304. switch (seg) {
  1305. case VCPU_SREG_SS:
  1306. /*
  1307. * segment is not a writable data segment or segment
  1308. * selector's RPL != CPL or segment selector's RPL != CPL
  1309. */
  1310. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1311. goto exception;
  1312. break;
  1313. case VCPU_SREG_CS:
  1314. if (!(seg_desc.type & 8))
  1315. goto exception;
  1316. if (seg_desc.type & 4) {
  1317. /* conforming */
  1318. if (dpl > cpl)
  1319. goto exception;
  1320. } else {
  1321. /* nonconforming */
  1322. if (rpl > cpl || dpl != cpl)
  1323. goto exception;
  1324. }
  1325. /* CS(RPL) <- CPL */
  1326. selector = (selector & 0xfffc) | cpl;
  1327. break;
  1328. case VCPU_SREG_TR:
  1329. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1330. goto exception;
  1331. break;
  1332. case VCPU_SREG_LDTR:
  1333. if (seg_desc.s || seg_desc.type != 2)
  1334. goto exception;
  1335. break;
  1336. default: /* DS, ES, FS, or GS */
  1337. /*
  1338. * segment is not a data or readable code segment or
  1339. * ((segment is a data or nonconforming code segment)
  1340. * and (both RPL and CPL > DPL))
  1341. */
  1342. if ((seg_desc.type & 0xa) == 0x8 ||
  1343. (((seg_desc.type & 0xc) != 0xc) &&
  1344. (rpl > dpl && cpl > dpl)))
  1345. goto exception;
  1346. break;
  1347. }
  1348. if (seg_desc.s) {
  1349. /* mark segment as accessed */
  1350. seg_desc.type |= 1;
  1351. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1352. if (ret != X86EMUL_CONTINUE)
  1353. return ret;
  1354. }
  1355. load:
  1356. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  1357. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  1358. return X86EMUL_CONTINUE;
  1359. exception:
  1360. kvm_queue_exception_e(ctxt->vcpu, err_vec, err_code);
  1361. return X86EMUL_PROPAGATE_FAULT;
  1362. }
  1363. static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
  1364. {
  1365. struct decode_cache *c = &ctxt->decode;
  1366. c->dst.type = OP_MEM;
  1367. c->dst.bytes = c->op_bytes;
  1368. c->dst.val = c->src.val;
  1369. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1370. c->dst.ptr = (void *) register_address(c, ss_base(ctxt),
  1371. c->regs[VCPU_REGS_RSP]);
  1372. }
  1373. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1374. struct x86_emulate_ops *ops,
  1375. void *dest, int len)
  1376. {
  1377. struct decode_cache *c = &ctxt->decode;
  1378. int rc;
  1379. rc = ops->read_emulated(register_address(c, ss_base(ctxt),
  1380. c->regs[VCPU_REGS_RSP]),
  1381. dest, len, ctxt->vcpu);
  1382. if (rc != X86EMUL_CONTINUE)
  1383. return rc;
  1384. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1385. return rc;
  1386. }
  1387. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1388. struct x86_emulate_ops *ops,
  1389. void *dest, int len)
  1390. {
  1391. int rc;
  1392. unsigned long val, change_mask;
  1393. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1394. int cpl = ops->cpl(ctxt->vcpu);
  1395. rc = emulate_pop(ctxt, ops, &val, len);
  1396. if (rc != X86EMUL_CONTINUE)
  1397. return rc;
  1398. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1399. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1400. switch(ctxt->mode) {
  1401. case X86EMUL_MODE_PROT64:
  1402. case X86EMUL_MODE_PROT32:
  1403. case X86EMUL_MODE_PROT16:
  1404. if (cpl == 0)
  1405. change_mask |= EFLG_IOPL;
  1406. if (cpl <= iopl)
  1407. change_mask |= EFLG_IF;
  1408. break;
  1409. case X86EMUL_MODE_VM86:
  1410. if (iopl < 3) {
  1411. kvm_inject_gp(ctxt->vcpu, 0);
  1412. return X86EMUL_PROPAGATE_FAULT;
  1413. }
  1414. change_mask |= EFLG_IF;
  1415. break;
  1416. default: /* real mode */
  1417. change_mask |= (EFLG_IOPL | EFLG_IF);
  1418. break;
  1419. }
  1420. *(unsigned long *)dest =
  1421. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1422. return rc;
  1423. }
  1424. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt, int seg)
  1425. {
  1426. struct decode_cache *c = &ctxt->decode;
  1427. struct kvm_segment segment;
  1428. kvm_x86_ops->get_segment(ctxt->vcpu, &segment, seg);
  1429. c->src.val = segment.selector;
  1430. emulate_push(ctxt);
  1431. }
  1432. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1433. struct x86_emulate_ops *ops, int seg)
  1434. {
  1435. struct decode_cache *c = &ctxt->decode;
  1436. unsigned long selector;
  1437. int rc;
  1438. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1439. if (rc != X86EMUL_CONTINUE)
  1440. return rc;
  1441. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1442. return rc;
  1443. }
  1444. static void emulate_pusha(struct x86_emulate_ctxt *ctxt)
  1445. {
  1446. struct decode_cache *c = &ctxt->decode;
  1447. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1448. int reg = VCPU_REGS_RAX;
  1449. while (reg <= VCPU_REGS_RDI) {
  1450. (reg == VCPU_REGS_RSP) ?
  1451. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1452. emulate_push(ctxt);
  1453. ++reg;
  1454. }
  1455. }
  1456. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1457. struct x86_emulate_ops *ops)
  1458. {
  1459. struct decode_cache *c = &ctxt->decode;
  1460. int rc = X86EMUL_CONTINUE;
  1461. int reg = VCPU_REGS_RDI;
  1462. while (reg >= VCPU_REGS_RAX) {
  1463. if (reg == VCPU_REGS_RSP) {
  1464. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1465. c->op_bytes);
  1466. --reg;
  1467. }
  1468. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1469. if (rc != X86EMUL_CONTINUE)
  1470. break;
  1471. --reg;
  1472. }
  1473. return rc;
  1474. }
  1475. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1476. struct x86_emulate_ops *ops)
  1477. {
  1478. struct decode_cache *c = &ctxt->decode;
  1479. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1480. }
  1481. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1482. {
  1483. struct decode_cache *c = &ctxt->decode;
  1484. switch (c->modrm_reg) {
  1485. case 0: /* rol */
  1486. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1487. break;
  1488. case 1: /* ror */
  1489. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1490. break;
  1491. case 2: /* rcl */
  1492. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1493. break;
  1494. case 3: /* rcr */
  1495. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1496. break;
  1497. case 4: /* sal/shl */
  1498. case 6: /* sal/shl */
  1499. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1500. break;
  1501. case 5: /* shr */
  1502. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1503. break;
  1504. case 7: /* sar */
  1505. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1506. break;
  1507. }
  1508. }
  1509. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1510. struct x86_emulate_ops *ops)
  1511. {
  1512. struct decode_cache *c = &ctxt->decode;
  1513. switch (c->modrm_reg) {
  1514. case 0 ... 1: /* test */
  1515. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1516. break;
  1517. case 2: /* not */
  1518. c->dst.val = ~c->dst.val;
  1519. break;
  1520. case 3: /* neg */
  1521. emulate_1op("neg", c->dst, ctxt->eflags);
  1522. break;
  1523. default:
  1524. return 0;
  1525. }
  1526. return 1;
  1527. }
  1528. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1529. struct x86_emulate_ops *ops)
  1530. {
  1531. struct decode_cache *c = &ctxt->decode;
  1532. switch (c->modrm_reg) {
  1533. case 0: /* inc */
  1534. emulate_1op("inc", c->dst, ctxt->eflags);
  1535. break;
  1536. case 1: /* dec */
  1537. emulate_1op("dec", c->dst, ctxt->eflags);
  1538. break;
  1539. case 2: /* call near abs */ {
  1540. long int old_eip;
  1541. old_eip = c->eip;
  1542. c->eip = c->src.val;
  1543. c->src.val = old_eip;
  1544. emulate_push(ctxt);
  1545. break;
  1546. }
  1547. case 4: /* jmp abs */
  1548. c->eip = c->src.val;
  1549. break;
  1550. case 6: /* push */
  1551. emulate_push(ctxt);
  1552. break;
  1553. }
  1554. return X86EMUL_CONTINUE;
  1555. }
  1556. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1557. struct x86_emulate_ops *ops)
  1558. {
  1559. struct decode_cache *c = &ctxt->decode;
  1560. u64 old, new;
  1561. int rc;
  1562. rc = ops->read_emulated(c->modrm_ea, &old, 8, ctxt->vcpu);
  1563. if (rc != X86EMUL_CONTINUE)
  1564. return rc;
  1565. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1566. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1567. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1568. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1569. ctxt->eflags &= ~EFLG_ZF;
  1570. } else {
  1571. new = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1572. (u32) c->regs[VCPU_REGS_RBX];
  1573. rc = ops->cmpxchg_emulated(c->modrm_ea, &old, &new, 8, ctxt->vcpu);
  1574. if (rc != X86EMUL_CONTINUE)
  1575. return rc;
  1576. ctxt->eflags |= EFLG_ZF;
  1577. }
  1578. return X86EMUL_CONTINUE;
  1579. }
  1580. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1581. struct x86_emulate_ops *ops)
  1582. {
  1583. struct decode_cache *c = &ctxt->decode;
  1584. int rc;
  1585. unsigned long cs;
  1586. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1587. if (rc != X86EMUL_CONTINUE)
  1588. return rc;
  1589. if (c->op_bytes == 4)
  1590. c->eip = (u32)c->eip;
  1591. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1592. if (rc != X86EMUL_CONTINUE)
  1593. return rc;
  1594. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1595. return rc;
  1596. }
  1597. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1598. struct x86_emulate_ops *ops)
  1599. {
  1600. int rc;
  1601. struct decode_cache *c = &ctxt->decode;
  1602. switch (c->dst.type) {
  1603. case OP_REG:
  1604. /* The 4-byte case *is* correct:
  1605. * in 64-bit mode we zero-extend.
  1606. */
  1607. switch (c->dst.bytes) {
  1608. case 1:
  1609. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1610. break;
  1611. case 2:
  1612. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1613. break;
  1614. case 4:
  1615. *c->dst.ptr = (u32)c->dst.val;
  1616. break; /* 64b: zero-ext */
  1617. case 8:
  1618. *c->dst.ptr = c->dst.val;
  1619. break;
  1620. }
  1621. break;
  1622. case OP_MEM:
  1623. if (c->lock_prefix)
  1624. rc = ops->cmpxchg_emulated(
  1625. (unsigned long)c->dst.ptr,
  1626. &c->dst.orig_val,
  1627. &c->dst.val,
  1628. c->dst.bytes,
  1629. ctxt->vcpu);
  1630. else
  1631. rc = ops->write_emulated(
  1632. (unsigned long)c->dst.ptr,
  1633. &c->dst.val,
  1634. c->dst.bytes,
  1635. ctxt->vcpu);
  1636. if (rc != X86EMUL_CONTINUE)
  1637. return rc;
  1638. break;
  1639. case OP_NONE:
  1640. /* no writeback */
  1641. break;
  1642. default:
  1643. break;
  1644. }
  1645. return X86EMUL_CONTINUE;
  1646. }
  1647. static void toggle_interruptibility(struct x86_emulate_ctxt *ctxt, u32 mask)
  1648. {
  1649. u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(ctxt->vcpu, mask);
  1650. /*
  1651. * an sti; sti; sequence only disable interrupts for the first
  1652. * instruction. So, if the last instruction, be it emulated or
  1653. * not, left the system with the INT_STI flag enabled, it
  1654. * means that the last instruction is an sti. We should not
  1655. * leave the flag on in this case. The same goes for mov ss
  1656. */
  1657. if (!(int_shadow & mask))
  1658. ctxt->interruptibility = mask;
  1659. }
  1660. static inline void
  1661. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1662. struct kvm_segment *cs, struct kvm_segment *ss)
  1663. {
  1664. memset(cs, 0, sizeof(struct kvm_segment));
  1665. kvm_x86_ops->get_segment(ctxt->vcpu, cs, VCPU_SREG_CS);
  1666. memset(ss, 0, sizeof(struct kvm_segment));
  1667. cs->l = 0; /* will be adjusted later */
  1668. cs->base = 0; /* flat segment */
  1669. cs->g = 1; /* 4kb granularity */
  1670. cs->limit = 0xffffffff; /* 4GB limit */
  1671. cs->type = 0x0b; /* Read, Execute, Accessed */
  1672. cs->s = 1;
  1673. cs->dpl = 0; /* will be adjusted later */
  1674. cs->present = 1;
  1675. cs->db = 1;
  1676. ss->unusable = 0;
  1677. ss->base = 0; /* flat segment */
  1678. ss->limit = 0xffffffff; /* 4GB limit */
  1679. ss->g = 1; /* 4kb granularity */
  1680. ss->s = 1;
  1681. ss->type = 0x03; /* Read/Write, Accessed */
  1682. ss->db = 1; /* 32bit stack segment */
  1683. ss->dpl = 0;
  1684. ss->present = 1;
  1685. }
  1686. static int
  1687. emulate_syscall(struct x86_emulate_ctxt *ctxt)
  1688. {
  1689. struct decode_cache *c = &ctxt->decode;
  1690. struct kvm_segment cs, ss;
  1691. u64 msr_data;
  1692. /* syscall is not available in real mode */
  1693. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1694. ctxt->mode == X86EMUL_MODE_VM86) {
  1695. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  1696. return X86EMUL_PROPAGATE_FAULT;
  1697. }
  1698. setup_syscalls_segments(ctxt, &cs, &ss);
  1699. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1700. msr_data >>= 32;
  1701. cs.selector = (u16)(msr_data & 0xfffc);
  1702. ss.selector = (u16)(msr_data + 8);
  1703. if (is_long_mode(ctxt->vcpu)) {
  1704. cs.db = 0;
  1705. cs.l = 1;
  1706. }
  1707. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1708. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1709. c->regs[VCPU_REGS_RCX] = c->eip;
  1710. if (is_long_mode(ctxt->vcpu)) {
  1711. #ifdef CONFIG_X86_64
  1712. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1713. kvm_x86_ops->get_msr(ctxt->vcpu,
  1714. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1715. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1716. c->eip = msr_data;
  1717. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1718. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1719. #endif
  1720. } else {
  1721. /* legacy mode */
  1722. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1723. c->eip = (u32)msr_data;
  1724. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1725. }
  1726. return X86EMUL_CONTINUE;
  1727. }
  1728. static int
  1729. emulate_sysenter(struct x86_emulate_ctxt *ctxt)
  1730. {
  1731. struct decode_cache *c = &ctxt->decode;
  1732. struct kvm_segment cs, ss;
  1733. u64 msr_data;
  1734. /* inject #GP if in real mode */
  1735. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1736. kvm_inject_gp(ctxt->vcpu, 0);
  1737. return X86EMUL_PROPAGATE_FAULT;
  1738. }
  1739. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1740. * Therefore, we inject an #UD.
  1741. */
  1742. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1743. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  1744. return X86EMUL_PROPAGATE_FAULT;
  1745. }
  1746. setup_syscalls_segments(ctxt, &cs, &ss);
  1747. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1748. switch (ctxt->mode) {
  1749. case X86EMUL_MODE_PROT32:
  1750. if ((msr_data & 0xfffc) == 0x0) {
  1751. kvm_inject_gp(ctxt->vcpu, 0);
  1752. return X86EMUL_PROPAGATE_FAULT;
  1753. }
  1754. break;
  1755. case X86EMUL_MODE_PROT64:
  1756. if (msr_data == 0x0) {
  1757. kvm_inject_gp(ctxt->vcpu, 0);
  1758. return X86EMUL_PROPAGATE_FAULT;
  1759. }
  1760. break;
  1761. }
  1762. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1763. cs.selector = (u16)msr_data;
  1764. cs.selector &= ~SELECTOR_RPL_MASK;
  1765. ss.selector = cs.selector + 8;
  1766. ss.selector &= ~SELECTOR_RPL_MASK;
  1767. if (ctxt->mode == X86EMUL_MODE_PROT64
  1768. || is_long_mode(ctxt->vcpu)) {
  1769. cs.db = 0;
  1770. cs.l = 1;
  1771. }
  1772. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1773. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1774. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1775. c->eip = msr_data;
  1776. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1777. c->regs[VCPU_REGS_RSP] = msr_data;
  1778. return X86EMUL_CONTINUE;
  1779. }
  1780. static int
  1781. emulate_sysexit(struct x86_emulate_ctxt *ctxt)
  1782. {
  1783. struct decode_cache *c = &ctxt->decode;
  1784. struct kvm_segment cs, ss;
  1785. u64 msr_data;
  1786. int usermode;
  1787. /* inject #GP if in real mode or Virtual 8086 mode */
  1788. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1789. ctxt->mode == X86EMUL_MODE_VM86) {
  1790. kvm_inject_gp(ctxt->vcpu, 0);
  1791. return X86EMUL_PROPAGATE_FAULT;
  1792. }
  1793. setup_syscalls_segments(ctxt, &cs, &ss);
  1794. if ((c->rex_prefix & 0x8) != 0x0)
  1795. usermode = X86EMUL_MODE_PROT64;
  1796. else
  1797. usermode = X86EMUL_MODE_PROT32;
  1798. cs.dpl = 3;
  1799. ss.dpl = 3;
  1800. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1801. switch (usermode) {
  1802. case X86EMUL_MODE_PROT32:
  1803. cs.selector = (u16)(msr_data + 16);
  1804. if ((msr_data & 0xfffc) == 0x0) {
  1805. kvm_inject_gp(ctxt->vcpu, 0);
  1806. return X86EMUL_PROPAGATE_FAULT;
  1807. }
  1808. ss.selector = (u16)(msr_data + 24);
  1809. break;
  1810. case X86EMUL_MODE_PROT64:
  1811. cs.selector = (u16)(msr_data + 32);
  1812. if (msr_data == 0x0) {
  1813. kvm_inject_gp(ctxt->vcpu, 0);
  1814. return X86EMUL_PROPAGATE_FAULT;
  1815. }
  1816. ss.selector = cs.selector + 8;
  1817. cs.db = 0;
  1818. cs.l = 1;
  1819. break;
  1820. }
  1821. cs.selector |= SELECTOR_RPL_MASK;
  1822. ss.selector |= SELECTOR_RPL_MASK;
  1823. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1824. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1825. c->eip = ctxt->vcpu->arch.regs[VCPU_REGS_RDX];
  1826. c->regs[VCPU_REGS_RSP] = ctxt->vcpu->arch.regs[VCPU_REGS_RCX];
  1827. return X86EMUL_CONTINUE;
  1828. }
  1829. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1830. struct x86_emulate_ops *ops)
  1831. {
  1832. int iopl;
  1833. if (ctxt->mode == X86EMUL_MODE_REAL)
  1834. return false;
  1835. if (ctxt->mode == X86EMUL_MODE_VM86)
  1836. return true;
  1837. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1838. return ops->cpl(ctxt->vcpu) > iopl;
  1839. }
  1840. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1841. struct x86_emulate_ops *ops,
  1842. u16 port, u16 len)
  1843. {
  1844. struct kvm_segment tr_seg;
  1845. int r;
  1846. u16 io_bitmap_ptr;
  1847. u8 perm, bit_idx = port & 0x7;
  1848. unsigned mask = (1 << len) - 1;
  1849. kvm_get_segment(ctxt->vcpu, &tr_seg, VCPU_SREG_TR);
  1850. if (tr_seg.unusable)
  1851. return false;
  1852. if (tr_seg.limit < 103)
  1853. return false;
  1854. r = ops->read_std(tr_seg.base + 102, &io_bitmap_ptr, 2, ctxt->vcpu,
  1855. NULL);
  1856. if (r != X86EMUL_CONTINUE)
  1857. return false;
  1858. if (io_bitmap_ptr + port/8 > tr_seg.limit)
  1859. return false;
  1860. r = ops->read_std(tr_seg.base + io_bitmap_ptr + port/8, &perm, 1,
  1861. ctxt->vcpu, NULL);
  1862. if (r != X86EMUL_CONTINUE)
  1863. return false;
  1864. if ((perm >> bit_idx) & mask)
  1865. return false;
  1866. return true;
  1867. }
  1868. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1869. struct x86_emulate_ops *ops,
  1870. u16 port, u16 len)
  1871. {
  1872. if (emulator_bad_iopl(ctxt, ops))
  1873. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1874. return false;
  1875. return true;
  1876. }
  1877. static u32 get_cached_descriptor_base(struct x86_emulate_ctxt *ctxt,
  1878. struct x86_emulate_ops *ops,
  1879. int seg)
  1880. {
  1881. struct desc_struct desc;
  1882. if (ops->get_cached_descriptor(&desc, seg, ctxt->vcpu))
  1883. return get_desc_base(&desc);
  1884. else
  1885. return ~0;
  1886. }
  1887. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1888. struct x86_emulate_ops *ops,
  1889. struct tss_segment_16 *tss)
  1890. {
  1891. struct decode_cache *c = &ctxt->decode;
  1892. tss->ip = c->eip;
  1893. tss->flag = ctxt->eflags;
  1894. tss->ax = c->regs[VCPU_REGS_RAX];
  1895. tss->cx = c->regs[VCPU_REGS_RCX];
  1896. tss->dx = c->regs[VCPU_REGS_RDX];
  1897. tss->bx = c->regs[VCPU_REGS_RBX];
  1898. tss->sp = c->regs[VCPU_REGS_RSP];
  1899. tss->bp = c->regs[VCPU_REGS_RBP];
  1900. tss->si = c->regs[VCPU_REGS_RSI];
  1901. tss->di = c->regs[VCPU_REGS_RDI];
  1902. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1903. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1904. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1905. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1906. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1907. }
  1908. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1909. struct x86_emulate_ops *ops,
  1910. struct tss_segment_16 *tss)
  1911. {
  1912. struct decode_cache *c = &ctxt->decode;
  1913. int ret;
  1914. c->eip = tss->ip;
  1915. ctxt->eflags = tss->flag | 2;
  1916. c->regs[VCPU_REGS_RAX] = tss->ax;
  1917. c->regs[VCPU_REGS_RCX] = tss->cx;
  1918. c->regs[VCPU_REGS_RDX] = tss->dx;
  1919. c->regs[VCPU_REGS_RBX] = tss->bx;
  1920. c->regs[VCPU_REGS_RSP] = tss->sp;
  1921. c->regs[VCPU_REGS_RBP] = tss->bp;
  1922. c->regs[VCPU_REGS_RSI] = tss->si;
  1923. c->regs[VCPU_REGS_RDI] = tss->di;
  1924. /*
  1925. * SDM says that segment selectors are loaded before segment
  1926. * descriptors
  1927. */
  1928. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1929. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1930. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1931. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1932. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1933. /*
  1934. * Now load segment descriptors. If fault happenes at this stage
  1935. * it is handled in a context of new task
  1936. */
  1937. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1938. if (ret != X86EMUL_CONTINUE)
  1939. return ret;
  1940. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1941. if (ret != X86EMUL_CONTINUE)
  1942. return ret;
  1943. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1944. if (ret != X86EMUL_CONTINUE)
  1945. return ret;
  1946. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1947. if (ret != X86EMUL_CONTINUE)
  1948. return ret;
  1949. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1950. if (ret != X86EMUL_CONTINUE)
  1951. return ret;
  1952. return X86EMUL_CONTINUE;
  1953. }
  1954. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1955. struct x86_emulate_ops *ops,
  1956. u16 tss_selector, u16 old_tss_sel,
  1957. ulong old_tss_base, struct desc_struct *new_desc)
  1958. {
  1959. struct tss_segment_16 tss_seg;
  1960. int ret;
  1961. u32 err, new_tss_base = get_desc_base(new_desc);
  1962. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1963. &err);
  1964. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1965. /* FIXME: need to provide precise fault address */
  1966. kvm_inject_page_fault(ctxt->vcpu, old_tss_base, err);
  1967. return ret;
  1968. }
  1969. save_state_to_tss16(ctxt, ops, &tss_seg);
  1970. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1971. &err);
  1972. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1973. /* FIXME: need to provide precise fault address */
  1974. kvm_inject_page_fault(ctxt->vcpu, old_tss_base, err);
  1975. return ret;
  1976. }
  1977. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1978. &err);
  1979. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1980. /* FIXME: need to provide precise fault address */
  1981. kvm_inject_page_fault(ctxt->vcpu, new_tss_base, err);
  1982. return ret;
  1983. }
  1984. if (old_tss_sel != 0xffff) {
  1985. tss_seg.prev_task_link = old_tss_sel;
  1986. ret = ops->write_std(new_tss_base,
  1987. &tss_seg.prev_task_link,
  1988. sizeof tss_seg.prev_task_link,
  1989. ctxt->vcpu, &err);
  1990. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1991. /* FIXME: need to provide precise fault address */
  1992. kvm_inject_page_fault(ctxt->vcpu, new_tss_base, err);
  1993. return ret;
  1994. }
  1995. }
  1996. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1997. }
  1998. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1999. struct x86_emulate_ops *ops,
  2000. struct tss_segment_32 *tss)
  2001. {
  2002. struct decode_cache *c = &ctxt->decode;
  2003. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  2004. tss->eip = c->eip;
  2005. tss->eflags = ctxt->eflags;
  2006. tss->eax = c->regs[VCPU_REGS_RAX];
  2007. tss->ecx = c->regs[VCPU_REGS_RCX];
  2008. tss->edx = c->regs[VCPU_REGS_RDX];
  2009. tss->ebx = c->regs[VCPU_REGS_RBX];
  2010. tss->esp = c->regs[VCPU_REGS_RSP];
  2011. tss->ebp = c->regs[VCPU_REGS_RBP];
  2012. tss->esi = c->regs[VCPU_REGS_RSI];
  2013. tss->edi = c->regs[VCPU_REGS_RDI];
  2014. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  2015. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  2016. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  2017. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  2018. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  2019. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  2020. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  2021. }
  2022. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2023. struct x86_emulate_ops *ops,
  2024. struct tss_segment_32 *tss)
  2025. {
  2026. struct decode_cache *c = &ctxt->decode;
  2027. int ret;
  2028. ops->set_cr(3, tss->cr3, ctxt->vcpu);
  2029. c->eip = tss->eip;
  2030. ctxt->eflags = tss->eflags | 2;
  2031. c->regs[VCPU_REGS_RAX] = tss->eax;
  2032. c->regs[VCPU_REGS_RCX] = tss->ecx;
  2033. c->regs[VCPU_REGS_RDX] = tss->edx;
  2034. c->regs[VCPU_REGS_RBX] = tss->ebx;
  2035. c->regs[VCPU_REGS_RSP] = tss->esp;
  2036. c->regs[VCPU_REGS_RBP] = tss->ebp;
  2037. c->regs[VCPU_REGS_RSI] = tss->esi;
  2038. c->regs[VCPU_REGS_RDI] = tss->edi;
  2039. /*
  2040. * SDM says that segment selectors are loaded before segment
  2041. * descriptors
  2042. */
  2043. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  2044. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  2045. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  2046. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  2047. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  2048. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  2049. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  2050. /*
  2051. * Now load segment descriptors. If fault happenes at this stage
  2052. * it is handled in a context of new task
  2053. */
  2054. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  2055. if (ret != X86EMUL_CONTINUE)
  2056. return ret;
  2057. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  2058. if (ret != X86EMUL_CONTINUE)
  2059. return ret;
  2060. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  2061. if (ret != X86EMUL_CONTINUE)
  2062. return ret;
  2063. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  2064. if (ret != X86EMUL_CONTINUE)
  2065. return ret;
  2066. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  2067. if (ret != X86EMUL_CONTINUE)
  2068. return ret;
  2069. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  2070. if (ret != X86EMUL_CONTINUE)
  2071. return ret;
  2072. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  2073. if (ret != X86EMUL_CONTINUE)
  2074. return ret;
  2075. return X86EMUL_CONTINUE;
  2076. }
  2077. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2078. struct x86_emulate_ops *ops,
  2079. u16 tss_selector, u16 old_tss_sel,
  2080. ulong old_tss_base, struct desc_struct *new_desc)
  2081. {
  2082. struct tss_segment_32 tss_seg;
  2083. int ret;
  2084. u32 err, new_tss_base = get_desc_base(new_desc);
  2085. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2086. &err);
  2087. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2088. /* FIXME: need to provide precise fault address */
  2089. kvm_inject_page_fault(ctxt->vcpu, old_tss_base, err);
  2090. return ret;
  2091. }
  2092. save_state_to_tss32(ctxt, ops, &tss_seg);
  2093. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2094. &err);
  2095. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2096. /* FIXME: need to provide precise fault address */
  2097. kvm_inject_page_fault(ctxt->vcpu, old_tss_base, err);
  2098. return ret;
  2099. }
  2100. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2101. &err);
  2102. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2103. /* FIXME: need to provide precise fault address */
  2104. kvm_inject_page_fault(ctxt->vcpu, new_tss_base, err);
  2105. return ret;
  2106. }
  2107. if (old_tss_sel != 0xffff) {
  2108. tss_seg.prev_task_link = old_tss_sel;
  2109. ret = ops->write_std(new_tss_base,
  2110. &tss_seg.prev_task_link,
  2111. sizeof tss_seg.prev_task_link,
  2112. ctxt->vcpu, &err);
  2113. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2114. /* FIXME: need to provide precise fault address */
  2115. kvm_inject_page_fault(ctxt->vcpu, new_tss_base, err);
  2116. return ret;
  2117. }
  2118. }
  2119. return load_state_from_tss32(ctxt, ops, &tss_seg);
  2120. }
  2121. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2122. struct x86_emulate_ops *ops,
  2123. u16 tss_selector, int reason)
  2124. {
  2125. struct desc_struct curr_tss_desc, next_tss_desc;
  2126. int ret;
  2127. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  2128. ulong old_tss_base =
  2129. get_cached_descriptor_base(ctxt, ops, VCPU_SREG_TR);
  2130. u32 desc_limit;
  2131. /* FIXME: old_tss_base == ~0 ? */
  2132. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  2133. if (ret != X86EMUL_CONTINUE)
  2134. return ret;
  2135. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  2136. if (ret != X86EMUL_CONTINUE)
  2137. return ret;
  2138. /* FIXME: check that next_tss_desc is tss */
  2139. if (reason != TASK_SWITCH_IRET) {
  2140. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2141. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  2142. kvm_inject_gp(ctxt->vcpu, 0);
  2143. return X86EMUL_PROPAGATE_FAULT;
  2144. }
  2145. }
  2146. desc_limit = desc_limit_scaled(&next_tss_desc);
  2147. if (!next_tss_desc.p ||
  2148. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2149. desc_limit < 0x2b)) {
  2150. kvm_queue_exception_e(ctxt->vcpu, TS_VECTOR,
  2151. tss_selector & 0xfffc);
  2152. return X86EMUL_PROPAGATE_FAULT;
  2153. }
  2154. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2155. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2156. write_segment_descriptor(ctxt, ops, old_tss_sel,
  2157. &curr_tss_desc);
  2158. }
  2159. if (reason == TASK_SWITCH_IRET)
  2160. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2161. /* set back link to prev task only if NT bit is set in eflags
  2162. note that old_tss_sel is not used afetr this point */
  2163. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2164. old_tss_sel = 0xffff;
  2165. if (next_tss_desc.type & 8)
  2166. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  2167. old_tss_base, &next_tss_desc);
  2168. else
  2169. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  2170. old_tss_base, &next_tss_desc);
  2171. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2172. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2173. if (reason != TASK_SWITCH_IRET) {
  2174. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2175. write_segment_descriptor(ctxt, ops, tss_selector,
  2176. &next_tss_desc);
  2177. }
  2178. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  2179. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  2180. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  2181. return ret;
  2182. }
  2183. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2184. struct x86_emulate_ops *ops,
  2185. u16 tss_selector, int reason)
  2186. {
  2187. struct decode_cache *c = &ctxt->decode;
  2188. int rc;
  2189. memset(c, 0, sizeof(struct decode_cache));
  2190. c->eip = ctxt->eip;
  2191. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  2192. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason);
  2193. if (rc == X86EMUL_CONTINUE) {
  2194. memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
  2195. kvm_rip_write(ctxt->vcpu, c->eip);
  2196. }
  2197. return rc;
  2198. }
  2199. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  2200. int reg, struct operand *op)
  2201. {
  2202. struct decode_cache *c = &ctxt->decode;
  2203. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2204. register_address_increment(c, &c->regs[reg], df * op->bytes);
  2205. op->ptr = (unsigned long *)register_address(c, base, c->regs[reg]);
  2206. }
  2207. int
  2208. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  2209. {
  2210. u64 msr_data;
  2211. struct decode_cache *c = &ctxt->decode;
  2212. int rc = X86EMUL_CONTINUE;
  2213. int saved_dst_type = c->dst.type;
  2214. ctxt->interruptibility = 0;
  2215. /* Shadow copy of register state. Committed on successful emulation.
  2216. * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
  2217. * modify them.
  2218. */
  2219. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  2220. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2221. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2222. goto done;
  2223. }
  2224. /* LOCK prefix is allowed only with some instructions */
  2225. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2226. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2227. goto done;
  2228. }
  2229. /* Privileged instruction can be executed only in CPL=0 */
  2230. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2231. kvm_inject_gp(ctxt->vcpu, 0);
  2232. goto done;
  2233. }
  2234. if (c->rep_prefix && (c->d & String)) {
  2235. ctxt->restart = true;
  2236. /* All REP prefixes have the same first termination condition */
  2237. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2238. string_done:
  2239. ctxt->restart = false;
  2240. kvm_rip_write(ctxt->vcpu, c->eip);
  2241. goto done;
  2242. }
  2243. /* The second termination condition only applies for REPE
  2244. * and REPNE. Test if the repeat string operation prefix is
  2245. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2246. * corresponding termination condition according to:
  2247. * - if REPE/REPZ and ZF = 0 then done
  2248. * - if REPNE/REPNZ and ZF = 1 then done
  2249. */
  2250. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  2251. (c->b == 0xae) || (c->b == 0xaf)) {
  2252. if ((c->rep_prefix == REPE_PREFIX) &&
  2253. ((ctxt->eflags & EFLG_ZF) == 0))
  2254. goto string_done;
  2255. if ((c->rep_prefix == REPNE_PREFIX) &&
  2256. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
  2257. goto string_done;
  2258. }
  2259. c->eip = ctxt->eip;
  2260. }
  2261. if (c->src.type == OP_MEM) {
  2262. rc = ops->read_emulated((unsigned long)c->src.ptr,
  2263. &c->src.val,
  2264. c->src.bytes,
  2265. ctxt->vcpu);
  2266. if (rc != X86EMUL_CONTINUE)
  2267. goto done;
  2268. c->src.orig_val = c->src.val;
  2269. }
  2270. if (c->src2.type == OP_MEM) {
  2271. rc = ops->read_emulated((unsigned long)c->src2.ptr,
  2272. &c->src2.val,
  2273. c->src2.bytes,
  2274. ctxt->vcpu);
  2275. if (rc != X86EMUL_CONTINUE)
  2276. goto done;
  2277. }
  2278. if ((c->d & DstMask) == ImplicitOps)
  2279. goto special_insn;
  2280. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2281. /* optimisation - avoid slow emulated read if Mov */
  2282. rc = ops->read_emulated((unsigned long)c->dst.ptr, &c->dst.val,
  2283. c->dst.bytes, ctxt->vcpu);
  2284. if (rc != X86EMUL_CONTINUE)
  2285. goto done;
  2286. }
  2287. c->dst.orig_val = c->dst.val;
  2288. special_insn:
  2289. if (c->twobyte)
  2290. goto twobyte_insn;
  2291. switch (c->b) {
  2292. case 0x00 ... 0x05:
  2293. add: /* add */
  2294. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2295. break;
  2296. case 0x06: /* push es */
  2297. emulate_push_sreg(ctxt, VCPU_SREG_ES);
  2298. break;
  2299. case 0x07: /* pop es */
  2300. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2301. if (rc != X86EMUL_CONTINUE)
  2302. goto done;
  2303. break;
  2304. case 0x08 ... 0x0d:
  2305. or: /* or */
  2306. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2307. break;
  2308. case 0x0e: /* push cs */
  2309. emulate_push_sreg(ctxt, VCPU_SREG_CS);
  2310. break;
  2311. case 0x10 ... 0x15:
  2312. adc: /* adc */
  2313. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2314. break;
  2315. case 0x16: /* push ss */
  2316. emulate_push_sreg(ctxt, VCPU_SREG_SS);
  2317. break;
  2318. case 0x17: /* pop ss */
  2319. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2320. if (rc != X86EMUL_CONTINUE)
  2321. goto done;
  2322. break;
  2323. case 0x18 ... 0x1d:
  2324. sbb: /* sbb */
  2325. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2326. break;
  2327. case 0x1e: /* push ds */
  2328. emulate_push_sreg(ctxt, VCPU_SREG_DS);
  2329. break;
  2330. case 0x1f: /* pop ds */
  2331. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2332. if (rc != X86EMUL_CONTINUE)
  2333. goto done;
  2334. break;
  2335. case 0x20 ... 0x25:
  2336. and: /* and */
  2337. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2338. break;
  2339. case 0x28 ... 0x2d:
  2340. sub: /* sub */
  2341. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2342. break;
  2343. case 0x30 ... 0x35:
  2344. xor: /* xor */
  2345. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2346. break;
  2347. case 0x38 ... 0x3d:
  2348. cmp: /* cmp */
  2349. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2350. break;
  2351. case 0x40 ... 0x47: /* inc r16/r32 */
  2352. emulate_1op("inc", c->dst, ctxt->eflags);
  2353. break;
  2354. case 0x48 ... 0x4f: /* dec r16/r32 */
  2355. emulate_1op("dec", c->dst, ctxt->eflags);
  2356. break;
  2357. case 0x50 ... 0x57: /* push reg */
  2358. emulate_push(ctxt);
  2359. break;
  2360. case 0x58 ... 0x5f: /* pop reg */
  2361. pop_instruction:
  2362. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2363. if (rc != X86EMUL_CONTINUE)
  2364. goto done;
  2365. break;
  2366. case 0x60: /* pusha */
  2367. emulate_pusha(ctxt);
  2368. break;
  2369. case 0x61: /* popa */
  2370. rc = emulate_popa(ctxt, ops);
  2371. if (rc != X86EMUL_CONTINUE)
  2372. goto done;
  2373. break;
  2374. case 0x63: /* movsxd */
  2375. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2376. goto cannot_emulate;
  2377. c->dst.val = (s32) c->src.val;
  2378. break;
  2379. case 0x68: /* push imm */
  2380. case 0x6a: /* push imm8 */
  2381. emulate_push(ctxt);
  2382. break;
  2383. case 0x6c: /* insb */
  2384. case 0x6d: /* insw/insd */
  2385. c->dst.bytes = min(c->dst.bytes, 4u);
  2386. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2387. c->dst.bytes)) {
  2388. kvm_inject_gp(ctxt->vcpu, 0);
  2389. goto done;
  2390. }
  2391. if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
  2392. c->regs[VCPU_REGS_RDX], &c->dst.val))
  2393. goto done; /* IO is needed, skip writeback */
  2394. break;
  2395. case 0x6e: /* outsb */
  2396. case 0x6f: /* outsw/outsd */
  2397. c->src.bytes = min(c->src.bytes, 4u);
  2398. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2399. c->src.bytes)) {
  2400. kvm_inject_gp(ctxt->vcpu, 0);
  2401. goto done;
  2402. }
  2403. ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
  2404. &c->src.val, 1, ctxt->vcpu);
  2405. c->dst.type = OP_NONE; /* nothing to writeback */
  2406. break;
  2407. case 0x70 ... 0x7f: /* jcc (short) */
  2408. if (test_cc(c->b, ctxt->eflags))
  2409. jmp_rel(c, c->src.val);
  2410. break;
  2411. case 0x80 ... 0x83: /* Grp1 */
  2412. switch (c->modrm_reg) {
  2413. case 0:
  2414. goto add;
  2415. case 1:
  2416. goto or;
  2417. case 2:
  2418. goto adc;
  2419. case 3:
  2420. goto sbb;
  2421. case 4:
  2422. goto and;
  2423. case 5:
  2424. goto sub;
  2425. case 6:
  2426. goto xor;
  2427. case 7:
  2428. goto cmp;
  2429. }
  2430. break;
  2431. case 0x84 ... 0x85:
  2432. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2433. break;
  2434. case 0x86 ... 0x87: /* xchg */
  2435. xchg:
  2436. /* Write back the register source. */
  2437. switch (c->dst.bytes) {
  2438. case 1:
  2439. *(u8 *) c->src.ptr = (u8) c->dst.val;
  2440. break;
  2441. case 2:
  2442. *(u16 *) c->src.ptr = (u16) c->dst.val;
  2443. break;
  2444. case 4:
  2445. *c->src.ptr = (u32) c->dst.val;
  2446. break; /* 64b reg: zero-extend */
  2447. case 8:
  2448. *c->src.ptr = c->dst.val;
  2449. break;
  2450. }
  2451. /*
  2452. * Write back the memory destination with implicit LOCK
  2453. * prefix.
  2454. */
  2455. c->dst.val = c->src.val;
  2456. c->lock_prefix = 1;
  2457. break;
  2458. case 0x88 ... 0x8b: /* mov */
  2459. goto mov;
  2460. case 0x8c: { /* mov r/m, sreg */
  2461. struct kvm_segment segreg;
  2462. if (c->modrm_reg <= VCPU_SREG_GS)
  2463. kvm_get_segment(ctxt->vcpu, &segreg, c->modrm_reg);
  2464. else {
  2465. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2466. goto done;
  2467. }
  2468. c->dst.val = segreg.selector;
  2469. break;
  2470. }
  2471. case 0x8d: /* lea r16/r32, m */
  2472. c->dst.val = c->modrm_ea;
  2473. break;
  2474. case 0x8e: { /* mov seg, r/m16 */
  2475. uint16_t sel;
  2476. sel = c->src.val;
  2477. if (c->modrm_reg == VCPU_SREG_CS ||
  2478. c->modrm_reg > VCPU_SREG_GS) {
  2479. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2480. goto done;
  2481. }
  2482. if (c->modrm_reg == VCPU_SREG_SS)
  2483. toggle_interruptibility(ctxt, KVM_X86_SHADOW_INT_MOV_SS);
  2484. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2485. c->dst.type = OP_NONE; /* Disable writeback. */
  2486. break;
  2487. }
  2488. case 0x8f: /* pop (sole member of Grp1a) */
  2489. rc = emulate_grp1a(ctxt, ops);
  2490. if (rc != X86EMUL_CONTINUE)
  2491. goto done;
  2492. break;
  2493. case 0x90: /* nop / xchg r8,rax */
  2494. if (!(c->rex_prefix & 1)) { /* nop */
  2495. c->dst.type = OP_NONE;
  2496. break;
  2497. }
  2498. case 0x91 ... 0x97: /* xchg reg,rax */
  2499. c->src.type = c->dst.type = OP_REG;
  2500. c->src.bytes = c->dst.bytes = c->op_bytes;
  2501. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  2502. c->src.val = *(c->src.ptr);
  2503. goto xchg;
  2504. case 0x9c: /* pushf */
  2505. c->src.val = (unsigned long) ctxt->eflags;
  2506. emulate_push(ctxt);
  2507. break;
  2508. case 0x9d: /* popf */
  2509. c->dst.type = OP_REG;
  2510. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  2511. c->dst.bytes = c->op_bytes;
  2512. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2513. if (rc != X86EMUL_CONTINUE)
  2514. goto done;
  2515. break;
  2516. case 0xa0 ... 0xa1: /* mov */
  2517. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  2518. c->dst.val = c->src.val;
  2519. break;
  2520. case 0xa2 ... 0xa3: /* mov */
  2521. c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
  2522. break;
  2523. case 0xa4 ... 0xa5: /* movs */
  2524. goto mov;
  2525. case 0xa6 ... 0xa7: /* cmps */
  2526. c->dst.type = OP_NONE; /* Disable writeback. */
  2527. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  2528. goto cmp;
  2529. case 0xaa ... 0xab: /* stos */
  2530. c->dst.val = c->regs[VCPU_REGS_RAX];
  2531. break;
  2532. case 0xac ... 0xad: /* lods */
  2533. goto mov;
  2534. case 0xae ... 0xaf: /* scas */
  2535. DPRINTF("Urk! I don't handle SCAS.\n");
  2536. goto cannot_emulate;
  2537. case 0xb0 ... 0xbf: /* mov r, imm */
  2538. goto mov;
  2539. case 0xc0 ... 0xc1:
  2540. emulate_grp2(ctxt);
  2541. break;
  2542. case 0xc3: /* ret */
  2543. c->dst.type = OP_REG;
  2544. c->dst.ptr = &c->eip;
  2545. c->dst.bytes = c->op_bytes;
  2546. goto pop_instruction;
  2547. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2548. mov:
  2549. c->dst.val = c->src.val;
  2550. break;
  2551. case 0xcb: /* ret far */
  2552. rc = emulate_ret_far(ctxt, ops);
  2553. if (rc != X86EMUL_CONTINUE)
  2554. goto done;
  2555. break;
  2556. case 0xd0 ... 0xd1: /* Grp2 */
  2557. c->src.val = 1;
  2558. emulate_grp2(ctxt);
  2559. break;
  2560. case 0xd2 ... 0xd3: /* Grp2 */
  2561. c->src.val = c->regs[VCPU_REGS_RCX];
  2562. emulate_grp2(ctxt);
  2563. break;
  2564. case 0xe4: /* inb */
  2565. case 0xe5: /* in */
  2566. goto do_io_in;
  2567. case 0xe6: /* outb */
  2568. case 0xe7: /* out */
  2569. goto do_io_out;
  2570. case 0xe8: /* call (near) */ {
  2571. long int rel = c->src.val;
  2572. c->src.val = (unsigned long) c->eip;
  2573. jmp_rel(c, rel);
  2574. emulate_push(ctxt);
  2575. break;
  2576. }
  2577. case 0xe9: /* jmp rel */
  2578. goto jmp;
  2579. case 0xea: /* jmp far */
  2580. jump_far:
  2581. if (load_segment_descriptor(ctxt, ops, c->src2.val,
  2582. VCPU_SREG_CS))
  2583. goto done;
  2584. c->eip = c->src.val;
  2585. break;
  2586. case 0xeb:
  2587. jmp: /* jmp rel short */
  2588. jmp_rel(c, c->src.val);
  2589. c->dst.type = OP_NONE; /* Disable writeback. */
  2590. break;
  2591. case 0xec: /* in al,dx */
  2592. case 0xed: /* in (e/r)ax,dx */
  2593. c->src.val = c->regs[VCPU_REGS_RDX];
  2594. do_io_in:
  2595. c->dst.bytes = min(c->dst.bytes, 4u);
  2596. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2597. kvm_inject_gp(ctxt->vcpu, 0);
  2598. goto done;
  2599. }
  2600. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2601. &c->dst.val))
  2602. goto done; /* IO is needed */
  2603. break;
  2604. case 0xee: /* out al,dx */
  2605. case 0xef: /* out (e/r)ax,dx */
  2606. c->src.val = c->regs[VCPU_REGS_RDX];
  2607. do_io_out:
  2608. c->dst.bytes = min(c->dst.bytes, 4u);
  2609. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2610. kvm_inject_gp(ctxt->vcpu, 0);
  2611. goto done;
  2612. }
  2613. ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
  2614. ctxt->vcpu);
  2615. c->dst.type = OP_NONE; /* Disable writeback. */
  2616. break;
  2617. case 0xf4: /* hlt */
  2618. ctxt->vcpu->arch.halt_request = 1;
  2619. break;
  2620. case 0xf5: /* cmc */
  2621. /* complement carry flag from eflags reg */
  2622. ctxt->eflags ^= EFLG_CF;
  2623. c->dst.type = OP_NONE; /* Disable writeback. */
  2624. break;
  2625. case 0xf6 ... 0xf7: /* Grp3 */
  2626. if (!emulate_grp3(ctxt, ops))
  2627. goto cannot_emulate;
  2628. break;
  2629. case 0xf8: /* clc */
  2630. ctxt->eflags &= ~EFLG_CF;
  2631. c->dst.type = OP_NONE; /* Disable writeback. */
  2632. break;
  2633. case 0xfa: /* cli */
  2634. if (emulator_bad_iopl(ctxt, ops))
  2635. kvm_inject_gp(ctxt->vcpu, 0);
  2636. else {
  2637. ctxt->eflags &= ~X86_EFLAGS_IF;
  2638. c->dst.type = OP_NONE; /* Disable writeback. */
  2639. }
  2640. break;
  2641. case 0xfb: /* sti */
  2642. if (emulator_bad_iopl(ctxt, ops))
  2643. kvm_inject_gp(ctxt->vcpu, 0);
  2644. else {
  2645. toggle_interruptibility(ctxt, KVM_X86_SHADOW_INT_STI);
  2646. ctxt->eflags |= X86_EFLAGS_IF;
  2647. c->dst.type = OP_NONE; /* Disable writeback. */
  2648. }
  2649. break;
  2650. case 0xfc: /* cld */
  2651. ctxt->eflags &= ~EFLG_DF;
  2652. c->dst.type = OP_NONE; /* Disable writeback. */
  2653. break;
  2654. case 0xfd: /* std */
  2655. ctxt->eflags |= EFLG_DF;
  2656. c->dst.type = OP_NONE; /* Disable writeback. */
  2657. break;
  2658. case 0xfe: /* Grp4 */
  2659. grp45:
  2660. rc = emulate_grp45(ctxt, ops);
  2661. if (rc != X86EMUL_CONTINUE)
  2662. goto done;
  2663. break;
  2664. case 0xff: /* Grp5 */
  2665. if (c->modrm_reg == 5)
  2666. goto jump_far;
  2667. goto grp45;
  2668. }
  2669. writeback:
  2670. rc = writeback(ctxt, ops);
  2671. if (rc != X86EMUL_CONTINUE)
  2672. goto done;
  2673. /*
  2674. * restore dst type in case the decoding will be reused
  2675. * (happens for string instruction )
  2676. */
  2677. c->dst.type = saved_dst_type;
  2678. if ((c->d & SrcMask) == SrcSI)
  2679. string_addr_inc(ctxt, seg_override_base(ctxt, c), VCPU_REGS_RSI,
  2680. &c->src);
  2681. if ((c->d & DstMask) == DstDI)
  2682. string_addr_inc(ctxt, es_base(ctxt), VCPU_REGS_RDI, &c->dst);
  2683. if (c->rep_prefix && (c->d & String)) {
  2684. struct read_cache *rc = &ctxt->decode.io_read;
  2685. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2686. /*
  2687. * Re-enter guest when pio read ahead buffer is empty or,
  2688. * if it is not used, after each 1024 iteration.
  2689. */
  2690. if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
  2691. (rc->end != 0 && rc->end == rc->pos))
  2692. ctxt->restart = false;
  2693. }
  2694. /* Commit shadow register state. */
  2695. memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
  2696. kvm_rip_write(ctxt->vcpu, c->eip);
  2697. done:
  2698. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2699. twobyte_insn:
  2700. switch (c->b) {
  2701. case 0x01: /* lgdt, lidt, lmsw */
  2702. switch (c->modrm_reg) {
  2703. u16 size;
  2704. unsigned long address;
  2705. case 0: /* vmcall */
  2706. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2707. goto cannot_emulate;
  2708. rc = kvm_fix_hypercall(ctxt->vcpu);
  2709. if (rc != X86EMUL_CONTINUE)
  2710. goto done;
  2711. /* Let the processor re-execute the fixed hypercall */
  2712. c->eip = ctxt->eip;
  2713. /* Disable writeback. */
  2714. c->dst.type = OP_NONE;
  2715. break;
  2716. case 2: /* lgdt */
  2717. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2718. &size, &address, c->op_bytes);
  2719. if (rc != X86EMUL_CONTINUE)
  2720. goto done;
  2721. realmode_lgdt(ctxt->vcpu, size, address);
  2722. /* Disable writeback. */
  2723. c->dst.type = OP_NONE;
  2724. break;
  2725. case 3: /* lidt/vmmcall */
  2726. if (c->modrm_mod == 3) {
  2727. switch (c->modrm_rm) {
  2728. case 1:
  2729. rc = kvm_fix_hypercall(ctxt->vcpu);
  2730. if (rc != X86EMUL_CONTINUE)
  2731. goto done;
  2732. break;
  2733. default:
  2734. goto cannot_emulate;
  2735. }
  2736. } else {
  2737. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2738. &size, &address,
  2739. c->op_bytes);
  2740. if (rc != X86EMUL_CONTINUE)
  2741. goto done;
  2742. realmode_lidt(ctxt->vcpu, size, address);
  2743. }
  2744. /* Disable writeback. */
  2745. c->dst.type = OP_NONE;
  2746. break;
  2747. case 4: /* smsw */
  2748. c->dst.bytes = 2;
  2749. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  2750. break;
  2751. case 6: /* lmsw */
  2752. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0ful) |
  2753. (c->src.val & 0x0f), ctxt->vcpu);
  2754. c->dst.type = OP_NONE;
  2755. break;
  2756. case 5: /* not defined */
  2757. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2758. goto done;
  2759. case 7: /* invlpg*/
  2760. emulate_invlpg(ctxt->vcpu, c->modrm_ea);
  2761. /* Disable writeback. */
  2762. c->dst.type = OP_NONE;
  2763. break;
  2764. default:
  2765. goto cannot_emulate;
  2766. }
  2767. break;
  2768. case 0x05: /* syscall */
  2769. rc = emulate_syscall(ctxt);
  2770. if (rc != X86EMUL_CONTINUE)
  2771. goto done;
  2772. else
  2773. goto writeback;
  2774. break;
  2775. case 0x06:
  2776. emulate_clts(ctxt->vcpu);
  2777. c->dst.type = OP_NONE;
  2778. break;
  2779. case 0x08: /* invd */
  2780. case 0x09: /* wbinvd */
  2781. case 0x0d: /* GrpP (prefetch) */
  2782. case 0x18: /* Grp16 (prefetch/nop) */
  2783. c->dst.type = OP_NONE;
  2784. break;
  2785. case 0x20: /* mov cr, reg */
  2786. switch (c->modrm_reg) {
  2787. case 1:
  2788. case 5 ... 7:
  2789. case 9 ... 15:
  2790. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2791. goto done;
  2792. }
  2793. c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  2794. c->dst.type = OP_NONE; /* no writeback */
  2795. break;
  2796. case 0x21: /* mov from dr to reg */
  2797. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2798. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2799. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2800. goto done;
  2801. }
  2802. emulator_get_dr(ctxt, c->modrm_reg, &c->regs[c->modrm_rm]);
  2803. c->dst.type = OP_NONE; /* no writeback */
  2804. break;
  2805. case 0x22: /* mov reg, cr */
  2806. ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu);
  2807. c->dst.type = OP_NONE;
  2808. break;
  2809. case 0x23: /* mov from reg to dr */
  2810. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2811. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2812. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2813. goto done;
  2814. }
  2815. emulator_set_dr(ctxt, c->modrm_reg, c->regs[c->modrm_rm]);
  2816. c->dst.type = OP_NONE; /* no writeback */
  2817. break;
  2818. case 0x30:
  2819. /* wrmsr */
  2820. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2821. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2822. if (kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  2823. kvm_inject_gp(ctxt->vcpu, 0);
  2824. goto done;
  2825. }
  2826. rc = X86EMUL_CONTINUE;
  2827. c->dst.type = OP_NONE;
  2828. break;
  2829. case 0x32:
  2830. /* rdmsr */
  2831. if (kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  2832. kvm_inject_gp(ctxt->vcpu, 0);
  2833. goto done;
  2834. } else {
  2835. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2836. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2837. }
  2838. rc = X86EMUL_CONTINUE;
  2839. c->dst.type = OP_NONE;
  2840. break;
  2841. case 0x34: /* sysenter */
  2842. rc = emulate_sysenter(ctxt);
  2843. if (rc != X86EMUL_CONTINUE)
  2844. goto done;
  2845. else
  2846. goto writeback;
  2847. break;
  2848. case 0x35: /* sysexit */
  2849. rc = emulate_sysexit(ctxt);
  2850. if (rc != X86EMUL_CONTINUE)
  2851. goto done;
  2852. else
  2853. goto writeback;
  2854. break;
  2855. case 0x40 ... 0x4f: /* cmov */
  2856. c->dst.val = c->dst.orig_val = c->src.val;
  2857. if (!test_cc(c->b, ctxt->eflags))
  2858. c->dst.type = OP_NONE; /* no writeback */
  2859. break;
  2860. case 0x80 ... 0x8f: /* jnz rel, etc*/
  2861. if (test_cc(c->b, ctxt->eflags))
  2862. jmp_rel(c, c->src.val);
  2863. c->dst.type = OP_NONE;
  2864. break;
  2865. case 0xa0: /* push fs */
  2866. emulate_push_sreg(ctxt, VCPU_SREG_FS);
  2867. break;
  2868. case 0xa1: /* pop fs */
  2869. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  2870. if (rc != X86EMUL_CONTINUE)
  2871. goto done;
  2872. break;
  2873. case 0xa3:
  2874. bt: /* bt */
  2875. c->dst.type = OP_NONE;
  2876. /* only subword offset */
  2877. c->src.val &= (c->dst.bytes << 3) - 1;
  2878. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  2879. break;
  2880. case 0xa4: /* shld imm8, r, r/m */
  2881. case 0xa5: /* shld cl, r, r/m */
  2882. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  2883. break;
  2884. case 0xa8: /* push gs */
  2885. emulate_push_sreg(ctxt, VCPU_SREG_GS);
  2886. break;
  2887. case 0xa9: /* pop gs */
  2888. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  2889. if (rc != X86EMUL_CONTINUE)
  2890. goto done;
  2891. break;
  2892. case 0xab:
  2893. bts: /* bts */
  2894. /* only subword offset */
  2895. c->src.val &= (c->dst.bytes << 3) - 1;
  2896. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  2897. break;
  2898. case 0xac: /* shrd imm8, r, r/m */
  2899. case 0xad: /* shrd cl, r, r/m */
  2900. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  2901. break;
  2902. case 0xae: /* clflush */
  2903. break;
  2904. case 0xb0 ... 0xb1: /* cmpxchg */
  2905. /*
  2906. * Save real source value, then compare EAX against
  2907. * destination.
  2908. */
  2909. c->src.orig_val = c->src.val;
  2910. c->src.val = c->regs[VCPU_REGS_RAX];
  2911. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2912. if (ctxt->eflags & EFLG_ZF) {
  2913. /* Success: write back to memory. */
  2914. c->dst.val = c->src.orig_val;
  2915. } else {
  2916. /* Failure: write the value we saw to EAX. */
  2917. c->dst.type = OP_REG;
  2918. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  2919. }
  2920. break;
  2921. case 0xb3:
  2922. btr: /* btr */
  2923. /* only subword offset */
  2924. c->src.val &= (c->dst.bytes << 3) - 1;
  2925. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  2926. break;
  2927. case 0xb6 ... 0xb7: /* movzx */
  2928. c->dst.bytes = c->op_bytes;
  2929. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  2930. : (u16) c->src.val;
  2931. break;
  2932. case 0xba: /* Grp8 */
  2933. switch (c->modrm_reg & 3) {
  2934. case 0:
  2935. goto bt;
  2936. case 1:
  2937. goto bts;
  2938. case 2:
  2939. goto btr;
  2940. case 3:
  2941. goto btc;
  2942. }
  2943. break;
  2944. case 0xbb:
  2945. btc: /* btc */
  2946. /* only subword offset */
  2947. c->src.val &= (c->dst.bytes << 3) - 1;
  2948. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  2949. break;
  2950. case 0xbe ... 0xbf: /* movsx */
  2951. c->dst.bytes = c->op_bytes;
  2952. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  2953. (s16) c->src.val;
  2954. break;
  2955. case 0xc3: /* movnti */
  2956. c->dst.bytes = c->op_bytes;
  2957. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  2958. (u64) c->src.val;
  2959. break;
  2960. case 0xc7: /* Grp9 (cmpxchg8b) */
  2961. rc = emulate_grp9(ctxt, ops);
  2962. if (rc != X86EMUL_CONTINUE)
  2963. goto done;
  2964. c->dst.type = OP_NONE;
  2965. break;
  2966. }
  2967. goto writeback;
  2968. cannot_emulate:
  2969. DPRINTF("Cannot emulate %02x\n", c->b);
  2970. return -1;
  2971. }